You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

664 lines
31 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_flash_ex.h
  4. * @author MCD Application Team
  5. * @version V1.2.2
  6. * @date 14-April-2017
  7. * @brief Header file of FLASH HAL Extension module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F7xx_HAL_FLASH_EX_H
  39. #define __STM32F7xx_HAL_FLASH_EX_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f7xx_hal_def.h"
  45. /** @addtogroup STM32F7xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup FLASHEx
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup FLASHEx_Exported_Types FLASH Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief FLASH Erase structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t TypeErase; /*!< Mass erase or sector Erase.
  61. This parameter can be a value of @ref FLASHEx_Type_Erase */
  62. #if defined (FLASH_OPTCR_nDBANK)
  63. uint32_t Banks; /*!< Select banks to erase when Mass erase is enabled.
  64. This parameter must be a value of @ref FLASHEx_Banks */
  65. #endif /* FLASH_OPTCR_nDBANK */
  66. uint32_t Sector; /*!< Initial FLASH sector to erase when Mass erase is disabled
  67. This parameter must be a value of @ref FLASHEx_Sectors */
  68. uint32_t NbSectors; /*!< Number of sectors to be erased.
  69. This parameter must be a value between 1 and (max number of sectors - value of Initial sector)*/
  70. uint32_t VoltageRange;/*!< The device voltage range which defines the erase parallelism
  71. This parameter must be a value of @ref FLASHEx_Voltage_Range */
  72. } FLASH_EraseInitTypeDef;
  73. /**
  74. * @brief FLASH Option Bytes Program structure definition
  75. */
  76. typedef struct
  77. {
  78. uint32_t OptionType; /*!< Option byte to be configured.
  79. This parameter can be a value of @ref FLASHEx_Option_Type */
  80. uint32_t WRPState; /*!< Write protection activation or deactivation.
  81. This parameter can be a value of @ref FLASHEx_WRP_State */
  82. uint32_t WRPSector; /*!< Specifies the sector(s) to be write protected.
  83. The value of this parameter depend on device used within the same series */
  84. uint32_t RDPLevel; /*!< Set the read protection level.
  85. This parameter can be a value of @ref FLASHEx_Option_Bytes_Read_Protection */
  86. uint32_t BORLevel; /*!< Set the BOR Level.
  87. This parameter can be a value of @ref FLASHEx_BOR_Reset_Level */
  88. uint32_t USERConfig; /*!< Program the FLASH User Option Byte: WWDG_SW / IWDG_SW / RST_STOP / RST_STDBY /
  89. IWDG_FREEZE_STOP / IWDG_FREEZE_SANDBY / nDBANK / nDBOOT.
  90. nDBANK / nDBOOT are only available for STM32F76xxx/STM32F77xxx devices */
  91. uint32_t BootAddr0; /*!< Boot base address when Boot pin = 0.
  92. This parameter can be a value of @ref FLASHEx_Boot_Address */
  93. uint32_t BootAddr1; /*!< Boot base address when Boot pin = 1.
  94. This parameter can be a value of @ref FLASHEx_Boot_Address */
  95. #if defined (FLASH_OPTCR2_PCROP)
  96. uint32_t PCROPSector; /*!< Set the PCROP sector.
  97. This parameter can be a value of @ref FLASHEx_Option_Bytes_PCROP_Sectors */
  98. uint32_t PCROPRdp; /*!< Set the PCROP_RDP option.
  99. This parameter can be a value of @ref FLASHEx_Option_Bytes_PCROP_RDP */
  100. #endif /* FLASH_OPTCR2_PCROP */
  101. } FLASH_OBProgramInitTypeDef;
  102. /**
  103. * @}
  104. */
  105. /* Exported constants --------------------------------------------------------*/
  106. /** @defgroup FLASHEx_Exported_Constants FLASH Exported Constants
  107. * @{
  108. */
  109. /** @defgroup FLASHEx_Type_Erase FLASH Type Erase
  110. * @{
  111. */
  112. #define FLASH_TYPEERASE_SECTORS ((uint32_t)0x00U) /*!< Sectors erase only */
  113. #define FLASH_TYPEERASE_MASSERASE ((uint32_t)0x01U) /*!< Flash Mass erase activation */
  114. /**
  115. * @}
  116. */
  117. /** @defgroup FLASHEx_Voltage_Range FLASH Voltage Range
  118. * @{
  119. */
  120. #define FLASH_VOLTAGE_RANGE_1 ((uint32_t)0x00U) /*!< Device operating range: 1.8V to 2.1V */
  121. #define FLASH_VOLTAGE_RANGE_2 ((uint32_t)0x01U) /*!< Device operating range: 2.1V to 2.7V */
  122. #define FLASH_VOLTAGE_RANGE_3 ((uint32_t)0x02U) /*!< Device operating range: 2.7V to 3.6V */
  123. #define FLASH_VOLTAGE_RANGE_4 ((uint32_t)0x03U) /*!< Device operating range: 2.7V to 3.6V + External Vpp */
  124. /**
  125. * @}
  126. */
  127. /** @defgroup FLASHEx_WRP_State FLASH WRP State
  128. * @{
  129. */
  130. #define OB_WRPSTATE_DISABLE ((uint32_t)0x00U) /*!< Disable the write protection of the desired bank 1 sectors */
  131. #define OB_WRPSTATE_ENABLE ((uint32_t)0x01U) /*!< Enable the write protection of the desired bank 1 sectors */
  132. /**
  133. * @}
  134. */
  135. /** @defgroup FLASHEx_Option_Type FLASH Option Type
  136. * @{
  137. */
  138. #define OPTIONBYTE_WRP ((uint32_t)0x01U) /*!< WRP option byte configuration */
  139. #define OPTIONBYTE_RDP ((uint32_t)0x02U) /*!< RDP option byte configuration */
  140. #define OPTIONBYTE_USER ((uint32_t)0x04U) /*!< USER option byte configuration */
  141. #define OPTIONBYTE_BOR ((uint32_t)0x08U) /*!< BOR option byte configuration */
  142. #define OPTIONBYTE_BOOTADDR_0 ((uint32_t)0x10U) /*!< Boot 0 Address configuration */
  143. #define OPTIONBYTE_BOOTADDR_1 ((uint32_t)0x20U) /*!< Boot 1 Address configuration */
  144. #if defined (FLASH_OPTCR2_PCROP)
  145. #define OPTIONBYTE_PCROP ((uint32_t)0x40U) /*!< PCROP configuration */
  146. #define OPTIONBYTE_PCROP_RDP ((uint32_t)0x80U) /*!< PCROP_RDP configuration */
  147. #endif /* FLASH_OPTCR2_PCROP */
  148. /**
  149. * @}
  150. */
  151. /** @defgroup FLASHEx_Option_Bytes_Read_Protection FLASH Option Bytes Read Protection
  152. * @{
  153. */
  154. #define OB_RDP_LEVEL_0 ((uint8_t)0xAAU)
  155. #define OB_RDP_LEVEL_1 ((uint8_t)0x55U)
  156. #define OB_RDP_LEVEL_2 ((uint8_t)0xCCU) /*!< Warning: When enabling read protection level 2
  157. it s no more possible to go back to level 1 or 0 */
  158. /**
  159. * @}
  160. */
  161. /** @defgroup FLASHEx_Option_Bytes_WWatchdog FLASH Option Bytes WWatchdog
  162. * @{
  163. */
  164. #define OB_WWDG_SW ((uint32_t)0x10U) /*!< Software WWDG selected */
  165. #define OB_WWDG_HW ((uint32_t)0x00U) /*!< Hardware WWDG selected */
  166. /**
  167. * @}
  168. */
  169. /** @defgroup FLASHEx_Option_Bytes_IWatchdog FLASH Option Bytes IWatchdog
  170. * @{
  171. */
  172. #define OB_IWDG_SW ((uint32_t)0x20U) /*!< Software IWDG selected */
  173. #define OB_IWDG_HW ((uint32_t)0x00U) /*!< Hardware IWDG selected */
  174. /**
  175. * @}
  176. */
  177. /** @defgroup FLASHEx_Option_Bytes_nRST_STOP FLASH Option Bytes nRST_STOP
  178. * @{
  179. */
  180. #define OB_STOP_NO_RST ((uint32_t)0x40U) /*!< No reset generated when entering in STOP */
  181. #define OB_STOP_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STOP */
  182. /**
  183. * @}
  184. */
  185. /** @defgroup FLASHEx_Option_Bytes_nRST_STDBY FLASH Option Bytes nRST_STDBY
  186. * @{
  187. */
  188. #define OB_STDBY_NO_RST ((uint32_t)0x80U) /*!< No reset generated when entering in STANDBY */
  189. #define OB_STDBY_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STANDBY */
  190. /**
  191. * @}
  192. */
  193. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_STOP FLASH IWDG Counter Freeze in STOP
  194. * @{
  195. */
  196. #define OB_IWDG_STOP_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STOP mode */
  197. #define OB_IWDG_STOP_ACTIVE ((uint32_t)0x80000000U) /*!< IWDG counter active in STOP mode */
  198. /**
  199. * @}
  200. */
  201. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_SANDBY FLASH IWDG Counter Freeze in STANDBY
  202. * @{
  203. */
  204. #define OB_IWDG_STDBY_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STANDBY mode */
  205. #define OB_IWDG_STDBY_ACTIVE ((uint32_t)0x40000000U) /*!< IWDG counter active in STANDBY mode */
  206. /**
  207. * @}
  208. */
  209. /** @defgroup FLASHEx_BOR_Reset_Level FLASH BOR Reset Level
  210. * @{
  211. */
  212. #define OB_BOR_LEVEL3 ((uint32_t)0x00U) /*!< Supply voltage ranges from 2.70 to 3.60 V */
  213. #define OB_BOR_LEVEL2 ((uint32_t)0x04U) /*!< Supply voltage ranges from 2.40 to 2.70 V */
  214. #define OB_BOR_LEVEL1 ((uint32_t)0x08U) /*!< Supply voltage ranges from 2.10 to 2.40 V */
  215. #define OB_BOR_OFF ((uint32_t)0x0CU) /*!< Supply voltage ranges from 1.62 to 2.10 V */
  216. /**
  217. * @}
  218. */
  219. #if defined (FLASH_OPTCR_nDBOOT)
  220. /** @defgroup FLASHEx_Option_Bytes_nDBOOT FLASH Option Bytes nDBOOT
  221. * @{
  222. */
  223. #define OB_DUAL_BOOT_DISABLE ((uint32_t)0x10000000U) /* !< Dual Boot disable. Boot according to boot address option */
  224. #define OB_DUAL_BOOT_ENABLE ((uint32_t)0x00000000U) /* !< Dual Boot enable. Boot always from system memory if boot address in flash
  225. (Dual bank Boot mode), or RAM if Boot address option in RAM */
  226. /**
  227. * @}
  228. */
  229. #endif /* FLASH_OPTCR_nDBOOT */
  230. #if defined (FLASH_OPTCR_nDBANK)
  231. /** @defgroup FLASHEx_Option_Bytes_nDBank FLASH Single Bank or Dual Bank
  232. * @{
  233. */
  234. #define OB_NDBANK_SINGLE_BANK ((uint32_t)0x20000000U) /*!< NDBANK bit is set : Single Bank mode */
  235. #define OB_NDBANK_DUAL_BANK ((uint32_t)0x00000000U) /*!< NDBANK bit is reset : Dual Bank mode */
  236. /**
  237. * @}
  238. */
  239. #endif /* FLASH_OPTCR_nDBANK */
  240. /** @defgroup FLASHEx_Boot_Address FLASH Boot Address
  241. * @{
  242. */
  243. #define OB_BOOTADDR_ITCM_RAM ((uint32_t)0x0000U) /*!< Boot from ITCM RAM (0x00000000) */
  244. #define OB_BOOTADDR_SYSTEM ((uint32_t)0x0040U) /*!< Boot from System memory bootloader (0x00100000) */
  245. #define OB_BOOTADDR_ITCM_FLASH ((uint32_t)0x0080U) /*!< Boot from Flash on ITCM interface (0x00200000) */
  246. #define OB_BOOTADDR_AXIM_FLASH ((uint32_t)0x2000U) /*!< Boot from Flash on AXIM interface (0x08000000) */
  247. #define OB_BOOTADDR_DTCM_RAM ((uint32_t)0x8000U) /*!< Boot from DTCM RAM (0x20000000) */
  248. #define OB_BOOTADDR_SRAM1 ((uint32_t)0x8004U) /*!< Boot from SRAM1 (0x20010000) */
  249. #if (SRAM2_BASE == 0x2003C000U)
  250. #define OB_BOOTADDR_SRAM2 ((uint32_t)0x800FU) /*!< Boot from SRAM2 (0x2003C000) */
  251. #else
  252. #define OB_BOOTADDR_SRAM2 ((uint32_t)0x8013U) /*!< Boot from SRAM2 (0x2004C000) */
  253. #endif /* SRAM2_BASE == 0x2003C000U */
  254. /**
  255. * @}
  256. */
  257. /** @defgroup FLASH_Latency FLASH Latency
  258. * @{
  259. */
  260. #define FLASH_LATENCY_0 FLASH_ACR_LATENCY_0WS /*!< FLASH Zero Latency cycle */
  261. #define FLASH_LATENCY_1 FLASH_ACR_LATENCY_1WS /*!< FLASH One Latency cycle */
  262. #define FLASH_LATENCY_2 FLASH_ACR_LATENCY_2WS /*!< FLASH Two Latency cycles */
  263. #define FLASH_LATENCY_3 FLASH_ACR_LATENCY_3WS /*!< FLASH Three Latency cycles */
  264. #define FLASH_LATENCY_4 FLASH_ACR_LATENCY_4WS /*!< FLASH Four Latency cycles */
  265. #define FLASH_LATENCY_5 FLASH_ACR_LATENCY_5WS /*!< FLASH Five Latency cycles */
  266. #define FLASH_LATENCY_6 FLASH_ACR_LATENCY_6WS /*!< FLASH Six Latency cycles */
  267. #define FLASH_LATENCY_7 FLASH_ACR_LATENCY_7WS /*!< FLASH Seven Latency cycles */
  268. #define FLASH_LATENCY_8 FLASH_ACR_LATENCY_8WS /*!< FLASH Eight Latency cycles */
  269. #define FLASH_LATENCY_9 FLASH_ACR_LATENCY_9WS /*!< FLASH Nine Latency cycles */
  270. #define FLASH_LATENCY_10 FLASH_ACR_LATENCY_10WS /*!< FLASH Ten Latency cycles */
  271. #define FLASH_LATENCY_11 FLASH_ACR_LATENCY_11WS /*!< FLASH Eleven Latency cycles */
  272. #define FLASH_LATENCY_12 FLASH_ACR_LATENCY_12WS /*!< FLASH Twelve Latency cycles */
  273. #define FLASH_LATENCY_13 FLASH_ACR_LATENCY_13WS /*!< FLASH Thirteen Latency cycles */
  274. #define FLASH_LATENCY_14 FLASH_ACR_LATENCY_14WS /*!< FLASH Fourteen Latency cycles */
  275. #define FLASH_LATENCY_15 FLASH_ACR_LATENCY_15WS /*!< FLASH Fifteen Latency cycles */
  276. /**
  277. * @}
  278. */
  279. #if defined (FLASH_OPTCR_nDBANK)
  280. /** @defgroup FLASHEx_Banks FLASH Banks
  281. * @{
  282. */
  283. #define FLASH_BANK_1 ((uint32_t)0x01U) /*!< Bank 1 */
  284. #define FLASH_BANK_2 ((uint32_t)0x02U) /*!< Bank 2 */
  285. #define FLASH_BANK_BOTH ((uint32_t)(FLASH_BANK_1 | FLASH_BANK_2)) /*!< Bank1 and Bank2 */
  286. /**
  287. * @}
  288. */
  289. #endif /* FLASH_OPTCR_nDBANK */
  290. /** @defgroup FLASHEx_MassErase_bit FLASH Mass Erase bit
  291. * @{
  292. */
  293. #if defined (FLASH_OPTCR_nDBANK)
  294. #define FLASH_MER_BIT (FLASH_CR_MER1 | FLASH_CR_MER2) /*!< 2 MER bits */
  295. #else
  296. #define FLASH_MER_BIT (FLASH_CR_MER) /*!< only 1 MER bit */
  297. #endif /* FLASH_OPTCR_nDBANK */
  298. /**
  299. * @}
  300. */
  301. /** @defgroup FLASHEx_Sectors FLASH Sectors
  302. * @{
  303. */
  304. #if (FLASH_SECTOR_TOTAL == 24)
  305. #define FLASH_SECTOR_8 ((uint32_t)8U) /*!< Sector Number 8 */
  306. #define FLASH_SECTOR_9 ((uint32_t)9U) /*!< Sector Number 9 */
  307. #define FLASH_SECTOR_10 ((uint32_t)10U) /*!< Sector Number 10 */
  308. #define FLASH_SECTOR_11 ((uint32_t)11U) /*!< Sector Number 11 */
  309. #define FLASH_SECTOR_12 ((uint32_t)12U) /*!< Sector Number 12 */
  310. #define FLASH_SECTOR_13 ((uint32_t)13U) /*!< Sector Number 13 */
  311. #define FLASH_SECTOR_14 ((uint32_t)14U) /*!< Sector Number 14 */
  312. #define FLASH_SECTOR_15 ((uint32_t)15U) /*!< Sector Number 15 */
  313. #define FLASH_SECTOR_16 ((uint32_t)16U) /*!< Sector Number 16 */
  314. #define FLASH_SECTOR_17 ((uint32_t)17U) /*!< Sector Number 17 */
  315. #define FLASH_SECTOR_18 ((uint32_t)18U) /*!< Sector Number 18 */
  316. #define FLASH_SECTOR_19 ((uint32_t)19U) /*!< Sector Number 19 */
  317. #define FLASH_SECTOR_20 ((uint32_t)20U) /*!< Sector Number 20 */
  318. #define FLASH_SECTOR_21 ((uint32_t)21U) /*!< Sector Number 21 */
  319. #define FLASH_SECTOR_22 ((uint32_t)22U) /*!< Sector Number 22 */
  320. #define FLASH_SECTOR_23 ((uint32_t)23U) /*!< Sector Number 23 */
  321. #endif /* FLASH_SECTOR_TOTAL == 24 */
  322. /**
  323. * @}
  324. */
  325. #if (FLASH_SECTOR_TOTAL == 24)
  326. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  327. * @note For Single Bank mode, use OB_WRP_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  328. * nWRP[11:0] bits contain the value of the write-protection option bytes for sectors 0 to 11.
  329. * For Dual Bank mode, use OB_WRP_DB_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  330. * nWRP[11:0] bits are divided on two groups, one group dedicated for bank 1 and
  331. * a second one dedicated for bank 2 (nWRP[i] activates Write protection on sector 2*i and 2*i+1).
  332. * This behavior is applicable only for STM32F76xxx / STM32F77xxx devices.
  333. * @{
  334. */
  335. /* Single Bank Sectors */
  336. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Single Bank Sector0 */
  337. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Single Bank Sector1 */
  338. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Single Bank Sector2 */
  339. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Single Bank Sector3 */
  340. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Single Bank Sector4 */
  341. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Single Bank Sector5 */
  342. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Single Bank Sector6 */
  343. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Single Bank Sector7 */
  344. #define OB_WRP_SECTOR_8 ((uint32_t)0x01000000U) /*!< Write protection of Single Bank Sector8 */
  345. #define OB_WRP_SECTOR_9 ((uint32_t)0x02000000U) /*!< Write protection of Single Bank Sector9 */
  346. #define OB_WRP_SECTOR_10 ((uint32_t)0x04000000U) /*!< Write protection of Single Bank Sector10 */
  347. #define OB_WRP_SECTOR_11 ((uint32_t)0x08000000U) /*!< Write protection of Single Bank Sector11 */
  348. #define OB_WRP_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Single Bank Flash */
  349. /* Dual Bank Sectors */
  350. #define OB_WRP_DB_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector0 */
  351. #define OB_WRP_DB_SECTOR_1 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector1 */
  352. #define OB_WRP_DB_SECTOR_2 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector2 */
  353. #define OB_WRP_DB_SECTOR_3 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector3 */
  354. #define OB_WRP_DB_SECTOR_4 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector4 */
  355. #define OB_WRP_DB_SECTOR_5 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector5 */
  356. #define OB_WRP_DB_SECTOR_6 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector6 */
  357. #define OB_WRP_DB_SECTOR_7 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector7 */
  358. #define OB_WRP_DB_SECTOR_8 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector8 */
  359. #define OB_WRP_DB_SECTOR_9 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector9 */
  360. #define OB_WRP_DB_SECTOR_10 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector10 */
  361. #define OB_WRP_DB_SECTOR_11 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector11 */
  362. #define OB_WRP_DB_SECTOR_12 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector12 */
  363. #define OB_WRP_DB_SECTOR_13 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector13 */
  364. #define OB_WRP_DB_SECTOR_14 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector14 */
  365. #define OB_WRP_DB_SECTOR_15 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector15 */
  366. #define OB_WRP_DB_SECTOR_16 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector16 */
  367. #define OB_WRP_DB_SECTOR_17 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector17 */
  368. #define OB_WRP_DB_SECTOR_18 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector18 */
  369. #define OB_WRP_DB_SECTOR_19 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector19 */
  370. #define OB_WRP_DB_SECTOR_20 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector20 */
  371. #define OB_WRP_DB_SECTOR_21 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector21 */
  372. #define OB_WRP_DB_SECTOR_22 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector22 */
  373. #define OB_WRP_DB_SECTOR_23 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector23 */
  374. #define OB_WRP_DB_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Dual Bank Flash */
  375. /**
  376. * @}
  377. */
  378. #endif /* FLASH_SECTOR_TOTAL == 24 */
  379. #if (FLASH_SECTOR_TOTAL == 8)
  380. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  381. * @{
  382. */
  383. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Sector0 */
  384. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Sector1 */
  385. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Sector2 */
  386. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Sector3 */
  387. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Sector4 */
  388. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Sector5 */
  389. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Sector6 */
  390. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Sector7 */
  391. #define OB_WRP_SECTOR_All ((uint32_t)0x00FF0000U) /*!< Write protection of all Sectors */
  392. /**
  393. * @}
  394. */
  395. #endif /* FLASH_SECTOR_TOTAL == 8 */
  396. #if defined (FLASH_OPTCR2_PCROP)
  397. /** @defgroup FLASHEx_Option_Bytes_PCROP_Sectors FLASH Option Bytes PCROP Sectors
  398. * @{
  399. */
  400. #define OB_PCROP_SECTOR_0 ((uint32_t)0x00000001U) /*!< PC Readout protection of Sector0 */
  401. #define OB_PCROP_SECTOR_1 ((uint32_t)0x00000002U) /*!< PC Readout protection of Sector1 */
  402. #define OB_PCROP_SECTOR_2 ((uint32_t)0x00000004U) /*!< PC Readout protection of Sector2 */
  403. #define OB_PCROP_SECTOR_3 ((uint32_t)0x00000008U) /*!< PC Readout protection of Sector3 */
  404. #define OB_PCROP_SECTOR_4 ((uint32_t)0x00000010U) /*!< PC Readout protection of Sector4 */
  405. #define OB_PCROP_SECTOR_5 ((uint32_t)0x00000020U) /*!< PC Readout protection of Sector5 */
  406. #define OB_PCROP_SECTOR_6 ((uint32_t)0x00000040U) /*!< PC Readout protection of Sector6 */
  407. #define OB_PCROP_SECTOR_7 ((uint32_t)0x00000080U) /*!< PC Readout protection of Sector7 */
  408. #define OB_PCROP_SECTOR_All ((uint32_t)0x000000FFU) /*!< PC Readout protection of all Sectors */
  409. /**
  410. * @}
  411. */
  412. /** @defgroup FLASHEx_Option_Bytes_PCROP_RDP FLASH Option Bytes PCROP_RDP Bit
  413. * @{
  414. */
  415. #define OB_PCROP_RDP_ENABLE ((uint32_t)0x80000000U) /*!< PCROP_RDP Enable */
  416. #define OB_PCROP_RDP_DISABLE ((uint32_t)0x00000000U) /*!< PCROP_RDP Disable */
  417. /**
  418. * @}
  419. */
  420. #endif /* FLASH_OPTCR2_PCROP */
  421. /**
  422. * @}
  423. */
  424. /* Exported macro ------------------------------------------------------------*/
  425. /** @defgroup FLASH_Exported_Macros FLASH Exported Macros
  426. * @{
  427. */
  428. /**
  429. * @brief Calculate the FLASH Boot Base Adress (BOOT_ADD0 or BOOT_ADD1)
  430. * @note Returned value BOOT_ADDx[15:0] corresponds to boot address [29:14].
  431. * @param __ADDRESS__: FLASH Boot Address (in the range 0x0000 0000 to 0x2004 FFFF with a granularity of 16KB)
  432. * @retval The FLASH Boot Base Adress
  433. */
  434. #define __HAL_FLASH_CALC_BOOT_BASE_ADR(__ADDRESS__) ((__ADDRESS__) >> 14)
  435. /**
  436. * @}
  437. */
  438. /* Exported functions --------------------------------------------------------*/
  439. /** @addtogroup FLASHEx_Exported_Functions
  440. * @{
  441. */
  442. /** @addtogroup FLASHEx_Exported_Functions_Group1
  443. * @{
  444. */
  445. /* Extension Program operation functions *************************************/
  446. HAL_StatusTypeDef HAL_FLASHEx_Erase(FLASH_EraseInitTypeDef *pEraseInit, uint32_t *SectorError);
  447. HAL_StatusTypeDef HAL_FLASHEx_Erase_IT(FLASH_EraseInitTypeDef *pEraseInit);
  448. HAL_StatusTypeDef HAL_FLASHEx_OBProgram(FLASH_OBProgramInitTypeDef *pOBInit);
  449. void HAL_FLASHEx_OBGetConfig(FLASH_OBProgramInitTypeDef *pOBInit);
  450. /**
  451. * @}
  452. */
  453. /**
  454. * @}
  455. */
  456. /* Private types -------------------------------------------------------------*/
  457. /* Private variables ---------------------------------------------------------*/
  458. /* Private constants ---------------------------------------------------------*/
  459. /* Private macros ------------------------------------------------------------*/
  460. /** @defgroup FLASHEx_Private_Macros FLASH Private Macros
  461. * @{
  462. */
  463. /** @defgroup FLASHEx_IS_FLASH_Definitions FLASH Private macros to check input parameters
  464. * @{
  465. */
  466. #define IS_FLASH_TYPEERASE(VALUE)(((VALUE) == FLASH_TYPEERASE_SECTORS) || \
  467. ((VALUE) == FLASH_TYPEERASE_MASSERASE))
  468. #define IS_VOLTAGERANGE(RANGE)(((RANGE) == FLASH_VOLTAGE_RANGE_1) || \
  469. ((RANGE) == FLASH_VOLTAGE_RANGE_2) || \
  470. ((RANGE) == FLASH_VOLTAGE_RANGE_3) || \
  471. ((RANGE) == FLASH_VOLTAGE_RANGE_4))
  472. #define IS_WRPSTATE(VALUE)(((VALUE) == OB_WRPSTATE_DISABLE) || \
  473. ((VALUE) == OB_WRPSTATE_ENABLE))
  474. #if defined (FLASH_OPTCR2_PCROP)
  475. #define IS_OPTIONBYTE(VALUE)(((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER |\
  476. OPTIONBYTE_BOR | OPTIONBYTE_BOOTADDR_0 | OPTIONBYTE_BOOTADDR_1 |\
  477. OPTIONBYTE_PCROP | OPTIONBYTE_PCROP_RDP)))
  478. #else
  479. #define IS_OPTIONBYTE(VALUE)(((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER |\
  480. OPTIONBYTE_BOR | OPTIONBYTE_BOOTADDR_0 | OPTIONBYTE_BOOTADDR_1)))
  481. #endif /* FLASH_OPTCR2_PCROP */
  482. #define IS_OB_BOOT_ADDRESS(ADDRESS) ((ADDRESS) <= 0x8013)
  483. #define IS_OB_RDP_LEVEL(LEVEL) (((LEVEL) == OB_RDP_LEVEL_0) ||\
  484. ((LEVEL) == OB_RDP_LEVEL_1) ||\
  485. ((LEVEL) == OB_RDP_LEVEL_2))
  486. #define IS_OB_WWDG_SOURCE(SOURCE) (((SOURCE) == OB_WWDG_SW) || ((SOURCE) == OB_WWDG_HW))
  487. #define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
  488. #define IS_OB_STOP_SOURCE(SOURCE) (((SOURCE) == OB_STOP_NO_RST) || ((SOURCE) == OB_STOP_RST))
  489. #define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NO_RST) || ((SOURCE) == OB_STDBY_RST))
  490. #define IS_OB_IWDG_STOP_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STOP_FREEZE) || ((FREEZE) == OB_IWDG_STOP_ACTIVE))
  491. #define IS_OB_IWDG_STDBY_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STDBY_FREEZE) || ((FREEZE) == OB_IWDG_STDBY_ACTIVE))
  492. #define IS_OB_BOR_LEVEL(LEVEL) (((LEVEL) == OB_BOR_LEVEL1) || ((LEVEL) == OB_BOR_LEVEL2) ||\
  493. ((LEVEL) == OB_BOR_LEVEL3) || ((LEVEL) == OB_BOR_OFF))
  494. #define IS_FLASH_LATENCY(LATENCY) (((LATENCY) == FLASH_LATENCY_0) || \
  495. ((LATENCY) == FLASH_LATENCY_1) || \
  496. ((LATENCY) == FLASH_LATENCY_2) || \
  497. ((LATENCY) == FLASH_LATENCY_3) || \
  498. ((LATENCY) == FLASH_LATENCY_4) || \
  499. ((LATENCY) == FLASH_LATENCY_5) || \
  500. ((LATENCY) == FLASH_LATENCY_6) || \
  501. ((LATENCY) == FLASH_LATENCY_7) || \
  502. ((LATENCY) == FLASH_LATENCY_8) || \
  503. ((LATENCY) == FLASH_LATENCY_9) || \
  504. ((LATENCY) == FLASH_LATENCY_10) || \
  505. ((LATENCY) == FLASH_LATENCY_11) || \
  506. ((LATENCY) == FLASH_LATENCY_12) || \
  507. ((LATENCY) == FLASH_LATENCY_13) || \
  508. ((LATENCY) == FLASH_LATENCY_14) || \
  509. ((LATENCY) == FLASH_LATENCY_15))
  510. #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= FLASH_BASE) && ((ADDRESS) <= FLASH_END)) || \
  511. (((ADDRESS) >= FLASH_OTP_BASE) && ((ADDRESS) <= FLASH_OTP_END)))
  512. #define IS_FLASH_NBSECTORS(NBSECTORS) (((NBSECTORS) != 0U) && ((NBSECTORS) <= FLASH_SECTOR_TOTAL))
  513. #if (FLASH_SECTOR_TOTAL == 8)
  514. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  515. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  516. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  517. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7))
  518. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xFF00FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  519. #endif /* FLASH_SECTOR_TOTAL == 8 */
  520. #if (FLASH_SECTOR_TOTAL == 24)
  521. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  522. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  523. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  524. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7) ||\
  525. ((SECTOR) == FLASH_SECTOR_8) || ((SECTOR) == FLASH_SECTOR_9) ||\
  526. ((SECTOR) == FLASH_SECTOR_10) || ((SECTOR) == FLASH_SECTOR_11) ||\
  527. ((SECTOR) == FLASH_SECTOR_12) || ((SECTOR) == FLASH_SECTOR_13) ||\
  528. ((SECTOR) == FLASH_SECTOR_14) || ((SECTOR) == FLASH_SECTOR_15) ||\
  529. ((SECTOR) == FLASH_SECTOR_16) || ((SECTOR) == FLASH_SECTOR_17) ||\
  530. ((SECTOR) == FLASH_SECTOR_18) || ((SECTOR) == FLASH_SECTOR_19) ||\
  531. ((SECTOR) == FLASH_SECTOR_20) || ((SECTOR) == FLASH_SECTOR_21) ||\
  532. ((SECTOR) == FLASH_SECTOR_22) || ((SECTOR) == FLASH_SECTOR_23))
  533. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xF000FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  534. #endif /* FLASH_SECTOR_TOTAL == 24 */
  535. #if defined (FLASH_OPTCR_nDBANK)
  536. #define IS_OB_NDBANK(VALUE) (((VALUE) == OB_NDBANK_SINGLE_BANK) || \
  537. ((VALUE) == OB_NDBANK_DUAL_BANK))
  538. #define IS_FLASH_BANK(BANK) (((BANK) == FLASH_BANK_1) || \
  539. ((BANK) == FLASH_BANK_2) || \
  540. ((BANK) == FLASH_BANK_BOTH))
  541. #endif /* FLASH_OPTCR_nDBANK */
  542. #if defined (FLASH_OPTCR_nDBOOT)
  543. #define IS_OB_NDBOOT(VALUE) (((VALUE) == OB_DUAL_BOOT_DISABLE) || \
  544. ((VALUE) == OB_DUAL_BOOT_ENABLE))
  545. #endif /* FLASH_OPTCR_nDBOOT */
  546. #if defined (FLASH_OPTCR2_PCROP)
  547. #define IS_OB_PCROP_SECTOR(SECTOR) (((SECTOR) & (uint32_t)0xFFFFFF00U) == 0x00000000U)
  548. #define IS_OB_PCROP_RDP_VALUE(VALUE) (((VALUE) == OB_PCROP_RDP_DISABLE) || \
  549. ((VALUE) == OB_PCROP_RDP_ENABLE))
  550. #endif /* FLASH_OPTCR2_PCROP */
  551. /**
  552. * @}
  553. */
  554. /**
  555. * @}
  556. */
  557. /* Private functions ---------------------------------------------------------*/
  558. /** @defgroup FLASHEx_Private_Functions FLASH Private Functions
  559. * @{
  560. */
  561. void FLASH_Erase_Sector(uint32_t Sector, uint8_t VoltageRange);
  562. /**
  563. * @}
  564. */
  565. /**
  566. * @}
  567. */
  568. /**
  569. * @}
  570. */
  571. #ifdef __cplusplus
  572. }
  573. #endif
  574. #endif /* __STM32F7xx_HAL_FLASH_EX_H */
  575. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/