You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

10137 lines
763 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32l476xx.h
  4. * @author MCD Application Team
  5. * @version V1.0.3
  6. * @date 29-January-2016
  7. * @brief CMSIS STM32L476xx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32l476xx
  47. * @{
  48. */
  49. #ifndef __STM32L476xx_H
  50. #define __STM32L476xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  59. */
  60. #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
  61. #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
  62. #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  64. #define __FPU_PRESENT 1 /*!< FPU present */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief STM32L4XX Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. typedef enum
  76. {
  77. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
  79. HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
  80. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  81. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  82. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  83. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  84. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  85. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  86. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  87. /****** STM32 specific Interrupt Numbers **********************************************************************/
  88. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  89. PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
  90. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  91. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  92. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  93. RCC_IRQn = 5, /*!< RCC global Interrupt */
  94. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  95. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  96. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  97. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  98. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  99. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  100. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  101. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  102. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  103. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  104. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  105. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  106. ADC1_2_IRQn = 18, /*!< ADC1, ADC2 SAR global Interrupts */
  107. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  108. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  109. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  110. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  111. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  112. TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
  113. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
  114. TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM17 global interrupt */
  115. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  116. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  117. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  118. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  119. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  120. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  121. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  122. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  123. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  124. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  125. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  126. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  127. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  128. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  129. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  130. DFSDM3_IRQn = 42, /*!< SD Filter 3 global Interrupt */
  131. TIM8_BRK_IRQn = 43, /*!< TIM8 Break Interrupt */
  132. TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */
  133. TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt */
  134. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  135. ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
  136. FMC_IRQn = 48, /*!< FMC global Interrupt */
  137. SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
  138. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  139. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  140. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  141. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  142. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  143. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  144. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  145. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  146. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  147. DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
  148. DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
  149. DFSDM0_IRQn = 61, /*!< SD Filter 0 global Interrupt */
  150. DFSDM1_IRQn = 62, /*!< SD Filter 1 global Interrupt */
  151. DFSDM2_IRQn = 63, /*!< SD Filter 2 global Interrupt */
  152. COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */
  153. LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
  154. LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
  155. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  156. DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
  157. DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
  158. LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
  159. QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
  160. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  161. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  162. SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */
  163. SAI2_IRQn = 75, /*!< Serial Audio Interface 2 global interrupt */
  164. SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */
  165. TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
  166. LCD_IRQn = 78, /*!< LCD global interrupt */
  167. RNG_IRQn = 80, /*!< RNG global interrupt */
  168. FPU_IRQn = 81 /*!< FPU global interrupt */
  169. } IRQn_Type;
  170. /**
  171. * @}
  172. */
  173. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  174. #include "system_stm32l4xx.h"
  175. #include <stdint.h>
  176. /** @addtogroup Peripheral_registers_structures
  177. * @{
  178. */
  179. /**
  180. * @brief Analog to Digital Converter
  181. */
  182. typedef struct
  183. {
  184. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  185. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  186. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  187. __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
  188. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  189. __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
  190. __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
  191. uint32_t RESERVED1; /*!< Reserved, 0x1C */
  192. __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  193. __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  194. __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
  195. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  196. __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
  197. __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
  198. __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
  199. __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
  200. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  201. uint32_t RESERVED3; /*!< Reserved, 0x44 */
  202. uint32_t RESERVED4; /*!< Reserved, 0x48 */
  203. __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
  204. uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
  205. __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
  206. __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
  207. __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
  208. __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
  209. uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
  210. __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
  211. __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
  212. __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
  213. __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
  214. uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
  215. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
  216. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
  217. uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
  218. uint32_t RESERVED9; /*!< Reserved, 0x0AC */
  219. __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
  220. __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
  221. } ADC_TypeDef;
  222. typedef struct
  223. {
  224. __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */
  225. uint32_t RESERVED; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
  226. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  227. __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: ADC1 base address + 0x30C */
  228. } ADC_Common_TypeDef;
  229. /**
  230. * @brief Controller Area Network TxMailBox
  231. */
  232. typedef struct
  233. {
  234. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  235. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  236. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  237. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  238. } CAN_TxMailBox_TypeDef;
  239. /**
  240. * @brief Controller Area Network FIFOMailBox
  241. */
  242. typedef struct
  243. {
  244. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  245. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  246. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  247. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  248. } CAN_FIFOMailBox_TypeDef;
  249. /**
  250. * @brief Controller Area Network FilterRegister
  251. */
  252. typedef struct
  253. {
  254. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  255. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  256. } CAN_FilterRegister_TypeDef;
  257. /**
  258. * @brief Controller Area Network
  259. */
  260. typedef struct
  261. {
  262. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  263. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  264. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  265. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  266. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  267. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  268. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  269. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  270. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  271. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  272. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  273. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  274. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  275. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  276. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  277. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  278. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  279. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  280. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  281. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  282. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  283. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  284. } CAN_TypeDef;
  285. /**
  286. * @brief Comparator
  287. */
  288. typedef struct
  289. {
  290. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  291. } COMP_TypeDef;
  292. typedef struct
  293. {
  294. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  295. } COMP_Common_TypeDef;
  296. /**
  297. * @brief CRC calculation unit
  298. */
  299. typedef struct
  300. {
  301. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  302. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  303. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  304. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  305. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  306. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  307. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  308. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  309. } CRC_TypeDef;
  310. /**
  311. * @brief Digital to Analog Converter
  312. */
  313. typedef struct
  314. {
  315. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  316. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  317. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  318. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  319. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  320. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  321. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  322. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  323. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  324. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  325. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  326. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  327. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  328. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  329. __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
  330. __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
  331. __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
  332. __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
  333. __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
  334. __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
  335. } DAC_TypeDef;
  336. /**
  337. * @brief DFSDM module registers
  338. */
  339. typedef struct
  340. {
  341. __IO uint32_t CR1; /*!< DFSDM control register1, Address offset: 0x100 */
  342. __IO uint32_t CR2; /*!< DFSDM control register2, Address offset: 0x104 */
  343. __IO uint32_t ISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
  344. __IO uint32_t ICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
  345. __IO uint32_t JCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
  346. __IO uint32_t FCR; /*!< DFSDM filter control register, Address offset: 0x114 */
  347. __IO uint32_t JDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
  348. __IO uint32_t RDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
  349. __IO uint32_t AWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
  350. __IO uint32_t AWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
  351. __IO uint32_t AWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
  352. __IO uint32_t AWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
  353. __IO uint32_t EXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
  354. __IO uint32_t EXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
  355. __IO uint32_t CNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
  356. } DFSDM_Filter_TypeDef;
  357. /**
  358. * @brief DFSDM channel configuration registers
  359. */
  360. typedef struct
  361. {
  362. __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
  363. __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
  364. __IO uint32_t AWSCDR; /*!< DFSDM channel analog watchdog and
  365. short circuit detector register, Address offset: 0x08 */
  366. __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
  367. __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
  368. } DFSDM_Channel_TypeDef;
  369. /**
  370. * @brief Debug MCU
  371. */
  372. typedef struct
  373. {
  374. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  375. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  376. __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
  377. __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
  378. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
  379. } DBGMCU_TypeDef;
  380. /**
  381. * @brief DMA Controller
  382. */
  383. typedef struct
  384. {
  385. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  386. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  387. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  388. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  389. } DMA_Channel_TypeDef;
  390. typedef struct
  391. {
  392. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  393. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  394. } DMA_TypeDef;
  395. typedef struct
  396. {
  397. __IO uint32_t CSELR; /*!< DMA channel selection register */
  398. } DMA_Request_TypeDef;
  399. /* Legacy define */
  400. #define DMA_request_TypeDef DMA_Request_TypeDef
  401. /**
  402. * @brief External Interrupt/Event Controller
  403. */
  404. typedef struct
  405. {
  406. __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
  407. __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
  408. __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
  409. __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
  410. __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
  411. __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
  412. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  413. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  414. __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
  415. __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
  416. __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
  417. __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
  418. __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
  419. __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
  420. } EXTI_TypeDef;
  421. /**
  422. * @brief Firewall
  423. */
  424. typedef struct
  425. {
  426. __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
  427. __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
  428. __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
  429. __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
  430. __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
  431. __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
  432. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
  433. uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
  434. __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
  435. } FIREWALL_TypeDef;
  436. /**
  437. * @brief FLASH Registers
  438. */
  439. typedef struct
  440. {
  441. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  442. __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
  443. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
  444. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
  445. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
  446. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
  447. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  448. __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
  449. __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
  450. __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
  451. __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
  452. __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
  453. __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
  454. uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34 */
  455. __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
  456. __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */
  457. __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */
  458. __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */
  459. } FLASH_TypeDef;
  460. /**
  461. * @brief Flexible Memory Controller
  462. */
  463. typedef struct
  464. {
  465. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  466. } FMC_Bank1_TypeDef;
  467. /**
  468. * @brief Flexible Memory Controller Bank1E
  469. */
  470. typedef struct
  471. {
  472. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  473. } FMC_Bank1E_TypeDef;
  474. /**
  475. * @brief Flexible Memory Controller Bank3
  476. */
  477. typedef struct
  478. {
  479. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  480. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  481. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  482. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  483. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  484. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  485. } FMC_Bank3_TypeDef;
  486. /**
  487. * @brief General Purpose I/O
  488. */
  489. typedef struct
  490. {
  491. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  492. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  493. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  494. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  495. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  496. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  497. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  498. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  499. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  500. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  501. __IO uint32_t ASCR; /*!< GPIO analog switch control register, Address offset: 0x2C */
  502. } GPIO_TypeDef;
  503. /**
  504. * @brief Inter-integrated Circuit Interface
  505. */
  506. typedef struct
  507. {
  508. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  509. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  510. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  511. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  512. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  513. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  514. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  515. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  516. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  517. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  518. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  519. } I2C_TypeDef;
  520. /**
  521. * @brief Independent WATCHDOG
  522. */
  523. typedef struct
  524. {
  525. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  526. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  527. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  528. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  529. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  530. } IWDG_TypeDef;
  531. /**
  532. * @brief LCD
  533. */
  534. typedef struct
  535. {
  536. __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
  537. __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
  538. __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
  539. __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
  540. uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
  541. __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
  542. } LCD_TypeDef;
  543. /**
  544. * @brief LPTIMER
  545. */
  546. typedef struct
  547. {
  548. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  549. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  550. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  551. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  552. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  553. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  554. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  555. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  556. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  557. } LPTIM_TypeDef;
  558. /**
  559. * @brief Operational Amplifier (OPAMP)
  560. */
  561. typedef struct
  562. {
  563. __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
  564. __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
  565. __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
  566. } OPAMP_TypeDef;
  567. typedef struct
  568. {
  569. __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
  570. } OPAMP_Common_TypeDef;
  571. /**
  572. * @brief Power Control
  573. */
  574. typedef struct
  575. {
  576. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  577. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
  578. __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
  579. __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
  580. __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
  581. __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
  582. __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
  583. uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
  584. __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
  585. __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
  586. __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
  587. __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
  588. __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
  589. __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
  590. __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
  591. __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
  592. __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
  593. __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
  594. __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */
  595. __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
  596. __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */
  597. __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
  598. __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
  599. __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
  600. } PWR_TypeDef;
  601. /**
  602. * @brief QUAD Serial Peripheral Interface
  603. */
  604. typedef struct
  605. {
  606. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  607. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  608. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  609. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  610. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  611. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  612. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  613. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  614. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  615. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  616. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  617. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  618. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  619. } QUADSPI_TypeDef;
  620. /**
  621. * @brief Reset and Clock Control
  622. */
  623. typedef struct
  624. {
  625. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  626. __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
  627. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  628. __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
  629. __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */
  630. __IO uint32_t PLLSAI2CFGR; /*!< RCC PLL SAI2 configuration register, Address offset: 0x14 */
  631. __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
  632. __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
  633. __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
  634. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
  635. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
  636. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
  637. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
  638. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
  639. __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
  640. __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
  641. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
  642. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
  643. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
  644. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
  645. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
  646. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
  647. __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
  648. __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
  649. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
  650. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
  651. __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
  652. __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
  653. __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
  654. uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
  655. __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
  656. __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
  657. __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
  658. uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
  659. __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
  660. __IO uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
  661. __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
  662. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
  663. } RCC_TypeDef;
  664. /**
  665. * @brief Real-Time Clock
  666. */
  667. typedef struct
  668. {
  669. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  670. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  671. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  672. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  673. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  674. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  675. uint32_t reserved; /*!< Reserved */
  676. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  677. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  678. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  679. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  680. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  681. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  682. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  683. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  684. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  685. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  686. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  687. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  688. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
  689. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  690. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  691. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  692. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  693. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  694. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  695. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  696. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  697. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  698. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  699. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  700. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  701. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  702. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  703. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  704. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  705. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  706. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  707. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  708. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  709. __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
  710. __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
  711. __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
  712. __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
  713. __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
  714. __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
  715. __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
  716. __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
  717. __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
  718. __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
  719. __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
  720. __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
  721. } RTC_TypeDef;
  722. /**
  723. * @brief Serial Audio Interface
  724. */
  725. typedef struct
  726. {
  727. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  728. } SAI_TypeDef;
  729. typedef struct
  730. {
  731. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  732. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  733. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  734. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  735. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  736. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  737. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  738. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  739. } SAI_Block_TypeDef;
  740. /**
  741. * @brief Secure digital input/output Interface
  742. */
  743. typedef struct
  744. {
  745. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  746. __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
  747. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  748. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  749. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  750. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  751. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  752. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  753. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  754. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  755. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  756. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  757. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  758. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  759. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  760. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  761. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  762. __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
  763. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  764. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  765. } SDMMC_TypeDef;
  766. /**
  767. * @brief Serial Peripheral Interface
  768. */
  769. typedef struct
  770. {
  771. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  772. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  773. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  774. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  775. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
  776. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
  777. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
  778. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
  779. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */
  780. } SPI_TypeDef;
  781. /**
  782. * @brief Single Wire Protocol Master Interface SPWMI
  783. */
  784. typedef struct
  785. {
  786. __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
  787. __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
  788. uint32_t RESERVED1; /*!< Reserved, 0x08 */
  789. __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
  790. __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
  791. __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
  792. __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
  793. __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
  794. __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
  795. __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
  796. } SWPMI_TypeDef;
  797. /**
  798. * @brief System configuration controller
  799. */
  800. typedef struct
  801. {
  802. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  803. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
  804. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  805. __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
  806. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
  807. __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
  808. __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
  809. } SYSCFG_TypeDef;
  810. /**
  811. * @brief TIM
  812. */
  813. typedef struct
  814. {
  815. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  816. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  817. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  818. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  819. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  820. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  821. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  822. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  823. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  824. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  825. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  826. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  827. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  828. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  829. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  830. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  831. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  832. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  833. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  834. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  835. __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
  836. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  837. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  838. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  839. __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
  840. __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
  841. } TIM_TypeDef;
  842. /**
  843. * @brief Touch Sensing Controller (TSC)
  844. */
  845. typedef struct
  846. {
  847. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  848. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  849. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  850. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  851. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  852. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  853. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  854. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  855. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  856. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  857. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  858. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  859. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  860. __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
  861. } TSC_TypeDef;
  862. /**
  863. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  864. */
  865. typedef struct
  866. {
  867. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  868. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  869. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  870. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  871. __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  872. uint16_t RESERVED2; /*!< Reserved, 0x12 */
  873. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  874. __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
  875. uint16_t RESERVED3; /*!< Reserved, 0x1A */
  876. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  877. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  878. __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  879. uint16_t RESERVED4; /*!< Reserved, 0x26 */
  880. __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  881. uint16_t RESERVED5; /*!< Reserved, 0x2A */
  882. } USART_TypeDef;
  883. /**
  884. * @brief VREFBUF
  885. */
  886. typedef struct
  887. {
  888. __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
  889. __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
  890. } VREFBUF_TypeDef;
  891. /**
  892. * @brief Window WATCHDOG
  893. */
  894. typedef struct
  895. {
  896. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  897. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  898. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  899. } WWDG_TypeDef;
  900. /**
  901. * @brief RNG
  902. */
  903. typedef struct
  904. {
  905. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  906. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  907. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  908. } RNG_TypeDef;
  909. /**
  910. * @brief USB_OTG_Core_register
  911. */
  912. typedef struct
  913. {
  914. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
  915. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
  916. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
  917. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
  918. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
  919. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
  920. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
  921. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
  922. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
  923. __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h*/
  924. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
  925. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
  926. uint32_t Reserved30[2]; /* Reserved 030h*/
  927. __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
  928. __IO uint32_t CID; /* User ID Register 03Ch*/
  929. uint32_t Reserved5[3]; /* Reserved 040h-048h*/
  930. __IO uint32_t GHWCFG3; /* User HW config3 04Ch*/
  931. uint32_t Reserved6; /* Reserved 050h*/
  932. __IO uint32_t GLPMCFG; /* LPM Register 054h*/
  933. __IO uint32_t GPWRDN; /* Power Down Register 058h*/
  934. __IO uint32_t GDFIFOCFG; /* DFIFO Software Config Register 05Ch*/
  935. __IO uint32_t GADPCTL; /* ADP Timer, Control and Status Register 60Ch*/
  936. uint32_t Reserved43[39]; /* Reserved 058h-0FFh*/
  937. __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
  938. __IO uint32_t DIEPTXF[0x0F]; /* dev Periodic Transmit FIFO */
  939. } USB_OTG_GlobalTypeDef;
  940. /**
  941. * @brief USB_OTG_device_Registers
  942. */
  943. typedef struct
  944. {
  945. __IO uint32_t DCFG; /* dev Configuration Register 800h*/
  946. __IO uint32_t DCTL; /* dev Control Register 804h*/
  947. __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
  948. uint32_t Reserved0C; /* Reserved 80Ch*/
  949. __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
  950. __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
  951. __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
  952. __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
  953. uint32_t Reserved20; /* Reserved 820h*/
  954. uint32_t Reserved9; /* Reserved 824h*/
  955. __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
  956. __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
  957. __IO uint32_t DTHRCTL; /* dev thr 830h*/
  958. __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
  959. __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
  960. __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
  961. uint32_t Reserved40; /* dedicated EP mask 840h*/
  962. __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
  963. uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
  964. __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
  965. } USB_OTG_DeviceTypeDef;
  966. /**
  967. * @brief USB_OTG_IN_Endpoint-Specific_Register
  968. */
  969. typedef struct
  970. {
  971. __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
  972. uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
  973. __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
  974. uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
  975. __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
  976. __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
  977. __IO uint32_t DTXFSTS; /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
  978. uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
  979. } USB_OTG_INEndpointTypeDef;
  980. /**
  981. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  982. */
  983. typedef struct
  984. {
  985. __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
  986. uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
  987. __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
  988. uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
  989. __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
  990. __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
  991. uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
  992. } USB_OTG_OUTEndpointTypeDef;
  993. /**
  994. * @brief USB_OTG_Host_Mode_Register_Structures
  995. */
  996. typedef struct
  997. {
  998. __IO uint32_t HCFG; /* Host Configuration Register 400h*/
  999. __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
  1000. __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
  1001. uint32_t Reserved40C; /* Reserved 40Ch*/
  1002. __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
  1003. __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
  1004. __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
  1005. } USB_OTG_HostTypeDef;
  1006. /**
  1007. * @brief USB_OTG_Host_Channel_Specific_Registers
  1008. */
  1009. typedef struct
  1010. {
  1011. __IO uint32_t HCCHAR;
  1012. __IO uint32_t HCSPLT;
  1013. __IO uint32_t HCINT;
  1014. __IO uint32_t HCINTMSK;
  1015. __IO uint32_t HCTSIZ;
  1016. __IO uint32_t HCDMA;
  1017. uint32_t Reserved[2];
  1018. } USB_OTG_HostChannelTypeDef;
  1019. /**
  1020. * @}
  1021. */
  1022. /** @addtogroup Peripheral_memory_map
  1023. * @{
  1024. */
  1025. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 1 MB) base address */
  1026. #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 96 KB) base address*/
  1027. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */
  1028. #define FMC_BASE ((uint32_t)0x60000000U) /*!< FMC base address */
  1029. #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(32 KB) base address*/
  1030. #define FMC_R_BASE ((uint32_t)0xA0000000U) /*!< FMC control registers base address */
  1031. #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */
  1032. #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */
  1033. #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
  1034. #define SRAM2_BB_BASE ((uint32_t)0x12000000U) /*!< SRAM2(32 KB) base address in the bit-band region */
  1035. /* Legacy defines */
  1036. #define SRAM_BASE SRAM1_BASE
  1037. #define SRAM_BB_BASE SRAM1_BB_BASE
  1038. #define SRAM1_SIZE_MAX ((uint32_t)0x00018000U) /*!< maximum SRAM1 size (up to 96 KBytes) */
  1039. #define SRAM2_SIZE ((uint32_t)0x00008000U) /*!< SRAM2 size (32 KBytes) */
  1040. /*!< Peripheral memory map */
  1041. #define APB1PERIPH_BASE PERIPH_BASE
  1042. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  1043. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  1044. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U)
  1045. #define FMC_BANK1 FMC_BASE
  1046. #define FMC_BANK1_1 FMC_BANK1
  1047. #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000U)
  1048. #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000U)
  1049. #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000U)
  1050. #define FMC_BANK3 (FMC_BASE + 0x20000000U)
  1051. /*!< APB1 peripherals */
  1052. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  1053. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  1054. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  1055. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  1056. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  1057. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  1058. #define LCD_BASE (APB1PERIPH_BASE + 0x2400U)
  1059. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  1060. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  1061. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  1062. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  1063. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  1064. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  1065. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  1066. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
  1067. #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
  1068. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  1069. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  1070. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  1071. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  1072. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  1073. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  1074. #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U)
  1075. #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U)
  1076. #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U)
  1077. #define OPAMP2_BASE (APB1PERIPH_BASE + 0x7810U)
  1078. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U)
  1079. #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U)
  1080. #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U)
  1081. #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U)
  1082. /*!< APB2 peripherals */
  1083. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U)
  1084. #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U)
  1085. #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U)
  1086. #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U)
  1087. #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U)
  1088. #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U)
  1089. #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U)
  1090. #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U)
  1091. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  1092. #define TIM8_BASE (APB2PERIPH_BASE + 0x3400U)
  1093. #define USART1_BASE (APB2PERIPH_BASE + 0x3800U)
  1094. #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U)
  1095. #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U)
  1096. #define TIM17_BASE (APB2PERIPH_BASE + 0x4800U)
  1097. #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U)
  1098. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
  1099. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
  1100. #define SAI2_BASE (APB2PERIPH_BASE + 0x5800U)
  1101. #define SAI2_Block_A_BASE (SAI2_BASE + 0x004)
  1102. #define SAI2_Block_B_BASE (SAI2_BASE + 0x024)
  1103. #define DFSDM_BASE (APB2PERIPH_BASE + 0x6000U)
  1104. #define DFSDM_Channel0_BASE (DFSDM_BASE + 0x00)
  1105. #define DFSDM_Channel1_BASE (DFSDM_BASE + 0x20)
  1106. #define DFSDM_Channel2_BASE (DFSDM_BASE + 0x40)
  1107. #define DFSDM_Channel3_BASE (DFSDM_BASE + 0x60)
  1108. #define DFSDM_Channel4_BASE (DFSDM_BASE + 0x80)
  1109. #define DFSDM_Channel5_BASE (DFSDM_BASE + 0xA0)
  1110. #define DFSDM_Channel6_BASE (DFSDM_BASE + 0xC0)
  1111. #define DFSDM_Channel7_BASE (DFSDM_BASE + 0xE0)
  1112. #define DFSDM_Filter0_BASE (DFSDM_BASE + 0x100)
  1113. #define DFSDM_Filter1_BASE (DFSDM_BASE + 0x180)
  1114. #define DFSDM_Filter2_BASE (DFSDM_BASE + 0x200)
  1115. #define DFSDM_Filter3_BASE (DFSDM_BASE + 0x280)
  1116. /*!< AHB1 peripherals */
  1117. #define DMA1_BASE (AHB1PERIPH_BASE)
  1118. #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U)
  1119. #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U)
  1120. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U)
  1121. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  1122. #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U)
  1123. #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U)
  1124. #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU)
  1125. #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U)
  1126. #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U)
  1127. #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U)
  1128. #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU)
  1129. #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U)
  1130. #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U)
  1131. #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U)
  1132. #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU)
  1133. #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U)
  1134. #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U)
  1135. #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U)
  1136. #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU)
  1137. #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U)
  1138. #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U)
  1139. /*!< AHB2 peripherals */
  1140. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U)
  1141. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U)
  1142. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U)
  1143. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U)
  1144. #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U)
  1145. #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400U)
  1146. #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800U)
  1147. #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U)
  1148. #define USBOTG_BASE (AHB2PERIPH_BASE + 0x08000000U)
  1149. #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U)
  1150. #define ADC2_BASE (AHB2PERIPH_BASE + 0x08040100U)
  1151. #define ADC3_BASE (AHB2PERIPH_BASE + 0x08040200U)
  1152. #define ADC123_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U)
  1153. #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U)
  1154. /*!< FMC Banks registers base address */
  1155. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
  1156. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
  1157. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
  1158. /* Debug MCU registers base address */
  1159. #define DBGMCU_BASE ((uint32_t)0xE0042000U)
  1160. /*!< USB registers base address */
  1161. #define USB_OTG_FS_PERIPH_BASE ((uint32_t)0x50000000U)
  1162. #define USB_OTG_GLOBAL_BASE ((uint32_t)0x00000000U)
  1163. #define USB_OTG_DEVICE_BASE ((uint32_t)0x00000800U)
  1164. #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t)0x00000900U)
  1165. #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t)0x00000B00U)
  1166. #define USB_OTG_EP_REG_SIZE ((uint32_t)0x00000020U)
  1167. #define USB_OTG_HOST_BASE ((uint32_t)0x00000400U)
  1168. #define USB_OTG_HOST_PORT_BASE ((uint32_t)0x00000440U)
  1169. #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t)0x00000500U)
  1170. #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t)0x00000020U)
  1171. #define USB_OTG_PCGCCTL_BASE ((uint32_t)0x00000E00U)
  1172. #define USB_OTG_FIFO_BASE ((uint32_t)0x00001000U)
  1173. #define USB_OTG_FIFO_SIZE ((uint32_t)0x00001000U)
  1174. #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */
  1175. #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */
  1176. #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */
  1177. /**
  1178. * @}
  1179. */
  1180. /** @addtogroup Peripheral_declaration
  1181. * @{
  1182. */
  1183. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1184. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1185. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1186. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1187. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1188. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1189. #define LCD ((LCD_TypeDef *) LCD_BASE)
  1190. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1191. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1192. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1193. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1194. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1195. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1196. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1197. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1198. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1199. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1200. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1201. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1202. #define CAN ((CAN_TypeDef *) CAN1_BASE)
  1203. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1204. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1205. #define DAC ((DAC_TypeDef *) DAC1_BASE)
  1206. #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
  1207. #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
  1208. #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
  1209. #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
  1210. #define OPAMP12_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
  1211. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1212. #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
  1213. #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
  1214. #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
  1215. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1216. #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
  1217. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  1218. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  1219. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
  1220. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1221. #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
  1222. #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
  1223. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1224. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1225. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1226. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1227. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  1228. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  1229. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  1230. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1231. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1232. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1233. #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
  1234. #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
  1235. #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
  1236. #define DFSDM_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM_Channel0_BASE)
  1237. #define DFSDM_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM_Channel1_BASE)
  1238. #define DFSDM_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM_Channel2_BASE)
  1239. #define DFSDM_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM_Channel3_BASE)
  1240. #define DFSDM_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM_Channel4_BASE)
  1241. #define DFSDM_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM_Channel5_BASE)
  1242. #define DFSDM_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM_Channel6_BASE)
  1243. #define DFSDM_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM_Channel7_BASE)
  1244. #define DFSDM_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM_Filter0_BASE)
  1245. #define DFSDM_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM_Filter1_BASE)
  1246. #define DFSDM_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM_Filter2_BASE)
  1247. #define DFSDM_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM_Filter3_BASE)
  1248. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1249. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1250. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1251. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1252. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1253. #define TSC ((TSC_TypeDef *) TSC_BASE)
  1254. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1255. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1256. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1257. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1258. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1259. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1260. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1261. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1262. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1263. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1264. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1265. #define ADC123_COMMON ((ADC_Common_TypeDef *) ADC123_COMMON_BASE)
  1266. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1267. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  1268. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  1269. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  1270. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  1271. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  1272. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  1273. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  1274. #define DMA1_CSELR ((DMA_request_TypeDef *) DMA1_CSELR_BASE)
  1275. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  1276. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  1277. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  1278. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  1279. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  1280. #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
  1281. #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
  1282. #define DMA2_CSELR ((DMA_request_TypeDef *) DMA2_CSELR_BASE)
  1283. #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1284. #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1285. #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1286. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1287. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1288. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1289. /**
  1290. * @}
  1291. */
  1292. /** @addtogroup Exported_constants
  1293. * @{
  1294. */
  1295. /** @addtogroup Peripheral_Registers_Bits_Definition
  1296. * @{
  1297. */
  1298. /******************************************************************************/
  1299. /* Peripheral Registers_Bits_Definition */
  1300. /******************************************************************************/
  1301. /******************************************************************************/
  1302. /* */
  1303. /* Analog to Digital Converter */
  1304. /* */
  1305. /******************************************************************************/
  1306. /*
  1307. * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
  1308. */
  1309. #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
  1310. /******************** Bit definition for ADC_ISR register *******************/
  1311. #define ADC_ISR_ADRDY ((uint32_t)0x00000001U) /*!< ADC ready flag */
  1312. #define ADC_ISR_EOSMP ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling flag */
  1313. #define ADC_ISR_EOC ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion flag */
  1314. #define ADC_ISR_EOS ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions flag */
  1315. #define ADC_ISR_OVR ((uint32_t)0x00000010U) /*!< ADC group regular overrun flag */
  1316. #define ADC_ISR_JEOC ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion flag */
  1317. #define ADC_ISR_JEOS ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions flag */
  1318. #define ADC_ISR_AWD1 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 flag */
  1319. #define ADC_ISR_AWD2 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 flag */
  1320. #define ADC_ISR_AWD3 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 flag */
  1321. #define ADC_ISR_JQOVF ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow flag */
  1322. /******************** Bit definition for ADC_IER register *******************/
  1323. #define ADC_IER_ADRDYIE ((uint32_t)0x00000001U) /*!< ADC ready interrupt */
  1324. #define ADC_IER_EOSMPIE ((uint32_t)0x00000002U) /*!< ADC group regular end of sampling interrupt */
  1325. #define ADC_IER_EOCIE ((uint32_t)0x00000004U) /*!< ADC group regular end of unitary conversion interrupt */
  1326. #define ADC_IER_EOSIE ((uint32_t)0x00000008U) /*!< ADC group regular end of sequence conversions interrupt */
  1327. #define ADC_IER_OVRIE ((uint32_t)0x00000010U) /*!< ADC group regular overrun interrupt */
  1328. #define ADC_IER_JEOCIE ((uint32_t)0x00000020U) /*!< ADC group injected end of unitary conversion interrupt */
  1329. #define ADC_IER_JEOSIE ((uint32_t)0x00000040U) /*!< ADC group injected end of sequence conversions interrupt */
  1330. #define ADC_IER_AWD1IE ((uint32_t)0x00000080U) /*!< ADC analog watchdog 1 interrupt */
  1331. #define ADC_IER_AWD2IE ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 interrupt */
  1332. #define ADC_IER_AWD3IE ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 interrupt */
  1333. #define ADC_IER_JQOVFIE ((uint32_t)0x00000400U) /*!< ADC group injected contexts queue overflow interrupt */
  1334. /* Legacy defines */
  1335. #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
  1336. #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
  1337. #define ADC_IER_EOC (ADC_IER_EOCIE)
  1338. #define ADC_IER_EOS (ADC_IER_EOSIE)
  1339. #define ADC_IER_OVR (ADC_IER_OVRIE)
  1340. #define ADC_IER_JEOC (ADC_IER_JEOCIE)
  1341. #define ADC_IER_JEOS (ADC_IER_JEOSIE)
  1342. #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
  1343. #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
  1344. #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
  1345. #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
  1346. /******************** Bit definition for ADC_CR register ********************/
  1347. #define ADC_CR_ADEN ((uint32_t)0x00000001U) /*!< ADC enable */
  1348. #define ADC_CR_ADDIS ((uint32_t)0x00000002U) /*!< ADC disable */
  1349. #define ADC_CR_ADSTART ((uint32_t)0x00000004U) /*!< ADC group regular conversion start */
  1350. #define ADC_CR_JADSTART ((uint32_t)0x00000008U) /*!< ADC group injected conversion start */
  1351. #define ADC_CR_ADSTP ((uint32_t)0x00000010U) /*!< ADC group regular conversion stop */
  1352. #define ADC_CR_JADSTP ((uint32_t)0x00000020U) /*!< ADC group injected conversion stop */
  1353. #define ADC_CR_ADVREGEN ((uint32_t)0x10000000U) /*!< ADC voltage regulator enable */
  1354. #define ADC_CR_DEEPPWD ((uint32_t)0x20000000U) /*!< ADC deep power down enable */
  1355. #define ADC_CR_ADCALDIF ((uint32_t)0x40000000U) /*!< ADC differential mode for calibration */
  1356. #define ADC_CR_ADCAL ((uint32_t)0x80000000U) /*!< ADC calibration */
  1357. /******************** Bit definition for ADC_CFGR register ******************/
  1358. #define ADC_CFGR_DMAEN ((uint32_t)0x00000001U) /*!< ADC DMA transfer enable */
  1359. #define ADC_CFGR_DMACFG ((uint32_t)0x00000002U) /*!< ADC DMA transfer configuration */
  1360. #define ADC_CFGR_RES ((uint32_t)0x00000018U) /*!< ADC data resolution */
  1361. #define ADC_CFGR_RES_0 ((uint32_t)0x00000008U) /*!< bit 0 */
  1362. #define ADC_CFGR_RES_1 ((uint32_t)0x00000010U) /*!< bit 1 */
  1363. #define ADC_CFGR_ALIGN ((uint32_t)0x00000020U) /*!< ADC data alignement */
  1364. #define ADC_CFGR_EXTSEL ((uint32_t)0x000003C0U) /*!< ADC group regular external trigger source */
  1365. #define ADC_CFGR_EXTSEL_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1366. #define ADC_CFGR_EXTSEL_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1367. #define ADC_CFGR_EXTSEL_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1368. #define ADC_CFGR_EXTSEL_3 ((uint32_t)0x00000200U) /*!< bit 3 */
  1369. #define ADC_CFGR_EXTEN ((uint32_t)0x00000C00U) /*!< ADC group regular external trigger polarity */
  1370. #define ADC_CFGR_EXTEN_0 ((uint32_t)0x00000400U) /*!< bit 0 */
  1371. #define ADC_CFGR_EXTEN_1 ((uint32_t)0x00000800U) /*!< bit 1 */
  1372. #define ADC_CFGR_OVRMOD ((uint32_t)0x00001000U) /*!< ADC group regular overrun configuration */
  1373. #define ADC_CFGR_CONT ((uint32_t)0x00002000U) /*!< ADC group regular continuous conversion mode */
  1374. #define ADC_CFGR_AUTDLY ((uint32_t)0x00004000U) /*!< ADC low power auto wait */
  1375. #define ADC_CFGR_DISCEN ((uint32_t)0x00010000U) /*!< ADC group regular sequencer discontinuous mode */
  1376. #define ADC_CFGR_DISCNUM ((uint32_t)0x000E0000U) /*!< ADC Discontinuous mode channel count */
  1377. #define ADC_CFGR_DISCNUM_0 ((uint32_t)0x00020000U) /*!< bit 0 */
  1378. #define ADC_CFGR_DISCNUM_1 ((uint32_t)0x00040000U) /*!< bit 1 */
  1379. #define ADC_CFGR_DISCNUM_2 ((uint32_t)0x00080000U) /*!< bit 2 */
  1380. #define ADC_CFGR_JDISCEN ((uint32_t)0x00100000U) /*!< ADC Discontinuous mode on injected channels */
  1381. #define ADC_CFGR_JQM ((uint32_t)0x00200000U) /*!< ADC group injected contexts queue mode */
  1382. #define ADC_CFGR_AWD1SGL ((uint32_t)0x00400000U) /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  1383. #define ADC_CFGR_AWD1EN ((uint32_t)0x00800000U) /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  1384. #define ADC_CFGR_JAWD1EN ((uint32_t)0x01000000U) /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  1385. #define ADC_CFGR_JAUTO ((uint32_t)0x02000000U) /*!< ADC group injected automatic trigger mode */
  1386. #define ADC_CFGR_AWD1CH ((uint32_t)0x7C000000U) /*!< ADC analog watchdog 1 monitored channel selection */
  1387. #define ADC_CFGR_AWD1CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1388. #define ADC_CFGR_AWD1CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1389. #define ADC_CFGR_AWD1CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1390. #define ADC_CFGR_AWD1CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1391. #define ADC_CFGR_AWD1CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1392. #define ADC_CFGR_JQDIS ((uint32_t)0x80000000U) /*!< ADC group injected contexts queue disable */
  1393. /******************** Bit definition for ADC_CFGR2 register *****************/
  1394. #define ADC_CFGR2_ROVSE ((uint32_t)0x00000001U) /*!< ADC oversampler enable on scope ADC group regular */
  1395. #define ADC_CFGR2_JOVSE ((uint32_t)0x00000002U) /*!< ADC oversampler enable on scope ADC group injected */
  1396. #define ADC_CFGR2_OVSR ((uint32_t)0x0000001CU) /*!< ADC oversampling ratio */
  1397. #define ADC_CFGR2_OVSR_0 ((uint32_t)0x00000004U) /*!< bit 0 */
  1398. #define ADC_CFGR2_OVSR_1 ((uint32_t)0x00000008U) /*!< bit 1 */
  1399. #define ADC_CFGR2_OVSR_2 ((uint32_t)0x00000010U) /*!< bit 2 */
  1400. #define ADC_CFGR2_OVSS ((uint32_t)0x000001E0U) /*!< ADC oversampling shift */
  1401. #define ADC_CFGR2_OVSS_0 ((uint32_t)0x00000020U) /*!< bit 0 */
  1402. #define ADC_CFGR2_OVSS_1 ((uint32_t)0x00000040U) /*!< bit 1 */
  1403. #define ADC_CFGR2_OVSS_2 ((uint32_t)0x00000080U) /*!< bit 2 */
  1404. #define ADC_CFGR2_OVSS_3 ((uint32_t)0x00000100U) /*!< bit 3 */
  1405. #define ADC_CFGR2_TROVS ((uint32_t)0x00000200U) /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  1406. #define ADC_CFGR2_ROVSM ((uint32_t)0x00000400U) /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
  1407. /******************** Bit definition for ADC_SMPR1 register *****************/
  1408. #define ADC_SMPR1_SMP0 ((uint32_t)0x00000007U) /*!< ADC channel 0 sampling time selection */
  1409. #define ADC_SMPR1_SMP0_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1410. #define ADC_SMPR1_SMP0_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1411. #define ADC_SMPR1_SMP0_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1412. #define ADC_SMPR1_SMP1 ((uint32_t)0x00000038U) /*!< ADC channel 1 sampling time selection */
  1413. #define ADC_SMPR1_SMP1_0 ((uint32_t)0x00000008U) /*!< bit 0 */
  1414. #define ADC_SMPR1_SMP1_1 ((uint32_t)0x00000010U) /*!< bit 1 */
  1415. #define ADC_SMPR1_SMP1_2 ((uint32_t)0x00000020U) /*!< bit 2 */
  1416. #define ADC_SMPR1_SMP2 ((uint32_t)0x000001C0U) /*!< ADC channel 2 sampling time selection */
  1417. #define ADC_SMPR1_SMP2_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1418. #define ADC_SMPR1_SMP2_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1419. #define ADC_SMPR1_SMP2_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1420. #define ADC_SMPR1_SMP3 ((uint32_t)0x00000E00U) /*!< ADC channel 3 sampling time selection */
  1421. #define ADC_SMPR1_SMP3_0 ((uint32_t)0x00000200U) /*!< bit 0 */
  1422. #define ADC_SMPR1_SMP3_1 ((uint32_t)0x00000400U) /*!< bit 1 */
  1423. #define ADC_SMPR1_SMP3_2 ((uint32_t)0x00000800U) /*!< bit 2 */
  1424. #define ADC_SMPR1_SMP4 ((uint32_t)0x00007000U) /*!< ADC channel 4 sampling time selection */
  1425. #define ADC_SMPR1_SMP4_0 ((uint32_t)0x00001000U) /*!< bit 0 */
  1426. #define ADC_SMPR1_SMP4_1 ((uint32_t)0x00002000U) /*!< bit 1 */
  1427. #define ADC_SMPR1_SMP4_2 ((uint32_t)0x00004000U) /*!< bit 2 */
  1428. #define ADC_SMPR1_SMP5 ((uint32_t)0x00038000U) /*!< ADC channel 5 sampling time selection */
  1429. #define ADC_SMPR1_SMP5_0 ((uint32_t)0x00008000U) /*!< bit 0 */
  1430. #define ADC_SMPR1_SMP5_1 ((uint32_t)0x00010000U) /*!< bit 1 */
  1431. #define ADC_SMPR1_SMP5_2 ((uint32_t)0x00020000U) /*!< bit 2 */
  1432. #define ADC_SMPR1_SMP6 ((uint32_t)0x001C0000U) /*!< ADC channel 6 sampling time selection */
  1433. #define ADC_SMPR1_SMP6_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1434. #define ADC_SMPR1_SMP6_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1435. #define ADC_SMPR1_SMP6_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1436. #define ADC_SMPR1_SMP7 ((uint32_t)0x00E00000U) /*!< ADC channel 7 sampling time selection */
  1437. #define ADC_SMPR1_SMP7_0 ((uint32_t)0x00200000U) /*!< bit 0 */
  1438. #define ADC_SMPR1_SMP7_1 ((uint32_t)0x00400000U) /*!< bit 1 */
  1439. #define ADC_SMPR1_SMP7_2 ((uint32_t)0x00800000U) /*!< bit 2 */
  1440. #define ADC_SMPR1_SMP8 ((uint32_t)0x07000000U) /*!< ADC channel 8 sampling time selection */
  1441. #define ADC_SMPR1_SMP8_0 ((uint32_t)0x01000000U) /*!< bit 0 */
  1442. #define ADC_SMPR1_SMP8_1 ((uint32_t)0x02000000U) /*!< bit 1 */
  1443. #define ADC_SMPR1_SMP8_2 ((uint32_t)0x04000000U) /*!< bit 2 */
  1444. #define ADC_SMPR1_SMP9 ((uint32_t)0x38000000U) /*!< ADC channel 9 sampling time selection */
  1445. #define ADC_SMPR1_SMP9_0 ((uint32_t)0x08000000U) /*!< bit 0 */
  1446. #define ADC_SMPR1_SMP9_1 ((uint32_t)0x10000000U) /*!< bit 1 */
  1447. #define ADC_SMPR1_SMP9_2 ((uint32_t)0x20000000U) /*!< bit 2 */
  1448. /******************** Bit definition for ADC_SMPR2 register *****************/
  1449. #define ADC_SMPR2_SMP10 ((uint32_t)0x00000007U) /*!< ADC channel 10 sampling time selection */
  1450. #define ADC_SMPR2_SMP10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1451. #define ADC_SMPR2_SMP10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1452. #define ADC_SMPR2_SMP10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1453. #define ADC_SMPR2_SMP11 ((uint32_t)0x00000038U) /*!< ADC channel 11 sampling time selection */
  1454. #define ADC_SMPR2_SMP11_0 ((uint32_t)0x00000008U) /*!< bit 0 */
  1455. #define ADC_SMPR2_SMP11_1 ((uint32_t)0x00000010U) /*!< bit 1 */
  1456. #define ADC_SMPR2_SMP11_2 ((uint32_t)0x00000020U) /*!< bit 2 */
  1457. #define ADC_SMPR2_SMP12 ((uint32_t)0x000001C0U) /*!< ADC channel 12 sampling time selection */
  1458. #define ADC_SMPR2_SMP12_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1459. #define ADC_SMPR2_SMP12_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1460. #define ADC_SMPR2_SMP12_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1461. #define ADC_SMPR2_SMP13 ((uint32_t)0x00000E00U) /*!< ADC channel 13 sampling time selection */
  1462. #define ADC_SMPR2_SMP13_0 ((uint32_t)0x00000200U) /*!< bit 0 */
  1463. #define ADC_SMPR2_SMP13_1 ((uint32_t)0x00000400U) /*!< bit 1 */
  1464. #define ADC_SMPR2_SMP13_2 ((uint32_t)0x00000800U) /*!< bit 2 */
  1465. #define ADC_SMPR2_SMP14 ((uint32_t)0x00007000U) /*!< ADC channel 14 sampling time selection */
  1466. #define ADC_SMPR2_SMP14_0 ((uint32_t)0x00001000U) /*!< bit 0 */
  1467. #define ADC_SMPR2_SMP14_1 ((uint32_t)0x00002000U) /*!< bit 1 */
  1468. #define ADC_SMPR2_SMP14_2 ((uint32_t)0x00004000U) /*!< bit 2 */
  1469. #define ADC_SMPR2_SMP15 ((uint32_t)0x00038000U) /*!< ADC channel 15 sampling time selection */
  1470. #define ADC_SMPR2_SMP15_0 ((uint32_t)0x00008000U) /*!< bit 0 */
  1471. #define ADC_SMPR2_SMP15_1 ((uint32_t)0x00010000U) /*!< bit 1 */
  1472. #define ADC_SMPR2_SMP15_2 ((uint32_t)0x00020000U) /*!< bit 2 */
  1473. #define ADC_SMPR2_SMP16 ((uint32_t)0x001C0000U) /*!< ADC channel 16 sampling time selection */
  1474. #define ADC_SMPR2_SMP16_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1475. #define ADC_SMPR2_SMP16_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1476. #define ADC_SMPR2_SMP16_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1477. #define ADC_SMPR2_SMP17 ((uint32_t)0x00E00000U) /*!< ADC channel 17 sampling time selection */
  1478. #define ADC_SMPR2_SMP17_0 ((uint32_t)0x00200000U) /*!< bit 0 */
  1479. #define ADC_SMPR2_SMP17_1 ((uint32_t)0x00400000U) /*!< bit 1 */
  1480. #define ADC_SMPR2_SMP17_2 ((uint32_t)0x00800000U) /*!< bit 2 */
  1481. #define ADC_SMPR2_SMP18 ((uint32_t)0x07000000U) /*!< ADC channel 18 sampling time selection */
  1482. #define ADC_SMPR2_SMP18_0 ((uint32_t)0x01000000U) /*!< bit 0 */
  1483. #define ADC_SMPR2_SMP18_1 ((uint32_t)0x02000000U) /*!< bit 1 */
  1484. #define ADC_SMPR2_SMP18_2 ((uint32_t)0x04000000U) /*!< bit 2 */
  1485. /******************** Bit definition for ADC_TR1 register *******************/
  1486. #define ADC_TR1_LT1 ((uint32_t)0x00000FFFU) /*!< ADC analog watchdog 1 threshold low */
  1487. #define ADC_TR1_LT1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1488. #define ADC_TR1_LT1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1489. #define ADC_TR1_LT1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1490. #define ADC_TR1_LT1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1491. #define ADC_TR1_LT1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1492. #define ADC_TR1_LT1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1493. #define ADC_TR1_LT1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1494. #define ADC_TR1_LT1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1495. #define ADC_TR1_LT1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1496. #define ADC_TR1_LT1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1497. #define ADC_TR1_LT1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1498. #define ADC_TR1_LT1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1499. #define ADC_TR1_HT1 ((uint32_t)0x0FFF0000U) /*!< ADC Analog watchdog 1 threshold high */
  1500. #define ADC_TR1_HT1_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  1501. #define ADC_TR1_HT1_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  1502. #define ADC_TR1_HT1_2 ((uint32_t)0x00040000U) /*!< bit 2 */
  1503. #define ADC_TR1_HT1_3 ((uint32_t)0x00080000U) /*!< bit 3 */
  1504. #define ADC_TR1_HT1_4 ((uint32_t)0x00100000U) /*!< bit 4 */
  1505. #define ADC_TR1_HT1_5 ((uint32_t)0x00200000U) /*!< bit 5 */
  1506. #define ADC_TR1_HT1_6 ((uint32_t)0x00400000U) /*!< bit 6 */
  1507. #define ADC_TR1_HT1_7 ((uint32_t)0x00800000U) /*!< bit 7 */
  1508. #define ADC_TR1_HT1_8 ((uint32_t)0x01000000U) /*!< bit 8 */
  1509. #define ADC_TR1_HT1_9 ((uint32_t)0x02000000U) /*!< bit 9 */
  1510. #define ADC_TR1_HT1_10 ((uint32_t)0x04000000U) /*!< bit 10 */
  1511. #define ADC_TR1_HT1_11 ((uint32_t)0x08000000U) /*!< bit 11 */
  1512. /******************** Bit definition for ADC_TR2 register *******************/
  1513. #define ADC_TR2_LT2 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 2 threshold low */
  1514. #define ADC_TR2_LT2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1515. #define ADC_TR2_LT2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1516. #define ADC_TR2_LT2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1517. #define ADC_TR2_LT2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1518. #define ADC_TR2_LT2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1519. #define ADC_TR2_LT2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1520. #define ADC_TR2_LT2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1521. #define ADC_TR2_LT2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1522. #define ADC_TR2_HT2 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 2 threshold high */
  1523. #define ADC_TR2_HT2_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  1524. #define ADC_TR2_HT2_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  1525. #define ADC_TR2_HT2_2 ((uint32_t)0x00040000U) /*!< bit 2 */
  1526. #define ADC_TR2_HT2_3 ((uint32_t)0x00080000U) /*!< bit 3 */
  1527. #define ADC_TR2_HT2_4 ((uint32_t)0x00100000U) /*!< bit 4 */
  1528. #define ADC_TR2_HT2_5 ((uint32_t)0x00200000U) /*!< bit 5 */
  1529. #define ADC_TR2_HT2_6 ((uint32_t)0x00400000U) /*!< bit 6 */
  1530. #define ADC_TR2_HT2_7 ((uint32_t)0x00800000U) /*!< bit 7 */
  1531. /******************** Bit definition for ADC_TR3 register *******************/
  1532. #define ADC_TR3_LT3 ((uint32_t)0x000000FFU) /*!< ADC analog watchdog 3 threshold low */
  1533. #define ADC_TR3_LT3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1534. #define ADC_TR3_LT3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1535. #define ADC_TR3_LT3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1536. #define ADC_TR3_LT3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1537. #define ADC_TR3_LT3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1538. #define ADC_TR3_LT3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1539. #define ADC_TR3_LT3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1540. #define ADC_TR3_LT3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1541. #define ADC_TR3_HT3 ((uint32_t)0x00FF0000U) /*!< ADC analog watchdog 3 threshold high */
  1542. #define ADC_TR3_HT3_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  1543. #define ADC_TR3_HT3_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  1544. #define ADC_TR3_HT3_2 ((uint32_t)0x00040000U) /*!< bit 2 */
  1545. #define ADC_TR3_HT3_3 ((uint32_t)0x00080000U) /*!< bit 3 */
  1546. #define ADC_TR3_HT3_4 ((uint32_t)0x00100000U) /*!< bit 4 */
  1547. #define ADC_TR3_HT3_5 ((uint32_t)0x00200000U) /*!< bit 5 */
  1548. #define ADC_TR3_HT3_6 ((uint32_t)0x00400000U) /*!< bit 6 */
  1549. #define ADC_TR3_HT3_7 ((uint32_t)0x00800000U) /*!< bit 7 */
  1550. /******************** Bit definition for ADC_SQR1 register ******************/
  1551. #define ADC_SQR1_L ((uint32_t)0x0000000FU) /*!< ADC group regular sequencer scan length */
  1552. #define ADC_SQR1_L_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1553. #define ADC_SQR1_L_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1554. #define ADC_SQR1_L_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1555. #define ADC_SQR1_L_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1556. #define ADC_SQR1_SQ1 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 1 */
  1557. #define ADC_SQR1_SQ1_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1558. #define ADC_SQR1_SQ1_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1559. #define ADC_SQR1_SQ1_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1560. #define ADC_SQR1_SQ1_3 ((uint32_t)0x00000200U) /*!< bit 3 */
  1561. #define ADC_SQR1_SQ1_4 ((uint32_t)0x00000400U) /*!< bit 4 */
  1562. #define ADC_SQR1_SQ2 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 2 */
  1563. #define ADC_SQR1_SQ2_0 ((uint32_t)0x00001000U) /*!< bit 0 */
  1564. #define ADC_SQR1_SQ2_1 ((uint32_t)0x00002000U) /*!< bit 1 */
  1565. #define ADC_SQR1_SQ2_2 ((uint32_t)0x00004000U) /*!< bit 2 */
  1566. #define ADC_SQR1_SQ2_3 ((uint32_t)0x00008000U) /*!< bit 3 */
  1567. #define ADC_SQR1_SQ2_4 ((uint32_t)0x00010000U) /*!< bit 4 */
  1568. #define ADC_SQR1_SQ3 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 3 */
  1569. #define ADC_SQR1_SQ3_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1570. #define ADC_SQR1_SQ3_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1571. #define ADC_SQR1_SQ3_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1572. #define ADC_SQR1_SQ3_3 ((uint32_t)0x00200000U) /*!< bit 3 */
  1573. #define ADC_SQR1_SQ3_4 ((uint32_t)0x00400000U) /*!< bit 4 */
  1574. #define ADC_SQR1_SQ4 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 4 */
  1575. #define ADC_SQR1_SQ4_0 ((uint32_t)0x01000000U) /*!< bit 0 */
  1576. #define ADC_SQR1_SQ4_1 ((uint32_t)0x02000000U) /*!< bit 1 */
  1577. #define ADC_SQR1_SQ4_2 ((uint32_t)0x04000000U) /*!< bit 2 */
  1578. #define ADC_SQR1_SQ4_3 ((uint32_t)0x08000000U) /*!< bit 3 */
  1579. #define ADC_SQR1_SQ4_4 ((uint32_t)0x10000000U) /*!< bit 4 */
  1580. /******************** Bit definition for ADC_SQR2 register ******************/
  1581. #define ADC_SQR2_SQ5 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 5 */
  1582. #define ADC_SQR2_SQ5_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1583. #define ADC_SQR2_SQ5_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1584. #define ADC_SQR2_SQ5_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1585. #define ADC_SQR2_SQ5_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1586. #define ADC_SQR2_SQ5_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1587. #define ADC_SQR2_SQ6 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 6 */
  1588. #define ADC_SQR2_SQ6_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1589. #define ADC_SQR2_SQ6_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1590. #define ADC_SQR2_SQ6_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1591. #define ADC_SQR2_SQ6_3 ((uint32_t)0x00000200U) /*!< bit 3 */
  1592. #define ADC_SQR2_SQ6_4 ((uint32_t)0x00000400U) /*!< bit 4 */
  1593. #define ADC_SQR2_SQ7 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 7 */
  1594. #define ADC_SQR2_SQ7_0 ((uint32_t)0x00001000U) /*!< bit 0 */
  1595. #define ADC_SQR2_SQ7_1 ((uint32_t)0x00002000U) /*!< bit 1 */
  1596. #define ADC_SQR2_SQ7_2 ((uint32_t)0x00004000U) /*!< bit 2 */
  1597. #define ADC_SQR2_SQ7_3 ((uint32_t)0x00008000U) /*!< bit 3 */
  1598. #define ADC_SQR2_SQ7_4 ((uint32_t)0x00010000U) /*!< bit 4 */
  1599. #define ADC_SQR2_SQ8 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 8 */
  1600. #define ADC_SQR2_SQ8_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1601. #define ADC_SQR2_SQ8_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1602. #define ADC_SQR2_SQ8_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1603. #define ADC_SQR2_SQ8_3 ((uint32_t)0x00200000U) /*!< bit 3 */
  1604. #define ADC_SQR2_SQ8_4 ((uint32_t)0x00400000U) /*!< bit 4 */
  1605. #define ADC_SQR2_SQ9 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 9 */
  1606. #define ADC_SQR2_SQ9_0 ((uint32_t)0x01000000U) /*!< bit 0 */
  1607. #define ADC_SQR2_SQ9_1 ((uint32_t)0x02000000U) /*!< bit 1 */
  1608. #define ADC_SQR2_SQ9_2 ((uint32_t)0x04000000U) /*!< bit 2 */
  1609. #define ADC_SQR2_SQ9_3 ((uint32_t)0x08000000U) /*!< bit 3 */
  1610. #define ADC_SQR2_SQ9_4 ((uint32_t)0x10000000U) /*!< bit 4 */
  1611. /******************** Bit definition for ADC_SQR3 register ******************/
  1612. #define ADC_SQR3_SQ10 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 10 */
  1613. #define ADC_SQR3_SQ10_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1614. #define ADC_SQR3_SQ10_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1615. #define ADC_SQR3_SQ10_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1616. #define ADC_SQR3_SQ10_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1617. #define ADC_SQR3_SQ10_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1618. #define ADC_SQR3_SQ11 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 11 */
  1619. #define ADC_SQR3_SQ11_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1620. #define ADC_SQR3_SQ11_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1621. #define ADC_SQR3_SQ11_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1622. #define ADC_SQR3_SQ11_3 ((uint32_t)0x00000200U) /*!< bit 3 */
  1623. #define ADC_SQR3_SQ11_4 ((uint32_t)0x00000400U) /*!< bit 4 */
  1624. #define ADC_SQR3_SQ12 ((uint32_t)0x0001F000U) /*!< ADC group regular sequencer rank 12 */
  1625. #define ADC_SQR3_SQ12_0 ((uint32_t)0x00001000U) /*!< bit 0 */
  1626. #define ADC_SQR3_SQ12_1 ((uint32_t)0x00002000U) /*!< bit 1 */
  1627. #define ADC_SQR3_SQ12_2 ((uint32_t)0x00004000U) /*!< bit 2 */
  1628. #define ADC_SQR3_SQ12_3 ((uint32_t)0x00008000U) /*!< bit 3 */
  1629. #define ADC_SQR3_SQ12_4 ((uint32_t)0x00010000U) /*!< bit 4 */
  1630. #define ADC_SQR3_SQ13 ((uint32_t)0x007C0000U) /*!< ADC group regular sequencer rank 13 */
  1631. #define ADC_SQR3_SQ13_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1632. #define ADC_SQR3_SQ13_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1633. #define ADC_SQR3_SQ13_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1634. #define ADC_SQR3_SQ13_3 ((uint32_t)0x00200000U) /*!< bit 3 */
  1635. #define ADC_SQR3_SQ13_4 ((uint32_t)0x00400000U) /*!< bit 4 */
  1636. #define ADC_SQR3_SQ14 ((uint32_t)0x1F000000U) /*!< ADC group regular sequencer rank 14 */
  1637. #define ADC_SQR3_SQ14_0 ((uint32_t)0x01000000U) /*!< bit 0 */
  1638. #define ADC_SQR3_SQ14_1 ((uint32_t)0x02000000U) /*!< bit 1 */
  1639. #define ADC_SQR3_SQ14_2 ((uint32_t)0x04000000U) /*!< bit 2 */
  1640. #define ADC_SQR3_SQ14_3 ((uint32_t)0x08000000U) /*!< bit 3 */
  1641. #define ADC_SQR3_SQ14_4 ((uint32_t)0x10000000U) /*!< bit 4 */
  1642. /******************** Bit definition for ADC_SQR4 register ******************/
  1643. #define ADC_SQR4_SQ15 ((uint32_t)0x0000001FU) /*!< ADC group regular sequencer rank 15 */
  1644. #define ADC_SQR4_SQ15_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1645. #define ADC_SQR4_SQ15_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1646. #define ADC_SQR4_SQ15_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1647. #define ADC_SQR4_SQ15_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1648. #define ADC_SQR4_SQ15_4 ((uint32_t)0x00000010U) /*!<5 bit 4 */
  1649. #define ADC_SQR4_SQ16 ((uint32_t)0x000007C0U) /*!< ADC group regular sequencer rank 16 */
  1650. #define ADC_SQR4_SQ16_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1651. #define ADC_SQR4_SQ16_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1652. #define ADC_SQR4_SQ16_2 ((uint32_t)0x00000100U) /*!< bit 2 */
  1653. #define ADC_SQR4_SQ16_3 ((uint32_t)0x00000200U) /*!< bit 3 */
  1654. #define ADC_SQR4_SQ16_4 ((uint32_t)0x00000400U) /*!< bit 4 */
  1655. /******************** Bit definition for ADC_DR register ********************/
  1656. #define ADC_DR_RDATA ((uint32_t)0x0000FFFFU) /*!< ADC group regular conversion data */
  1657. #define ADC_DR_RDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1658. #define ADC_DR_RDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1659. #define ADC_DR_RDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1660. #define ADC_DR_RDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1661. #define ADC_DR_RDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1662. #define ADC_DR_RDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1663. #define ADC_DR_RDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1664. #define ADC_DR_RDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1665. #define ADC_DR_RDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1666. #define ADC_DR_RDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1667. #define ADC_DR_RDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1668. #define ADC_DR_RDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1669. #define ADC_DR_RDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1670. #define ADC_DR_RDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1671. #define ADC_DR_RDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1672. #define ADC_DR_RDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1673. /******************** Bit definition for ADC_JSQR register ******************/
  1674. #define ADC_JSQR_JL ((uint32_t)0x00000003U) /*!< ADC group injected sequencer scan length */
  1675. #define ADC_JSQR_JL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1676. #define ADC_JSQR_JL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1677. #define ADC_JSQR_JEXTSEL ((uint32_t)0x0000003CU) /*!< ADC group injected external trigger source */
  1678. #define ADC_JSQR_JEXTSEL_0 ((uint32_t)0x00000004U) /*!< bit 0 */
  1679. #define ADC_JSQR_JEXTSEL_1 ((uint32_t)0x00000008U) /*!< bit 1 */
  1680. #define ADC_JSQR_JEXTSEL_2 ((uint32_t)0x00000010U) /*!< bit 2 */
  1681. #define ADC_JSQR_JEXTSEL_3 ((uint32_t)0x00000020U) /*!< bit 3 */
  1682. #define ADC_JSQR_JEXTEN ((uint32_t)0x000000C0U) /*!< ADC group injected external trigger polarity */
  1683. #define ADC_JSQR_JEXTEN_0 ((uint32_t)0x00000040U) /*!< bit 0 */
  1684. #define ADC_JSQR_JEXTEN_1 ((uint32_t)0x00000080U) /*!< bit 1 */
  1685. #define ADC_JSQR_JSQ1 ((uint32_t)0x00001F00U) /*!< ADC group injected sequencer rank 1 */
  1686. #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000100U) /*!< bit 0 */
  1687. #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000200U) /*!< bit 1 */
  1688. #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000400U) /*!< bit 2 */
  1689. #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000800U) /*!< bit 3 */
  1690. #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00001000U) /*!< bit 4 */
  1691. #define ADC_JSQR_JSQ2 ((uint32_t)0x0007C000U) /*!< ADC group injected sequencer rank 2 */
  1692. #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00004000U) /*!< bit 0 */
  1693. #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00008000U) /*!< bit 1 */
  1694. #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00010000U) /*!< bit 2 */
  1695. #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00020000U) /*!< bit 3 */
  1696. #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00040000U) /*!< bit 4 */
  1697. #define ADC_JSQR_JSQ3 ((uint32_t)0x01F00000U) /*!< ADC group injected sequencer rank 3 */
  1698. #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00100000U) /*!< bit 0 */
  1699. #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00200000U) /*!< bit 1 */
  1700. #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00400000U) /*!< bit 2 */
  1701. #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00800000U) /*!< bit 3 */
  1702. #define ADC_JSQR_JSQ3_4 ((uint32_t)0x01000000U) /*!< bit 4 */
  1703. #define ADC_JSQR_JSQ4 ((uint32_t)0x7C000000U) /*!< ADC group injected sequencer rank 4 */
  1704. #define ADC_JSQR_JSQ4_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1705. #define ADC_JSQR_JSQ4_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1706. #define ADC_JSQR_JSQ4_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1707. #define ADC_JSQR_JSQ4_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1708. #define ADC_JSQR_JSQ4_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1709. /******************** Bit definition for ADC_OFR1 register ******************/
  1710. #define ADC_OFR1_OFFSET1 ((uint32_t)0x00000FFFU) /*!< ADC offset number 1 offset level */
  1711. #define ADC_OFR1_OFFSET1_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1712. #define ADC_OFR1_OFFSET1_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1713. #define ADC_OFR1_OFFSET1_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1714. #define ADC_OFR1_OFFSET1_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1715. #define ADC_OFR1_OFFSET1_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1716. #define ADC_OFR1_OFFSET1_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1717. #define ADC_OFR1_OFFSET1_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1718. #define ADC_OFR1_OFFSET1_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1719. #define ADC_OFR1_OFFSET1_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1720. #define ADC_OFR1_OFFSET1_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1721. #define ADC_OFR1_OFFSET1_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1722. #define ADC_OFR1_OFFSET1_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1723. #define ADC_OFR1_OFFSET1_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 1 channel selection */
  1724. #define ADC_OFR1_OFFSET1_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1725. #define ADC_OFR1_OFFSET1_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1726. #define ADC_OFR1_OFFSET1_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1727. #define ADC_OFR1_OFFSET1_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1728. #define ADC_OFR1_OFFSET1_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1729. #define ADC_OFR1_OFFSET1_EN ((uint32_t)0x80000000U) /*!< ADC offset number 1 enable */
  1730. /******************** Bit definition for ADC_OFR2 register ******************/
  1731. #define ADC_OFR2_OFFSET2 ((uint32_t)0x00000FFFU) /*!< ADC offset number 2 offset level */
  1732. #define ADC_OFR2_OFFSET2_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1733. #define ADC_OFR2_OFFSET2_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1734. #define ADC_OFR2_OFFSET2_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1735. #define ADC_OFR2_OFFSET2_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1736. #define ADC_OFR2_OFFSET2_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1737. #define ADC_OFR2_OFFSET2_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1738. #define ADC_OFR2_OFFSET2_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1739. #define ADC_OFR2_OFFSET2_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1740. #define ADC_OFR2_OFFSET2_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1741. #define ADC_OFR2_OFFSET2_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1742. #define ADC_OFR2_OFFSET2_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1743. #define ADC_OFR2_OFFSET2_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1744. #define ADC_OFR2_OFFSET2_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 2 channel selection */
  1745. #define ADC_OFR2_OFFSET2_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1746. #define ADC_OFR2_OFFSET2_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1747. #define ADC_OFR2_OFFSET2_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1748. #define ADC_OFR2_OFFSET2_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1749. #define ADC_OFR2_OFFSET2_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1750. #define ADC_OFR2_OFFSET2_EN ((uint32_t)0x80000000U) /*!< ADC offset number 2 enable */
  1751. /******************** Bit definition for ADC_OFR3 register ******************/
  1752. #define ADC_OFR3_OFFSET3 ((uint32_t)0x00000FFFU) /*!< ADC offset number 3 offset level */
  1753. #define ADC_OFR3_OFFSET3_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1754. #define ADC_OFR3_OFFSET3_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1755. #define ADC_OFR3_OFFSET3_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1756. #define ADC_OFR3_OFFSET3_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1757. #define ADC_OFR3_OFFSET3_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1758. #define ADC_OFR3_OFFSET3_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1759. #define ADC_OFR3_OFFSET3_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1760. #define ADC_OFR3_OFFSET3_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1761. #define ADC_OFR3_OFFSET3_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1762. #define ADC_OFR3_OFFSET3_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1763. #define ADC_OFR3_OFFSET3_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1764. #define ADC_OFR3_OFFSET3_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1765. #define ADC_OFR3_OFFSET3_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 3 channel selection */
  1766. #define ADC_OFR3_OFFSET3_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1767. #define ADC_OFR3_OFFSET3_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1768. #define ADC_OFR3_OFFSET3_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1769. #define ADC_OFR3_OFFSET3_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1770. #define ADC_OFR3_OFFSET3_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1771. #define ADC_OFR3_OFFSET3_EN ((uint32_t)0x80000000U) /*!< ADC offset number 3 enable */
  1772. /******************** Bit definition for ADC_OFR4 register ******************/
  1773. #define ADC_OFR4_OFFSET4 ((uint32_t)0x00000FFFU) /*!< ADC offset number 4 offset level */
  1774. #define ADC_OFR4_OFFSET4_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1775. #define ADC_OFR4_OFFSET4_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1776. #define ADC_OFR4_OFFSET4_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1777. #define ADC_OFR4_OFFSET4_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1778. #define ADC_OFR4_OFFSET4_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1779. #define ADC_OFR4_OFFSET4_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1780. #define ADC_OFR4_OFFSET4_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1781. #define ADC_OFR4_OFFSET4_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1782. #define ADC_OFR4_OFFSET4_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1783. #define ADC_OFR4_OFFSET4_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1784. #define ADC_OFR4_OFFSET4_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1785. #define ADC_OFR4_OFFSET4_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1786. #define ADC_OFR4_OFFSET4_CH ((uint32_t)0x7C000000U) /*!< ADC offset number 4 channel selection */
  1787. #define ADC_OFR4_OFFSET4_CH_0 ((uint32_t)0x04000000U) /*!< bit 0 */
  1788. #define ADC_OFR4_OFFSET4_CH_1 ((uint32_t)0x08000000U) /*!< bit 1 */
  1789. #define ADC_OFR4_OFFSET4_CH_2 ((uint32_t)0x10000000U) /*!< bit 2 */
  1790. #define ADC_OFR4_OFFSET4_CH_3 ((uint32_t)0x20000000U) /*!< bit 3 */
  1791. #define ADC_OFR4_OFFSET4_CH_4 ((uint32_t)0x40000000U) /*!< bit 4 */
  1792. #define ADC_OFR4_OFFSET4_EN ((uint32_t)0x80000000U) /*!< ADC offset number 4 enable */
  1793. /******************** Bit definition for ADC_JDR1 register ******************/
  1794. #define ADC_JDR1_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 1 conversion data */
  1795. #define ADC_JDR1_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1796. #define ADC_JDR1_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1797. #define ADC_JDR1_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1798. #define ADC_JDR1_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1799. #define ADC_JDR1_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1800. #define ADC_JDR1_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1801. #define ADC_JDR1_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1802. #define ADC_JDR1_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1803. #define ADC_JDR1_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1804. #define ADC_JDR1_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1805. #define ADC_JDR1_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1806. #define ADC_JDR1_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1807. #define ADC_JDR1_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1808. #define ADC_JDR1_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1809. #define ADC_JDR1_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1810. #define ADC_JDR1_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1811. /******************** Bit definition for ADC_JDR2 register ******************/
  1812. #define ADC_JDR2_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 2 conversion data */
  1813. #define ADC_JDR2_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1814. #define ADC_JDR2_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1815. #define ADC_JDR2_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1816. #define ADC_JDR2_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1817. #define ADC_JDR2_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1818. #define ADC_JDR2_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1819. #define ADC_JDR2_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1820. #define ADC_JDR2_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1821. #define ADC_JDR2_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1822. #define ADC_JDR2_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1823. #define ADC_JDR2_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1824. #define ADC_JDR2_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1825. #define ADC_JDR2_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1826. #define ADC_JDR2_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1827. #define ADC_JDR2_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1828. #define ADC_JDR2_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1829. /******************** Bit definition for ADC_JDR3 register ******************/
  1830. #define ADC_JDR3_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 3 conversion data */
  1831. #define ADC_JDR3_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1832. #define ADC_JDR3_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1833. #define ADC_JDR3_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1834. #define ADC_JDR3_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1835. #define ADC_JDR3_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1836. #define ADC_JDR3_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1837. #define ADC_JDR3_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1838. #define ADC_JDR3_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1839. #define ADC_JDR3_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1840. #define ADC_JDR3_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1841. #define ADC_JDR3_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1842. #define ADC_JDR3_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1843. #define ADC_JDR3_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1844. #define ADC_JDR3_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1845. #define ADC_JDR3_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1846. #define ADC_JDR3_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1847. /******************** Bit definition for ADC_JDR4 register ******************/
  1848. #define ADC_JDR4_JDATA ((uint32_t)0x0000FFFFU) /*!< ADC group injected sequencer rank 4 conversion data */
  1849. #define ADC_JDR4_JDATA_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1850. #define ADC_JDR4_JDATA_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1851. #define ADC_JDR4_JDATA_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1852. #define ADC_JDR4_JDATA_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1853. #define ADC_JDR4_JDATA_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1854. #define ADC_JDR4_JDATA_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1855. #define ADC_JDR4_JDATA_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1856. #define ADC_JDR4_JDATA_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1857. #define ADC_JDR4_JDATA_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1858. #define ADC_JDR4_JDATA_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1859. #define ADC_JDR4_JDATA_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1860. #define ADC_JDR4_JDATA_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1861. #define ADC_JDR4_JDATA_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1862. #define ADC_JDR4_JDATA_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1863. #define ADC_JDR4_JDATA_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1864. #define ADC_JDR4_JDATA_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1865. /******************** Bit definition for ADC_AWD2CR register ****************/
  1866. #define ADC_AWD2CR_AWD2CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 2 monitored channel selection */
  1867. #define ADC_AWD2CR_AWD2CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 2 monitoring channel 0 */
  1868. #define ADC_AWD2CR_AWD2CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 2 monitoring channel 1 */
  1869. #define ADC_AWD2CR_AWD2CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 2 monitoring channel 2 */
  1870. #define ADC_AWD2CR_AWD2CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 2 monitoring channel 3 */
  1871. #define ADC_AWD2CR_AWD2CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 2 monitoring channel 4 */
  1872. #define ADC_AWD2CR_AWD2CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 2 monitoring channel 5 */
  1873. #define ADC_AWD2CR_AWD2CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 2 monitoring channel 6 */
  1874. #define ADC_AWD2CR_AWD2CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 2 monitoring channel 7 */
  1875. #define ADC_AWD2CR_AWD2CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 2 monitoring channel 8 */
  1876. #define ADC_AWD2CR_AWD2CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 2 monitoring channel 9 */
  1877. #define ADC_AWD2CR_AWD2CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 2 monitoring channel 10 */
  1878. #define ADC_AWD2CR_AWD2CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 2 monitoring channel 11 */
  1879. #define ADC_AWD2CR_AWD2CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 2 monitoring channel 12 */
  1880. #define ADC_AWD2CR_AWD2CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 2 monitoring channel 13 */
  1881. #define ADC_AWD2CR_AWD2CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 2 monitoring channel 14 */
  1882. #define ADC_AWD2CR_AWD2CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 2 monitoring channel 15 */
  1883. #define ADC_AWD2CR_AWD2CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 2 monitoring channel 16 */
  1884. #define ADC_AWD2CR_AWD2CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 2 monitoring channel 17 */
  1885. #define ADC_AWD2CR_AWD2CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 2 monitoring channel 18 */
  1886. /******************** Bit definition for ADC_AWD3CR register ****************/
  1887. #define ADC_AWD3CR_AWD3CH ((uint32_t)0x0007FFFFU) /*!< ADC analog watchdog 3 monitored channel selection */
  1888. #define ADC_AWD3CR_AWD3CH_0 ((uint32_t)0x00000001U) /*!< ADC analog watchdog 3 monitoring channel 0 */
  1889. #define ADC_AWD3CR_AWD3CH_1 ((uint32_t)0x00000002U) /*!< ADC analog watchdog 3 monitoring channel 1 */
  1890. #define ADC_AWD3CR_AWD3CH_2 ((uint32_t)0x00000004U) /*!< ADC analog watchdog 3 monitoring channel 2 */
  1891. #define ADC_AWD3CR_AWD3CH_3 ((uint32_t)0x00000008U) /*!< ADC analog watchdog 3 monitoring channel 3 */
  1892. #define ADC_AWD3CR_AWD3CH_4 ((uint32_t)0x00000010U) /*!< ADC analog watchdog 3 monitoring channel 4 */
  1893. #define ADC_AWD3CR_AWD3CH_5 ((uint32_t)0x00000020U) /*!< ADC analog watchdog 3 monitoring channel 5 */
  1894. #define ADC_AWD3CR_AWD3CH_6 ((uint32_t)0x00000040U) /*!< ADC analog watchdog 3 monitoring channel 6 */
  1895. #define ADC_AWD3CR_AWD3CH_7 ((uint32_t)0x00000080U) /*!< ADC analog watchdog 3 monitoring channel 7 */
  1896. #define ADC_AWD3CR_AWD3CH_8 ((uint32_t)0x00000100U) /*!< ADC analog watchdog 3 monitoring channel 8 */
  1897. #define ADC_AWD3CR_AWD3CH_9 ((uint32_t)0x00000200U) /*!< ADC analog watchdog 3 monitoring channel 9 */
  1898. #define ADC_AWD3CR_AWD3CH_10 ((uint32_t)0x00000400U) /*!< ADC analog watchdog 3 monitoring channel 10 */
  1899. #define ADC_AWD3CR_AWD3CH_11 ((uint32_t)0x00000800U) /*!< ADC analog watchdog 3 monitoring channel 11 */
  1900. #define ADC_AWD3CR_AWD3CH_12 ((uint32_t)0x00001000U) /*!< ADC analog watchdog 3 monitoring channel 12 */
  1901. #define ADC_AWD3CR_AWD3CH_13 ((uint32_t)0x00002000U) /*!< ADC analog watchdog 3 monitoring channel 13 */
  1902. #define ADC_AWD3CR_AWD3CH_14 ((uint32_t)0x00004000U) /*!< ADC analog watchdog 3 monitoring channel 14 */
  1903. #define ADC_AWD3CR_AWD3CH_15 ((uint32_t)0x00008000U) /*!< ADC analog watchdog 3 monitoring channel 15 */
  1904. #define ADC_AWD3CR_AWD3CH_16 ((uint32_t)0x00010000U) /*!< ADC analog watchdog 3 monitoring channel 16 */
  1905. #define ADC_AWD3CR_AWD3CH_17 ((uint32_t)0x00020000U) /*!< ADC analog watchdog 3 monitoring channel 17 */
  1906. #define ADC_AWD3CR_AWD3CH_18 ((uint32_t)0x00040000U) /*!< ADC analog watchdog 3 monitoring channel 18 */
  1907. /******************** Bit definition for ADC_DIFSEL register ****************/
  1908. #define ADC_DIFSEL_DIFSEL ((uint32_t)0x0007FFFFU) /*!< ADC channel differential or single-ended mode */
  1909. #define ADC_DIFSEL_DIFSEL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1910. #define ADC_DIFSEL_DIFSEL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1911. #define ADC_DIFSEL_DIFSEL_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1912. #define ADC_DIFSEL_DIFSEL_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1913. #define ADC_DIFSEL_DIFSEL_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1914. #define ADC_DIFSEL_DIFSEL_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1915. #define ADC_DIFSEL_DIFSEL_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1916. #define ADC_DIFSEL_DIFSEL_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  1917. #define ADC_DIFSEL_DIFSEL_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  1918. #define ADC_DIFSEL_DIFSEL_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  1919. #define ADC_DIFSEL_DIFSEL_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  1920. #define ADC_DIFSEL_DIFSEL_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  1921. #define ADC_DIFSEL_DIFSEL_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  1922. #define ADC_DIFSEL_DIFSEL_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  1923. #define ADC_DIFSEL_DIFSEL_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  1924. #define ADC_DIFSEL_DIFSEL_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  1925. #define ADC_DIFSEL_DIFSEL_16 ((uint32_t)0x00010000U) /*!< bit 16 */
  1926. #define ADC_DIFSEL_DIFSEL_17 ((uint32_t)0x00020000U) /*!< bit 17 */
  1927. #define ADC_DIFSEL_DIFSEL_18 ((uint32_t)0x00040000U) /*!< bit 18 */
  1928. /******************** Bit definition for ADC_CALFACT register ***************/
  1929. #define ADC_CALFACT_CALFACT_S ((uint32_t)0x0000007FU) /*!< ADC calibration factor in single-ended mode */
  1930. #define ADC_CALFACT_CALFACT_S_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1931. #define ADC_CALFACT_CALFACT_S_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1932. #define ADC_CALFACT_CALFACT_S_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1933. #define ADC_CALFACT_CALFACT_S_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1934. #define ADC_CALFACT_CALFACT_S_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1935. #define ADC_CALFACT_CALFACT_S_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  1936. #define ADC_CALFACT_CALFACT_S_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  1937. #define ADC_CALFACT_CALFACT_D ((uint32_t)0x007F0000U) /*!< ADC calibration factor in differential mode */
  1938. #define ADC_CALFACT_CALFACT_D_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  1939. #define ADC_CALFACT_CALFACT_D_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  1940. #define ADC_CALFACT_CALFACT_D_2 ((uint32_t)0x00040000U) /*!< bit 2 */
  1941. #define ADC_CALFACT_CALFACT_D_3 ((uint32_t)0x00080000U) /*!< bit 3 */
  1942. #define ADC_CALFACT_CALFACT_D_4 ((uint32_t)0x00100000U) /*!< bit 4 */
  1943. #define ADC_CALFACT_CALFACT_D_5 ((uint32_t)0x00200000U) /*!< bit 5 */
  1944. #define ADC_CALFACT_CALFACT_D_6 ((uint32_t)0x00400000U) /*!< bit 6 */
  1945. /************************* ADC Common registers *****************************/
  1946. /******************** Bit definition for ADC_CSR register *******************/
  1947. #define ADC_CSR_ADRDY_MST ((uint32_t)0x00000001U) /*!< ADC multimode master ready flag */
  1948. #define ADC_CSR_EOSMP_MST ((uint32_t)0x00000002U) /*!< ADC multimode master group regular end of sampling flag */
  1949. #define ADC_CSR_EOC_MST ((uint32_t)0x00000004U) /*!< ADC multimode master group regular end of unitary conversion flag */
  1950. #define ADC_CSR_EOS_MST ((uint32_t)0x00000008U) /*!< ADC multimode master group regular end of sequence conversions flag */
  1951. #define ADC_CSR_OVR_MST ((uint32_t)0x00000010U) /*!< ADC multimode master group regular overrun flag */
  1952. #define ADC_CSR_JEOC_MST ((uint32_t)0x00000020U) /*!< ADC multimode master group injected end of unitary conversion flag */
  1953. #define ADC_CSR_JEOS_MST ((uint32_t)0x00000040U) /*!< ADC multimode master group injected end of sequence conversions flag */
  1954. #define ADC_CSR_AWD1_MST ((uint32_t)0x00000080U) /*!< ADC multimode master analog watchdog 1 flag */
  1955. #define ADC_CSR_AWD2_MST ((uint32_t)0x00000100U) /*!< ADC multimode master analog watchdog 2 flag */
  1956. #define ADC_CSR_AWD3_MST ((uint32_t)0x00000200U) /*!< ADC multimode master analog watchdog 3 flag */
  1957. #define ADC_CSR_JQOVF_MST ((uint32_t)0x00000400U) /*!< ADC multimode master group injected contexts queue overflow flag */
  1958. #define ADC_CSR_ADRDY_SLV ((uint32_t)0x00010000U) /*!< ADC multimode slave ready flag */
  1959. #define ADC_CSR_EOSMP_SLV ((uint32_t)0x00020000U) /*!< ADC multimode slave group regular end of sampling flag */
  1960. #define ADC_CSR_EOC_SLV ((uint32_t)0x00040000U) /*!< ADC multimode slave group regular end of unitary conversion flag */
  1961. #define ADC_CSR_EOS_SLV ((uint32_t)0x00080000U) /*!< ADC multimode slave group regular end of sequence conversions flag */
  1962. #define ADC_CSR_OVR_SLV ((uint32_t)0x00100000U) /*!< ADC multimode slave group regular overrun flag */
  1963. #define ADC_CSR_JEOC_SLV ((uint32_t)0x00200000U) /*!< ADC multimode slave group injected end of unitary conversion flag */
  1964. #define ADC_CSR_JEOS_SLV ((uint32_t)0x00400000U) /*!< ADC multimode slave group injected end of sequence conversions flag */
  1965. #define ADC_CSR_AWD1_SLV ((uint32_t)0x00800000U) /*!< ADC multimode slave analog watchdog 1 flag */
  1966. #define ADC_CSR_AWD2_SLV ((uint32_t)0x01000000U) /*!< ADC multimode slave analog watchdog 2 flag */
  1967. #define ADC_CSR_AWD3_SLV ((uint32_t)0x02000000U) /*!< ADC multimode slave analog watchdog 3 flag */
  1968. #define ADC_CSR_JQOVF_SLV ((uint32_t)0x04000000U) /*!< ADC multimode slave group injected contexts queue overflow flag */
  1969. /******************** Bit definition for ADC_CCR register *******************/
  1970. #define ADC_CCR_DUAL ((uint32_t)0x0000001FU) /*!< ADC multimode mode selection */
  1971. #define ADC_CCR_DUAL_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1972. #define ADC_CCR_DUAL_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  1973. #define ADC_CCR_DUAL_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  1974. #define ADC_CCR_DUAL_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  1975. #define ADC_CCR_DUAL_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  1976. #define ADC_CCR_DELAY ((uint32_t)0x00000F00U) /*!< ADC multimode delay between 2 sampling phases */
  1977. #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100U) /*!< bit 0 */
  1978. #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200U) /*!< bit 1 */
  1979. #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400U) /*!< bit 2 */
  1980. #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800U) /*!< bit 3 */
  1981. #define ADC_CCR_DMACFG ((uint32_t)0x00002000U) /*!< ADC multimode DMA transfer configuration */
  1982. #define ADC_CCR_MDMA ((uint32_t)0x0000C000U) /*!< ADC multimode DMA transfer enable */
  1983. #define ADC_CCR_MDMA_0 ((uint32_t)0x00004000U) /*!< bit 0 */
  1984. #define ADC_CCR_MDMA_1 ((uint32_t)0x00008000U) /*!< bit 1 */
  1985. #define ADC_CCR_CKMODE ((uint32_t)0x00030000U) /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
  1986. #define ADC_CCR_CKMODE_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  1987. #define ADC_CCR_CKMODE_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  1988. #define ADC_CCR_PRESC ((uint32_t)0x003C0000U) /*!< ADC common clock prescaler, only for clock source asynchronous */
  1989. #define ADC_CCR_PRESC_0 ((uint32_t)0x00040000U) /*!< bit 0 */
  1990. #define ADC_CCR_PRESC_1 ((uint32_t)0x00080000U) /*!< bit 1 */
  1991. #define ADC_CCR_PRESC_2 ((uint32_t)0x00100000U) /*!< bit 2 */
  1992. #define ADC_CCR_PRESC_3 ((uint32_t)0x00200000U) /*!< bit 3 */
  1993. #define ADC_CCR_VREFEN ((uint32_t)0x00400000U) /*!< ADC internal path to VrefInt enable */
  1994. #define ADC_CCR_TSEN ((uint32_t)0x00800000U) /*!< ADC internal path to temperature sensor enable */
  1995. #define ADC_CCR_VBATEN ((uint32_t)0x01000000U) /*!< ADC internal path to battery voltage enable */
  1996. /******************** Bit definition for ADC_CDR register *******************/
  1997. #define ADC_CDR_RDATA_MST ((uint32_t)0x0000FFFFU) /*!< ADC multimode master group regular conversion data */
  1998. #define ADC_CDR_RDATA_MST_0 ((uint32_t)0x00000001U) /*!< bit 0 */
  1999. #define ADC_CDR_RDATA_MST_1 ((uint32_t)0x00000002U) /*!< bit 1 */
  2000. #define ADC_CDR_RDATA_MST_2 ((uint32_t)0x00000004U) /*!< bit 2 */
  2001. #define ADC_CDR_RDATA_MST_3 ((uint32_t)0x00000008U) /*!< bit 3 */
  2002. #define ADC_CDR_RDATA_MST_4 ((uint32_t)0x00000010U) /*!< bit 4 */
  2003. #define ADC_CDR_RDATA_MST_5 ((uint32_t)0x00000020U) /*!< bit 5 */
  2004. #define ADC_CDR_RDATA_MST_6 ((uint32_t)0x00000040U) /*!< bit 6 */
  2005. #define ADC_CDR_RDATA_MST_7 ((uint32_t)0x00000080U) /*!< bit 7 */
  2006. #define ADC_CDR_RDATA_MST_8 ((uint32_t)0x00000100U) /*!< bit 8 */
  2007. #define ADC_CDR_RDATA_MST_9 ((uint32_t)0x00000200U) /*!< bit 9 */
  2008. #define ADC_CDR_RDATA_MST_10 ((uint32_t)0x00000400U) /*!< bit 10 */
  2009. #define ADC_CDR_RDATA_MST_11 ((uint32_t)0x00000800U) /*!< bit 11 */
  2010. #define ADC_CDR_RDATA_MST_12 ((uint32_t)0x00001000U) /*!< bit 12 */
  2011. #define ADC_CDR_RDATA_MST_13 ((uint32_t)0x00002000U) /*!< bit 13 */
  2012. #define ADC_CDR_RDATA_MST_14 ((uint32_t)0x00004000U) /*!< bit 14 */
  2013. #define ADC_CDR_RDATA_MST_15 ((uint32_t)0x00008000U) /*!< bit 15 */
  2014. #define ADC_CDR_RDATA_SLV ((uint32_t)0xFFFF0000U) /*!< ADC multimode slave group regular conversion data */
  2015. #define ADC_CDR_RDATA_SLV_0 ((uint32_t)0x00010000U) /*!< bit 0 */
  2016. #define ADC_CDR_RDATA_SLV_1 ((uint32_t)0x00020000U) /*!< bit 1 */
  2017. #define ADC_CDR_RDATA_SLV_2 ((uint32_t)0x00040000U) /*!< bit 2 */
  2018. #define ADC_CDR_RDATA_SLV_3 ((uint32_t)0x00080000U) /*!< bit 3 */
  2019. #define ADC_CDR_RDATA_SLV_4 ((uint32_t)0x00100000U) /*!< bit 4 */
  2020. #define ADC_CDR_RDATA_SLV_5 ((uint32_t)0x00200000U) /*!< bit 5 */
  2021. #define ADC_CDR_RDATA_SLV_6 ((uint32_t)0x00400000U) /*!< bit 6 */
  2022. #define ADC_CDR_RDATA_SLV_7 ((uint32_t)0x00800000U) /*!< bit 7 */
  2023. #define ADC_CDR_RDATA_SLV_8 ((uint32_t)0x01000000U) /*!< bit 8 */
  2024. #define ADC_CDR_RDATA_SLV_9 ((uint32_t)0x02000000U) /*!< bit 9 */
  2025. #define ADC_CDR_RDATA_SLV_10 ((uint32_t)0x04000000U) /*!< bit 10 */
  2026. #define ADC_CDR_RDATA_SLV_11 ((uint32_t)0x08000000U) /*!< bit 11 */
  2027. #define ADC_CDR_RDATA_SLV_12 ((uint32_t)0x10000000U) /*!< bit 12 */
  2028. #define ADC_CDR_RDATA_SLV_13 ((uint32_t)0x20000000U) /*!< bit 13 */
  2029. #define ADC_CDR_RDATA_SLV_14 ((uint32_t)0x40000000U) /*!< bit 14 */
  2030. #define ADC_CDR_RDATA_SLV_15 ((uint32_t)0x80000000U) /*!< bit 15 */
  2031. /******************************************************************************/
  2032. /* */
  2033. /* Controller Area Network */
  2034. /* */
  2035. /******************************************************************************/
  2036. /*!<CAN control and status registers */
  2037. /******************* Bit definition for CAN_MCR register ********************/
  2038. #define CAN_MCR_INRQ ((uint16_t)0x0001U) /*!<Initialization Request */
  2039. #define CAN_MCR_SLEEP ((uint16_t)0x0002U) /*!<Sleep Mode Request */
  2040. #define CAN_MCR_TXFP ((uint16_t)0x0004U) /*!<Transmit FIFO Priority */
  2041. #define CAN_MCR_RFLM ((uint16_t)0x0008U) /*!<Receive FIFO Locked Mode */
  2042. #define CAN_MCR_NART ((uint16_t)0x0010U) /*!<No Automatic Retransmission */
  2043. #define CAN_MCR_AWUM ((uint16_t)0x0020U) /*!<Automatic Wakeup Mode */
  2044. #define CAN_MCR_ABOM ((uint16_t)0x0040U) /*!<Automatic Bus-Off Management */
  2045. #define CAN_MCR_TTCM ((uint16_t)0x0080U) /*!<Time Triggered Communication Mode */
  2046. #define CAN_MCR_RESET ((uint16_t)0x8000U) /*!<bxCAN software master reset */
  2047. /******************* Bit definition for CAN_MSR register ********************/
  2048. #define CAN_MSR_INAK ((uint16_t)0x0001U) /*!<Initialization Acknowledge */
  2049. #define CAN_MSR_SLAK ((uint16_t)0x0002U) /*!<Sleep Acknowledge */
  2050. #define CAN_MSR_ERRI ((uint16_t)0x0004U) /*!<Error Interrupt */
  2051. #define CAN_MSR_WKUI ((uint16_t)0x0008U) /*!<Wakeup Interrupt */
  2052. #define CAN_MSR_SLAKI ((uint16_t)0x0010U) /*!<Sleep Acknowledge Interrupt */
  2053. #define CAN_MSR_TXM ((uint16_t)0x0100U) /*!<Transmit Mode */
  2054. #define CAN_MSR_RXM ((uint16_t)0x0200U) /*!<Receive Mode */
  2055. #define CAN_MSR_SAMP ((uint16_t)0x0400U) /*!<Last Sample Point */
  2056. #define CAN_MSR_RX ((uint16_t)0x0800U) /*!<CAN Rx Signal */
  2057. /******************* Bit definition for CAN_TSR register ********************/
  2058. #define CAN_TSR_RQCP0 ((uint32_t)0x00000001U) /*!<Request Completed Mailbox0 */
  2059. #define CAN_TSR_TXOK0 ((uint32_t)0x00000002U) /*!<Transmission OK of Mailbox0 */
  2060. #define CAN_TSR_ALST0 ((uint32_t)0x00000004U) /*!<Arbitration Lost for Mailbox0 */
  2061. #define CAN_TSR_TERR0 ((uint32_t)0x00000008U) /*!<Transmission Error of Mailbox0 */
  2062. #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080U) /*!<Abort Request for Mailbox0 */
  2063. #define CAN_TSR_RQCP1 ((uint32_t)0x00000100U) /*!<Request Completed Mailbox1 */
  2064. #define CAN_TSR_TXOK1 ((uint32_t)0x00000200U) /*!<Transmission OK of Mailbox1 */
  2065. #define CAN_TSR_ALST1 ((uint32_t)0x00000400U) /*!<Arbitration Lost for Mailbox1 */
  2066. #define CAN_TSR_TERR1 ((uint32_t)0x00000800U) /*!<Transmission Error of Mailbox1 */
  2067. #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000U) /*!<Abort Request for Mailbox 1 */
  2068. #define CAN_TSR_RQCP2 ((uint32_t)0x00010000U) /*!<Request Completed Mailbox2 */
  2069. #define CAN_TSR_TXOK2 ((uint32_t)0x00020000U) /*!<Transmission OK of Mailbox 2 */
  2070. #define CAN_TSR_ALST2 ((uint32_t)0x00040000U) /*!<Arbitration Lost for mailbox 2 */
  2071. #define CAN_TSR_TERR2 ((uint32_t)0x00080000U) /*!<Transmission Error of Mailbox 2 */
  2072. #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000U) /*!<Abort Request for Mailbox 2 */
  2073. #define CAN_TSR_CODE ((uint32_t)0x03000000U) /*!<Mailbox Code */
  2074. #define CAN_TSR_TME ((uint32_t)0x1C000000U) /*!<TME[2:0] bits */
  2075. #define CAN_TSR_TME0 ((uint32_t)0x04000000U) /*!<Transmit Mailbox 0 Empty */
  2076. #define CAN_TSR_TME1 ((uint32_t)0x08000000U) /*!<Transmit Mailbox 1 Empty */
  2077. #define CAN_TSR_TME2 ((uint32_t)0x10000000U) /*!<Transmit Mailbox 2 Empty */
  2078. #define CAN_TSR_LOW ((uint32_t)0xE0000000U) /*!<LOW[2:0] bits */
  2079. #define CAN_TSR_LOW0 ((uint32_t)0x20000000U) /*!<Lowest Priority Flag for Mailbox 0 */
  2080. #define CAN_TSR_LOW1 ((uint32_t)0x40000000U) /*!<Lowest Priority Flag for Mailbox 1 */
  2081. #define CAN_TSR_LOW2 ((uint32_t)0x80000000U) /*!<Lowest Priority Flag for Mailbox 2 */
  2082. /******************* Bit definition for CAN_RF0R register *******************/
  2083. #define CAN_RF0R_FMP0 ((uint8_t)0x03U) /*!<FIFO 0 Message Pending */
  2084. #define CAN_RF0R_FULL0 ((uint8_t)0x08U) /*!<FIFO 0 Full */
  2085. #define CAN_RF0R_FOVR0 ((uint8_t)0x10U) /*!<FIFO 0 Overrun */
  2086. #define CAN_RF0R_RFOM0 ((uint8_t)0x20U) /*!<Release FIFO 0 Output Mailbox */
  2087. /******************* Bit definition for CAN_RF1R register *******************/
  2088. #define CAN_RF1R_FMP1 ((uint8_t)0x03U) /*!<FIFO 1 Message Pending */
  2089. #define CAN_RF1R_FULL1 ((uint8_t)0x08U) /*!<FIFO 1 Full */
  2090. #define CAN_RF1R_FOVR1 ((uint8_t)0x10U) /*!<FIFO 1 Overrun */
  2091. #define CAN_RF1R_RFOM1 ((uint8_t)0x20U) /*!<Release FIFO 1 Output Mailbox */
  2092. /******************** Bit definition for CAN_IER register *******************/
  2093. #define CAN_IER_TMEIE ((uint32_t)0x00000001U) /*!<Transmit Mailbox Empty Interrupt Enable */
  2094. #define CAN_IER_FMPIE0 ((uint32_t)0x00000002U) /*!<FIFO Message Pending Interrupt Enable */
  2095. #define CAN_IER_FFIE0 ((uint32_t)0x00000004U) /*!<FIFO Full Interrupt Enable */
  2096. #define CAN_IER_FOVIE0 ((uint32_t)0x00000008U) /*!<FIFO Overrun Interrupt Enable */
  2097. #define CAN_IER_FMPIE1 ((uint32_t)0x00000010U) /*!<FIFO Message Pending Interrupt Enable */
  2098. #define CAN_IER_FFIE1 ((uint32_t)0x00000020U) /*!<FIFO Full Interrupt Enable */
  2099. #define CAN_IER_FOVIE1 ((uint32_t)0x00000040U) /*!<FIFO Overrun Interrupt Enable */
  2100. #define CAN_IER_EWGIE ((uint32_t)0x00000100U) /*!<Error Warning Interrupt Enable */
  2101. #define CAN_IER_EPVIE ((uint32_t)0x00000200U) /*!<Error Passive Interrupt Enable */
  2102. #define CAN_IER_BOFIE ((uint32_t)0x00000400U) /*!<Bus-Off Interrupt Enable */
  2103. #define CAN_IER_LECIE ((uint32_t)0x00000800U) /*!<Last Error Code Interrupt Enable */
  2104. #define CAN_IER_ERRIE ((uint32_t)0x00008000U) /*!<Error Interrupt Enable */
  2105. #define CAN_IER_WKUIE ((uint32_t)0x00010000U) /*!<Wakeup Interrupt Enable */
  2106. #define CAN_IER_SLKIE ((uint32_t)0x00020000U) /*!<Sleep Interrupt Enable */
  2107. /******************** Bit definition for CAN_ESR register *******************/
  2108. #define CAN_ESR_EWGF ((uint32_t)0x00000001U) /*!<Error Warning Flag */
  2109. #define CAN_ESR_EPVF ((uint32_t)0x00000002U) /*!<Error Passive Flag */
  2110. #define CAN_ESR_BOFF ((uint32_t)0x00000004U) /*!<Bus-Off Flag */
  2111. #define CAN_ESR_LEC ((uint32_t)0x00000070U) /*!<LEC[2:0] bits (Last Error Code) */
  2112. #define CAN_ESR_LEC_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  2113. #define CAN_ESR_LEC_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  2114. #define CAN_ESR_LEC_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  2115. #define CAN_ESR_TEC ((uint32_t)0x00FF0000U) /*!<Least significant byte of the 9-bit Transmit Error Counter */
  2116. #define CAN_ESR_REC ((uint32_t)0xFF000000U) /*!<Receive Error Counter */
  2117. /******************* Bit definition for CAN_BTR register ********************/
  2118. #define CAN_BTR_BRP ((uint32_t)0x000003FFU) /*!<Baud Rate Prescaler */
  2119. #define CAN_BTR_TS1_0 ((uint32_t)0x00010000U) /*!<Time Segment 1 (Bit 0) */
  2120. #define CAN_BTR_TS1_1 ((uint32_t)0x00020000U) /*!<Time Segment 1 (Bit 1) */
  2121. #define CAN_BTR_TS1_2 ((uint32_t)0x00040000U) /*!<Time Segment 1 (Bit 2) */
  2122. #define CAN_BTR_TS1_3 ((uint32_t)0x00080000U) /*!<Time Segment 1 (Bit 3) */
  2123. #define CAN_BTR_TS1 ((uint32_t)0x000F0000U) /*!<Time Segment 1 */
  2124. #define CAN_BTR_TS2_0 ((uint32_t)0x00100000U) /*!<Time Segment 2 (Bit 0) */
  2125. #define CAN_BTR_TS2_1 ((uint32_t)0x00200000U) /*!<Time Segment 2 (Bit 1) */
  2126. #define CAN_BTR_TS2_2 ((uint32_t)0x00400000U) /*!<Time Segment 2 (Bit 2) */
  2127. #define CAN_BTR_TS2 ((uint32_t)0x00700000U) /*!<Time Segment 2 */
  2128. #define CAN_BTR_SJW_0 ((uint32_t)0x01000000U) /*!<Resynchronization Jump Width (Bit 0) */
  2129. #define CAN_BTR_SJW_1 ((uint32_t)0x02000000U) /*!<Resynchronization Jump Width (Bit 1) */
  2130. #define CAN_BTR_SJW ((uint32_t)0x03000000U) /*!<Resynchronization Jump Width */
  2131. #define CAN_BTR_LBKM ((uint32_t)0x40000000U) /*!<Loop Back Mode (Debug) */
  2132. #define CAN_BTR_SILM ((uint32_t)0x80000000U) /*!<Silent Mode */
  2133. /*!<Mailbox registers */
  2134. /****************** Bit definition for CAN_TI0R register ********************/
  2135. #define CAN_TI0R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
  2136. #define CAN_TI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
  2137. #define CAN_TI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
  2138. #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
  2139. #define CAN_TI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
  2140. /****************** Bit definition for CAN_TDT0R register *******************/
  2141. #define CAN_TDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
  2142. #define CAN_TDT0R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
  2143. #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
  2144. /****************** Bit definition for CAN_TDL0R register *******************/
  2145. #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
  2146. #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
  2147. #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
  2148. #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
  2149. /****************** Bit definition for CAN_TDH0R register *******************/
  2150. #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
  2151. #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
  2152. #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
  2153. #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
  2154. /******************* Bit definition for CAN_TI1R register *******************/
  2155. #define CAN_TI1R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
  2156. #define CAN_TI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
  2157. #define CAN_TI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
  2158. #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
  2159. #define CAN_TI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
  2160. /******************* Bit definition for CAN_TDT1R register ******************/
  2161. #define CAN_TDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
  2162. #define CAN_TDT1R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
  2163. #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
  2164. /******************* Bit definition for CAN_TDL1R register ******************/
  2165. #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
  2166. #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
  2167. #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
  2168. #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
  2169. /******************* Bit definition for CAN_TDH1R register ******************/
  2170. #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
  2171. #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
  2172. #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
  2173. #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
  2174. /******************* Bit definition for CAN_TI2R register *******************/
  2175. #define CAN_TI2R_TXRQ ((uint32_t)0x00000001U) /*!<Transmit Mailbox Request */
  2176. #define CAN_TI2R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
  2177. #define CAN_TI2R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
  2178. #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
  2179. #define CAN_TI2R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
  2180. /******************* Bit definition for CAN_TDT2R register ******************/
  2181. #define CAN_TDT2R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
  2182. #define CAN_TDT2R_TGT ((uint32_t)0x00000100U) /*!<Transmit Global Time */
  2183. #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
  2184. /******************* Bit definition for CAN_TDL2R register ******************/
  2185. #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
  2186. #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
  2187. #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
  2188. #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
  2189. /******************* Bit definition for CAN_TDH2R register ******************/
  2190. #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
  2191. #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
  2192. #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
  2193. #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
  2194. /******************* Bit definition for CAN_RI0R register *******************/
  2195. #define CAN_RI0R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
  2196. #define CAN_RI0R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
  2197. #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended Identifier */
  2198. #define CAN_RI0R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
  2199. /******************* Bit definition for CAN_RDT0R register ******************/
  2200. #define CAN_RDT0R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
  2201. #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
  2202. #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
  2203. /******************* Bit definition for CAN_RDL0R register ******************/
  2204. #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
  2205. #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
  2206. #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
  2207. #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
  2208. /******************* Bit definition for CAN_RDH0R register ******************/
  2209. #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
  2210. #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
  2211. #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
  2212. #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
  2213. /******************* Bit definition for CAN_RI1R register *******************/
  2214. #define CAN_RI1R_RTR ((uint32_t)0x00000002U) /*!<Remote Transmission Request */
  2215. #define CAN_RI1R_IDE ((uint32_t)0x00000004U) /*!<Identifier Extension */
  2216. #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8U) /*!<Extended identifier */
  2217. #define CAN_RI1R_STID ((uint32_t)0xFFE00000U) /*!<Standard Identifier or Extended Identifier */
  2218. /******************* Bit definition for CAN_RDT1R register ******************/
  2219. #define CAN_RDT1R_DLC ((uint32_t)0x0000000FU) /*!<Data Length Code */
  2220. #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00U) /*!<Filter Match Index */
  2221. #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000U) /*!<Message Time Stamp */
  2222. /******************* Bit definition for CAN_RDL1R register ******************/
  2223. #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FFU) /*!<Data byte 0 */
  2224. #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00U) /*!<Data byte 1 */
  2225. #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000U) /*!<Data byte 2 */
  2226. #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000U) /*!<Data byte 3 */
  2227. /******************* Bit definition for CAN_RDH1R register ******************/
  2228. #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FFU) /*!<Data byte 4 */
  2229. #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00U) /*!<Data byte 5 */
  2230. #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000U) /*!<Data byte 6 */
  2231. #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000U) /*!<Data byte 7 */
  2232. /*!<CAN filter registers */
  2233. /******************* Bit definition for CAN_FMR register ********************/
  2234. #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */
  2235. /******************* Bit definition for CAN_FM1R register *******************/
  2236. #define CAN_FM1R_FBM ((uint16_t)0x3FFFU) /*!<Filter Mode */
  2237. #define CAN_FM1R_FBM0 ((uint16_t)0x0001U) /*!<Filter Init Mode bit 0 */
  2238. #define CAN_FM1R_FBM1 ((uint16_t)0x0002U) /*!<Filter Init Mode bit 1 */
  2239. #define CAN_FM1R_FBM2 ((uint16_t)0x0004U) /*!<Filter Init Mode bit 2 */
  2240. #define CAN_FM1R_FBM3 ((uint16_t)0x0008U) /*!<Filter Init Mode bit 3 */
  2241. #define CAN_FM1R_FBM4 ((uint16_t)0x0010U) /*!<Filter Init Mode bit 4 */
  2242. #define CAN_FM1R_FBM5 ((uint16_t)0x0020U) /*!<Filter Init Mode bit 5 */
  2243. #define CAN_FM1R_FBM6 ((uint16_t)0x0040U) /*!<Filter Init Mode bit 6 */
  2244. #define CAN_FM1R_FBM7 ((uint16_t)0x0080U) /*!<Filter Init Mode bit 7 */
  2245. #define CAN_FM1R_FBM8 ((uint16_t)0x0100U) /*!<Filter Init Mode bit 8 */
  2246. #define CAN_FM1R_FBM9 ((uint16_t)0x0200U) /*!<Filter Init Mode bit 9 */
  2247. #define CAN_FM1R_FBM10 ((uint16_t)0x0400U) /*!<Filter Init Mode bit 10 */
  2248. #define CAN_FM1R_FBM11 ((uint16_t)0x0800U) /*!<Filter Init Mode bit 11 */
  2249. #define CAN_FM1R_FBM12 ((uint16_t)0x1000U) /*!<Filter Init Mode bit 12 */
  2250. #define CAN_FM1R_FBM13 ((uint16_t)0x2000U) /*!<Filter Init Mode bit 13 */
  2251. /******************* Bit definition for CAN_FS1R register *******************/
  2252. #define CAN_FS1R_FSC ((uint16_t)0x3FFFU) /*!<Filter Scale Configuration */
  2253. #define CAN_FS1R_FSC0 ((uint16_t)0x0001U) /*!<Filter Scale Configuration bit 0 */
  2254. #define CAN_FS1R_FSC1 ((uint16_t)0x0002U) /*!<Filter Scale Configuration bit 1 */
  2255. #define CAN_FS1R_FSC2 ((uint16_t)0x0004U) /*!<Filter Scale Configuration bit 2 */
  2256. #define CAN_FS1R_FSC3 ((uint16_t)0x0008U) /*!<Filter Scale Configuration bit 3 */
  2257. #define CAN_FS1R_FSC4 ((uint16_t)0x0010U) /*!<Filter Scale Configuration bit 4 */
  2258. #define CAN_FS1R_FSC5 ((uint16_t)0x0020U) /*!<Filter Scale Configuration bit 5 */
  2259. #define CAN_FS1R_FSC6 ((uint16_t)0x0040U) /*!<Filter Scale Configuration bit 6 */
  2260. #define CAN_FS1R_FSC7 ((uint16_t)0x0080U) /*!<Filter Scale Configuration bit 7 */
  2261. #define CAN_FS1R_FSC8 ((uint16_t)0x0100U) /*!<Filter Scale Configuration bit 8 */
  2262. #define CAN_FS1R_FSC9 ((uint16_t)0x0200U) /*!<Filter Scale Configuration bit 9 */
  2263. #define CAN_FS1R_FSC10 ((uint16_t)0x0400U) /*!<Filter Scale Configuration bit 10 */
  2264. #define CAN_FS1R_FSC11 ((uint16_t)0x0800U) /*!<Filter Scale Configuration bit 11 */
  2265. #define CAN_FS1R_FSC12 ((uint16_t)0x1000U) /*!<Filter Scale Configuration bit 12 */
  2266. #define CAN_FS1R_FSC13 ((uint16_t)0x2000U) /*!<Filter Scale Configuration bit 13 */
  2267. /****************** Bit definition for CAN_FFA1R register *******************/
  2268. #define CAN_FFA1R_FFA ((uint16_t)0x3FFFU) /*!<Filter FIFO Assignment */
  2269. #define CAN_FFA1R_FFA0 ((uint16_t)0x0001U) /*!<Filter FIFO Assignment for Filter 0 */
  2270. #define CAN_FFA1R_FFA1 ((uint16_t)0x0002U) /*!<Filter FIFO Assignment for Filter 1 */
  2271. #define CAN_FFA1R_FFA2 ((uint16_t)0x0004U) /*!<Filter FIFO Assignment for Filter 2 */
  2272. #define CAN_FFA1R_FFA3 ((uint16_t)0x0008U) /*!<Filter FIFO Assignment for Filter 3 */
  2273. #define CAN_FFA1R_FFA4 ((uint16_t)0x0010U) /*!<Filter FIFO Assignment for Filter 4 */
  2274. #define CAN_FFA1R_FFA5 ((uint16_t)0x0020U) /*!<Filter FIFO Assignment for Filter 5 */
  2275. #define CAN_FFA1R_FFA6 ((uint16_t)0x0040U) /*!<Filter FIFO Assignment for Filter 6 */
  2276. #define CAN_FFA1R_FFA7 ((uint16_t)0x0080U) /*!<Filter FIFO Assignment for Filter 7 */
  2277. #define CAN_FFA1R_FFA8 ((uint16_t)0x0100U) /*!<Filter FIFO Assignment for Filter 8 */
  2278. #define CAN_FFA1R_FFA9 ((uint16_t)0x0200U) /*!<Filter FIFO Assignment for Filter 9 */
  2279. #define CAN_FFA1R_FFA10 ((uint16_t)0x0400U) /*!<Filter FIFO Assignment for Filter 10 */
  2280. #define CAN_FFA1R_FFA11 ((uint16_t)0x0800U) /*!<Filter FIFO Assignment for Filter 11 */
  2281. #define CAN_FFA1R_FFA12 ((uint16_t)0x1000U) /*!<Filter FIFO Assignment for Filter 12 */
  2282. #define CAN_FFA1R_FFA13 ((uint16_t)0x2000U) /*!<Filter FIFO Assignment for Filter 13 */
  2283. /******************* Bit definition for CAN_FA1R register *******************/
  2284. #define CAN_FA1R_FACT ((uint16_t)0x3FFFU) /*!<Filter Active */
  2285. #define CAN_FA1R_FACT0 ((uint16_t)0x0001U) /*!<Filter 0 Active */
  2286. #define CAN_FA1R_FACT1 ((uint16_t)0x0002U) /*!<Filter 1 Active */
  2287. #define CAN_FA1R_FACT2 ((uint16_t)0x0004U) /*!<Filter 2 Active */
  2288. #define CAN_FA1R_FACT3 ((uint16_t)0x0008U) /*!<Filter 3 Active */
  2289. #define CAN_FA1R_FACT4 ((uint16_t)0x0010U) /*!<Filter 4 Active */
  2290. #define CAN_FA1R_FACT5 ((uint16_t)0x0020U) /*!<Filter 5 Active */
  2291. #define CAN_FA1R_FACT6 ((uint16_t)0x0040U) /*!<Filter 6 Active */
  2292. #define CAN_FA1R_FACT7 ((uint16_t)0x0080U) /*!<Filter 7 Active */
  2293. #define CAN_FA1R_FACT8 ((uint16_t)0x0100U) /*!<Filter 8 Active */
  2294. #define CAN_FA1R_FACT9 ((uint16_t)0x0200U) /*!<Filter 9 Active */
  2295. #define CAN_FA1R_FACT10 ((uint16_t)0x0400U) /*!<Filter 10 Active */
  2296. #define CAN_FA1R_FACT11 ((uint16_t)0x0800U) /*!<Filter 11 Active */
  2297. #define CAN_FA1R_FACT12 ((uint16_t)0x1000U) /*!<Filter 12 Active */
  2298. #define CAN_FA1R_FACT13 ((uint16_t)0x2000U) /*!<Filter 13 Active */
  2299. /******************* Bit definition for CAN_F0R1 register *******************/
  2300. #define CAN_F0R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2301. #define CAN_F0R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2302. #define CAN_F0R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2303. #define CAN_F0R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2304. #define CAN_F0R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2305. #define CAN_F0R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2306. #define CAN_F0R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2307. #define CAN_F0R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2308. #define CAN_F0R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2309. #define CAN_F0R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2310. #define CAN_F0R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2311. #define CAN_F0R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2312. #define CAN_F0R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2313. #define CAN_F0R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2314. #define CAN_F0R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2315. #define CAN_F0R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2316. #define CAN_F0R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2317. #define CAN_F0R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2318. #define CAN_F0R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2319. #define CAN_F0R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2320. #define CAN_F0R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2321. #define CAN_F0R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2322. #define CAN_F0R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2323. #define CAN_F0R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2324. #define CAN_F0R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2325. #define CAN_F0R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2326. #define CAN_F0R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2327. #define CAN_F0R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2328. #define CAN_F0R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2329. #define CAN_F0R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2330. #define CAN_F0R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2331. #define CAN_F0R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2332. /******************* Bit definition for CAN_F1R1 register *******************/
  2333. #define CAN_F1R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2334. #define CAN_F1R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2335. #define CAN_F1R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2336. #define CAN_F1R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2337. #define CAN_F1R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2338. #define CAN_F1R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2339. #define CAN_F1R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2340. #define CAN_F1R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2341. #define CAN_F1R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2342. #define CAN_F1R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2343. #define CAN_F1R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2344. #define CAN_F1R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2345. #define CAN_F1R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2346. #define CAN_F1R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2347. #define CAN_F1R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2348. #define CAN_F1R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2349. #define CAN_F1R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2350. #define CAN_F1R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2351. #define CAN_F1R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2352. #define CAN_F1R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2353. #define CAN_F1R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2354. #define CAN_F1R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2355. #define CAN_F1R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2356. #define CAN_F1R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2357. #define CAN_F1R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2358. #define CAN_F1R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2359. #define CAN_F1R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2360. #define CAN_F1R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2361. #define CAN_F1R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2362. #define CAN_F1R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2363. #define CAN_F1R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2364. #define CAN_F1R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2365. /******************* Bit definition for CAN_F2R1 register *******************/
  2366. #define CAN_F2R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2367. #define CAN_F2R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2368. #define CAN_F2R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2369. #define CAN_F2R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2370. #define CAN_F2R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2371. #define CAN_F2R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2372. #define CAN_F2R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2373. #define CAN_F2R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2374. #define CAN_F2R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2375. #define CAN_F2R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2376. #define CAN_F2R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2377. #define CAN_F2R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2378. #define CAN_F2R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2379. #define CAN_F2R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2380. #define CAN_F2R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2381. #define CAN_F2R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2382. #define CAN_F2R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2383. #define CAN_F2R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2384. #define CAN_F2R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2385. #define CAN_F2R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2386. #define CAN_F2R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2387. #define CAN_F2R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2388. #define CAN_F2R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2389. #define CAN_F2R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2390. #define CAN_F2R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2391. #define CAN_F2R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2392. #define CAN_F2R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2393. #define CAN_F2R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2394. #define CAN_F2R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2395. #define CAN_F2R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2396. #define CAN_F2R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2397. #define CAN_F2R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2398. /******************* Bit definition for CAN_F3R1 register *******************/
  2399. #define CAN_F3R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2400. #define CAN_F3R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2401. #define CAN_F3R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2402. #define CAN_F3R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2403. #define CAN_F3R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2404. #define CAN_F3R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2405. #define CAN_F3R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2406. #define CAN_F3R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2407. #define CAN_F3R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2408. #define CAN_F3R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2409. #define CAN_F3R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2410. #define CAN_F3R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2411. #define CAN_F3R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2412. #define CAN_F3R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2413. #define CAN_F3R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2414. #define CAN_F3R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2415. #define CAN_F3R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2416. #define CAN_F3R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2417. #define CAN_F3R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2418. #define CAN_F3R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2419. #define CAN_F3R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2420. #define CAN_F3R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2421. #define CAN_F3R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2422. #define CAN_F3R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2423. #define CAN_F3R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2424. #define CAN_F3R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2425. #define CAN_F3R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2426. #define CAN_F3R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2427. #define CAN_F3R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2428. #define CAN_F3R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2429. #define CAN_F3R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2430. #define CAN_F3R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2431. /******************* Bit definition for CAN_F4R1 register *******************/
  2432. #define CAN_F4R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2433. #define CAN_F4R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2434. #define CAN_F4R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2435. #define CAN_F4R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2436. #define CAN_F4R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2437. #define CAN_F4R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2438. #define CAN_F4R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2439. #define CAN_F4R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2440. #define CAN_F4R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2441. #define CAN_F4R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2442. #define CAN_F4R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2443. #define CAN_F4R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2444. #define CAN_F4R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2445. #define CAN_F4R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2446. #define CAN_F4R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2447. #define CAN_F4R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2448. #define CAN_F4R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2449. #define CAN_F4R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2450. #define CAN_F4R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2451. #define CAN_F4R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2452. #define CAN_F4R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2453. #define CAN_F4R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2454. #define CAN_F4R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2455. #define CAN_F4R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2456. #define CAN_F4R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2457. #define CAN_F4R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2458. #define CAN_F4R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2459. #define CAN_F4R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2460. #define CAN_F4R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2461. #define CAN_F4R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2462. #define CAN_F4R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2463. #define CAN_F4R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2464. /******************* Bit definition for CAN_F5R1 register *******************/
  2465. #define CAN_F5R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2466. #define CAN_F5R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2467. #define CAN_F5R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2468. #define CAN_F5R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2469. #define CAN_F5R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2470. #define CAN_F5R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2471. #define CAN_F5R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2472. #define CAN_F5R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2473. #define CAN_F5R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2474. #define CAN_F5R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2475. #define CAN_F5R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2476. #define CAN_F5R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2477. #define CAN_F5R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2478. #define CAN_F5R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2479. #define CAN_F5R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2480. #define CAN_F5R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2481. #define CAN_F5R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2482. #define CAN_F5R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2483. #define CAN_F5R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2484. #define CAN_F5R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2485. #define CAN_F5R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2486. #define CAN_F5R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2487. #define CAN_F5R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2488. #define CAN_F5R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2489. #define CAN_F5R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2490. #define CAN_F5R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2491. #define CAN_F5R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2492. #define CAN_F5R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2493. #define CAN_F5R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2494. #define CAN_F5R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2495. #define CAN_F5R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2496. #define CAN_F5R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2497. /******************* Bit definition for CAN_F6R1 register *******************/
  2498. #define CAN_F6R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2499. #define CAN_F6R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2500. #define CAN_F6R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2501. #define CAN_F6R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2502. #define CAN_F6R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2503. #define CAN_F6R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2504. #define CAN_F6R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2505. #define CAN_F6R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2506. #define CAN_F6R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2507. #define CAN_F6R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2508. #define CAN_F6R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2509. #define CAN_F6R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2510. #define CAN_F6R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2511. #define CAN_F6R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2512. #define CAN_F6R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2513. #define CAN_F6R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2514. #define CAN_F6R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2515. #define CAN_F6R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2516. #define CAN_F6R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2517. #define CAN_F6R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2518. #define CAN_F6R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2519. #define CAN_F6R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2520. #define CAN_F6R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2521. #define CAN_F6R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2522. #define CAN_F6R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2523. #define CAN_F6R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2524. #define CAN_F6R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2525. #define CAN_F6R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2526. #define CAN_F6R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2527. #define CAN_F6R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2528. #define CAN_F6R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2529. #define CAN_F6R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2530. /******************* Bit definition for CAN_F7R1 register *******************/
  2531. #define CAN_F7R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2532. #define CAN_F7R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2533. #define CAN_F7R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2534. #define CAN_F7R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2535. #define CAN_F7R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2536. #define CAN_F7R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2537. #define CAN_F7R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2538. #define CAN_F7R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2539. #define CAN_F7R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2540. #define CAN_F7R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2541. #define CAN_F7R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2542. #define CAN_F7R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2543. #define CAN_F7R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2544. #define CAN_F7R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2545. #define CAN_F7R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2546. #define CAN_F7R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2547. #define CAN_F7R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2548. #define CAN_F7R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2549. #define CAN_F7R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2550. #define CAN_F7R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2551. #define CAN_F7R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2552. #define CAN_F7R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2553. #define CAN_F7R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2554. #define CAN_F7R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2555. #define CAN_F7R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2556. #define CAN_F7R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2557. #define CAN_F7R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2558. #define CAN_F7R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2559. #define CAN_F7R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2560. #define CAN_F7R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2561. #define CAN_F7R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2562. #define CAN_F7R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2563. /******************* Bit definition for CAN_F8R1 register *******************/
  2564. #define CAN_F8R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2565. #define CAN_F8R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2566. #define CAN_F8R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2567. #define CAN_F8R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2568. #define CAN_F8R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2569. #define CAN_F8R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2570. #define CAN_F8R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2571. #define CAN_F8R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2572. #define CAN_F8R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2573. #define CAN_F8R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2574. #define CAN_F8R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2575. #define CAN_F8R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2576. #define CAN_F8R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2577. #define CAN_F8R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2578. #define CAN_F8R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2579. #define CAN_F8R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2580. #define CAN_F8R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2581. #define CAN_F8R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2582. #define CAN_F8R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2583. #define CAN_F8R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2584. #define CAN_F8R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2585. #define CAN_F8R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2586. #define CAN_F8R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2587. #define CAN_F8R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2588. #define CAN_F8R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2589. #define CAN_F8R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2590. #define CAN_F8R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2591. #define CAN_F8R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2592. #define CAN_F8R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2593. #define CAN_F8R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2594. #define CAN_F8R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2595. #define CAN_F8R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2596. /******************* Bit definition for CAN_F9R1 register *******************/
  2597. #define CAN_F9R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2598. #define CAN_F9R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2599. #define CAN_F9R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2600. #define CAN_F9R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2601. #define CAN_F9R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2602. #define CAN_F9R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2603. #define CAN_F9R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2604. #define CAN_F9R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2605. #define CAN_F9R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2606. #define CAN_F9R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2607. #define CAN_F9R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2608. #define CAN_F9R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2609. #define CAN_F9R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2610. #define CAN_F9R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2611. #define CAN_F9R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2612. #define CAN_F9R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2613. #define CAN_F9R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2614. #define CAN_F9R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2615. #define CAN_F9R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2616. #define CAN_F9R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2617. #define CAN_F9R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2618. #define CAN_F9R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2619. #define CAN_F9R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2620. #define CAN_F9R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2621. #define CAN_F9R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2622. #define CAN_F9R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2623. #define CAN_F9R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2624. #define CAN_F9R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2625. #define CAN_F9R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2626. #define CAN_F9R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2627. #define CAN_F9R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2628. #define CAN_F9R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2629. /******************* Bit definition for CAN_F10R1 register ******************/
  2630. #define CAN_F10R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2631. #define CAN_F10R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2632. #define CAN_F10R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2633. #define CAN_F10R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2634. #define CAN_F10R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2635. #define CAN_F10R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2636. #define CAN_F10R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2637. #define CAN_F10R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2638. #define CAN_F10R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2639. #define CAN_F10R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2640. #define CAN_F10R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2641. #define CAN_F10R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2642. #define CAN_F10R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2643. #define CAN_F10R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2644. #define CAN_F10R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2645. #define CAN_F10R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2646. #define CAN_F10R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2647. #define CAN_F10R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2648. #define CAN_F10R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2649. #define CAN_F10R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2650. #define CAN_F10R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2651. #define CAN_F10R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2652. #define CAN_F10R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2653. #define CAN_F10R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2654. #define CAN_F10R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2655. #define CAN_F10R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2656. #define CAN_F10R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2657. #define CAN_F10R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2658. #define CAN_F10R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2659. #define CAN_F10R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2660. #define CAN_F10R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2661. #define CAN_F10R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2662. /******************* Bit definition for CAN_F11R1 register ******************/
  2663. #define CAN_F11R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2664. #define CAN_F11R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2665. #define CAN_F11R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2666. #define CAN_F11R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2667. #define CAN_F11R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2668. #define CAN_F11R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2669. #define CAN_F11R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2670. #define CAN_F11R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2671. #define CAN_F11R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2672. #define CAN_F11R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2673. #define CAN_F11R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2674. #define CAN_F11R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2675. #define CAN_F11R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2676. #define CAN_F11R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2677. #define CAN_F11R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2678. #define CAN_F11R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2679. #define CAN_F11R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2680. #define CAN_F11R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2681. #define CAN_F11R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2682. #define CAN_F11R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2683. #define CAN_F11R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2684. #define CAN_F11R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2685. #define CAN_F11R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2686. #define CAN_F11R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2687. #define CAN_F11R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2688. #define CAN_F11R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2689. #define CAN_F11R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2690. #define CAN_F11R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2691. #define CAN_F11R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2692. #define CAN_F11R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2693. #define CAN_F11R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2694. #define CAN_F11R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2695. /******************* Bit definition for CAN_F12R1 register ******************/
  2696. #define CAN_F12R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2697. #define CAN_F12R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2698. #define CAN_F12R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2699. #define CAN_F12R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2700. #define CAN_F12R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2701. #define CAN_F12R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2702. #define CAN_F12R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2703. #define CAN_F12R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2704. #define CAN_F12R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2705. #define CAN_F12R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2706. #define CAN_F12R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2707. #define CAN_F12R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2708. #define CAN_F12R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2709. #define CAN_F12R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2710. #define CAN_F12R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2711. #define CAN_F12R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2712. #define CAN_F12R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2713. #define CAN_F12R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2714. #define CAN_F12R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2715. #define CAN_F12R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2716. #define CAN_F12R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2717. #define CAN_F12R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2718. #define CAN_F12R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2719. #define CAN_F12R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2720. #define CAN_F12R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2721. #define CAN_F12R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2722. #define CAN_F12R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2723. #define CAN_F12R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2724. #define CAN_F12R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2725. #define CAN_F12R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2726. #define CAN_F12R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2727. #define CAN_F12R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2728. /******************* Bit definition for CAN_F13R1 register ******************/
  2729. #define CAN_F13R1_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2730. #define CAN_F13R1_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2731. #define CAN_F13R1_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2732. #define CAN_F13R1_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2733. #define CAN_F13R1_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2734. #define CAN_F13R1_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2735. #define CAN_F13R1_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2736. #define CAN_F13R1_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2737. #define CAN_F13R1_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2738. #define CAN_F13R1_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2739. #define CAN_F13R1_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2740. #define CAN_F13R1_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2741. #define CAN_F13R1_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2742. #define CAN_F13R1_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2743. #define CAN_F13R1_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2744. #define CAN_F13R1_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2745. #define CAN_F13R1_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2746. #define CAN_F13R1_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2747. #define CAN_F13R1_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2748. #define CAN_F13R1_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2749. #define CAN_F13R1_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2750. #define CAN_F13R1_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2751. #define CAN_F13R1_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2752. #define CAN_F13R1_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2753. #define CAN_F13R1_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2754. #define CAN_F13R1_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2755. #define CAN_F13R1_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2756. #define CAN_F13R1_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2757. #define CAN_F13R1_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2758. #define CAN_F13R1_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2759. #define CAN_F13R1_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2760. #define CAN_F13R1_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2761. /******************* Bit definition for CAN_F0R2 register *******************/
  2762. #define CAN_F0R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2763. #define CAN_F0R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2764. #define CAN_F0R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2765. #define CAN_F0R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2766. #define CAN_F0R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2767. #define CAN_F0R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2768. #define CAN_F0R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2769. #define CAN_F0R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2770. #define CAN_F0R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2771. #define CAN_F0R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2772. #define CAN_F0R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2773. #define CAN_F0R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2774. #define CAN_F0R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2775. #define CAN_F0R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2776. #define CAN_F0R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2777. #define CAN_F0R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2778. #define CAN_F0R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2779. #define CAN_F0R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2780. #define CAN_F0R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2781. #define CAN_F0R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2782. #define CAN_F0R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2783. #define CAN_F0R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2784. #define CAN_F0R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2785. #define CAN_F0R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2786. #define CAN_F0R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2787. #define CAN_F0R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2788. #define CAN_F0R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2789. #define CAN_F0R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2790. #define CAN_F0R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2791. #define CAN_F0R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2792. #define CAN_F0R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2793. #define CAN_F0R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2794. /******************* Bit definition for CAN_F1R2 register *******************/
  2795. #define CAN_F1R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2796. #define CAN_F1R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2797. #define CAN_F1R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2798. #define CAN_F1R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2799. #define CAN_F1R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2800. #define CAN_F1R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2801. #define CAN_F1R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2802. #define CAN_F1R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2803. #define CAN_F1R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2804. #define CAN_F1R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2805. #define CAN_F1R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2806. #define CAN_F1R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2807. #define CAN_F1R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2808. #define CAN_F1R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2809. #define CAN_F1R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2810. #define CAN_F1R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2811. #define CAN_F1R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2812. #define CAN_F1R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2813. #define CAN_F1R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2814. #define CAN_F1R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2815. #define CAN_F1R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2816. #define CAN_F1R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2817. #define CAN_F1R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2818. #define CAN_F1R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2819. #define CAN_F1R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2820. #define CAN_F1R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2821. #define CAN_F1R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2822. #define CAN_F1R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2823. #define CAN_F1R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2824. #define CAN_F1R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2825. #define CAN_F1R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2826. #define CAN_F1R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2827. /******************* Bit definition for CAN_F2R2 register *******************/
  2828. #define CAN_F2R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2829. #define CAN_F2R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2830. #define CAN_F2R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2831. #define CAN_F2R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2832. #define CAN_F2R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2833. #define CAN_F2R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2834. #define CAN_F2R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2835. #define CAN_F2R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2836. #define CAN_F2R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2837. #define CAN_F2R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2838. #define CAN_F2R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2839. #define CAN_F2R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2840. #define CAN_F2R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2841. #define CAN_F2R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2842. #define CAN_F2R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2843. #define CAN_F2R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2844. #define CAN_F2R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2845. #define CAN_F2R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2846. #define CAN_F2R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2847. #define CAN_F2R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2848. #define CAN_F2R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2849. #define CAN_F2R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2850. #define CAN_F2R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2851. #define CAN_F2R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2852. #define CAN_F2R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2853. #define CAN_F2R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2854. #define CAN_F2R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2855. #define CAN_F2R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2856. #define CAN_F2R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2857. #define CAN_F2R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2858. #define CAN_F2R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2859. #define CAN_F2R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2860. /******************* Bit definition for CAN_F3R2 register *******************/
  2861. #define CAN_F3R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2862. #define CAN_F3R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2863. #define CAN_F3R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2864. #define CAN_F3R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2865. #define CAN_F3R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2866. #define CAN_F3R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2867. #define CAN_F3R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2868. #define CAN_F3R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2869. #define CAN_F3R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2870. #define CAN_F3R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2871. #define CAN_F3R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2872. #define CAN_F3R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2873. #define CAN_F3R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2874. #define CAN_F3R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2875. #define CAN_F3R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2876. #define CAN_F3R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2877. #define CAN_F3R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2878. #define CAN_F3R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2879. #define CAN_F3R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2880. #define CAN_F3R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2881. #define CAN_F3R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2882. #define CAN_F3R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2883. #define CAN_F3R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2884. #define CAN_F3R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2885. #define CAN_F3R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2886. #define CAN_F3R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2887. #define CAN_F3R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2888. #define CAN_F3R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2889. #define CAN_F3R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2890. #define CAN_F3R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2891. #define CAN_F3R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2892. #define CAN_F3R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2893. /******************* Bit definition for CAN_F4R2 register *******************/
  2894. #define CAN_F4R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2895. #define CAN_F4R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2896. #define CAN_F4R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2897. #define CAN_F4R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2898. #define CAN_F4R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2899. #define CAN_F4R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2900. #define CAN_F4R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2901. #define CAN_F4R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2902. #define CAN_F4R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2903. #define CAN_F4R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2904. #define CAN_F4R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2905. #define CAN_F4R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2906. #define CAN_F4R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2907. #define CAN_F4R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2908. #define CAN_F4R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2909. #define CAN_F4R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2910. #define CAN_F4R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2911. #define CAN_F4R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2912. #define CAN_F4R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2913. #define CAN_F4R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2914. #define CAN_F4R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2915. #define CAN_F4R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2916. #define CAN_F4R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2917. #define CAN_F4R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2918. #define CAN_F4R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2919. #define CAN_F4R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2920. #define CAN_F4R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2921. #define CAN_F4R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2922. #define CAN_F4R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2923. #define CAN_F4R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2924. #define CAN_F4R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2925. #define CAN_F4R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2926. /******************* Bit definition for CAN_F5R2 register *******************/
  2927. #define CAN_F5R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2928. #define CAN_F5R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2929. #define CAN_F5R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2930. #define CAN_F5R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2931. #define CAN_F5R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2932. #define CAN_F5R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2933. #define CAN_F5R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2934. #define CAN_F5R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2935. #define CAN_F5R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2936. #define CAN_F5R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2937. #define CAN_F5R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2938. #define CAN_F5R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2939. #define CAN_F5R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2940. #define CAN_F5R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2941. #define CAN_F5R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2942. #define CAN_F5R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2943. #define CAN_F5R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2944. #define CAN_F5R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2945. #define CAN_F5R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2946. #define CAN_F5R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2947. #define CAN_F5R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2948. #define CAN_F5R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2949. #define CAN_F5R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2950. #define CAN_F5R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2951. #define CAN_F5R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2952. #define CAN_F5R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2953. #define CAN_F5R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2954. #define CAN_F5R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2955. #define CAN_F5R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2956. #define CAN_F5R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2957. #define CAN_F5R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2958. #define CAN_F5R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2959. /******************* Bit definition for CAN_F6R2 register *******************/
  2960. #define CAN_F6R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2961. #define CAN_F6R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2962. #define CAN_F6R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2963. #define CAN_F6R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2964. #define CAN_F6R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2965. #define CAN_F6R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2966. #define CAN_F6R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  2967. #define CAN_F6R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  2968. #define CAN_F6R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  2969. #define CAN_F6R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  2970. #define CAN_F6R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  2971. #define CAN_F6R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  2972. #define CAN_F6R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  2973. #define CAN_F6R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  2974. #define CAN_F6R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  2975. #define CAN_F6R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  2976. #define CAN_F6R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  2977. #define CAN_F6R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  2978. #define CAN_F6R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  2979. #define CAN_F6R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  2980. #define CAN_F6R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  2981. #define CAN_F6R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  2982. #define CAN_F6R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  2983. #define CAN_F6R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  2984. #define CAN_F6R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  2985. #define CAN_F6R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  2986. #define CAN_F6R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  2987. #define CAN_F6R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  2988. #define CAN_F6R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  2989. #define CAN_F6R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  2990. #define CAN_F6R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  2991. #define CAN_F6R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  2992. /******************* Bit definition for CAN_F7R2 register *******************/
  2993. #define CAN_F7R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  2994. #define CAN_F7R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  2995. #define CAN_F7R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  2996. #define CAN_F7R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  2997. #define CAN_F7R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  2998. #define CAN_F7R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  2999. #define CAN_F7R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3000. #define CAN_F7R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3001. #define CAN_F7R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3002. #define CAN_F7R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3003. #define CAN_F7R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3004. #define CAN_F7R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3005. #define CAN_F7R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3006. #define CAN_F7R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3007. #define CAN_F7R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3008. #define CAN_F7R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3009. #define CAN_F7R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3010. #define CAN_F7R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3011. #define CAN_F7R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3012. #define CAN_F7R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3013. #define CAN_F7R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3014. #define CAN_F7R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3015. #define CAN_F7R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3016. #define CAN_F7R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3017. #define CAN_F7R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3018. #define CAN_F7R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3019. #define CAN_F7R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3020. #define CAN_F7R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3021. #define CAN_F7R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3022. #define CAN_F7R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3023. #define CAN_F7R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3024. #define CAN_F7R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3025. /******************* Bit definition for CAN_F8R2 register *******************/
  3026. #define CAN_F8R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3027. #define CAN_F8R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3028. #define CAN_F8R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3029. #define CAN_F8R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3030. #define CAN_F8R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3031. #define CAN_F8R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3032. #define CAN_F8R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3033. #define CAN_F8R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3034. #define CAN_F8R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3035. #define CAN_F8R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3036. #define CAN_F8R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3037. #define CAN_F8R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3038. #define CAN_F8R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3039. #define CAN_F8R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3040. #define CAN_F8R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3041. #define CAN_F8R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3042. #define CAN_F8R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3043. #define CAN_F8R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3044. #define CAN_F8R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3045. #define CAN_F8R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3046. #define CAN_F8R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3047. #define CAN_F8R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3048. #define CAN_F8R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3049. #define CAN_F8R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3050. #define CAN_F8R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3051. #define CAN_F8R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3052. #define CAN_F8R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3053. #define CAN_F8R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3054. #define CAN_F8R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3055. #define CAN_F8R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3056. #define CAN_F8R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3057. #define CAN_F8R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3058. /******************* Bit definition for CAN_F9R2 register *******************/
  3059. #define CAN_F9R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3060. #define CAN_F9R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3061. #define CAN_F9R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3062. #define CAN_F9R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3063. #define CAN_F9R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3064. #define CAN_F9R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3065. #define CAN_F9R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3066. #define CAN_F9R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3067. #define CAN_F9R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3068. #define CAN_F9R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3069. #define CAN_F9R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3070. #define CAN_F9R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3071. #define CAN_F9R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3072. #define CAN_F9R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3073. #define CAN_F9R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3074. #define CAN_F9R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3075. #define CAN_F9R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3076. #define CAN_F9R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3077. #define CAN_F9R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3078. #define CAN_F9R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3079. #define CAN_F9R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3080. #define CAN_F9R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3081. #define CAN_F9R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3082. #define CAN_F9R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3083. #define CAN_F9R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3084. #define CAN_F9R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3085. #define CAN_F9R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3086. #define CAN_F9R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3087. #define CAN_F9R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3088. #define CAN_F9R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3089. #define CAN_F9R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3090. #define CAN_F9R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3091. /******************* Bit definition for CAN_F10R2 register ******************/
  3092. #define CAN_F10R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3093. #define CAN_F10R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3094. #define CAN_F10R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3095. #define CAN_F10R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3096. #define CAN_F10R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3097. #define CAN_F10R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3098. #define CAN_F10R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3099. #define CAN_F10R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3100. #define CAN_F10R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3101. #define CAN_F10R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3102. #define CAN_F10R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3103. #define CAN_F10R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3104. #define CAN_F10R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3105. #define CAN_F10R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3106. #define CAN_F10R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3107. #define CAN_F10R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3108. #define CAN_F10R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3109. #define CAN_F10R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3110. #define CAN_F10R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3111. #define CAN_F10R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3112. #define CAN_F10R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3113. #define CAN_F10R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3114. #define CAN_F10R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3115. #define CAN_F10R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3116. #define CAN_F10R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3117. #define CAN_F10R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3118. #define CAN_F10R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3119. #define CAN_F10R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3120. #define CAN_F10R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3121. #define CAN_F10R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3122. #define CAN_F10R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3123. #define CAN_F10R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3124. /******************* Bit definition for CAN_F11R2 register ******************/
  3125. #define CAN_F11R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3126. #define CAN_F11R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3127. #define CAN_F11R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3128. #define CAN_F11R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3129. #define CAN_F11R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3130. #define CAN_F11R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3131. #define CAN_F11R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3132. #define CAN_F11R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3133. #define CAN_F11R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3134. #define CAN_F11R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3135. #define CAN_F11R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3136. #define CAN_F11R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3137. #define CAN_F11R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3138. #define CAN_F11R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3139. #define CAN_F11R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3140. #define CAN_F11R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3141. #define CAN_F11R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3142. #define CAN_F11R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3143. #define CAN_F11R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3144. #define CAN_F11R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3145. #define CAN_F11R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3146. #define CAN_F11R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3147. #define CAN_F11R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3148. #define CAN_F11R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3149. #define CAN_F11R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3150. #define CAN_F11R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3151. #define CAN_F11R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3152. #define CAN_F11R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3153. #define CAN_F11R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3154. #define CAN_F11R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3155. #define CAN_F11R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3156. #define CAN_F11R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3157. /******************* Bit definition for CAN_F12R2 register ******************/
  3158. #define CAN_F12R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3159. #define CAN_F12R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3160. #define CAN_F12R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3161. #define CAN_F12R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3162. #define CAN_F12R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3163. #define CAN_F12R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3164. #define CAN_F12R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3165. #define CAN_F12R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3166. #define CAN_F12R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3167. #define CAN_F12R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3168. #define CAN_F12R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3169. #define CAN_F12R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3170. #define CAN_F12R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3171. #define CAN_F12R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3172. #define CAN_F12R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3173. #define CAN_F12R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3174. #define CAN_F12R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3175. #define CAN_F12R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3176. #define CAN_F12R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3177. #define CAN_F12R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3178. #define CAN_F12R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3179. #define CAN_F12R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3180. #define CAN_F12R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3181. #define CAN_F12R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3182. #define CAN_F12R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3183. #define CAN_F12R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3184. #define CAN_F12R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3185. #define CAN_F12R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3186. #define CAN_F12R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3187. #define CAN_F12R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3188. #define CAN_F12R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3189. #define CAN_F12R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3190. /******************* Bit definition for CAN_F13R2 register ******************/
  3191. #define CAN_F13R2_FB0 ((uint32_t)0x00000001U) /*!<Filter bit 0 */
  3192. #define CAN_F13R2_FB1 ((uint32_t)0x00000002U) /*!<Filter bit 1 */
  3193. #define CAN_F13R2_FB2 ((uint32_t)0x00000004U) /*!<Filter bit 2 */
  3194. #define CAN_F13R2_FB3 ((uint32_t)0x00000008U) /*!<Filter bit 3 */
  3195. #define CAN_F13R2_FB4 ((uint32_t)0x00000010U) /*!<Filter bit 4 */
  3196. #define CAN_F13R2_FB5 ((uint32_t)0x00000020U) /*!<Filter bit 5 */
  3197. #define CAN_F13R2_FB6 ((uint32_t)0x00000040U) /*!<Filter bit 6 */
  3198. #define CAN_F13R2_FB7 ((uint32_t)0x00000080U) /*!<Filter bit 7 */
  3199. #define CAN_F13R2_FB8 ((uint32_t)0x00000100U) /*!<Filter bit 8 */
  3200. #define CAN_F13R2_FB9 ((uint32_t)0x00000200U) /*!<Filter bit 9 */
  3201. #define CAN_F13R2_FB10 ((uint32_t)0x00000400U) /*!<Filter bit 10 */
  3202. #define CAN_F13R2_FB11 ((uint32_t)0x00000800U) /*!<Filter bit 11 */
  3203. #define CAN_F13R2_FB12 ((uint32_t)0x00001000U) /*!<Filter bit 12 */
  3204. #define CAN_F13R2_FB13 ((uint32_t)0x00002000U) /*!<Filter bit 13 */
  3205. #define CAN_F13R2_FB14 ((uint32_t)0x00004000U) /*!<Filter bit 14 */
  3206. #define CAN_F13R2_FB15 ((uint32_t)0x00008000U) /*!<Filter bit 15 */
  3207. #define CAN_F13R2_FB16 ((uint32_t)0x00010000U) /*!<Filter bit 16 */
  3208. #define CAN_F13R2_FB17 ((uint32_t)0x00020000U) /*!<Filter bit 17 */
  3209. #define CAN_F13R2_FB18 ((uint32_t)0x00040000U) /*!<Filter bit 18 */
  3210. #define CAN_F13R2_FB19 ((uint32_t)0x00080000U) /*!<Filter bit 19 */
  3211. #define CAN_F13R2_FB20 ((uint32_t)0x00100000U) /*!<Filter bit 20 */
  3212. #define CAN_F13R2_FB21 ((uint32_t)0x00200000U) /*!<Filter bit 21 */
  3213. #define CAN_F13R2_FB22 ((uint32_t)0x00400000U) /*!<Filter bit 22 */
  3214. #define CAN_F13R2_FB23 ((uint32_t)0x00800000U) /*!<Filter bit 23 */
  3215. #define CAN_F13R2_FB24 ((uint32_t)0x01000000U) /*!<Filter bit 24 */
  3216. #define CAN_F13R2_FB25 ((uint32_t)0x02000000U) /*!<Filter bit 25 */
  3217. #define CAN_F13R2_FB26 ((uint32_t)0x04000000U) /*!<Filter bit 26 */
  3218. #define CAN_F13R2_FB27 ((uint32_t)0x08000000U) /*!<Filter bit 27 */
  3219. #define CAN_F13R2_FB28 ((uint32_t)0x10000000U) /*!<Filter bit 28 */
  3220. #define CAN_F13R2_FB29 ((uint32_t)0x20000000U) /*!<Filter bit 29 */
  3221. #define CAN_F13R2_FB30 ((uint32_t)0x40000000U) /*!<Filter bit 30 */
  3222. #define CAN_F13R2_FB31 ((uint32_t)0x80000000U) /*!<Filter bit 31 */
  3223. /******************************************************************************/
  3224. /* */
  3225. /* CRC calculation unit */
  3226. /* */
  3227. /******************************************************************************/
  3228. /******************* Bit definition for CRC_DR register *********************/
  3229. #define CRC_DR_DR ((uint32_t)0xFFFFFFFFU) /*!< Data register bits */
  3230. /******************* Bit definition for CRC_IDR register ********************/
  3231. #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
  3232. /******************** Bit definition for CRC_CR register ********************/
  3233. #define CRC_CR_RESET ((uint32_t)0x00000001U) /*!< RESET the CRC computation unit bit */
  3234. #define CRC_CR_POLYSIZE ((uint32_t)0x00000018U) /*!< Polynomial size bits */
  3235. #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008U) /*!< Polynomial size bit 0 */
  3236. #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010U) /*!< Polynomial size bit 1 */
  3237. #define CRC_CR_REV_IN ((uint32_t)0x00000060U) /*!< REV_IN Reverse Input Data bits */
  3238. #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020U) /*!< Bit 0 */
  3239. #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040U) /*!< Bit 1 */
  3240. #define CRC_CR_REV_OUT ((uint32_t)0x00000080U) /*!< REV_OUT Reverse Output Data bits */
  3241. /******************* Bit definition for CRC_INIT register *******************/
  3242. #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFFU) /*!< Initial CRC value bits */
  3243. /******************* Bit definition for CRC_POL register ********************/
  3244. #define CRC_POL_POL ((uint32_t)0xFFFFFFFFU) /*!< Coefficients of the polynomial */
  3245. /******************************************************************************/
  3246. /* */
  3247. /* Digital to Analog Converter */
  3248. /* */
  3249. /******************************************************************************/
  3250. /******************** Bit definition for DAC_CR register ********************/
  3251. #define DAC_CR_EN1 ((uint32_t)0x00000001U) /*!<DAC channel1 enable */
  3252. #define DAC_CR_TEN1 ((uint32_t)0x00000004U) /*!<DAC channel1 Trigger enable */
  3253. #define DAC_CR_TSEL1 ((uint32_t)0x00000038U) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  3254. #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
  3255. #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
  3256. #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
  3257. #define DAC_CR_WAVE1 ((uint32_t)0x000000C0U) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  3258. #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
  3259. #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
  3260. #define DAC_CR_MAMP1 ((uint32_t)0x00000F00U) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  3261. #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  3262. #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  3263. #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  3264. #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  3265. #define DAC_CR_DMAEN1 ((uint32_t)0x00001000U) /*!<DAC channel1 DMA enable */
  3266. #define DAC_CR_DMAUDRIE1 ((uint32_t)0x00002000U) /*!<DAC channel 1 DMA underrun interrupt enable >*/
  3267. #define DAC_CR_CEN1 ((uint32_t)0x00004000U) /*!<DAC channel 1 calibration enable >*/
  3268. #define DAC_CR_EN2 ((uint32_t)0x00010000U) /*!<DAC channel2 enable */
  3269. #define DAC_CR_TEN2 ((uint32_t)0x00040000U) /*!<DAC channel2 Trigger enable */
  3270. #define DAC_CR_TSEL2 ((uint32_t)0x00380000U) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  3271. #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000U) /*!<Bit 0 */
  3272. #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000U) /*!<Bit 1 */
  3273. #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000U) /*!<Bit 2 */
  3274. #define DAC_CR_WAVE2 ((uint32_t)0x00C00000U) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  3275. #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
  3276. #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
  3277. #define DAC_CR_MAMP2 ((uint32_t)0x0F000000U) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  3278. #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  3279. #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  3280. #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  3281. #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  3282. #define DAC_CR_DMAEN2 ((uint32_t)0x10000000U) /*!<DAC channel2 DMA enabled */
  3283. #define DAC_CR_DMAUDRIE2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun interrupt enable >*/
  3284. #define DAC_CR_CEN2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration enable >*/
  3285. /***************** Bit definition for DAC_SWTRIGR register ******************/
  3286. #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x00000001U) /*!<DAC channel1 software trigger */
  3287. #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x00000002U) /*!<DAC channel2 software trigger */
  3288. /***************** Bit definition for DAC_DHR12R1 register ******************/
  3289. #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
  3290. /***************** Bit definition for DAC_DHR12L1 register ******************/
  3291. #define DAC_DHR12L1_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
  3292. /****************** Bit definition for DAC_DHR8R1 register ******************/
  3293. #define DAC_DHR8R1_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
  3294. /***************** Bit definition for DAC_DHR12R2 register ******************/
  3295. #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x00000FFFU) /*!<DAC channel2 12-bit Right aligned data */
  3296. /***************** Bit definition for DAC_DHR12L2 register ******************/
  3297. #define DAC_DHR12L2_DACC2DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel2 12-bit Left aligned data */
  3298. /****************** Bit definition for DAC_DHR8R2 register ******************/
  3299. #define DAC_DHR8R2_DACC2DHR ((uint32_t)0x000000FFU) /*!<DAC channel2 8-bit Right aligned data */
  3300. /***************** Bit definition for DAC_DHR12RD register ******************/
  3301. #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFFU) /*!<DAC channel1 12-bit Right aligned data */
  3302. #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000U) /*!<DAC channel2 12-bit Right aligned data */
  3303. /***************** Bit definition for DAC_DHR12LD register ******************/
  3304. #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0U) /*!<DAC channel1 12-bit Left aligned data */
  3305. #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000U) /*!<DAC channel2 12-bit Left aligned data */
  3306. /****************** Bit definition for DAC_DHR8RD register ******************/
  3307. #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x000000FFU) /*!<DAC channel1 8-bit Right aligned data */
  3308. #define DAC_DHR8RD_DACC2DHR ((uint32_t)0x0000FF00U) /*!<DAC channel2 8-bit Right aligned data */
  3309. /******************* Bit definition for DAC_DOR1 register *******************/
  3310. #define DAC_DOR1_DACC1DOR ((uint32_t)0x00000FFFU) /*!<DAC channel1 data output */
  3311. /******************* Bit definition for DAC_DOR2 register *******************/
  3312. #define DAC_DOR2_DACC2DOR ((uint32_t)0x00000FFFU) /*!<DAC channel2 data output */
  3313. /******************** Bit definition for DAC_SR register ********************/
  3314. #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000U) /*!<DAC channel1 DMA underrun flag */
  3315. #define DAC_SR_CAL_FLAG1 ((uint32_t)0x00004000U) /*!<DAC channel1 calibration offset status */
  3316. #define DAC_SR_BWST1 ((uint32_t)0x20008000U) /*!<DAC channel1 busy writing sample time flag */
  3317. #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000U) /*!<DAC channel2 DMA underrun flag */
  3318. #define DAC_SR_CAL_FLAG2 ((uint32_t)0x40000000U) /*!<DAC channel2 calibration offset status */
  3319. #define DAC_SR_BWST2 ((uint32_t)0x80000000U) /*!<DAC channel2 busy writing sample time flag */
  3320. /******************* Bit definition for DAC_CCR register ********************/
  3321. #define DAC_CCR_OTRIM1 ((uint32_t)0x0000001FU) /*!<DAC channel1 offset trimming value */
  3322. #define DAC_CCR_OTRIM2 ((uint32_t)0x001F0000U) /*!<DAC channel2 offset trimming value */
  3323. /******************* Bit definition for DAC_MCR register *******************/
  3324. #define DAC_MCR_MODE1 ((uint32_t)0x00000007U) /*!<MODE1[2:0] (DAC channel1 mode) */
  3325. #define DAC_MCR_MODE1_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  3326. #define DAC_MCR_MODE1_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  3327. #define DAC_MCR_MODE1_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  3328. #define DAC_MCR_MODE2 ((uint32_t)0x00070000U) /*!<MODE2[2:0] (DAC channel2 mode) */
  3329. #define DAC_MCR_MODE2_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  3330. #define DAC_MCR_MODE2_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  3331. #define DAC_MCR_MODE2_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  3332. /****************** Bit definition for DAC_SHSR1 register ******************/
  3333. #define DAC_SHSR1_TSAMPLE1 ((uint32_t)0x000003FFU) /*!<DAC channel1 sample time */
  3334. /****************** Bit definition for DAC_SHSR2 register ******************/
  3335. #define DAC_SHSR2_TSAMPLE2 ((uint32_t)0x000003FFU) /*!<DAC channel2 sample time */
  3336. /****************** Bit definition for DAC_SHHR register ******************/
  3337. #define DAC_SHHR_THOLD1 ((uint32_t)0x000003FFU) /*!<DAC channel1 hold time */
  3338. #define DAC_SHHR_THOLD2 ((uint32_t)0x03FF0000U) /*!<DAC channel2 hold time */
  3339. /****************** Bit definition for DAC_SHRR register ******************/
  3340. #define DAC_SHRR_TREFRESH1 ((uint32_t)0x000000FFU) /*!<DAC channel1 refresh time */
  3341. #define DAC_SHRR_TREFRESH2 ((uint32_t)0x00FF0000U) /*!<DAC channel2 refresh time */
  3342. /******************************************************************************/
  3343. /* */
  3344. /* Digital Filter for Sigma Delta Modulators */
  3345. /* */
  3346. /******************************************************************************/
  3347. /**************** DFSDM channel configuration registers ********************/
  3348. /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
  3349. #define DFSDM_CHCFGR1_DFSDMEN ((uint32_t)0x80000000U) /*!< Global enable for DFSDM interface */
  3350. #define DFSDM_CHCFGR1_CKOUTSRC ((uint32_t)0x40000000U) /*!< Output serial clock source selection */
  3351. #define DFSDM_CHCFGR1_CKOUTDIV ((uint32_t)0x00FF0000U) /*!< CKOUTDIV[7:0] output serial clock divider */
  3352. #define DFSDM_CHCFGR1_DATPACK ((uint32_t)0x0000C000U) /*!< DATPACK[1:0] Data packing mode */
  3353. #define DFSDM_CHCFGR1_DATPACK_1 ((uint32_t)0x00008000U) /*!< Data packing mode, Bit 1 */
  3354. #define DFSDM_CHCFGR1_DATPACK_0 ((uint32_t)0x00004000U) /*!< Data packing mode, Bit 0 */
  3355. #define DFSDM_CHCFGR1_DATMPX ((uint32_t)0x00003000U) /*!< DATMPX[1:0] Input data multiplexer for channel y */
  3356. #define DFSDM_CHCFGR1_DATMPX_1 ((uint32_t)0x00002000U) /*!< Input data multiplexer for channel y, Bit 1 */
  3357. #define DFSDM_CHCFGR1_DATMPX_0 ((uint32_t)0x00001000U) /*!< Input data multiplexer for channel y, Bit 0 */
  3358. #define DFSDM_CHCFGR1_CHINSEL ((uint32_t)0x00000100U) /*!< Serial inputs selection for channel y */
  3359. #define DFSDM_CHCFGR1_CHEN ((uint32_t)0x00000080U) /*!< Channel y enable */
  3360. #define DFSDM_CHCFGR1_CKABEN ((uint32_t)0x00000040U) /*!< Clock absence detector enable on channel y */
  3361. #define DFSDM_CHCFGR1_SCDEN ((uint32_t)0x00000020U) /*!< Short circuit detector enable on channel y */
  3362. #define DFSDM_CHCFGR1_SPICKSEL ((uint32_t)0x0000000CU) /*!< SPICKSEL[1:0] SPI clock select for channel y */
  3363. #define DFSDM_CHCFGR1_SPICKSEL_1 ((uint32_t)0x00000008U) /*!< SPI clock select for channel y, Bit 1 */
  3364. #define DFSDM_CHCFGR1_SPICKSEL_0 ((uint32_t)0x00000004U) /*!< SPI clock select for channel y, Bit 0 */
  3365. #define DFSDM_CHCFGR1_SITP ((uint32_t)0x00000003U) /*!< SITP[1:0] Serial interface type for channel y */
  3366. #define DFSDM_CHCFGR1_SITP_1 ((uint32_t)0x00000002U) /*!< Serial interface type for channel y, Bit 1 */
  3367. #define DFSDM_CHCFGR1_SITP_0 ((uint32_t)0x00000001U) /*!< Serial interface type for channel y, Bit 0 */
  3368. /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
  3369. #define DFSDM_CHCFGR2_OFFSET ((uint32_t)0xFFFFFF00U) /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
  3370. #define DFSDM_CHCFGR2_DTRBS ((uint32_t)0x000000F8U) /*!< DTRBS[4:0] Data right bit-shift for channel y */
  3371. /****************** Bit definition for DFSDM_AWSCDR register *****************/
  3372. #define DFSDM_AWSCDR_AWFORD ((uint32_t)0x00C00000U) /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
  3373. #define DFSDM_AWSCDR_AWFORD_1 ((uint32_t)0x00800000U) /*!< Analog watchdog Sinc filter order on channel y, Bit 1 */
  3374. #define DFSDM_AWSCDR_AWFORD_0 ((uint32_t)0x00400000U) /*!< Analog watchdog Sinc filter order on channel y, Bit 0 */
  3375. #define DFSDM_AWSCDR_AWFOSR ((uint32_t)0x001F0000U) /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
  3376. #define DFSDM_AWSCDR_BKSCD ((uint32_t)0x0000F000U) /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
  3377. #define DFSDM_AWSCDR_SCDT ((uint32_t)0x000000FFU) /*!< SCDT[7:0] Short circuit detector threshold for channel y */
  3378. /**************** Bit definition for DFSDM_CHWDATR register *******************/
  3379. #define DFSDM_AWSCDR_WDATA ((uint32_t)0x0000FFFFU) /*!< WDATA[15:0] Input channel y watchdog data */
  3380. /**************** Bit definition for DFSDM_CHDATINR register *****************/
  3381. #define DFSDM_AWSCDR_INDAT0 ((uint32_t)0x0000FFFFU) /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
  3382. #define DFSDM_AWSCDR_INDAT1 ((uint32_t)0xFFFF0000U) /*!< INDAT0[15:0] Input data for channel y */
  3383. /************************ DFSDM module registers ****************************/
  3384. /******************** Bit definition for DFSDM_CR1 register *******************/
  3385. #define DFSDM_CR1_AWFSEL ((uint32_t)0x40000000U) /*!< Analog watchdog fast mode select */
  3386. #define DFSDM_CR1_FAST ((uint32_t)0x20000000U) /*!< Fast conversion mode selection */
  3387. #define DFSDM_CR1_RCH ((uint32_t)0x07000000U) /*!< RCH[2:0] Regular channel selection */
  3388. #define DFSDM_CR1_RDMAEN ((uint32_t)0x00200000U) /*!< DMA channel enabled to read data for the regular conversion */
  3389. #define DFSDM_CR1_RSYNC ((uint32_t)0x00080000U) /*!< Launch regular conversion synchronously with DFSDMx */
  3390. #define DFSDM_CR1_RCONT ((uint32_t)0x00040000U) /*!< Continuous mode selection for regular conversions */
  3391. #define DFSDM_CR1_RSWSTART ((uint32_t)0x00020000U) /*!< Software start of a conversion on the regular channel */
  3392. #define DFSDM_CR1_JEXTEN ((uint32_t)0x00006000U) /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
  3393. #define DFSDM_CR1_JEXTEN_1 ((uint32_t)0x00004000U) /*!< Trigger enable and trigger edge selection for injected conversions, Bit 1 */
  3394. #define DFSDM_CR1_JEXTEN_0 ((uint32_t)0x00002000U) /*!< Trigger enable and trigger edge selection for injected conversions, Bit 0 */
  3395. #define DFSDM_CR1_JEXTSEL ((uint32_t)0x00000700U) /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */
  3396. #define DFSDM_CR1_JEXTSEL_2 ((uint32_t)0x00000400U) /*!< Trigger signal selection for launching injected conversions, Bit 2 */
  3397. #define DFSDM_CR1_JEXTSEL_1 ((uint32_t)0x00000200U) /*!< Trigger signal selection for launching injected conversions, Bit 1 */
  3398. #define DFSDM_CR1_JEXTSEL_0 ((uint32_t)0x00000100U) /*!< Trigger signal selection for launching injected conversions, Bit 0 */
  3399. #define DFSDM_CR1_JDMAEN ((uint32_t)0x00000020U) /*!< DMA channel enabled to read data for the injected channel group */
  3400. #define DFSDM_CR1_JSCAN ((uint32_t)0x00000010U) /*!< Scanning conversion in continuous mode selection for injected conversions */
  3401. #define DFSDM_CR1_JSYNC ((uint32_t)0x00000008U) /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
  3402. #define DFSDM_CR1_JSWSTART ((uint32_t)0x00000002U) /*!< Start the conversion of the injected group of channels */
  3403. #define DFSDM_CR1_DFEN ((uint32_t)0x00000001U) /*!< DFSDM enable */
  3404. /******************** Bit definition for DFSDM_CR2 register *******************/
  3405. #define DFSDM_CR2_AWDCH ((uint32_t)0x00FF0000U) /*!< AWDCH[7:0] Analog watchdog channel selection */
  3406. #define DFSDM_CR2_EXCH ((uint32_t)0x0000FF00U) /*!< EXCH[7:0] Extreme detector channel selection */
  3407. #define DFSDM_CR2_CKABIE ((uint32_t)0x00000040U) /*!< Clock absence interrupt enable */
  3408. #define DFSDM_CR2_SCDIE ((uint32_t)0x00000020U) /*!< Short circuit detector interrupt enable */
  3409. #define DFSDM_CR2_AWDIE ((uint32_t)0x00000010U) /*!< Analog watchdog interrupt enable */
  3410. #define DFSDM_CR2_ROVRIE ((uint32_t)0x00000008U) /*!< Regular data overrun interrupt enable */
  3411. #define DFSDM_CR2_JOVRIE ((uint32_t)0x00000004U) /*!< Injected data overrun interrupt enable */
  3412. #define DFSDM_CR2_REOCIE ((uint32_t)0x00000002U) /*!< Regular end of conversion interrupt enable */
  3413. #define DFSDM_CR2_JEOCIE ((uint32_t)0x00000001U) /*!< Injected end of conversion interrupt enable */
  3414. /******************** Bit definition for DFSDM_ISR register *******************/
  3415. #define DFSDM_ISR_SCDF ((uint32_t)0xFF000000U) /*!< SCDF[7:0] Short circuit detector flag */
  3416. #define DFSDM_ISR_CKABF ((uint32_t)0x00FF0000U) /*!< CKABF[7:0] Clock absence flag */
  3417. #define DFSDM_ISR_RCIP ((uint32_t)0x00004000U) /*!< Regular conversion in progress status */
  3418. #define DFSDM_ISR_JCIP ((uint32_t)0x00002000U) /*!< Injected conversion in progress status */
  3419. #define DFSDM_ISR_AWDF ((uint32_t)0x00000010U) /*!< Analog watchdog */
  3420. #define DFSDM_ISR_ROVRF ((uint32_t)0x00000008U) /*!< Regular conversion overrun flag */
  3421. #define DFSDM_ISR_JOVRF ((uint32_t)0x00000004U) /*!< Injected conversion overrun flag */
  3422. #define DFSDM_ISR_REOCF ((uint32_t)0x00000002U) /*!< End of regular conversion flag */
  3423. #define DFSDM_ISR_JEOCF ((uint32_t)0x00000001U) /*!< End of injected conversion flag */
  3424. /******************** Bit definition for DFSDM_ICR register *******************/
  3425. #define DFSDM_ICR_CLRSCSDF ((uint32_t)0xFF000000U) /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
  3426. #define DFSDM_ICR_CLRCKABF ((uint32_t)0x00FF0000U) /*!< CLRCKABF[7:0] Clear the clock absence flag */
  3427. #define DFSDM_ICR_CLRROVRF ((uint32_t)0x00000008U) /*!< Clear the regular conversion overrun flag */
  3428. #define DFSDM_ICR_CLRJOVRF ((uint32_t)0x00000004U) /*!< Clear the injected conversion overrun flag */
  3429. /******************* Bit definition for DFSDM_JCHGR register ******************/
  3430. #define DFSDM_JCHGR_JCHG ((uint32_t)0x000000FFU) /*!< JCHG[7:0] Injected channel group selection */
  3431. /******************** Bit definition for DFSDM_FCR register *******************/
  3432. #define DFSDM_FCR_FORD ((uint32_t)0xE0000000U) /*!< FORD[2:0] Sinc filter order */
  3433. #define DFSDM_FCR_FORD_2 ((uint32_t)0x80000000U) /*!< Sinc filter order, Bit 2 */
  3434. #define DFSDM_FCR_FORD_1 ((uint32_t)0x40000000U) /*!< Sinc filter order, Bit 1 */
  3435. #define DFSDM_FCR_FORD_0 ((uint32_t)0x20000000U) /*!< Sinc filter order, Bit 0 */
  3436. #define DFSDM_FCR_FOSR ((uint32_t)0x03FF0000U) /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
  3437. #define DFSDM_FCR_IOSR ((uint32_t)0x000000FFU) /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
  3438. /****************** Bit definition for DFSDM_JDATAR register *****************/
  3439. #define DFSDM_JDATAR_JDATA ((uint32_t)0xFFFFFF00U) /*!< JDATA[23:0] Injected group conversion data */
  3440. #define DFSDM_JDATAR_JDATACH ((uint32_t)0x00000007U) /*!< JDATACH[2:0] Injected channel most recently converted */
  3441. /****************** Bit definition for DFSDM_RDATAR register *****************/
  3442. #define DFSDM_RDATAR_RDATA ((uint32_t)0xFFFFFF00U) /*!< RDATA[23:0] Regular channel conversion data */
  3443. #define DFSDM_RDATAR_RPEND ((uint32_t)0x00000010U) /*!< RPEND Regular channel pending data */
  3444. #define DFSDM_RDATAR_RDATACH ((uint32_t)0x00000007U) /*!< RDATACH[2:0] Regular channel most recently converted */
  3445. /****************** Bit definition for DFSDM_AWHTR register ******************/
  3446. #define DFSDM_AWHTR_AWHT ((uint32_t)0xFFFFFF00U) /*!< AWHT[23:0] Analog watchdog high threshold */
  3447. #define DFSDM_AWHTR_BKAWH ((uint32_t)0x0000000FU) /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
  3448. /****************** Bit definition for DFSDM_AWLTR register ******************/
  3449. #define DFSDM_AWLTR_AWLT ((uint32_t)0xFFFFFF00U) /*!< AWHT[23:0] Analog watchdog low threshold */
  3450. #define DFSDM_AWLTR_BKAWL ((uint32_t)0x0000000FU) /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
  3451. /****************** Bit definition for DFSDM_AWSR register ******************/
  3452. #define DFSDM_AWSR_AWHTF ((uint32_t)0x0000FF00U) /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
  3453. #define DFSDM_AWSR_AWLTF ((uint32_t)0x000000FFU) /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
  3454. /****************** Bit definition for DFSDM_AWCFR) register *****************/
  3455. #define DFSDM_AWCFR_CLRAWHTF ((uint32_t)0x0000FF00U) /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
  3456. #define DFSDM_AWCFR_CLRAWLTF ((uint32_t)0x000000FFU) /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
  3457. /****************** Bit definition for DFSDM_EXMAX register ******************/
  3458. #define DFSDM_EXMAX_EXMAX ((uint32_t)0xFFFFFF00U) /*!< EXMAX[23:0] Extreme detector maximum value */
  3459. #define DFSDM_EXMAX_EXMAXCH ((uint32_t)0x00000007U) /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
  3460. /****************** Bit definition for DFSDM_EXMIN register ******************/
  3461. #define DFSDM_EXMIN_EXMIN ((uint32_t)0xFFFFFF00U) /*!< EXMIN[23:0] Extreme detector minimum value */
  3462. #define DFSDM_EXMIN_EXMINCH ((uint32_t)0x00000007U) /*!< EXMINCH[2:0] Extreme detector minimum data channel */
  3463. /****************** Bit definition for DFSDM_EXMIN register ******************/
  3464. #define DFSDM_CNVTIMR_CNVCNT ((uint32_t)0xFFFFFFF0U) /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
  3465. /******************************************************************************/
  3466. /* */
  3467. /* DMA Controller (DMA) */
  3468. /* */
  3469. /******************************************************************************/
  3470. /******************* Bit definition for DMA_ISR register ********************/
  3471. #define DMA_ISR_GIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt flag */
  3472. #define DMA_ISR_TCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete flag */
  3473. #define DMA_ISR_HTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer flag */
  3474. #define DMA_ISR_TEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error flag */
  3475. #define DMA_ISR_GIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt flag */
  3476. #define DMA_ISR_TCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete flag */
  3477. #define DMA_ISR_HTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer flag */
  3478. #define DMA_ISR_TEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error flag */
  3479. #define DMA_ISR_GIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt flag */
  3480. #define DMA_ISR_TCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete flag */
  3481. #define DMA_ISR_HTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer flag */
  3482. #define DMA_ISR_TEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error flag */
  3483. #define DMA_ISR_GIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt flag */
  3484. #define DMA_ISR_TCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete flag */
  3485. #define DMA_ISR_HTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer flag */
  3486. #define DMA_ISR_TEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error flag */
  3487. #define DMA_ISR_GIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt flag */
  3488. #define DMA_ISR_TCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete flag */
  3489. #define DMA_ISR_HTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer flag */
  3490. #define DMA_ISR_TEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error flag */
  3491. #define DMA_ISR_GIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt flag */
  3492. #define DMA_ISR_TCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete flag */
  3493. #define DMA_ISR_HTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer flag */
  3494. #define DMA_ISR_TEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error flag */
  3495. #define DMA_ISR_GIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt flag */
  3496. #define DMA_ISR_TCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete flag */
  3497. #define DMA_ISR_HTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer flag */
  3498. #define DMA_ISR_TEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error flag */
  3499. /******************* Bit definition for DMA_IFCR register *******************/
  3500. #define DMA_IFCR_CGIF1 ((uint32_t)0x00000001U) /*!< Channel 1 Global interrupt clearr */
  3501. #define DMA_IFCR_CTCIF1 ((uint32_t)0x00000002U) /*!< Channel 1 Transfer Complete clear */
  3502. #define DMA_IFCR_CHTIF1 ((uint32_t)0x00000004U) /*!< Channel 1 Half Transfer clear */
  3503. #define DMA_IFCR_CTEIF1 ((uint32_t)0x00000008U) /*!< Channel 1 Transfer Error clear */
  3504. #define DMA_IFCR_CGIF2 ((uint32_t)0x00000010U) /*!< Channel 2 Global interrupt clear */
  3505. #define DMA_IFCR_CTCIF2 ((uint32_t)0x00000020U) /*!< Channel 2 Transfer Complete clear */
  3506. #define DMA_IFCR_CHTIF2 ((uint32_t)0x00000040U) /*!< Channel 2 Half Transfer clear */
  3507. #define DMA_IFCR_CTEIF2 ((uint32_t)0x00000080U) /*!< Channel 2 Transfer Error clear */
  3508. #define DMA_IFCR_CGIF3 ((uint32_t)0x00000100U) /*!< Channel 3 Global interrupt clear */
  3509. #define DMA_IFCR_CTCIF3 ((uint32_t)0x00000200U) /*!< Channel 3 Transfer Complete clear */
  3510. #define DMA_IFCR_CHTIF3 ((uint32_t)0x00000400U) /*!< Channel 3 Half Transfer clear */
  3511. #define DMA_IFCR_CTEIF3 ((uint32_t)0x00000800U) /*!< Channel 3 Transfer Error clear */
  3512. #define DMA_IFCR_CGIF4 ((uint32_t)0x00001000U) /*!< Channel 4 Global interrupt clear */
  3513. #define DMA_IFCR_CTCIF4 ((uint32_t)0x00002000U) /*!< Channel 4 Transfer Complete clear */
  3514. #define DMA_IFCR_CHTIF4 ((uint32_t)0x00004000U) /*!< Channel 4 Half Transfer clear */
  3515. #define DMA_IFCR_CTEIF4 ((uint32_t)0x00008000U) /*!< Channel 4 Transfer Error clear */
  3516. #define DMA_IFCR_CGIF5 ((uint32_t)0x00010000U) /*!< Channel 5 Global interrupt clear */
  3517. #define DMA_IFCR_CTCIF5 ((uint32_t)0x00020000U) /*!< Channel 5 Transfer Complete clear */
  3518. #define DMA_IFCR_CHTIF5 ((uint32_t)0x00040000U) /*!< Channel 5 Half Transfer clear */
  3519. #define DMA_IFCR_CTEIF5 ((uint32_t)0x00080000U) /*!< Channel 5 Transfer Error clear */
  3520. #define DMA_IFCR_CGIF6 ((uint32_t)0x00100000U) /*!< Channel 6 Global interrupt clear */
  3521. #define DMA_IFCR_CTCIF6 ((uint32_t)0x00200000U) /*!< Channel 6 Transfer Complete clear */
  3522. #define DMA_IFCR_CHTIF6 ((uint32_t)0x00400000U) /*!< Channel 6 Half Transfer clear */
  3523. #define DMA_IFCR_CTEIF6 ((uint32_t)0x00800000U) /*!< Channel 6 Transfer Error clear */
  3524. #define DMA_IFCR_CGIF7 ((uint32_t)0x01000000U) /*!< Channel 7 Global interrupt clear */
  3525. #define DMA_IFCR_CTCIF7 ((uint32_t)0x02000000U) /*!< Channel 7 Transfer Complete clear */
  3526. #define DMA_IFCR_CHTIF7 ((uint32_t)0x04000000U) /*!< Channel 7 Half Transfer clear */
  3527. #define DMA_IFCR_CTEIF7 ((uint32_t)0x08000000U) /*!< Channel 7 Transfer Error clear */
  3528. /******************* Bit definition for DMA_CCR register ********************/
  3529. #define DMA_CCR_EN ((uint32_t)0x00000001U) /*!< Channel enable */
  3530. #define DMA_CCR_TCIE ((uint32_t)0x00000002U) /*!< Transfer complete interrupt enable */
  3531. #define DMA_CCR_HTIE ((uint32_t)0x00000004U) /*!< Half Transfer interrupt enable */
  3532. #define DMA_CCR_TEIE ((uint32_t)0x00000008U) /*!< Transfer error interrupt enable */
  3533. #define DMA_CCR_DIR ((uint32_t)0x00000010U) /*!< Data transfer direction */
  3534. #define DMA_CCR_CIRC ((uint32_t)0x00000020U) /*!< Circular mode */
  3535. #define DMA_CCR_PINC ((uint32_t)0x00000040U) /*!< Peripheral increment mode */
  3536. #define DMA_CCR_MINC ((uint32_t)0x00000080U) /*!< Memory increment mode */
  3537. #define DMA_CCR_PSIZE ((uint32_t)0x00000300U) /*!< PSIZE[1:0] bits (Peripheral size) */
  3538. #define DMA_CCR_PSIZE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  3539. #define DMA_CCR_PSIZE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  3540. #define DMA_CCR_MSIZE ((uint32_t)0x00000C00U) /*!< MSIZE[1:0] bits (Memory size) */
  3541. #define DMA_CCR_MSIZE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
  3542. #define DMA_CCR_MSIZE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
  3543. #define DMA_CCR_PL ((uint32_t)0x00003000U) /*!< PL[1:0] bits(Channel Priority level)*/
  3544. #define DMA_CCR_PL_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
  3545. #define DMA_CCR_PL_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
  3546. #define DMA_CCR_MEM2MEM ((uint32_t)0x00004000U) /*!< Memory to memory mode */
  3547. /****************** Bit definition for DMA_CNDTR register *******************/
  3548. #define DMA_CNDTR_NDT ((uint32_t)0x0000FFFFU) /*!< Number of data to Transfer */
  3549. /****************** Bit definition for DMA_CPAR register ********************/
  3550. #define DMA_CPAR_PA ((uint32_t)0xFFFFFFFFU) /*!< Peripheral Address */
  3551. /****************** Bit definition for DMA_CMAR register ********************/
  3552. #define DMA_CMAR_MA ((uint32_t)0xFFFFFFFFU) /*!< Memory Address */
  3553. /******************* Bit definition for DMA_CSELR register *******************/
  3554. #define DMA_CSELR_C1S ((uint32_t)0x0000000FU) /*!< Channel 1 Selection */
  3555. #define DMA_CSELR_C2S ((uint32_t)0x000000F0U) /*!< Channel 2 Selection */
  3556. #define DMA_CSELR_C3S ((uint32_t)0x00000F00U) /*!< Channel 3 Selection */
  3557. #define DMA_CSELR_C4S ((uint32_t)0x0000F000U) /*!< Channel 4 Selection */
  3558. #define DMA_CSELR_C5S ((uint32_t)0x000F0000U) /*!< Channel 5 Selection */
  3559. #define DMA_CSELR_C6S ((uint32_t)0x00F00000U) /*!< Channel 6 Selection */
  3560. #define DMA_CSELR_C7S ((uint32_t)0x0F000000U) /*!< Channel 7 Selection */
  3561. /******************************************************************************/
  3562. /* */
  3563. /* External Interrupt/Event Controller */
  3564. /* */
  3565. /******************************************************************************/
  3566. /******************* Bit definition for EXTI_IMR1 register ******************/
  3567. #define EXTI_IMR1_IM0 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 0 */
  3568. #define EXTI_IMR1_IM1 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 1 */
  3569. #define EXTI_IMR1_IM2 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 2 */
  3570. #define EXTI_IMR1_IM3 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 3 */
  3571. #define EXTI_IMR1_IM4 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 4 */
  3572. #define EXTI_IMR1_IM5 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 5 */
  3573. #define EXTI_IMR1_IM6 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 6 */
  3574. #define EXTI_IMR1_IM7 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 7 */
  3575. #define EXTI_IMR1_IM8 ((uint32_t)0x00000100U) /*!< Interrupt Mask on line 8 */
  3576. #define EXTI_IMR1_IM9 ((uint32_t)0x00000200U) /*!< Interrupt Mask on line 9 */
  3577. #define EXTI_IMR1_IM10 ((uint32_t)0x00000400U) /*!< Interrupt Mask on line 10 */
  3578. #define EXTI_IMR1_IM11 ((uint32_t)0x00000800U) /*!< Interrupt Mask on line 11 */
  3579. #define EXTI_IMR1_IM12 ((uint32_t)0x00001000U) /*!< Interrupt Mask on line 12 */
  3580. #define EXTI_IMR1_IM13 ((uint32_t)0x00002000U) /*!< Interrupt Mask on line 13 */
  3581. #define EXTI_IMR1_IM14 ((uint32_t)0x00004000U) /*!< Interrupt Mask on line 14 */
  3582. #define EXTI_IMR1_IM15 ((uint32_t)0x00008000U) /*!< Interrupt Mask on line 15 */
  3583. #define EXTI_IMR1_IM16 ((uint32_t)0x00010000U) /*!< Interrupt Mask on line 16 */
  3584. #define EXTI_IMR1_IM17 ((uint32_t)0x00020000U) /*!< Interrupt Mask on line 17 */
  3585. #define EXTI_IMR1_IM18 ((uint32_t)0x00040000U) /*!< Interrupt Mask on line 18 */
  3586. #define EXTI_IMR1_IM19 ((uint32_t)0x00080000U) /*!< Interrupt Mask on line 19 */
  3587. #define EXTI_IMR1_IM20 ((uint32_t)0x00100000U) /*!< Interrupt Mask on line 20 */
  3588. #define EXTI_IMR1_IM21 ((uint32_t)0x00200000U) /*!< Interrupt Mask on line 21 */
  3589. #define EXTI_IMR1_IM22 ((uint32_t)0x00400000U) /*!< Interrupt Mask on line 22 */
  3590. #define EXTI_IMR1_IM23 ((uint32_t)0x00800000U) /*!< Interrupt Mask on line 23 */
  3591. #define EXTI_IMR1_IM24 ((uint32_t)0x01000000U) /*!< Interrupt Mask on line 24 */
  3592. #define EXTI_IMR1_IM25 ((uint32_t)0x02000000U) /*!< Interrupt Mask on line 25 */
  3593. #define EXTI_IMR1_IM26 ((uint32_t)0x04000000U) /*!< Interrupt Mask on line 26 */
  3594. #define EXTI_IMR1_IM27 ((uint32_t)0x08000000U) /*!< Interrupt Mask on line 27 */
  3595. #define EXTI_IMR1_IM28 ((uint32_t)0x10000000U) /*!< Interrupt Mask on line 28 */
  3596. #define EXTI_IMR1_IM29 ((uint32_t)0x20000000U) /*!< Interrupt Mask on line 29 */
  3597. #define EXTI_IMR1_IM30 ((uint32_t)0x40000000U) /*!< Interrupt Mask on line 30 */
  3598. #define EXTI_IMR1_IM31 ((uint32_t)0x80000000U) /*!< Interrupt Mask on line 31 */
  3599. /******************* Bit definition for EXTI_EMR1 register ******************/
  3600. #define EXTI_EMR1_EM0 ((uint32_t)0x00000001U) /*!< Event Mask on line 0 */
  3601. #define EXTI_EMR1_EM1 ((uint32_t)0x00000002U) /*!< Event Mask on line 1 */
  3602. #define EXTI_EMR1_EM2 ((uint32_t)0x00000004U) /*!< Event Mask on line 2 */
  3603. #define EXTI_EMR1_EM3 ((uint32_t)0x00000008U) /*!< Event Mask on line 3 */
  3604. #define EXTI_EMR1_EM4 ((uint32_t)0x00000010U) /*!< Event Mask on line 4 */
  3605. #define EXTI_EMR1_EM5 ((uint32_t)0x00000020U) /*!< Event Mask on line 5 */
  3606. #define EXTI_EMR1_EM6 ((uint32_t)0x00000040U) /*!< Event Mask on line 6 */
  3607. #define EXTI_EMR1_EM7 ((uint32_t)0x00000080U) /*!< Event Mask on line 7 */
  3608. #define EXTI_EMR1_EM8 ((uint32_t)0x00000100U) /*!< Event Mask on line 8 */
  3609. #define EXTI_EMR1_EM9 ((uint32_t)0x00000200U) /*!< Event Mask on line 9 */
  3610. #define EXTI_EMR1_EM10 ((uint32_t)0x00000400U) /*!< Event Mask on line 10 */
  3611. #define EXTI_EMR1_EM11 ((uint32_t)0x00000800U) /*!< Event Mask on line 11 */
  3612. #define EXTI_EMR1_EM12 ((uint32_t)0x00001000U) /*!< Event Mask on line 12 */
  3613. #define EXTI_EMR1_EM13 ((uint32_t)0x00002000U) /*!< Event Mask on line 13 */
  3614. #define EXTI_EMR1_EM14 ((uint32_t)0x00004000U) /*!< Event Mask on line 14 */
  3615. #define EXTI_EMR1_EM15 ((uint32_t)0x00008000U) /*!< Event Mask on line 15 */
  3616. #define EXTI_EMR1_EM16 ((uint32_t)0x00010000U) /*!< Event Mask on line 16 */
  3617. #define EXTI_EMR1_EM17 ((uint32_t)0x00020000U) /*!< Event Mask on line 17 */
  3618. #define EXTI_EMR1_EM18 ((uint32_t)0x00040000U) /*!< Event Mask on line 18 */
  3619. #define EXTI_EMR1_EM19 ((uint32_t)0x00080000U) /*!< Event Mask on line 19 */
  3620. #define EXTI_EMR1_EM20 ((uint32_t)0x00100000U) /*!< Event Mask on line 20 */
  3621. #define EXTI_EMR1_EM21 ((uint32_t)0x00200000U) /*!< Event Mask on line 21 */
  3622. #define EXTI_EMR1_EM22 ((uint32_t)0x00400000U) /*!< Event Mask on line 22 */
  3623. #define EXTI_EMR1_EM23 ((uint32_t)0x00800000U) /*!< Event Mask on line 23 */
  3624. #define EXTI_EMR1_EM24 ((uint32_t)0x01000000U) /*!< Event Mask on line 24 */
  3625. #define EXTI_EMR1_EM25 ((uint32_t)0x02000000U) /*!< Event Mask on line 25 */
  3626. #define EXTI_EMR1_EM26 ((uint32_t)0x04000000U) /*!< Event Mask on line 26 */
  3627. #define EXTI_EMR1_EM27 ((uint32_t)0x08000000U) /*!< Event Mask on line 27 */
  3628. #define EXTI_EMR1_EM28 ((uint32_t)0x10000000U) /*!< Event Mask on line 28 */
  3629. #define EXTI_EMR1_EM29 ((uint32_t)0x20000000U) /*!< Event Mask on line 29 */
  3630. #define EXTI_EMR1_EM30 ((uint32_t)0x40000000U) /*!< Event Mask on line 30 */
  3631. #define EXTI_EMR1_EM31 ((uint32_t)0x80000000U) /*!< Event Mask on line 31 */
  3632. /****************** Bit definition for EXTI_RTSR1 register ******************/
  3633. #define EXTI_RTSR1_RT0 ((uint32_t)0x00000001U) /*!< Rising trigger event configuration bit of line 0 */
  3634. #define EXTI_RTSR1_RT1 ((uint32_t)0x00000002U) /*!< Rising trigger event configuration bit of line 1 */
  3635. #define EXTI_RTSR1_RT2 ((uint32_t)0x00000004U) /*!< Rising trigger event configuration bit of line 2 */
  3636. #define EXTI_RTSR1_RT3 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 3 */
  3637. #define EXTI_RTSR1_RT4 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 4 */
  3638. #define EXTI_RTSR1_RT5 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 5 */
  3639. #define EXTI_RTSR1_RT6 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 6 */
  3640. #define EXTI_RTSR1_RT7 ((uint32_t)0x00000080U) /*!< Rising trigger event configuration bit of line 7 */
  3641. #define EXTI_RTSR1_RT8 ((uint32_t)0x00000100U) /*!< Rising trigger event configuration bit of line 8 */
  3642. #define EXTI_RTSR1_RT9 ((uint32_t)0x00000200U) /*!< Rising trigger event configuration bit of line 9 */
  3643. #define EXTI_RTSR1_RT10 ((uint32_t)0x00000400U) /*!< Rising trigger event configuration bit of line 10 */
  3644. #define EXTI_RTSR1_RT11 ((uint32_t)0x00000800U) /*!< Rising trigger event configuration bit of line 11 */
  3645. #define EXTI_RTSR1_RT12 ((uint32_t)0x00001000U) /*!< Rising trigger event configuration bit of line 12 */
  3646. #define EXTI_RTSR1_RT13 ((uint32_t)0x00002000U) /*!< Rising trigger event configuration bit of line 13 */
  3647. #define EXTI_RTSR1_RT14 ((uint32_t)0x00004000U) /*!< Rising trigger event configuration bit of line 14 */
  3648. #define EXTI_RTSR1_RT15 ((uint32_t)0x00008000U) /*!< Rising trigger event configuration bit of line 15 */
  3649. #define EXTI_RTSR1_RT16 ((uint32_t)0x00010000U) /*!< Rising trigger event configuration bit of line 16 */
  3650. #define EXTI_RTSR1_RT18 ((uint32_t)0x00040000U) /*!< Rising trigger event configuration bit of line 18 */
  3651. #define EXTI_RTSR1_RT19 ((uint32_t)0x00080000U) /*!< Rising trigger event configuration bit of line 19 */
  3652. #define EXTI_RTSR1_RT20 ((uint32_t)0x00100000U) /*!< Rising trigger event configuration bit of line 20 */
  3653. #define EXTI_RTSR1_RT21 ((uint32_t)0x00200000U) /*!< Rising trigger event configuration bit of line 21 */
  3654. #define EXTI_RTSR1_RT22 ((uint32_t)0x00400000U) /*!< Rising trigger event configuration bit of line 22 */
  3655. /****************** Bit definition for EXTI_FTSR1 register ******************/
  3656. #define EXTI_FTSR1_FT0 ((uint32_t)0x00000001U) /*!< Falling trigger event configuration bit of line 0 */
  3657. #define EXTI_FTSR1_FT1 ((uint32_t)0x00000002U) /*!< Falling trigger event configuration bit of line 1 */
  3658. #define EXTI_FTSR1_FT2 ((uint32_t)0x00000004U) /*!< Falling trigger event configuration bit of line 2 */
  3659. #define EXTI_FTSR1_FT3 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 3 */
  3660. #define EXTI_FTSR1_FT4 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 4 */
  3661. #define EXTI_FTSR1_FT5 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 5 */
  3662. #define EXTI_FTSR1_FT6 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 6 */
  3663. #define EXTI_FTSR1_FT7 ((uint32_t)0x00000080U) /*!< Falling trigger event configuration bit of line 7 */
  3664. #define EXTI_FTSR1_FT8 ((uint32_t)0x00000100U) /*!< Falling trigger event configuration bit of line 8 */
  3665. #define EXTI_FTSR1_FT9 ((uint32_t)0x00000200U) /*!< Falling trigger event configuration bit of line 9 */
  3666. #define EXTI_FTSR1_FT10 ((uint32_t)0x00000400U) /*!< Falling trigger event configuration bit of line 10 */
  3667. #define EXTI_FTSR1_FT11 ((uint32_t)0x00000800U) /*!< Falling trigger event configuration bit of line 11 */
  3668. #define EXTI_FTSR1_FT12 ((uint32_t)0x00001000U) /*!< Falling trigger event configuration bit of line 12 */
  3669. #define EXTI_FTSR1_FT13 ((uint32_t)0x00002000U) /*!< Falling trigger event configuration bit of line 13 */
  3670. #define EXTI_FTSR1_FT14 ((uint32_t)0x00004000U) /*!< Falling trigger event configuration bit of line 14 */
  3671. #define EXTI_FTSR1_FT15 ((uint32_t)0x00008000U) /*!< Falling trigger event configuration bit of line 15 */
  3672. #define EXTI_FTSR1_FT16 ((uint32_t)0x00010000U) /*!< Falling trigger event configuration bit of line 16 */
  3673. #define EXTI_FTSR1_FT18 ((uint32_t)0x00040000U) /*!< Falling trigger event configuration bit of line 18 */
  3674. #define EXTI_FTSR1_FT19 ((uint32_t)0x00080000U) /*!< Falling trigger event configuration bit of line 19 */
  3675. #define EXTI_FTSR1_FT20 ((uint32_t)0x00100000U) /*!< Falling trigger event configuration bit of line 20 */
  3676. #define EXTI_FTSR1_FT21 ((uint32_t)0x00200000U) /*!< Falling trigger event configuration bit of line 21 */
  3677. #define EXTI_FTSR1_FT22 ((uint32_t)0x00400000U) /*!< Falling trigger event configuration bit of line 22 */
  3678. /****************** Bit definition for EXTI_SWIER1 register *****************/
  3679. #define EXTI_SWIER1_SWI0 ((uint32_t)0x00000001U) /*!< Software Interrupt on line 0 */
  3680. #define EXTI_SWIER1_SWI1 ((uint32_t)0x00000002U) /*!< Software Interrupt on line 1 */
  3681. #define EXTI_SWIER1_SWI2 ((uint32_t)0x00000004U) /*!< Software Interrupt on line 2 */
  3682. #define EXTI_SWIER1_SWI3 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 3 */
  3683. #define EXTI_SWIER1_SWI4 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 4 */
  3684. #define EXTI_SWIER1_SWI5 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 5 */
  3685. #define EXTI_SWIER1_SWI6 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 6 */
  3686. #define EXTI_SWIER1_SWI7 ((uint32_t)0x00000080U) /*!< Software Interrupt on line 7 */
  3687. #define EXTI_SWIER1_SWI8 ((uint32_t)0x00000100U) /*!< Software Interrupt on line 8 */
  3688. #define EXTI_SWIER1_SWI9 ((uint32_t)0x00000200U) /*!< Software Interrupt on line 9 */
  3689. #define EXTI_SWIER1_SWI10 ((uint32_t)0x00000400U) /*!< Software Interrupt on line 10 */
  3690. #define EXTI_SWIER1_SWI11 ((uint32_t)0x00000800U) /*!< Software Interrupt on line 11 */
  3691. #define EXTI_SWIER1_SWI12 ((uint32_t)0x00001000U) /*!< Software Interrupt on line 12 */
  3692. #define EXTI_SWIER1_SWI13 ((uint32_t)0x00002000U) /*!< Software Interrupt on line 13 */
  3693. #define EXTI_SWIER1_SWI14 ((uint32_t)0x00004000U) /*!< Software Interrupt on line 14 */
  3694. #define EXTI_SWIER1_SWI15 ((uint32_t)0x00008000U) /*!< Software Interrupt on line 15 */
  3695. #define EXTI_SWIER1_SWI16 ((uint32_t)0x00010000U) /*!< Software Interrupt on line 16 */
  3696. #define EXTI_SWIER1_SWI18 ((uint32_t)0x00040000U) /*!< Software Interrupt on line 18 */
  3697. #define EXTI_SWIER1_SWI19 ((uint32_t)0x00080000U) /*!< Software Interrupt on line 19 */
  3698. #define EXTI_SWIER1_SWI20 ((uint32_t)0x00100000U) /*!< Software Interrupt on line 20 */
  3699. #define EXTI_SWIER1_SWI21 ((uint32_t)0x00200000U) /*!< Software Interrupt on line 21 */
  3700. #define EXTI_SWIER1_SWI22 ((uint32_t)0x00400000U) /*!< Software Interrupt on line 22 */
  3701. /******************* Bit definition for EXTI_PR1 register *******************/
  3702. #define EXTI_PR1_PIF0 ((uint32_t)0x00000001U) /*!< Pending bit for line 0 */
  3703. #define EXTI_PR1_PIF1 ((uint32_t)0x00000002U) /*!< Pending bit for line 1 */
  3704. #define EXTI_PR1_PIF2 ((uint32_t)0x00000004U) /*!< Pending bit for line 2 */
  3705. #define EXTI_PR1_PIF3 ((uint32_t)0x00000008U) /*!< Pending bit for line 3 */
  3706. #define EXTI_PR1_PIF4 ((uint32_t)0x00000010U) /*!< Pending bit for line 4 */
  3707. #define EXTI_PR1_PIF5 ((uint32_t)0x00000020U) /*!< Pending bit for line 5 */
  3708. #define EXTI_PR1_PIF6 ((uint32_t)0x00000040U) /*!< Pending bit for line 6 */
  3709. #define EXTI_PR1_PIF7 ((uint32_t)0x00000080U) /*!< Pending bit for line 7 */
  3710. #define EXTI_PR1_PIF8 ((uint32_t)0x00000100U) /*!< Pending bit for line 8 */
  3711. #define EXTI_PR1_PIF9 ((uint32_t)0x00000200U) /*!< Pending bit for line 9 */
  3712. #define EXTI_PR1_PIF10 ((uint32_t)0x00000400U) /*!< Pending bit for line 10 */
  3713. #define EXTI_PR1_PIF11 ((uint32_t)0x00000800U) /*!< Pending bit for line 11 */
  3714. #define EXTI_PR1_PIF12 ((uint32_t)0x00001000U) /*!< Pending bit for line 12 */
  3715. #define EXTI_PR1_PIF13 ((uint32_t)0x00002000U) /*!< Pending bit for line 13 */
  3716. #define EXTI_PR1_PIF14 ((uint32_t)0x00004000U) /*!< Pending bit for line 14 */
  3717. #define EXTI_PR1_PIF15 ((uint32_t)0x00008000U) /*!< Pending bit for line 15 */
  3718. #define EXTI_PR1_PIF16 ((uint32_t)0x00010000U) /*!< Pending bit for line 16 */
  3719. #define EXTI_PR1_PIF18 ((uint32_t)0x00040000U) /*!< Pending bit for line 18 */
  3720. #define EXTI_PR1_PIF19 ((uint32_t)0x00080000U) /*!< Pending bit for line 19 */
  3721. #define EXTI_PR1_PIF20 ((uint32_t)0x00100000U) /*!< Pending bit for line 20 */
  3722. #define EXTI_PR1_PIF21 ((uint32_t)0x00200000U) /*!< Pending bit for line 21 */
  3723. #define EXTI_PR1_PIF22 ((uint32_t)0x00400000U) /*!< Pending bit for line 22 */
  3724. /******************* Bit definition for EXTI_IMR2 register ******************/
  3725. #define EXTI_IMR2_IM32 ((uint32_t)0x00000001U) /*!< Interrupt Mask on line 32 */
  3726. #define EXTI_IMR2_IM33 ((uint32_t)0x00000002U) /*!< Interrupt Mask on line 33 */
  3727. #define EXTI_IMR2_IM34 ((uint32_t)0x00000004U) /*!< Interrupt Mask on line 34 */
  3728. #define EXTI_IMR2_IM35 ((uint32_t)0x00000008U) /*!< Interrupt Mask on line 35 */
  3729. #define EXTI_IMR2_IM36 ((uint32_t)0x00000010U) /*!< Interrupt Mask on line 36 */
  3730. #define EXTI_IMR2_IM37 ((uint32_t)0x00000020U) /*!< Interrupt Mask on line 37 */
  3731. #define EXTI_IMR2_IM38 ((uint32_t)0x00000040U) /*!< Interrupt Mask on line 38 */
  3732. #define EXTI_IMR2_IM39 ((uint32_t)0x00000080U) /*!< Interrupt Mask on line 39 */
  3733. /******************* Bit definition for EXTI_EMR2 register ******************/
  3734. #define EXTI_EMR2_EM32 ((uint32_t)0x00000001U) /*!< Event Mask on line 32 */
  3735. #define EXTI_EMR2_EM33 ((uint32_t)0x00000002U) /*!< Event Mask on line 33 */
  3736. #define EXTI_EMR2_EM34 ((uint32_t)0x00000004U) /*!< Event Mask on line 34 */
  3737. #define EXTI_EMR2_EM35 ((uint32_t)0x00000008U) /*!< Event Mask on line 35 */
  3738. #define EXTI_EMR2_EM36 ((uint32_t)0x00000010U) /*!< Event Mask on line 36 */
  3739. #define EXTI_EMR2_EM37 ((uint32_t)0x00000020U) /*!< Event Mask on line 37 */
  3740. #define EXTI_EMR2_EM38 ((uint32_t)0x00000040U) /*!< Event Mask on line 38 */
  3741. #define EXTI_EMR2_EM39 ((uint32_t)0x00000080U) /*!< Event Mask on line 39 */
  3742. /****************** Bit definition for EXTI_RTSR2 register ******************/
  3743. #define EXTI_RTSR2_RT35 ((uint32_t)0x00000008U) /*!< Rising trigger event configuration bit of line 35 */
  3744. #define EXTI_RTSR2_RT36 ((uint32_t)0x00000010U) /*!< Rising trigger event configuration bit of line 36 */
  3745. #define EXTI_RTSR2_RT37 ((uint32_t)0x00000020U) /*!< Rising trigger event configuration bit of line 37 */
  3746. #define EXTI_RTSR2_RT38 ((uint32_t)0x00000040U) /*!< Rising trigger event configuration bit of line 38 */
  3747. /****************** Bit definition for EXTI_FTSR2 register ******************/
  3748. #define EXTI_FTSR2_FT35 ((uint32_t)0x00000008U) /*!< Falling trigger event configuration bit of line 35 */
  3749. #define EXTI_FTSR2_FT36 ((uint32_t)0x00000010U) /*!< Falling trigger event configuration bit of line 36 */
  3750. #define EXTI_FTSR2_FT37 ((uint32_t)0x00000020U) /*!< Falling trigger event configuration bit of line 37 */
  3751. #define EXTI_FTSR2_FT38 ((uint32_t)0x00000040U) /*!< Falling trigger event configuration bit of line 38 */
  3752. /****************** Bit definition for EXTI_SWIER2 register *****************/
  3753. #define EXTI_SWIER2_SWI35 ((uint32_t)0x00000008U) /*!< Software Interrupt on line 35 */
  3754. #define EXTI_SWIER2_SWI36 ((uint32_t)0x00000010U) /*!< Software Interrupt on line 36 */
  3755. #define EXTI_SWIER2_SWI37 ((uint32_t)0x00000020U) /*!< Software Interrupt on line 37 */
  3756. #define EXTI_SWIER2_SWI38 ((uint32_t)0x00000040U) /*!< Software Interrupt on line 38 */
  3757. /******************* Bit definition for EXTI_PR2 register *******************/
  3758. #define EXTI_PR2_PIF35 ((uint32_t)0x00000008U) /*!< Pending bit for line 35 */
  3759. #define EXTI_PR2_PIF36 ((uint32_t)0x00000010U) /*!< Pending bit for line 36 */
  3760. #define EXTI_PR2_PIF37 ((uint32_t)0x00000020U) /*!< Pending bit for line 37 */
  3761. #define EXTI_PR2_PIF38 ((uint32_t)0x00000040U) /*!< Pending bit for line 38 */
  3762. /******************************************************************************/
  3763. /* */
  3764. /* FLASH */
  3765. /* */
  3766. /******************************************************************************/
  3767. /******************* Bits definition for FLASH_ACR register *****************/
  3768. #define FLASH_ACR_LATENCY ((uint32_t)0x00000007U)
  3769. #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000U)
  3770. #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001U)
  3771. #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002U)
  3772. #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003U)
  3773. #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004U)
  3774. #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100U)
  3775. #define FLASH_ACR_ICEN ((uint32_t)0x00000200U)
  3776. #define FLASH_ACR_DCEN ((uint32_t)0x00000400U)
  3777. #define FLASH_ACR_ICRST ((uint32_t)0x00000800U)
  3778. #define FLASH_ACR_DCRST ((uint32_t)0x00001000U)
  3779. #define FLASH_ACR_RUN_PD ((uint32_t)0x00002000U) /*!< Flash power down mode during run */
  3780. #define FLASH_ACR_SLEEP_PD ((uint32_t)0x00004000U) /*!< Flash power down mode during sleep */
  3781. /******************* Bits definition for FLASH_SR register ******************/
  3782. #define FLASH_SR_EOP ((uint32_t)0x00000001U)
  3783. #define FLASH_SR_OPERR ((uint32_t)0x00000002U)
  3784. #define FLASH_SR_PROGERR ((uint32_t)0x00000008U)
  3785. #define FLASH_SR_WRPERR ((uint32_t)0x00000010U)
  3786. #define FLASH_SR_PGAERR ((uint32_t)0x00000020U)
  3787. #define FLASH_SR_SIZERR ((uint32_t)0x00000040U)
  3788. #define FLASH_SR_PGSERR ((uint32_t)0x00000080U)
  3789. #define FLASH_SR_MISERR ((uint32_t)0x00000100U)
  3790. #define FLASH_SR_FASTERR ((uint32_t)0x00000200U)
  3791. #define FLASH_SR_RDERR ((uint32_t)0x00004000U)
  3792. #define FLASH_SR_OPTVERR ((uint32_t)0x00008000U)
  3793. #define FLASH_SR_BSY ((uint32_t)0x00010000U)
  3794. /******************* Bits definition for FLASH_CR register ******************/
  3795. #define FLASH_CR_PG ((uint32_t)0x00000001U)
  3796. #define FLASH_CR_PER ((uint32_t)0x00000002U)
  3797. #define FLASH_CR_MER1 ((uint32_t)0x00000004U)
  3798. #define FLASH_CR_PNB ((uint32_t)0x000007F8U)
  3799. #define FLASH_CR_BKER ((uint32_t)0x00000800U)
  3800. #define FLASH_CR_MER2 ((uint32_t)0x00008000U)
  3801. #define FLASH_CR_STRT ((uint32_t)0x00010000U)
  3802. #define FLASH_CR_OPTSTRT ((uint32_t)0x00020000U)
  3803. #define FLASH_CR_FSTPG ((uint32_t)0x00040000U)
  3804. #define FLASH_CR_EOPIE ((uint32_t)0x01000000U)
  3805. #define FLASH_CR_ERRIE ((uint32_t)0x02000000U)
  3806. #define FLASH_CR_RDERRIE ((uint32_t)0x04000000U)
  3807. #define FLASH_CR_OBL_LAUNCH ((uint32_t)0x08000000U)
  3808. #define FLASH_CR_OPTLOCK ((uint32_t)0x40000000U)
  3809. #define FLASH_CR_LOCK ((uint32_t)0x80000000U)
  3810. /******************* Bits definition for FLASH_ECCR register ***************/
  3811. #define FLASH_ECCR_ADDR_ECC ((uint32_t)0x0007FFFFU)
  3812. #define FLASH_ECCR_BK_ECC ((uint32_t)0x00080000U)
  3813. #define FLASH_ECCR_SYSF_ECC ((uint32_t)0x00100000U)
  3814. #define FLASH_ECCR_ECCIE ((uint32_t)0x01000000U)
  3815. #define FLASH_ECCR_ECCC ((uint32_t)0x40000000U)
  3816. #define FLASH_ECCR_ECCD ((uint32_t)0x80000000U)
  3817. /******************* Bits definition for FLASH_OPTR register ***************/
  3818. #define FLASH_OPTR_RDP ((uint32_t)0x000000FFU)
  3819. #define FLASH_OPTR_BOR_LEV ((uint32_t)0x00000700U)
  3820. #define FLASH_OPTR_BOR_LEV_0 ((uint32_t)0x00000000U)
  3821. #define FLASH_OPTR_BOR_LEV_1 ((uint32_t)0x00000100U)
  3822. #define FLASH_OPTR_BOR_LEV_2 ((uint32_t)0x00000200U)
  3823. #define FLASH_OPTR_BOR_LEV_3 ((uint32_t)0x00000300U)
  3824. #define FLASH_OPTR_BOR_LEV_4 ((uint32_t)0x00000400U)
  3825. #define FLASH_OPTR_nRST_STOP ((uint32_t)0x00001000U)
  3826. #define FLASH_OPTR_nRST_STDBY ((uint32_t)0x00002000U)
  3827. #define FLASH_OPTR_nRST_SHDW ((uint32_t)0x00004000U)
  3828. #define FLASH_OPTR_IWDG_SW ((uint32_t)0x00010000U)
  3829. #define FLASH_OPTR_IWDG_STOP ((uint32_t)0x00020000U)
  3830. #define FLASH_OPTR_IWDG_STDBY ((uint32_t)0x00040000U)
  3831. #define FLASH_OPTR_WWDG_SW ((uint32_t)0x00080000U)
  3832. #define FLASH_OPTR_BFB2 ((uint32_t)0x00100000U)
  3833. #define FLASH_OPTR_DUALBANK ((uint32_t)0x00200000U)
  3834. #define FLASH_OPTR_nBOOT1 ((uint32_t)0x00800000U)
  3835. #define FLASH_OPTR_SRAM2_PE ((uint32_t)0x01000000U)
  3836. #define FLASH_OPTR_SRAM2_RST ((uint32_t)0x02000000U)
  3837. /****************** Bits definition for FLASH_PCROP1SR register **********/
  3838. #define FLASH_PCROP1SR_PCROP1_STRT ((uint32_t)0x0000FFFFU)
  3839. /****************** Bits definition for FLASH_PCROP1ER register ***********/
  3840. #define FLASH_PCROP1ER_PCROP1_END ((uint32_t)0x0000FFFFU)
  3841. #define FLASH_PCROP1ER_PCROP_RDP ((uint32_t)0x80000000U)
  3842. /****************** Bits definition for FLASH_WRP1AR register ***************/
  3843. #define FLASH_WRP1AR_WRP1A_STRT ((uint32_t)0x000000FFU)
  3844. #define FLASH_WRP1AR_WRP1A_END ((uint32_t)0x00FF0000U)
  3845. /****************** Bits definition for FLASH_WRPB1R register ***************/
  3846. #define FLASH_WRP1BR_WRP1B_STRT ((uint32_t)0x000000FFU)
  3847. #define FLASH_WRP1BR_WRP1B_END ((uint32_t)0x00FF0000U)
  3848. /****************** Bits definition for FLASH_PCROP2SR register **********/
  3849. #define FLASH_PCROP2SR_PCROP2_STRT ((uint32_t)0x0000FFFFU)
  3850. /****************** Bits definition for FLASH_PCROP2ER register ***********/
  3851. #define FLASH_PCROP2ER_PCROP2_END ((uint32_t)0x0000FFFFU)
  3852. /****************** Bits definition for FLASH_WRP2AR register ***************/
  3853. #define FLASH_WRP2AR_WRP2A_STRT ((uint32_t)0x000000FFU)
  3854. #define FLASH_WRP2AR_WRP2A_END ((uint32_t)0x00FF0000U)
  3855. /****************** Bits definition for FLASH_WRP2BR register ***************/
  3856. #define FLASH_WRP2BR_WRP2B_STRT ((uint32_t)0x000000FFU)
  3857. #define FLASH_WRP2BR_WRP2B_END ((uint32_t)0x00FF0000U)
  3858. /******************************************************************************/
  3859. /* */
  3860. /* Flexible Memory Controller */
  3861. /* */
  3862. /******************************************************************************/
  3863. /****************** Bit definition for FMC_BCR1 register *******************/
  3864. #define FMC_BCR1_CCLKEN ((uint32_t)0x00100000U) /*!<Continous clock enable */
  3865. /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
  3866. #define FMC_BCRx_MBKEN ((uint32_t)0x00000001U) /*!<Memory bank enable bit */
  3867. #define FMC_BCRx_MUXEN ((uint32_t)0x00000002U) /*!<Address/data multiplexing enable bit */
  3868. #define FMC_BCRx_MTYP ((uint32_t)0x0000000CU) /*!<MTYP[1:0] bits (Memory type) */
  3869. #define FMC_BCRx_MTYP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  3870. #define FMC_BCRx_MTYP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  3871. #define FMC_BCRx_MWID ((uint32_t)0x00000030U) /*!<MWID[1:0] bits (Memory data bus width) */
  3872. #define FMC_BCRx_MWID_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  3873. #define FMC_BCRx_MWID_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  3874. #define FMC_BCRx_FACCEN ((uint32_t)0x00000040U) /*!<Flash access enable */
  3875. #define FMC_BCRx_BURSTEN ((uint32_t)0x00000100U) /*!<Burst enable bit */
  3876. #define FMC_BCRx_WAITPOL ((uint32_t)0x00000200U) /*!<Wait signal polarity bit */
  3877. #define FMC_BCRx_WAITCFG ((uint32_t)0x00000800U) /*!<Wait timing configuration */
  3878. #define FMC_BCRx_WREN ((uint32_t)0x00001000U) /*!<Write enable bit */
  3879. #define FMC_BCRx_WAITEN ((uint32_t)0x00002000U) /*!<Wait enable bit */
  3880. #define FMC_BCRx_EXTMOD ((uint32_t)0x00004000U) /*!<Extended mode enable */
  3881. #define FMC_BCRx_ASYNCWAIT ((uint32_t)0x00008000U) /*!<Asynchronous wait */
  3882. #define FMC_BCRx_CPSIZE ((uint32_t)0x00070000U) /*!<CRAM page size */
  3883. #define FMC_BCRx_CPSIZE_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  3884. #define FMC_BCRx_CPSIZE_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  3885. #define FMC_BCRx_CPSIZE_2 ((uint32_t)0x00040000U) /*!<Bit 1 */
  3886. #define FMC_BCRx_CBURSTRW ((uint32_t)0x00080000U) /*!<Write burst enable */
  3887. /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
  3888. #define FMC_BTRx_ADDSET ((uint32_t)0x0000000FU) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3889. #define FMC_BTRx_ADDSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  3890. #define FMC_BTRx_ADDSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  3891. #define FMC_BTRx_ADDSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  3892. #define FMC_BTRx_ADDSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  3893. #define FMC_BTRx_ADDHLD ((uint32_t)0x000000F0U) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3894. #define FMC_BTRx_ADDHLD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  3895. #define FMC_BTRx_ADDHLD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  3896. #define FMC_BTRx_ADDHLD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  3897. #define FMC_BTRx_ADDHLD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  3898. #define FMC_BTRx_DATAST ((uint32_t)0x0000FF00U) /*!<DATAST [3:0] bits (Data-phase duration) */
  3899. #define FMC_BTRx_DATAST_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  3900. #define FMC_BTRx_DATAST_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  3901. #define FMC_BTRx_DATAST_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  3902. #define FMC_BTRx_DATAST_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  3903. #define FMC_BTRx_DATAST_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  3904. #define FMC_BTRx_DATAST_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  3905. #define FMC_BTRx_DATAST_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  3906. #define FMC_BTRx_DATAST_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
  3907. #define FMC_BTRx_BUSTURN ((uint32_t)0x000F0000U) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3908. #define FMC_BTRx_BUSTURN_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  3909. #define FMC_BTRx_BUSTURN_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  3910. #define FMC_BTRx_BUSTURN_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  3911. #define FMC_BTRx_BUSTURN_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  3912. #define FMC_BTRx_CLKDIV ((uint32_t)0x00F00000U) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3913. #define FMC_BTRx_CLKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
  3914. #define FMC_BTRx_CLKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
  3915. #define FMC_BTRx_CLKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
  3916. #define FMC_BTRx_CLKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */
  3917. #define FMC_BTRx_DATLAT ((uint32_t)0x0F000000U) /*!<DATLA[3:0] bits (Data latency) */
  3918. #define FMC_BTRx_DATLAT_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  3919. #define FMC_BTRx_DATLAT_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  3920. #define FMC_BTRx_DATLAT_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  3921. #define FMC_BTRx_DATLAT_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  3922. #define FMC_BTRx_ACCMOD ((uint32_t)0x30000000U) /*!<ACCMOD[1:0] bits (Access mode) */
  3923. #define FMC_BTRx_ACCMOD_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
  3924. #define FMC_BTRx_ACCMOD_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
  3925. /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
  3926. #define FMC_BWTRx_ADDSET ((uint32_t)0x0000000FU) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3927. #define FMC_BWTRx_ADDSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  3928. #define FMC_BWTRx_ADDSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  3929. #define FMC_BWTRx_ADDSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  3930. #define FMC_BWTRx_ADDSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  3931. #define FMC_BWTRx_ADDHLD ((uint32_t)0x000000F0U) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3932. #define FMC_BWTRx_ADDHLD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  3933. #define FMC_BWTRx_ADDHLD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  3934. #define FMC_BWTRx_ADDHLD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  3935. #define FMC_BWTRx_ADDHLD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  3936. #define FMC_BWTRx_DATAST ((uint32_t)0x0000FF00U) /*!<DATAST [3:0] bits (Data-phase duration) */
  3937. #define FMC_BWTRx_DATAST_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  3938. #define FMC_BWTRx_DATAST_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  3939. #define FMC_BWTRx_DATAST_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  3940. #define FMC_BWTRx_DATAST_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  3941. #define FMC_BWTRx_DATAST_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  3942. #define FMC_BWTRx_DATAST_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  3943. #define FMC_BWTRx_DATAST_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  3944. #define FMC_BWTRx_DATAST_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
  3945. #define FMC_BWTRx_ACCMOD ((uint32_t)0x30000000U) /*!<ACCMOD[1:0] bits (Access mode) */
  3946. #define FMC_BWTRx_ACCMOD_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
  3947. #define FMC_BWTRx_ACCMOD_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
  3948. /****************** Bit definition for FMC_PCR register ********************/
  3949. #define FMC_PCR_PWAITEN ((uint32_t)0x00000002U) /*!<Wait feature enable bit */
  3950. #define FMC_PCR_PBKEN ((uint32_t)0x00000004U) /*!<NAND Flash memory bank enable bit */
  3951. #define FMC_PCR_PTYP ((uint32_t)0x00000008U) /*!<Memory type */
  3952. #define FMC_PCR_PWID ((uint32_t)0x00000030U) /*!<PWID[1:0] bits (NAND Flash databus width) */
  3953. #define FMC_PCR_PWID_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  3954. #define FMC_PCR_PWID_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  3955. #define FMC_PCR_ECCEN ((uint32_t)0x00000040U) /*!<ECC computation logic enable bit */
  3956. #define FMC_PCR_TCLR ((uint32_t)0x00001E00U) /*!<TCLR[3:0] bits (CLE to RE delay) */
  3957. #define FMC_PCR_TCLR_0 ((uint32_t)0x00000200U) /*!<Bit 0 */
  3958. #define FMC_PCR_TCLR_1 ((uint32_t)0x00000400U) /*!<Bit 1 */
  3959. #define FMC_PCR_TCLR_2 ((uint32_t)0x00000800U) /*!<Bit 2 */
  3960. #define FMC_PCR_TCLR_3 ((uint32_t)0x00001000U) /*!<Bit 3 */
  3961. #define FMC_PCR_TAR ((uint32_t)0x0001E000U) /*!<TAR[3:0] bits (ALE to RE delay) */
  3962. #define FMC_PCR_TAR_0 ((uint32_t)0x00002000U) /*!<Bit 0 */
  3963. #define FMC_PCR_TAR_1 ((uint32_t)0x00004000U) /*!<Bit 1 */
  3964. #define FMC_PCR_TAR_2 ((uint32_t)0x00008000U) /*!<Bit 2 */
  3965. #define FMC_PCR_TAR_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  3966. #define FMC_PCR_ECCPS ((uint32_t)0x000E0000U) /*!<ECCPS[1:0] bits (ECC page size) */
  3967. #define FMC_PCR_ECCPS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  3968. #define FMC_PCR_ECCPS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  3969. #define FMC_PCR_ECCPS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
  3970. /******************* Bit definition for FMC_SR register ********************/
  3971. #define FMC_SR_IRS ((uint32_t)0x00000001U) /*!<Interrupt Rising Edge status */
  3972. #define FMC_SR_ILS ((uint32_t)0x00000002U) /*!<Interrupt Level status */
  3973. #define FMC_SR_IFS ((uint32_t)0x00000004U) /*!<Interrupt Falling Edge status */
  3974. #define FMC_SR_IREN ((uint32_t)0x00000008U) /*!<Interrupt Rising Edge detection Enable bit */
  3975. #define FMC_SR_ILEN ((uint32_t)0x00000010U) /*!<Interrupt Level detection Enable bit */
  3976. #define FMC_SR_IFEN ((uint32_t)0x00000020U) /*!<Interrupt Falling Edge detection Enable bit */
  3977. #define FMC_SR_FEMPT ((uint32_t)0x00000040U) /*!<FIFO empty */
  3978. /****************** Bit definition for FMC_PMEM register ******************/
  3979. #define FMC_PMEM_MEMSET ((uint32_t)0x000000FFU) /*!<MEMSET[7:0] bits (Common memory setup time) */
  3980. #define FMC_PMEM_MEMSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  3981. #define FMC_PMEM_MEMSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  3982. #define FMC_PMEM_MEMSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  3983. #define FMC_PMEM_MEMSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  3984. #define FMC_PMEM_MEMSET_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  3985. #define FMC_PMEM_MEMSET_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  3986. #define FMC_PMEM_MEMSET_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  3987. #define FMC_PMEM_MEMSET_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
  3988. #define FMC_PMEM_MEMWAIT ((uint32_t)0x0000FF00U) /*!<MEMWAIT[7:0] bits (Common memory wait time) */
  3989. #define FMC_PMEM_MEMWAIT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  3990. #define FMC_PMEM_MEMWAIT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  3991. #define FMC_PMEM_MEMWAIT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  3992. #define FMC_PMEM_MEMWAIT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  3993. #define FMC_PMEM_MEMWAIT_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  3994. #define FMC_PMEM_MEMWAIT_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  3995. #define FMC_PMEM_MEMWAIT_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  3996. #define FMC_PMEM_MEMWAIT_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
  3997. #define FMC_PMEM_MEMHOLD ((uint32_t)0x00FF0000U) /*!<MEMHOLD[7:0] bits (Common memory hold time) */
  3998. #define FMC_PMEM_MEMHOLD_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  3999. #define FMC_PMEM_MEMHOLD_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  4000. #define FMC_PMEM_MEMHOLD_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  4001. #define FMC_PMEM_MEMHOLD_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  4002. #define FMC_PMEM_MEMHOLD_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
  4003. #define FMC_PMEM_MEMHOLD_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
  4004. #define FMC_PMEM_MEMHOLD_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
  4005. #define FMC_PMEM_MEMHOLD_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
  4006. #define FMC_PMEM_MEMHIZ ((uint32_t)0xFF000000U) /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
  4007. #define FMC_PMEM_MEMHIZ_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  4008. #define FMC_PMEM_MEMHIZ_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  4009. #define FMC_PMEM_MEMHIZ_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  4010. #define FMC_PMEM_MEMHIZ_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  4011. #define FMC_PMEM_MEMHIZ_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
  4012. #define FMC_PMEM_MEMHIZ_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
  4013. #define FMC_PMEM_MEMHIZ_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
  4014. #define FMC_PMEM_MEMHIZ_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
  4015. /****************** Bit definition for FMC_PATT register *******************/
  4016. #define FMC_PATT_ATTSET ((uint32_t)0x000000FFU) /*!<ATTSET[7:0] bits (Attribute memory setup time) */
  4017. #define FMC_PATT_ATTSET_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  4018. #define FMC_PATT_ATTSET_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  4019. #define FMC_PATT_ATTSET_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  4020. #define FMC_PATT_ATTSET_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  4021. #define FMC_PATT_ATTSET_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  4022. #define FMC_PATT_ATTSET_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  4023. #define FMC_PATT_ATTSET_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  4024. #define FMC_PATT_ATTSET_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
  4025. #define FMC_PATT_ATTWAIT ((uint32_t)0x0000FF00U) /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
  4026. #define FMC_PATT_ATTWAIT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  4027. #define FMC_PATT_ATTWAIT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  4028. #define FMC_PATT_ATTWAIT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  4029. #define FMC_PATT_ATTWAIT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  4030. #define FMC_PATT_ATTWAIT_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  4031. #define FMC_PATT_ATTWAIT_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  4032. #define FMC_PATT_ATTWAIT_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  4033. #define FMC_PATT_ATTWAIT_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
  4034. #define FMC_PATT_ATTHOLD ((uint32_t)0x00FF0000U) /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
  4035. #define FMC_PATT_ATTHOLD_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  4036. #define FMC_PATT_ATTHOLD_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  4037. #define FMC_PATT_ATTHOLD_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  4038. #define FMC_PATT_ATTHOLD_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  4039. #define FMC_PATT_ATTHOLD_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
  4040. #define FMC_PATT_ATTHOLD_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
  4041. #define FMC_PATT_ATTHOLD_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
  4042. #define FMC_PATT_ATTHOLD_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
  4043. #define FMC_PATT_ATTHIZ ((uint32_t)0xFF000000U) /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
  4044. #define FMC_PATT_ATTHIZ_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  4045. #define FMC_PATT_ATTHIZ_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  4046. #define FMC_PATT_ATTHIZ_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  4047. #define FMC_PATT_ATTHIZ_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  4048. #define FMC_PATT_ATTHIZ_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
  4049. #define FMC_PATT_ATTHIZ_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
  4050. #define FMC_PATT_ATTHIZ_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
  4051. #define FMC_PATT_ATTHIZ_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
  4052. /****************** Bit definition for FMC_ECCR register *******************/
  4053. #define FMC_ECCR_ECC ((uint32_t)0xFFFFFFFFU) /*!<ECC result */
  4054. /******************************************************************************/
  4055. /* */
  4056. /* General Purpose IOs (GPIO) */
  4057. /* */
  4058. /******************************************************************************/
  4059. /****************** Bits definition for GPIO_MODER register *****************/
  4060. #define GPIO_MODER_MODE0 ((uint32_t)0x00000003U)
  4061. #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001U)
  4062. #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002U)
  4063. #define GPIO_MODER_MODE1 ((uint32_t)0x0000000CU)
  4064. #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004U)
  4065. #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008U)
  4066. #define GPIO_MODER_MODE2 ((uint32_t)0x00000030U)
  4067. #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010U)
  4068. #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020U)
  4069. #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0U)
  4070. #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040U)
  4071. #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080U)
  4072. #define GPIO_MODER_MODE4 ((uint32_t)0x00000300U)
  4073. #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100U)
  4074. #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200U)
  4075. #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00U)
  4076. #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400U)
  4077. #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800U)
  4078. #define GPIO_MODER_MODE6 ((uint32_t)0x00003000U)
  4079. #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000U)
  4080. #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000U)
  4081. #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000U)
  4082. #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000U)
  4083. #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000U)
  4084. #define GPIO_MODER_MODE8 ((uint32_t)0x00030000U)
  4085. #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000U)
  4086. #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000U)
  4087. #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000U)
  4088. #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000U)
  4089. #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000U)
  4090. #define GPIO_MODER_MODE10 ((uint32_t)0x00300000U)
  4091. #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000U)
  4092. #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000U)
  4093. #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000U)
  4094. #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000U)
  4095. #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000U)
  4096. #define GPIO_MODER_MODE12 ((uint32_t)0x03000000U)
  4097. #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000U)
  4098. #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000U)
  4099. #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000U)
  4100. #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000U)
  4101. #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000U)
  4102. #define GPIO_MODER_MODE14 ((uint32_t)0x30000000U)
  4103. #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000U)
  4104. #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000U)
  4105. #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000U)
  4106. #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000U)
  4107. #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000U)
  4108. /* Legacy defines */
  4109. #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
  4110. #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
  4111. #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
  4112. #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
  4113. #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
  4114. #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
  4115. #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
  4116. #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
  4117. #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
  4118. #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
  4119. #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
  4120. #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
  4121. #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
  4122. #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
  4123. #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
  4124. #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
  4125. #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
  4126. #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
  4127. #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
  4128. #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
  4129. #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
  4130. #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
  4131. #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
  4132. #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
  4133. #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
  4134. #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
  4135. #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
  4136. #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
  4137. #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
  4138. #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
  4139. #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
  4140. #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
  4141. #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
  4142. #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
  4143. #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
  4144. #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
  4145. #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
  4146. #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
  4147. #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
  4148. #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
  4149. #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
  4150. #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
  4151. #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
  4152. #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
  4153. #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
  4154. #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
  4155. #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
  4156. #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
  4157. /****************** Bits definition for GPIO_OTYPER register ****************/
  4158. #define GPIO_OTYPER_OT0 ((uint32_t)0x00000001U)
  4159. #define GPIO_OTYPER_OT1 ((uint32_t)0x00000002U)
  4160. #define GPIO_OTYPER_OT2 ((uint32_t)0x00000004U)
  4161. #define GPIO_OTYPER_OT3 ((uint32_t)0x00000008U)
  4162. #define GPIO_OTYPER_OT4 ((uint32_t)0x00000010U)
  4163. #define GPIO_OTYPER_OT5 ((uint32_t)0x00000020U)
  4164. #define GPIO_OTYPER_OT6 ((uint32_t)0x00000040U)
  4165. #define GPIO_OTYPER_OT7 ((uint32_t)0x00000080U)
  4166. #define GPIO_OTYPER_OT8 ((uint32_t)0x00000100U)
  4167. #define GPIO_OTYPER_OT9 ((uint32_t)0x00000200U)
  4168. #define GPIO_OTYPER_OT10 ((uint32_t)0x00000400U)
  4169. #define GPIO_OTYPER_OT11 ((uint32_t)0x00000800U)
  4170. #define GPIO_OTYPER_OT12 ((uint32_t)0x00001000U)
  4171. #define GPIO_OTYPER_OT13 ((uint32_t)0x00002000U)
  4172. #define GPIO_OTYPER_OT14 ((uint32_t)0x00004000U)
  4173. #define GPIO_OTYPER_OT15 ((uint32_t)0x00008000U)
  4174. /* Legacy defines */
  4175. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  4176. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  4177. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  4178. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  4179. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  4180. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  4181. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  4182. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  4183. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  4184. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  4185. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  4186. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  4187. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  4188. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  4189. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  4190. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  4191. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4192. #define GPIO_OSPEEDR_OSPEED0 ((uint32_t)0x00000003U)
  4193. #define GPIO_OSPEEDR_OSPEED0_0 ((uint32_t)0x00000001U)
  4194. #define GPIO_OSPEEDR_OSPEED0_1 ((uint32_t)0x00000002U)
  4195. #define GPIO_OSPEEDR_OSPEED1 ((uint32_t)0x0000000CU)
  4196. #define GPIO_OSPEEDR_OSPEED1_0 ((uint32_t)0x00000004U)
  4197. #define GPIO_OSPEEDR_OSPEED1_1 ((uint32_t)0x00000008U)
  4198. #define GPIO_OSPEEDR_OSPEED2 ((uint32_t)0x00000030U)
  4199. #define GPIO_OSPEEDR_OSPEED2_0 ((uint32_t)0x00000010U)
  4200. #define GPIO_OSPEEDR_OSPEED2_1 ((uint32_t)0x00000020U)
  4201. #define GPIO_OSPEEDR_OSPEED3 ((uint32_t)0x000000C0U)
  4202. #define GPIO_OSPEEDR_OSPEED3_0 ((uint32_t)0x00000040U)
  4203. #define GPIO_OSPEEDR_OSPEED3_1 ((uint32_t)0x00000080U)
  4204. #define GPIO_OSPEEDR_OSPEED4 ((uint32_t)0x00000300U)
  4205. #define GPIO_OSPEEDR_OSPEED4_0 ((uint32_t)0x00000100U)
  4206. #define GPIO_OSPEEDR_OSPEED4_1 ((uint32_t)0x00000200U)
  4207. #define GPIO_OSPEEDR_OSPEED5 ((uint32_t)0x00000C00U)
  4208. #define GPIO_OSPEEDR_OSPEED5_0 ((uint32_t)0x00000400U)
  4209. #define GPIO_OSPEEDR_OSPEED5_1 ((uint32_t)0x00000800U)
  4210. #define GPIO_OSPEEDR_OSPEED6 ((uint32_t)0x00003000U)
  4211. #define GPIO_OSPEEDR_OSPEED6_0 ((uint32_t)0x00001000U)
  4212. #define GPIO_OSPEEDR_OSPEED6_1 ((uint32_t)0x00002000U)
  4213. #define GPIO_OSPEEDR_OSPEED7 ((uint32_t)0x0000C000U)
  4214. #define GPIO_OSPEEDR_OSPEED7_0 ((uint32_t)0x00004000U)
  4215. #define GPIO_OSPEEDR_OSPEED7_1 ((uint32_t)0x00008000U)
  4216. #define GPIO_OSPEEDR_OSPEED8 ((uint32_t)0x00030000U)
  4217. #define GPIO_OSPEEDR_OSPEED8_0 ((uint32_t)0x00010000U)
  4218. #define GPIO_OSPEEDR_OSPEED8_1 ((uint32_t)0x00020000U)
  4219. #define GPIO_OSPEEDR_OSPEED9 ((uint32_t)0x000C0000U)
  4220. #define GPIO_OSPEEDR_OSPEED9_0 ((uint32_t)0x00040000U)
  4221. #define GPIO_OSPEEDR_OSPEED9_1 ((uint32_t)0x00080000U)
  4222. #define GPIO_OSPEEDR_OSPEED10 ((uint32_t)0x00300000U)
  4223. #define GPIO_OSPEEDR_OSPEED10_0 ((uint32_t)0x00100000U)
  4224. #define GPIO_OSPEEDR_OSPEED10_1 ((uint32_t)0x00200000U)
  4225. #define GPIO_OSPEEDR_OSPEED11 ((uint32_t)0x00C00000U)
  4226. #define GPIO_OSPEEDR_OSPEED11_0 ((uint32_t)0x00400000U)
  4227. #define GPIO_OSPEEDR_OSPEED11_1 ((uint32_t)0x00800000U)
  4228. #define GPIO_OSPEEDR_OSPEED12 ((uint32_t)0x03000000U)
  4229. #define GPIO_OSPEEDR_OSPEED12_0 ((uint32_t)0x01000000U)
  4230. #define GPIO_OSPEEDR_OSPEED12_1 ((uint32_t)0x02000000U)
  4231. #define GPIO_OSPEEDR_OSPEED13 ((uint32_t)0x0C000000U)
  4232. #define GPIO_OSPEEDR_OSPEED13_0 ((uint32_t)0x04000000U)
  4233. #define GPIO_OSPEEDR_OSPEED13_1 ((uint32_t)0x08000000U)
  4234. #define GPIO_OSPEEDR_OSPEED14 ((uint32_t)0x30000000U)
  4235. #define GPIO_OSPEEDR_OSPEED14_0 ((uint32_t)0x10000000U)
  4236. #define GPIO_OSPEEDR_OSPEED14_1 ((uint32_t)0x20000000U)
  4237. #define GPIO_OSPEEDR_OSPEED15 ((uint32_t)0xC0000000U)
  4238. #define GPIO_OSPEEDR_OSPEED15_0 ((uint32_t)0x40000000U)
  4239. #define GPIO_OSPEEDR_OSPEED15_1 ((uint32_t)0x80000000U)
  4240. /* Legacy defines */
  4241. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  4242. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  4243. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  4244. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  4245. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  4246. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  4247. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  4248. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  4249. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  4250. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  4251. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  4252. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  4253. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  4254. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  4255. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  4256. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  4257. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  4258. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  4259. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  4260. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  4261. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  4262. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  4263. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  4264. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  4265. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  4266. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  4267. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  4268. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  4269. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  4270. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  4271. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  4272. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  4273. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  4274. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  4275. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  4276. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  4277. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  4278. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  4279. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  4280. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  4281. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  4282. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  4283. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  4284. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  4285. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  4286. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  4287. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  4288. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  4289. /****************** Bits definition for GPIO_PUPDR register *****************/
  4290. #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003U)
  4291. #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001U)
  4292. #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002U)
  4293. #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000CU)
  4294. #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004U)
  4295. #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008U)
  4296. #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030U)
  4297. #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010U)
  4298. #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020U)
  4299. #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0U)
  4300. #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040U)
  4301. #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080U)
  4302. #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300U)
  4303. #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100U)
  4304. #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200U)
  4305. #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00U)
  4306. #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400U)
  4307. #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800U)
  4308. #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000U)
  4309. #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000U)
  4310. #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000U)
  4311. #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000U)
  4312. #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000U)
  4313. #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000U)
  4314. #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000U)
  4315. #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000U)
  4316. #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000U)
  4317. #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000U)
  4318. #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000U)
  4319. #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000U)
  4320. #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000U)
  4321. #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000U)
  4322. #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000U)
  4323. #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000U)
  4324. #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000U)
  4325. #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000U)
  4326. #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000U)
  4327. #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000U)
  4328. #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000U)
  4329. #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000U)
  4330. #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000U)
  4331. #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000U)
  4332. #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000U)
  4333. #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000U)
  4334. #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000U)
  4335. #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000U)
  4336. #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000U)
  4337. #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000U)
  4338. /* Legacy defines */
  4339. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  4340. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  4341. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  4342. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  4343. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  4344. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  4345. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  4346. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  4347. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  4348. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  4349. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  4350. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  4351. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  4352. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  4353. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  4354. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  4355. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  4356. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  4357. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  4358. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  4359. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  4360. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  4361. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  4362. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  4363. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  4364. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  4365. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  4366. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  4367. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  4368. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  4369. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  4370. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  4371. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  4372. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  4373. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  4374. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  4375. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  4376. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  4377. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  4378. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  4379. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  4380. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  4381. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  4382. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  4383. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  4384. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  4385. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  4386. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  4387. /****************** Bits definition for GPIO_IDR register *******************/
  4388. #define GPIO_IDR_ID0 ((uint32_t)0x00000001U)
  4389. #define GPIO_IDR_ID1 ((uint32_t)0x00000002U)
  4390. #define GPIO_IDR_ID2 ((uint32_t)0x00000004U)
  4391. #define GPIO_IDR_ID3 ((uint32_t)0x00000008U)
  4392. #define GPIO_IDR_ID4 ((uint32_t)0x00000010U)
  4393. #define GPIO_IDR_ID5 ((uint32_t)0x00000020U)
  4394. #define GPIO_IDR_ID6 ((uint32_t)0x00000040U)
  4395. #define GPIO_IDR_ID7 ((uint32_t)0x00000080U)
  4396. #define GPIO_IDR_ID8 ((uint32_t)0x00000100U)
  4397. #define GPIO_IDR_ID9 ((uint32_t)0x00000200U)
  4398. #define GPIO_IDR_ID10 ((uint32_t)0x00000400U)
  4399. #define GPIO_IDR_ID11 ((uint32_t)0x00000800U)
  4400. #define GPIO_IDR_ID12 ((uint32_t)0x00001000U)
  4401. #define GPIO_IDR_ID13 ((uint32_t)0x00002000U)
  4402. #define GPIO_IDR_ID14 ((uint32_t)0x00004000U)
  4403. #define GPIO_IDR_ID15 ((uint32_t)0x00008000U)
  4404. /* Legacy defines */
  4405. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  4406. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  4407. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  4408. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  4409. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  4410. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  4411. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  4412. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  4413. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  4414. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  4415. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  4416. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  4417. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  4418. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  4419. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  4420. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  4421. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  4422. #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
  4423. #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
  4424. #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
  4425. #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
  4426. #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
  4427. #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
  4428. #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
  4429. #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
  4430. #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
  4431. #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
  4432. #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
  4433. #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
  4434. #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
  4435. #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
  4436. #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
  4437. #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
  4438. /****************** Bits definition for GPIO_ODR register *******************/
  4439. #define GPIO_ODR_OD0 ((uint32_t)0x00000001U)
  4440. #define GPIO_ODR_OD1 ((uint32_t)0x00000002U)
  4441. #define GPIO_ODR_OD2 ((uint32_t)0x00000004U)
  4442. #define GPIO_ODR_OD3 ((uint32_t)0x00000008U)
  4443. #define GPIO_ODR_OD4 ((uint32_t)0x00000010U)
  4444. #define GPIO_ODR_OD5 ((uint32_t)0x00000020U)
  4445. #define GPIO_ODR_OD6 ((uint32_t)0x00000040U)
  4446. #define GPIO_ODR_OD7 ((uint32_t)0x00000080U)
  4447. #define GPIO_ODR_OD8 ((uint32_t)0x00000100U)
  4448. #define GPIO_ODR_OD9 ((uint32_t)0x00000200U)
  4449. #define GPIO_ODR_OD10 ((uint32_t)0x00000400U)
  4450. #define GPIO_ODR_OD11 ((uint32_t)0x00000800U)
  4451. #define GPIO_ODR_OD12 ((uint32_t)0x00001000U)
  4452. #define GPIO_ODR_OD13 ((uint32_t)0x00002000U)
  4453. #define GPIO_ODR_OD14 ((uint32_t)0x00004000U)
  4454. #define GPIO_ODR_OD15 ((uint32_t)0x00008000U)
  4455. /* Legacy defines */
  4456. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  4457. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  4458. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  4459. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  4460. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  4461. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  4462. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  4463. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  4464. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  4465. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  4466. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  4467. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  4468. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  4469. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  4470. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  4471. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  4472. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  4473. #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
  4474. #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
  4475. #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
  4476. #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
  4477. #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
  4478. #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
  4479. #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
  4480. #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
  4481. #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
  4482. #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
  4483. #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
  4484. #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
  4485. #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
  4486. #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
  4487. #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
  4488. #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
  4489. /****************** Bits definition for GPIO_BSRR register ******************/
  4490. #define GPIO_BSRR_BS0 ((uint32_t)0x00000001U)
  4491. #define GPIO_BSRR_BS1 ((uint32_t)0x00000002U)
  4492. #define GPIO_BSRR_BS2 ((uint32_t)0x00000004U)
  4493. #define GPIO_BSRR_BS3 ((uint32_t)0x00000008U)
  4494. #define GPIO_BSRR_BS4 ((uint32_t)0x00000010U)
  4495. #define GPIO_BSRR_BS5 ((uint32_t)0x00000020U)
  4496. #define GPIO_BSRR_BS6 ((uint32_t)0x00000040U)
  4497. #define GPIO_BSRR_BS7 ((uint32_t)0x00000080U)
  4498. #define GPIO_BSRR_BS8 ((uint32_t)0x00000100U)
  4499. #define GPIO_BSRR_BS9 ((uint32_t)0x00000200U)
  4500. #define GPIO_BSRR_BS10 ((uint32_t)0x00000400U)
  4501. #define GPIO_BSRR_BS11 ((uint32_t)0x00000800U)
  4502. #define GPIO_BSRR_BS12 ((uint32_t)0x00001000U)
  4503. #define GPIO_BSRR_BS13 ((uint32_t)0x00002000U)
  4504. #define GPIO_BSRR_BS14 ((uint32_t)0x00004000U)
  4505. #define GPIO_BSRR_BS15 ((uint32_t)0x00008000U)
  4506. #define GPIO_BSRR_BR0 ((uint32_t)0x00010000U)
  4507. #define GPIO_BSRR_BR1 ((uint32_t)0x00020000U)
  4508. #define GPIO_BSRR_BR2 ((uint32_t)0x00040000U)
  4509. #define GPIO_BSRR_BR3 ((uint32_t)0x00080000U)
  4510. #define GPIO_BSRR_BR4 ((uint32_t)0x00100000U)
  4511. #define GPIO_BSRR_BR5 ((uint32_t)0x00200000U)
  4512. #define GPIO_BSRR_BR6 ((uint32_t)0x00400000U)
  4513. #define GPIO_BSRR_BR7 ((uint32_t)0x00800000U)
  4514. #define GPIO_BSRR_BR8 ((uint32_t)0x01000000U)
  4515. #define GPIO_BSRR_BR9 ((uint32_t)0x02000000U)
  4516. #define GPIO_BSRR_BR10 ((uint32_t)0x04000000U)
  4517. #define GPIO_BSRR_BR11 ((uint32_t)0x08000000U)
  4518. #define GPIO_BSRR_BR12 ((uint32_t)0x10000000U)
  4519. #define GPIO_BSRR_BR13 ((uint32_t)0x20000000U)
  4520. #define GPIO_BSRR_BR14 ((uint32_t)0x40000000U)
  4521. #define GPIO_BSRR_BR15 ((uint32_t)0x80000000U)
  4522. /* Legacy defines */
  4523. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  4524. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  4525. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  4526. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  4527. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  4528. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  4529. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  4530. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  4531. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  4532. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  4533. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  4534. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  4535. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  4536. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  4537. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  4538. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  4539. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  4540. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  4541. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  4542. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  4543. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  4544. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  4545. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  4546. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  4547. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  4548. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  4549. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  4550. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  4551. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  4552. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  4553. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  4554. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  4555. /****************** Bit definition for GPIO_LCKR register *********************/
  4556. #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001U)
  4557. #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002U)
  4558. #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004U)
  4559. #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008U)
  4560. #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010U)
  4561. #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020U)
  4562. #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040U)
  4563. #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080U)
  4564. #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100U)
  4565. #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200U)
  4566. #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400U)
  4567. #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800U)
  4568. #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000U)
  4569. #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000U)
  4570. #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000U)
  4571. #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000U)
  4572. #define GPIO_LCKR_LCKK ((uint32_t)0x00010000U)
  4573. /****************** Bit definition for GPIO_AFRL register *********************/
  4574. #define GPIO_AFRL_AFSEL0 ((uint32_t)0x0000000FU)
  4575. #define GPIO_AFRL_AFSEL0_0 ((uint32_t)0x00000001U)
  4576. #define GPIO_AFRL_AFSEL0_1 ((uint32_t)0x00000002U)
  4577. #define GPIO_AFRL_AFSEL0_2 ((uint32_t)0x00000004U)
  4578. #define GPIO_AFRL_AFSEL0_3 ((uint32_t)0x00000008U)
  4579. #define GPIO_AFRL_AFSEL1 ((uint32_t)0x000000F0U)
  4580. #define GPIO_AFRL_AFSEL1_0 ((uint32_t)0x00000010U)
  4581. #define GPIO_AFRL_AFSEL1_1 ((uint32_t)0x00000020U)
  4582. #define GPIO_AFRL_AFSEL1_2 ((uint32_t)0x00000040U)
  4583. #define GPIO_AFRL_AFSEL1_3 ((uint32_t)0x00000080U)
  4584. #define GPIO_AFRL_AFSEL2 ((uint32_t)0x00000F00U)
  4585. #define GPIO_AFRL_AFSEL2_0 ((uint32_t)0x00000100U)
  4586. #define GPIO_AFRL_AFSEL2_1 ((uint32_t)0x00000200U)
  4587. #define GPIO_AFRL_AFSEL2_2 ((uint32_t)0x00000400U)
  4588. #define GPIO_AFRL_AFSEL2_3 ((uint32_t)0x00000800U)
  4589. #define GPIO_AFRL_AFSEL3 ((uint32_t)0x0000F000U)
  4590. #define GPIO_AFRL_AFSEL3_0 ((uint32_t)0x00001000U)
  4591. #define GPIO_AFRL_AFSEL3_1 ((uint32_t)0x00002000U)
  4592. #define GPIO_AFRL_AFSEL3_2 ((uint32_t)0x00004000U)
  4593. #define GPIO_AFRL_AFSEL3_3 ((uint32_t)0x00008000U)
  4594. #define GPIO_AFRL_AFSEL4 ((uint32_t)0x000F0000U)
  4595. #define GPIO_AFRL_AFSEL4_0 ((uint32_t)0x00010000U)
  4596. #define GPIO_AFRL_AFSEL4_1 ((uint32_t)0x00020000U)
  4597. #define GPIO_AFRL_AFSEL4_2 ((uint32_t)0x00040000U)
  4598. #define GPIO_AFRL_AFSEL4_3 ((uint32_t)0x00080000U)
  4599. #define GPIO_AFRL_AFSEL5 ((uint32_t)0x00F00000U)
  4600. #define GPIO_AFRL_AFSEL5_0 ((uint32_t)0x00100000U)
  4601. #define GPIO_AFRL_AFSEL5_1 ((uint32_t)0x00200000U)
  4602. #define GPIO_AFRL_AFSEL5_2 ((uint32_t)0x00400000U)
  4603. #define GPIO_AFRL_AFSEL5_3 ((uint32_t)0x00800000U)
  4604. #define GPIO_AFRL_AFSEL6 ((uint32_t)0x0F000000U)
  4605. #define GPIO_AFRL_AFSEL6_0 ((uint32_t)0x01000000U)
  4606. #define GPIO_AFRL_AFSEL6_1 ((uint32_t)0x02000000U)
  4607. #define GPIO_AFRL_AFSEL6_2 ((uint32_t)0x04000000U)
  4608. #define GPIO_AFRL_AFSEL6_3 ((uint32_t)0x08000000U)
  4609. #define GPIO_AFRL_AFSEL7 ((uint32_t)0xF0000000U)
  4610. #define GPIO_AFRL_AFSEL7_0 ((uint32_t)0x10000000U)
  4611. #define GPIO_AFRL_AFSEL7_1 ((uint32_t)0x20000000U)
  4612. #define GPIO_AFRL_AFSEL7_2 ((uint32_t)0x40000000U)
  4613. #define GPIO_AFRL_AFSEL7_3 ((uint32_t)0x80000000U)
  4614. /* Legacy defines */
  4615. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  4616. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  4617. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  4618. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  4619. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  4620. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  4621. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  4622. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  4623. /****************** Bit definition for GPIO_AFRH register *********************/
  4624. #define GPIO_AFRH_AFSEL8 ((uint32_t)0x0000000FU)
  4625. #define GPIO_AFRH_AFSEL8_0 ((uint32_t)0x00000001U)
  4626. #define GPIO_AFRH_AFSEL8_1 ((uint32_t)0x00000002U)
  4627. #define GPIO_AFRH_AFSEL8_2 ((uint32_t)0x00000004U)
  4628. #define GPIO_AFRH_AFSEL8_3 ((uint32_t)0x00000008U)
  4629. #define GPIO_AFRH_AFSEL9 ((uint32_t)0x000000F0U)
  4630. #define GPIO_AFRH_AFSEL9_0 ((uint32_t)0x00000010U)
  4631. #define GPIO_AFRH_AFSEL9_1 ((uint32_t)0x00000020U)
  4632. #define GPIO_AFRH_AFSEL9_2 ((uint32_t)0x00000040U)
  4633. #define GPIO_AFRH_AFSEL9_3 ((uint32_t)0x00000080U)
  4634. #define GPIO_AFRH_AFSEL10 ((uint32_t)0x00000F00U)
  4635. #define GPIO_AFRH_AFSEL10_0 ((uint32_t)0x00000100U)
  4636. #define GPIO_AFRH_AFSEL10_1 ((uint32_t)0x00000200U)
  4637. #define GPIO_AFRH_AFSEL10_2 ((uint32_t)0x00000400U)
  4638. #define GPIO_AFRH_AFSEL10_3 ((uint32_t)0x00000800U)
  4639. #define GPIO_AFRH_AFSEL11 ((uint32_t)0x0000F000U)
  4640. #define GPIO_AFRH_AFSEL11_0 ((uint32_t)0x00001000U)
  4641. #define GPIO_AFRH_AFSEL11_1 ((uint32_t)0x00002000U)
  4642. #define GPIO_AFRH_AFSEL11_2 ((uint32_t)0x00004000U)
  4643. #define GPIO_AFRH_AFSEL11_3 ((uint32_t)0x00008000U)
  4644. #define GPIO_AFRH_AFSEL12 ((uint32_t)0x000F0000U)
  4645. #define GPIO_AFRH_AFSEL12_0 ((uint32_t)0x00010000U)
  4646. #define GPIO_AFRH_AFSEL12_1 ((uint32_t)0x00020000U)
  4647. #define GPIO_AFRH_AFSEL12_2 ((uint32_t)0x00040000U)
  4648. #define GPIO_AFRH_AFSEL12_3 ((uint32_t)0x00080000U)
  4649. #define GPIO_AFRH_AFSEL13 ((uint32_t)0x00F00000U)
  4650. #define GPIO_AFRH_AFSEL13_0 ((uint32_t)0x00100000U)
  4651. #define GPIO_AFRH_AFSEL13_1 ((uint32_t)0x00200000U)
  4652. #define GPIO_AFRH_AFSEL13_2 ((uint32_t)0x00400000U)
  4653. #define GPIO_AFRH_AFSEL13_3 ((uint32_t)0x00800000U)
  4654. #define GPIO_AFRH_AFSEL14 ((uint32_t)0x0F000000U)
  4655. #define GPIO_AFRH_AFSEL14_0 ((uint32_t)0x01000000U)
  4656. #define GPIO_AFRH_AFSEL14_1 ((uint32_t)0x02000000U)
  4657. #define GPIO_AFRH_AFSEL14_2 ((uint32_t)0x04000000U)
  4658. #define GPIO_AFRH_AFSEL14_3 ((uint32_t)0x08000000U)
  4659. #define GPIO_AFRH_AFSEL15 ((uint32_t)0xF0000000U)
  4660. #define GPIO_AFRH_AFSEL15_0 ((uint32_t)0x10000000U)
  4661. #define GPIO_AFRH_AFSEL15_1 ((uint32_t)0x20000000U)
  4662. #define GPIO_AFRH_AFSEL15_2 ((uint32_t)0x40000000U)
  4663. #define GPIO_AFRH_AFSEL15_3 ((uint32_t)0x80000000U)
  4664. /* Legacy defines */
  4665. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  4666. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  4667. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  4668. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  4669. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  4670. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  4671. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  4672. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  4673. /****************** Bits definition for GPIO_BRR register ******************/
  4674. #define GPIO_BRR_BR0 ((uint32_t)0x00000001U)
  4675. #define GPIO_BRR_BR1 ((uint32_t)0x00000002U)
  4676. #define GPIO_BRR_BR2 ((uint32_t)0x00000004U)
  4677. #define GPIO_BRR_BR3 ((uint32_t)0x00000008U)
  4678. #define GPIO_BRR_BR4 ((uint32_t)0x00000010U)
  4679. #define GPIO_BRR_BR5 ((uint32_t)0x00000020U)
  4680. #define GPIO_BRR_BR6 ((uint32_t)0x00000040U)
  4681. #define GPIO_BRR_BR7 ((uint32_t)0x00000080U)
  4682. #define GPIO_BRR_BR8 ((uint32_t)0x00000100U)
  4683. #define GPIO_BRR_BR9 ((uint32_t)0x00000200U)
  4684. #define GPIO_BRR_BR10 ((uint32_t)0x00000400U)
  4685. #define GPIO_BRR_BR11 ((uint32_t)0x00000800U)
  4686. #define GPIO_BRR_BR12 ((uint32_t)0x00001000U)
  4687. #define GPIO_BRR_BR13 ((uint32_t)0x00002000U)
  4688. #define GPIO_BRR_BR14 ((uint32_t)0x00004000U)
  4689. #define GPIO_BRR_BR15 ((uint32_t)0x00008000U)
  4690. /* Legacy defines */
  4691. #define GPIO_BRR_BR_0 GPIO_BRR_BR0
  4692. #define GPIO_BRR_BR_1 GPIO_BRR_BR1
  4693. #define GPIO_BRR_BR_2 GPIO_BRR_BR2
  4694. #define GPIO_BRR_BR_3 GPIO_BRR_BR3
  4695. #define GPIO_BRR_BR_4 GPIO_BRR_BR4
  4696. #define GPIO_BRR_BR_5 GPIO_BRR_BR5
  4697. #define GPIO_BRR_BR_6 GPIO_BRR_BR6
  4698. #define GPIO_BRR_BR_7 GPIO_BRR_BR7
  4699. #define GPIO_BRR_BR_8 GPIO_BRR_BR8
  4700. #define GPIO_BRR_BR_9 GPIO_BRR_BR9
  4701. #define GPIO_BRR_BR_10 GPIO_BRR_BR10
  4702. #define GPIO_BRR_BR_11 GPIO_BRR_BR11
  4703. #define GPIO_BRR_BR_12 GPIO_BRR_BR12
  4704. #define GPIO_BRR_BR_13 GPIO_BRR_BR13
  4705. #define GPIO_BRR_BR_14 GPIO_BRR_BR14
  4706. #define GPIO_BRR_BR_15 GPIO_BRR_BR15
  4707. /****************** Bits definition for GPIO_ASCR register *******************/
  4708. #define GPIO_ASCR_ASC0 ((uint32_t)0x00000001U)
  4709. #define GPIO_ASCR_ASC1 ((uint32_t)0x00000002U)
  4710. #define GPIO_ASCR_ASC2 ((uint32_t)0x00000004U)
  4711. #define GPIO_ASCR_ASC3 ((uint32_t)0x00000008U)
  4712. #define GPIO_ASCR_ASC4 ((uint32_t)0x00000010U)
  4713. #define GPIO_ASCR_ASC5 ((uint32_t)0x00000020U)
  4714. #define GPIO_ASCR_ASC6 ((uint32_t)0x00000040U)
  4715. #define GPIO_ASCR_ASC7 ((uint32_t)0x00000080U)
  4716. #define GPIO_ASCR_ASC8 ((uint32_t)0x00000100U)
  4717. #define GPIO_ASCR_ASC9 ((uint32_t)0x00000200U)
  4718. #define GPIO_ASCR_ASC10 ((uint32_t)0x00000400U)
  4719. #define GPIO_ASCR_ASC11 ((uint32_t)0x00000800U)
  4720. #define GPIO_ASCR_ASC12 ((uint32_t)0x00001000U)
  4721. #define GPIO_ASCR_ASC13 ((uint32_t)0x00002000U)
  4722. #define GPIO_ASCR_ASC14 ((uint32_t)0x00004000U)
  4723. #define GPIO_ASCR_ASC15 ((uint32_t)0x00008000U)
  4724. /* Legacy defines */
  4725. #define GPIO_ASCR_EN_0 GPIO_ASCR_ASC0
  4726. #define GPIO_ASCR_EN_1 GPIO_ASCR_ASC1
  4727. #define GPIO_ASCR_EN_2 GPIO_ASCR_ASC2
  4728. #define GPIO_ASCR_EN_3 GPIO_ASCR_ASC3
  4729. #define GPIO_ASCR_EN_4 GPIO_ASCR_ASC4
  4730. #define GPIO_ASCR_EN_5 GPIO_ASCR_ASC5
  4731. #define GPIO_ASCR_EN_6 GPIO_ASCR_ASC6
  4732. #define GPIO_ASCR_EN_7 GPIO_ASCR_ASC7
  4733. #define GPIO_ASCR_EN_8 GPIO_ASCR_ASC8
  4734. #define GPIO_ASCR_EN_9 GPIO_ASCR_ASC9
  4735. #define GPIO_ASCR_EN_10 GPIO_ASCR_ASC10
  4736. #define GPIO_ASCR_EN_11 GPIO_ASCR_ASC11
  4737. #define GPIO_ASCR_EN_12 GPIO_ASCR_ASC12
  4738. #define GPIO_ASCR_EN_13 GPIO_ASCR_ASC13
  4739. #define GPIO_ASCR_EN_14 GPIO_ASCR_ASC14
  4740. #define GPIO_ASCR_EN_15 GPIO_ASCR_ASC15
  4741. /******************************************************************************/
  4742. /* */
  4743. /* Inter-integrated Circuit Interface (I2C) */
  4744. /* */
  4745. /******************************************************************************/
  4746. /******************* Bit definition for I2C_CR1 register *******************/
  4747. #define I2C_CR1_PE ((uint32_t)0x00000001U) /*!< Peripheral enable */
  4748. #define I2C_CR1_TXIE ((uint32_t)0x00000002U) /*!< TX interrupt enable */
  4749. #define I2C_CR1_RXIE ((uint32_t)0x00000004U) /*!< RX interrupt enable */
  4750. #define I2C_CR1_ADDRIE ((uint32_t)0x00000008U) /*!< Address match interrupt enable */
  4751. #define I2C_CR1_NACKIE ((uint32_t)0x00000010U) /*!< NACK received interrupt enable */
  4752. #define I2C_CR1_STOPIE ((uint32_t)0x00000020U) /*!< STOP detection interrupt enable */
  4753. #define I2C_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transfer complete interrupt enable */
  4754. #define I2C_CR1_ERRIE ((uint32_t)0x00000080U) /*!< Errors interrupt enable */
  4755. #define I2C_CR1_DNF ((uint32_t)0x00000F00U) /*!< Digital noise filter */
  4756. #define I2C_CR1_ANFOFF ((uint32_t)0x00001000U) /*!< Analog noise filter OFF */
  4757. #define I2C_CR1_SWRST ((uint32_t)0x00002000U) /*!< Software reset */
  4758. #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000U) /*!< DMA transmission requests enable */
  4759. #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000U) /*!< DMA reception requests enable */
  4760. #define I2C_CR1_SBC ((uint32_t)0x00010000U) /*!< Slave byte control */
  4761. #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000U) /*!< Clock stretching disable */
  4762. #define I2C_CR1_WUPEN ((uint32_t)0x00040000U) /*!< Wakeup from STOP enable */
  4763. #define I2C_CR1_GCEN ((uint32_t)0x00080000U) /*!< General call enable */
  4764. #define I2C_CR1_SMBHEN ((uint32_t)0x00100000U) /*!< SMBus host address enable */
  4765. #define I2C_CR1_SMBDEN ((uint32_t)0x00200000U) /*!< SMBus device default address enable */
  4766. #define I2C_CR1_ALERTEN ((uint32_t)0x00400000U) /*!< SMBus alert enable */
  4767. #define I2C_CR1_PECEN ((uint32_t)0x00800000U) /*!< PEC enable */
  4768. /****************** Bit definition for I2C_CR2 register ********************/
  4769. #define I2C_CR2_SADD ((uint32_t)0x000003FFU) /*!< Slave address (master mode) */
  4770. #define I2C_CR2_RD_WRN ((uint32_t)0x00000400U) /*!< Transfer direction (master mode) */
  4771. #define I2C_CR2_ADD10 ((uint32_t)0x00000800U) /*!< 10-bit addressing mode (master mode) */
  4772. #define I2C_CR2_HEAD10R ((uint32_t)0x00001000U) /*!< 10-bit address header only read direction (master mode) */
  4773. #define I2C_CR2_START ((uint32_t)0x00002000U) /*!< START generation */
  4774. #define I2C_CR2_STOP ((uint32_t)0x00004000U) /*!< STOP generation (master mode) */
  4775. #define I2C_CR2_NACK ((uint32_t)0x00008000U) /*!< NACK generation (slave mode) */
  4776. #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000U) /*!< Number of bytes */
  4777. #define I2C_CR2_RELOAD ((uint32_t)0x01000000U) /*!< NBYTES reload mode */
  4778. #define I2C_CR2_AUTOEND ((uint32_t)0x02000000U) /*!< Automatic end mode (master mode) */
  4779. #define I2C_CR2_PECBYTE ((uint32_t)0x04000000U) /*!< Packet error checking byte */
  4780. /******************* Bit definition for I2C_OAR1 register ******************/
  4781. #define I2C_OAR1_OA1 ((uint32_t)0x000003FFU) /*!< Interface own address 1 */
  4782. #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400U) /*!< Own address 1 10-bit mode */
  4783. #define I2C_OAR1_OA1EN ((uint32_t)0x00008000U) /*!< Own address 1 enable */
  4784. /******************* Bit definition for I2C_OAR2 register ******************/
  4785. #define I2C_OAR2_OA2 ((uint32_t)0x000000FEU) /*!< Interface own address 2 */
  4786. #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700U) /*!< Own address 2 masks */
  4787. #define I2C_OAR2_OA2NOMASK ((uint32_t)0x00000000U) /*!< No mask */
  4788. #define I2C_OAR2_OA2MASK01 ((uint32_t)0x00000100U) /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  4789. #define I2C_OAR2_OA2MASK02 ((uint32_t)0x00000200U) /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  4790. #define I2C_OAR2_OA2MASK03 ((uint32_t)0x00000300U) /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  4791. #define I2C_OAR2_OA2MASK04 ((uint32_t)0x00000400U) /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  4792. #define I2C_OAR2_OA2MASK05 ((uint32_t)0x00000500U) /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  4793. #define I2C_OAR2_OA2MASK06 ((uint32_t)0x00000600U) /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  4794. #define I2C_OAR2_OA2MASK07 ((uint32_t)0x00000700U) /*!< OA2[7:1] is masked, No comparison is done */
  4795. #define I2C_OAR2_OA2EN ((uint32_t)0x00008000U) /*!< Own address 2 enable */
  4796. /******************* Bit definition for I2C_TIMINGR register *******************/
  4797. #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FFU) /*!< SCL low period (master mode) */
  4798. #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00U) /*!< SCL high period (master mode) */
  4799. #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000U) /*!< Data hold time */
  4800. #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000U) /*!< Data setup time */
  4801. #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000U) /*!< Timings prescaler */
  4802. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  4803. #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFFU) /*!< Bus timeout A */
  4804. #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000U) /*!< Idle clock timeout detection */
  4805. #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000U) /*!< Clock timeout enable */
  4806. #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000U) /*!< Bus timeout B */
  4807. #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000U) /*!< Extended clock timeout enable */
  4808. /****************** Bit definition for I2C_ISR register *********************/
  4809. #define I2C_ISR_TXE ((uint32_t)0x00000001U) /*!< Transmit data register empty */
  4810. #define I2C_ISR_TXIS ((uint32_t)0x00000002U) /*!< Transmit interrupt status */
  4811. #define I2C_ISR_RXNE ((uint32_t)0x00000004U) /*!< Receive data register not empty */
  4812. #define I2C_ISR_ADDR ((uint32_t)0x00000008U) /*!< Address matched (slave mode) */
  4813. #define I2C_ISR_NACKF ((uint32_t)0x00000010U) /*!< NACK received flag */
  4814. #define I2C_ISR_STOPF ((uint32_t)0x00000020U) /*!< STOP detection flag */
  4815. #define I2C_ISR_TC ((uint32_t)0x00000040U) /*!< Transfer complete (master mode) */
  4816. #define I2C_ISR_TCR ((uint32_t)0x00000080U) /*!< Transfer complete reload */
  4817. #define I2C_ISR_BERR ((uint32_t)0x00000100U) /*!< Bus error */
  4818. #define I2C_ISR_ARLO ((uint32_t)0x00000200U) /*!< Arbitration lost */
  4819. #define I2C_ISR_OVR ((uint32_t)0x00000400U) /*!< Overrun/Underrun */
  4820. #define I2C_ISR_PECERR ((uint32_t)0x00000800U) /*!< PEC error in reception */
  4821. #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000U) /*!< Timeout or Tlow detection flag */
  4822. #define I2C_ISR_ALERT ((uint32_t)0x00002000U) /*!< SMBus alert */
  4823. #define I2C_ISR_BUSY ((uint32_t)0x00008000U) /*!< Bus busy */
  4824. #define I2C_ISR_DIR ((uint32_t)0x00010000U) /*!< Transfer direction (slave mode) */
  4825. #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000U) /*!< Address match code (slave mode) */
  4826. /****************** Bit definition for I2C_ICR register *********************/
  4827. #define I2C_ICR_ADDRCF ((uint32_t)0x00000008U) /*!< Address matched clear flag */
  4828. #define I2C_ICR_NACKCF ((uint32_t)0x00000010U) /*!< NACK clear flag */
  4829. #define I2C_ICR_STOPCF ((uint32_t)0x00000020U) /*!< STOP detection clear flag */
  4830. #define I2C_ICR_BERRCF ((uint32_t)0x00000100U) /*!< Bus error clear flag */
  4831. #define I2C_ICR_ARLOCF ((uint32_t)0x00000200U) /*!< Arbitration lost clear flag */
  4832. #define I2C_ICR_OVRCF ((uint32_t)0x00000400U) /*!< Overrun/Underrun clear flag */
  4833. #define I2C_ICR_PECCF ((uint32_t)0x00000800U) /*!< PAC error clear flag */
  4834. #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000U) /*!< Timeout clear flag */
  4835. #define I2C_ICR_ALERTCF ((uint32_t)0x00002000U) /*!< Alert clear flag */
  4836. /****************** Bit definition for I2C_PECR register *********************/
  4837. #define I2C_PECR_PEC ((uint32_t)0x000000FFU) /*!< PEC register */
  4838. /****************** Bit definition for I2C_RXDR register *********************/
  4839. #define I2C_RXDR_RXDATA ((uint32_t)0x000000FFU) /*!< 8-bit receive data */
  4840. /****************** Bit definition for I2C_TXDR register *********************/
  4841. #define I2C_TXDR_TXDATA ((uint32_t)0x000000FFU) /*!< 8-bit transmit data */
  4842. /******************************************************************************/
  4843. /* */
  4844. /* Independent WATCHDOG */
  4845. /* */
  4846. /******************************************************************************/
  4847. /******************* Bit definition for IWDG_KR register ********************/
  4848. #define IWDG_KR_KEY ((uint32_t)0x0000FFFFU) /*!<Key value (write only, read 0000h) */
  4849. /******************* Bit definition for IWDG_PR register ********************/
  4850. #define IWDG_PR_PR ((uint32_t)0x00000007U) /*!<PR[2:0] (Prescaler divider) */
  4851. #define IWDG_PR_PR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  4852. #define IWDG_PR_PR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  4853. #define IWDG_PR_PR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  4854. /******************* Bit definition for IWDG_RLR register *******************/
  4855. #define IWDG_RLR_RL ((uint32_t)0x00000FFFU) /*!<Watchdog counter reload value */
  4856. /******************* Bit definition for IWDG_SR register ********************/
  4857. #define IWDG_SR_PVU ((uint32_t)0x00000001U) /*!< Watchdog prescaler value update */
  4858. #define IWDG_SR_RVU ((uint32_t)0x00000002U) /*!< Watchdog counter reload value update */
  4859. #define IWDG_SR_WVU ((uint32_t)0x00000004U) /*!< Watchdog counter window value update */
  4860. /******************* Bit definition for IWDG_KR register ********************/
  4861. #define IWDG_WINR_WIN ((uint32_t)0x00000FFFU) /*!< Watchdog counter window value */
  4862. /******************************************************************************/
  4863. /* */
  4864. /* Firewall */
  4865. /* */
  4866. /******************************************************************************/
  4867. /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL;LSSA;LSL register */
  4868. #define FW_CSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Code Segment Start Address */
  4869. #define FW_CSL_LENG ((uint32_t)0x003FFF00U) /*!< Code Segment Length */
  4870. #define FW_NVDSSA_ADD ((uint32_t)0x00FFFF00U) /*!< Non Volatile Dat Segment Start Address */
  4871. #define FW_NVDSL_LENG ((uint32_t)0x003FFF00U) /*!< Non Volatile Data Segment Length */
  4872. #define FW_VDSSA_ADD ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Start Address */
  4873. #define FW_VDSL_LENG ((uint32_t)0x0001FFC0U) /*!< Volatile Data Segment Length */
  4874. #define FW_LSSA_ADD ((uint32_t)0x0007FF80U) /*!< Library Segment Start Address*/
  4875. #define FW_LSL_LENG ((uint32_t)0x0007FF80U) /*!< Library Segment Length*/
  4876. /**************************Bit definition for CR register *********************/
  4877. #define FW_CR_FPA ((uint32_t)0x00000001U) /*!< Firewall Pre Arm*/
  4878. #define FW_CR_VDS ((uint32_t)0x00000002U) /*!< Volatile Data Sharing*/
  4879. #define FW_CR_VDE ((uint32_t)0x00000004U) /*!< Volatile Data Execution*/
  4880. /******************************************************************************/
  4881. /* */
  4882. /* Power Control */
  4883. /* */
  4884. /******************************************************************************/
  4885. /******************** Bit definition for PWR_CR1 register ********************/
  4886. #define PWR_CR1_LPR ((uint32_t)0x00004000U) /*!< Regulator low-power mode */
  4887. #define PWR_CR1_VOS ((uint32_t)0x00000600U) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  4888. #define PWR_CR1_VOS_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
  4889. #define PWR_CR1_VOS_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
  4890. #define PWR_CR1_DBP ((uint32_t)0x00000100U) /*!< Disable Back-up domain Protection */
  4891. #define PWR_CR1_LPMS ((uint32_t)0x00000007U) /*!< Low-power mode selection field */
  4892. #define PWR_CR1_LPMS_STOP0 ((uint32_t)0x00000000U) /*!< Stop 0 mode */
  4893. #define PWR_CR1_LPMS_STOP1 ((uint32_t)0x00000001U) /*!< Stop 1 mode */
  4894. #define PWR_CR1_LPMS_STOP2 ((uint32_t)0x00000002U) /*!< Stop 2 mode */
  4895. #define PWR_CR1_LPMS_STANDBY ((uint32_t)0x00000003U) /*!< Stand-by mode */
  4896. #define PWR_CR1_LPMS_SHUTDOWN ((uint32_t)0x00000004U) /*!< Shut-down mode */
  4897. /******************** Bit definition for PWR_CR2 register ********************/
  4898. #define PWR_CR2_USV ((uint32_t)0x00000400U) /*!< VDD USB Supply Valid */
  4899. #define PWR_CR2_IOSV ((uint32_t)0x00000200U) /*!< VDD IO2 independent I/Os Supply Valid */
  4900. /*!< PVME Peripheral Voltage Monitor Enable */
  4901. #define PWR_CR2_PVME ((uint32_t)0x000000F0U) /*!< PVM bits field */
  4902. #define PWR_CR2_PVME4 ((uint32_t)0x00000080U) /*!< PVM 4 Enable */
  4903. #define PWR_CR2_PVME3 ((uint32_t)0x00000040U) /*!< PVM 3 Enable */
  4904. #define PWR_CR2_PVME2 ((uint32_t)0x00000020U) /*!< PVM 2 Enable */
  4905. #define PWR_CR2_PVME1 ((uint32_t)0x00000010U) /*!< PVM 1 Enable */
  4906. /*!< PVD level configuration */
  4907. #define PWR_CR2_PLS ((uint32_t)0x0000000EU) /*!< PVD level selection */
  4908. #define PWR_CR2_PLS_LEV0 ((uint32_t)0x00000000U) /*!< PVD level 0 */
  4909. #define PWR_CR2_PLS_LEV1 ((uint32_t)0x00000002U) /*!< PVD level 1 */
  4910. #define PWR_CR2_PLS_LEV2 ((uint32_t)0x00000004U) /*!< PVD level 2 */
  4911. #define PWR_CR2_PLS_LEV3 ((uint32_t)0x00000006U) /*!< PVD level 3 */
  4912. #define PWR_CR2_PLS_LEV4 ((uint32_t)0x00000008U) /*!< PVD level 4 */
  4913. #define PWR_CR2_PLS_LEV5 ((uint32_t)0x0000000AU) /*!< PVD level 5 */
  4914. #define PWR_CR2_PLS_LEV6 ((uint32_t)0x0000000CU) /*!< PVD level 6 */
  4915. #define PWR_CR2_PLS_LEV7 ((uint32_t)0x0000000EU) /*!< PVD level 7 */
  4916. #define PWR_CR2_PVDE ((uint32_t)0x00000001U) /*!< Power Voltage Detector Enable */
  4917. /******************** Bit definition for PWR_CR3 register ********************/
  4918. #define PWR_CR3_EIWF ((uint32_t)0x00008000U) /*!< Enable Internal Wake-up line */
  4919. #define PWR_CR3_APC ((uint32_t)0x00000400U) /*!< Apply pull-up and pull-down configuration */
  4920. #define PWR_CR3_RRS ((uint32_t)0x00000100U) /*!< SRAM2 Retention in Stand-by mode */
  4921. #define PWR_CR3_EWUP5 ((uint32_t)0x00000010U) /*!< Enable Wake-Up Pin 5 */
  4922. #define PWR_CR3_EWUP4 ((uint32_t)0x00000008U) /*!< Enable Wake-Up Pin 4 */
  4923. #define PWR_CR3_EWUP3 ((uint32_t)0x00000004U) /*!< Enable Wake-Up Pin 3 */
  4924. #define PWR_CR3_EWUP2 ((uint32_t)0x00000002U) /*!< Enable Wake-Up Pin 2 */
  4925. #define PWR_CR3_EWUP1 ((uint32_t)0x00000001U) /*!< Enable Wake-Up Pin 1 */
  4926. #define PWR_CR3_EWUP ((uint32_t)0x0000001FU) /*!< Enable Wake-Up Pins */
  4927. /******************** Bit definition for PWR_CR4 register ********************/
  4928. #define PWR_CR4_VBRS ((uint32_t)0x00000200U) /*!< VBAT Battery charging Resistor Selection */
  4929. #define PWR_CR4_VBE ((uint32_t)0x00000100U) /*!< VBAT Battery charging Enable */
  4930. #define PWR_CR4_WP5 ((uint32_t)0x00000010U) /*!< Wake-Up Pin 5 polarity */
  4931. #define PWR_CR4_WP4 ((uint32_t)0x00000008U) /*!< Wake-Up Pin 4 polarity */
  4932. #define PWR_CR4_WP3 ((uint32_t)0x00000004U) /*!< Wake-Up Pin 3 polarity */
  4933. #define PWR_CR4_WP2 ((uint32_t)0x00000002U) /*!< Wake-Up Pin 2 polarity */
  4934. #define PWR_CR4_WP1 ((uint32_t)0x00000001U) /*!< Wake-Up Pin 1 polarity */
  4935. /******************** Bit definition for PWR_SR1 register ********************/
  4936. #define PWR_SR1_WUFI ((uint32_t)0x00008000U) /*!< Wake-Up Flag Internal */
  4937. #define PWR_SR1_SBF ((uint32_t)0x00000100U) /*!< Stand-By Flag */
  4938. #define PWR_SR1_WUF ((uint32_t)0x0000001FU) /*!< Wake-up Flags */
  4939. #define PWR_SR1_WUF5 ((uint32_t)0x00000010U) /*!< Wake-up Flag 5 */
  4940. #define PWR_SR1_WUF4 ((uint32_t)0x00000008U) /*!< Wake-up Flag 4 */
  4941. #define PWR_SR1_WUF3 ((uint32_t)0x00000004U) /*!< Wake-up Flag 3 */
  4942. #define PWR_SR1_WUF2 ((uint32_t)0x00000002U) /*!< Wake-up Flag 2 */
  4943. #define PWR_SR1_WUF1 ((uint32_t)0x00000001U) /*!< Wake-up Flag 1 */
  4944. /******************** Bit definition for PWR_SR2 register ********************/
  4945. #define PWR_SR2_PVMO4 ((uint32_t)0x00008000U) /*!< Peripheral Voltage Monitoring Output 4 */
  4946. #define PWR_SR2_PVMO3 ((uint32_t)0x00004000U) /*!< Peripheral Voltage Monitoring Output 3 */
  4947. #define PWR_SR2_PVMO2 ((uint32_t)0x00002000U) /*!< Peripheral Voltage Monitoring Output 2 */
  4948. #define PWR_SR2_PVMO1 ((uint32_t)0x00001000U) /*!< Peripheral Voltage Monitoring Output 1 */
  4949. #define PWR_SR2_PVDO ((uint32_t)0x00000800U) /*!< Power Voltage Detector Output */
  4950. #define PWR_SR2_VOSF ((uint32_t)0x00000400U) /*!< Voltage Scaling Flag */
  4951. #define PWR_SR2_REGLPF ((uint32_t)0x00000200U) /*!< Low-power Regulator Flag */
  4952. #define PWR_SR2_REGLPS ((uint32_t)0x00000100U) /*!< Low-power Regulator Started */
  4953. /******************** Bit definition for PWR_SCR register ********************/
  4954. #define PWR_SCR_CSBF ((uint32_t)0x00000100U) /*!< Clear Stand-By Flag */
  4955. #define PWR_SCR_CWUF ((uint32_t)0x0000001FU) /*!< Clear Wake-up Flags */
  4956. #define PWR_SCR_CWUF5 ((uint32_t)0x00000010U) /*!< Clear Wake-up Flag 5 */
  4957. #define PWR_SCR_CWUF4 ((uint32_t)0x00000008U) /*!< Clear Wake-up Flag 4 */
  4958. #define PWR_SCR_CWUF3 ((uint32_t)0x00000004U) /*!< Clear Wake-up Flag 3 */
  4959. #define PWR_SCR_CWUF2 ((uint32_t)0x00000002U) /*!< Clear Wake-up Flag 2 */
  4960. #define PWR_SCR_CWUF1 ((uint32_t)0x00000001U) /*!< Clear Wake-up Flag 1 */
  4961. /******************** Bit definition for PWR_PUCRA register ********************/
  4962. #define PWR_PUCRA_PA15 ((uint32_t)0x00008000U) /*!< Port PA15 Pull-Up set */
  4963. #define PWR_PUCRA_PA13 ((uint32_t)0x00002000U) /*!< Port PA13 Pull-Up set */
  4964. #define PWR_PUCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Up set */
  4965. #define PWR_PUCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Up set */
  4966. #define PWR_PUCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Up set */
  4967. #define PWR_PUCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Up set */
  4968. #define PWR_PUCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Up set */
  4969. #define PWR_PUCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Up set */
  4970. #define PWR_PUCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Up set */
  4971. #define PWR_PUCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Up set */
  4972. #define PWR_PUCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Up set */
  4973. #define PWR_PUCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Up set */
  4974. #define PWR_PUCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Up set */
  4975. #define PWR_PUCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Up set */
  4976. #define PWR_PUCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Up set */
  4977. /******************** Bit definition for PWR_PDCRA register ********************/
  4978. #define PWR_PDCRA_PA14 ((uint32_t)0x00004000U) /*!< Port PA14 Pull-Down set */
  4979. #define PWR_PDCRA_PA12 ((uint32_t)0x00001000U) /*!< Port PA12 Pull-Down set */
  4980. #define PWR_PDCRA_PA11 ((uint32_t)0x00000800U) /*!< Port PA11 Pull-Down set */
  4981. #define PWR_PDCRA_PA10 ((uint32_t)0x00000400U) /*!< Port PA10 Pull-Down set */
  4982. #define PWR_PDCRA_PA9 ((uint32_t)0x00000200U) /*!< Port PA9 Pull-Down set */
  4983. #define PWR_PDCRA_PA8 ((uint32_t)0x00000100U) /*!< Port PA8 Pull-Down set */
  4984. #define PWR_PDCRA_PA7 ((uint32_t)0x00000080U) /*!< Port PA7 Pull-Down set */
  4985. #define PWR_PDCRA_PA6 ((uint32_t)0x00000040U) /*!< Port PA6 Pull-Down set */
  4986. #define PWR_PDCRA_PA5 ((uint32_t)0x00000020U) /*!< Port PA5 Pull-Down set */
  4987. #define PWR_PDCRA_PA4 ((uint32_t)0x00000010U) /*!< Port PA4 Pull-Down set */
  4988. #define PWR_PDCRA_PA3 ((uint32_t)0x00000008U) /*!< Port PA3 Pull-Down set */
  4989. #define PWR_PDCRA_PA2 ((uint32_t)0x00000004U) /*!< Port PA2 Pull-Down set */
  4990. #define PWR_PDCRA_PA1 ((uint32_t)0x00000002U) /*!< Port PA1 Pull-Down set */
  4991. #define PWR_PDCRA_PA0 ((uint32_t)0x00000001U) /*!< Port PA0 Pull-Down set */
  4992. /******************** Bit definition for PWR_PUCRB register ********************/
  4993. #define PWR_PUCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Up set */
  4994. #define PWR_PUCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Up set */
  4995. #define PWR_PUCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Up set */
  4996. #define PWR_PUCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Up set */
  4997. #define PWR_PUCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Up set */
  4998. #define PWR_PUCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Up set */
  4999. #define PWR_PUCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Up set */
  5000. #define PWR_PUCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Up set */
  5001. #define PWR_PUCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Up set */
  5002. #define PWR_PUCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Up set */
  5003. #define PWR_PUCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Up set */
  5004. #define PWR_PUCRB_PB4 ((uint32_t)0x00000010U) /*!< Port PB4 Pull-Up set */
  5005. #define PWR_PUCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Up set */
  5006. #define PWR_PUCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Up set */
  5007. #define PWR_PUCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Up set */
  5008. #define PWR_PUCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Up set */
  5009. /******************** Bit definition for PWR_PDCRB register ********************/
  5010. #define PWR_PDCRB_PB15 ((uint32_t)0x00008000U) /*!< Port PB15 Pull-Down set */
  5011. #define PWR_PDCRB_PB14 ((uint32_t)0x00004000U) /*!< Port PB14 Pull-Down set */
  5012. #define PWR_PDCRB_PB13 ((uint32_t)0x00002000U) /*!< Port PB13 Pull-Down set */
  5013. #define PWR_PDCRB_PB12 ((uint32_t)0x00001000U) /*!< Port PB12 Pull-Down set */
  5014. #define PWR_PDCRB_PB11 ((uint32_t)0x00000800U) /*!< Port PB11 Pull-Down set */
  5015. #define PWR_PDCRB_PB10 ((uint32_t)0x00000400U) /*!< Port PB10 Pull-Down set */
  5016. #define PWR_PDCRB_PB9 ((uint32_t)0x00000200U) /*!< Port PB9 Pull-Down set */
  5017. #define PWR_PDCRB_PB8 ((uint32_t)0x00000100U) /*!< Port PB8 Pull-Down set */
  5018. #define PWR_PDCRB_PB7 ((uint32_t)0x00000080U) /*!< Port PB7 Pull-Down set */
  5019. #define PWR_PDCRB_PB6 ((uint32_t)0x00000040U) /*!< Port PB6 Pull-Down set */
  5020. #define PWR_PDCRB_PB5 ((uint32_t)0x00000020U) /*!< Port PB5 Pull-Down set */
  5021. #define PWR_PDCRB_PB3 ((uint32_t)0x00000008U) /*!< Port PB3 Pull-Down set */
  5022. #define PWR_PDCRB_PB2 ((uint32_t)0x00000004U) /*!< Port PB2 Pull-Down set */
  5023. #define PWR_PDCRB_PB1 ((uint32_t)0x00000002U) /*!< Port PB1 Pull-Down set */
  5024. #define PWR_PDCRB_PB0 ((uint32_t)0x00000001U) /*!< Port PB0 Pull-Down set */
  5025. /******************** Bit definition for PWR_PUCRC register ********************/
  5026. #define PWR_PUCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Up set */
  5027. #define PWR_PUCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Up set */
  5028. #define PWR_PUCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Up set */
  5029. #define PWR_PUCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Up set */
  5030. #define PWR_PUCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Up set */
  5031. #define PWR_PUCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Up set */
  5032. #define PWR_PUCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Up set */
  5033. #define PWR_PUCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Up set */
  5034. #define PWR_PUCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Up set */
  5035. #define PWR_PUCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Up set */
  5036. #define PWR_PUCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Up set */
  5037. #define PWR_PUCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Up set */
  5038. #define PWR_PUCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Up set */
  5039. #define PWR_PUCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Up set */
  5040. #define PWR_PUCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Up set */
  5041. #define PWR_PUCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Up set */
  5042. /******************** Bit definition for PWR_PDCRC register ********************/
  5043. #define PWR_PDCRC_PC15 ((uint32_t)0x00008000U) /*!< Port PC15 Pull-Down set */
  5044. #define PWR_PDCRC_PC14 ((uint32_t)0x00004000U) /*!< Port PC14 Pull-Down set */
  5045. #define PWR_PDCRC_PC13 ((uint32_t)0x00002000U) /*!< Port PC13 Pull-Down set */
  5046. #define PWR_PDCRC_PC12 ((uint32_t)0x00001000U) /*!< Port PC12 Pull-Down set */
  5047. #define PWR_PDCRC_PC11 ((uint32_t)0x00000800U) /*!< Port PC11 Pull-Down set */
  5048. #define PWR_PDCRC_PC10 ((uint32_t)0x00000400U) /*!< Port PC10 Pull-Down set */
  5049. #define PWR_PDCRC_PC9 ((uint32_t)0x00000200U) /*!< Port PC9 Pull-Down set */
  5050. #define PWR_PDCRC_PC8 ((uint32_t)0x00000100U) /*!< Port PC8 Pull-Down set */
  5051. #define PWR_PDCRC_PC7 ((uint32_t)0x00000080U) /*!< Port PC7 Pull-Down set */
  5052. #define PWR_PDCRC_PC6 ((uint32_t)0x00000040U) /*!< Port PC6 Pull-Down set */
  5053. #define PWR_PDCRC_PC5 ((uint32_t)0x00000020U) /*!< Port PC5 Pull-Down set */
  5054. #define PWR_PDCRC_PC4 ((uint32_t)0x00000010U) /*!< Port PC4 Pull-Down set */
  5055. #define PWR_PDCRC_PC3 ((uint32_t)0x00000008U) /*!< Port PC3 Pull-Down set */
  5056. #define PWR_PDCRC_PC2 ((uint32_t)0x00000004U) /*!< Port PC2 Pull-Down set */
  5057. #define PWR_PDCRC_PC1 ((uint32_t)0x00000002U) /*!< Port PC1 Pull-Down set */
  5058. #define PWR_PDCRC_PC0 ((uint32_t)0x00000001U) /*!< Port PC0 Pull-Down set */
  5059. /******************** Bit definition for PWR_PUCRD register ********************/
  5060. #define PWR_PUCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Up set */
  5061. #define PWR_PUCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Up set */
  5062. #define PWR_PUCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Up set */
  5063. #define PWR_PUCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Up set */
  5064. #define PWR_PUCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Up set */
  5065. #define PWR_PUCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Up set */
  5066. #define PWR_PUCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Up set */
  5067. #define PWR_PUCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Up set */
  5068. #define PWR_PUCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Up set */
  5069. #define PWR_PUCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Up set */
  5070. #define PWR_PUCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Up set */
  5071. #define PWR_PUCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Up set */
  5072. #define PWR_PUCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Up set */
  5073. #define PWR_PUCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Up set */
  5074. #define PWR_PUCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Up set */
  5075. #define PWR_PUCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Up set */
  5076. /******************** Bit definition for PWR_PDCRD register ********************/
  5077. #define PWR_PDCRD_PD15 ((uint32_t)0x00008000U) /*!< Port PD15 Pull-Down set */
  5078. #define PWR_PDCRD_PD14 ((uint32_t)0x00004000U) /*!< Port PD14 Pull-Down set */
  5079. #define PWR_PDCRD_PD13 ((uint32_t)0x00002000U) /*!< Port PD13 Pull-Down set */
  5080. #define PWR_PDCRD_PD12 ((uint32_t)0x00001000U) /*!< Port PD12 Pull-Down set */
  5081. #define PWR_PDCRD_PD11 ((uint32_t)0x00000800U) /*!< Port PD11 Pull-Down set */
  5082. #define PWR_PDCRD_PD10 ((uint32_t)0x00000400U) /*!< Port PD10 Pull-Down set */
  5083. #define PWR_PDCRD_PD9 ((uint32_t)0x00000200U) /*!< Port PD9 Pull-Down set */
  5084. #define PWR_PDCRD_PD8 ((uint32_t)0x00000100U) /*!< Port PD8 Pull-Down set */
  5085. #define PWR_PDCRD_PD7 ((uint32_t)0x00000080U) /*!< Port PD7 Pull-Down set */
  5086. #define PWR_PDCRD_PD6 ((uint32_t)0x00000040U) /*!< Port PD6 Pull-Down set */
  5087. #define PWR_PDCRD_PD5 ((uint32_t)0x00000020U) /*!< Port PD5 Pull-Down set */
  5088. #define PWR_PDCRD_PD4 ((uint32_t)0x00000010U) /*!< Port PD4 Pull-Down set */
  5089. #define PWR_PDCRD_PD3 ((uint32_t)0x00000008U) /*!< Port PD3 Pull-Down set */
  5090. #define PWR_PDCRD_PD2 ((uint32_t)0x00000004U) /*!< Port PD2 Pull-Down set */
  5091. #define PWR_PDCRD_PD1 ((uint32_t)0x00000002U) /*!< Port PD1 Pull-Down set */
  5092. #define PWR_PDCRD_PD0 ((uint32_t)0x00000001U) /*!< Port PD0 Pull-Down set */
  5093. /******************** Bit definition for PWR_PUCRE register ********************/
  5094. #define PWR_PUCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Up set */
  5095. #define PWR_PUCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Up set */
  5096. #define PWR_PUCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Up set */
  5097. #define PWR_PUCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Up set */
  5098. #define PWR_PUCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Up set */
  5099. #define PWR_PUCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Up set */
  5100. #define PWR_PUCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Up set */
  5101. #define PWR_PUCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Up set */
  5102. #define PWR_PUCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Up set */
  5103. #define PWR_PUCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Up set */
  5104. #define PWR_PUCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Up set */
  5105. #define PWR_PUCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Up set */
  5106. #define PWR_PUCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Up set */
  5107. #define PWR_PUCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Up set */
  5108. #define PWR_PUCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Up set */
  5109. #define PWR_PUCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Up set */
  5110. /******************** Bit definition for PWR_PDCRE register ********************/
  5111. #define PWR_PDCRE_PE15 ((uint32_t)0x00008000U) /*!< Port PE15 Pull-Down set */
  5112. #define PWR_PDCRE_PE14 ((uint32_t)0x00004000U) /*!< Port PE14 Pull-Down set */
  5113. #define PWR_PDCRE_PE13 ((uint32_t)0x00002000U) /*!< Port PE13 Pull-Down set */
  5114. #define PWR_PDCRE_PE12 ((uint32_t)0x00001000U) /*!< Port PE12 Pull-Down set */
  5115. #define PWR_PDCRE_PE11 ((uint32_t)0x00000800U) /*!< Port PE11 Pull-Down set */
  5116. #define PWR_PDCRE_PE10 ((uint32_t)0x00000400U) /*!< Port PE10 Pull-Down set */
  5117. #define PWR_PDCRE_PE9 ((uint32_t)0x00000200U) /*!< Port PE9 Pull-Down set */
  5118. #define PWR_PDCRE_PE8 ((uint32_t)0x00000100U) /*!< Port PE8 Pull-Down set */
  5119. #define PWR_PDCRE_PE7 ((uint32_t)0x00000080U) /*!< Port PE7 Pull-Down set */
  5120. #define PWR_PDCRE_PE6 ((uint32_t)0x00000040U) /*!< Port PE6 Pull-Down set */
  5121. #define PWR_PDCRE_PE5 ((uint32_t)0x00000020U) /*!< Port PE5 Pull-Down set */
  5122. #define PWR_PDCRE_PE4 ((uint32_t)0x00000010U) /*!< Port PE4 Pull-Down set */
  5123. #define PWR_PDCRE_PE3 ((uint32_t)0x00000008U) /*!< Port PE3 Pull-Down set */
  5124. #define PWR_PDCRE_PE2 ((uint32_t)0x00000004U) /*!< Port PE2 Pull-Down set */
  5125. #define PWR_PDCRE_PE1 ((uint32_t)0x00000002U) /*!< Port PE1 Pull-Down set */
  5126. #define PWR_PDCRE_PE0 ((uint32_t)0x00000001U) /*!< Port PE0 Pull-Down set */
  5127. /******************** Bit definition for PWR_PUCRF register ********************/
  5128. #define PWR_PUCRF_PF15 ((uint32_t)0x00008000U) /*!< Port PF15 Pull-Up set */
  5129. #define PWR_PUCRF_PF14 ((uint32_t)0x00004000U) /*!< Port PF14 Pull-Up set */
  5130. #define PWR_PUCRF_PF13 ((uint32_t)0x00002000U) /*!< Port PF13 Pull-Up set */
  5131. #define PWR_PUCRF_PF12 ((uint32_t)0x00001000U) /*!< Port PF12 Pull-Up set */
  5132. #define PWR_PUCRF_PF11 ((uint32_t)0x00000800U) /*!< Port PF11 Pull-Up set */
  5133. #define PWR_PUCRF_PF10 ((uint32_t)0x00000400U) /*!< Port PF10 Pull-Up set */
  5134. #define PWR_PUCRF_PF9 ((uint32_t)0x00000200U) /*!< Port PF9 Pull-Up set */
  5135. #define PWR_PUCRF_PF8 ((uint32_t)0x00000100U) /*!< Port PF8 Pull-Up set */
  5136. #define PWR_PUCRF_PF7 ((uint32_t)0x00000080U) /*!< Port PF7 Pull-Up set */
  5137. #define PWR_PUCRF_PF6 ((uint32_t)0x00000040U) /*!< Port PF6 Pull-Up set */
  5138. #define PWR_PUCRF_PF5 ((uint32_t)0x00000020U) /*!< Port PF5 Pull-Up set */
  5139. #define PWR_PUCRF_PF4 ((uint32_t)0x00000010U) /*!< Port PF4 Pull-Up set */
  5140. #define PWR_PUCRF_PF3 ((uint32_t)0x00000008U) /*!< Port PF3 Pull-Up set */
  5141. #define PWR_PUCRF_PF2 ((uint32_t)0x00000004U) /*!< Port PF2 Pull-Up set */
  5142. #define PWR_PUCRF_PF1 ((uint32_t)0x00000002U) /*!< Port PF1 Pull-Up set */
  5143. #define PWR_PUCRF_PF0 ((uint32_t)0x00000001U) /*!< Port PF0 Pull-Up set */
  5144. /******************** Bit definition for PWR_PDCRF register ********************/
  5145. #define PWR_PDCRF_PF15 ((uint32_t)0x00008000U) /*!< Port PF15 Pull-Down set */
  5146. #define PWR_PDCRF_PF14 ((uint32_t)0x00004000U) /*!< Port PF14 Pull-Down set */
  5147. #define PWR_PDCRF_PF13 ((uint32_t)0x00002000U) /*!< Port PF13 Pull-Down set */
  5148. #define PWR_PDCRF_PF12 ((uint32_t)0x00001000U) /*!< Port PF12 Pull-Down set */
  5149. #define PWR_PDCRF_PF11 ((uint32_t)0x00000800U) /*!< Port PF11 Pull-Down set */
  5150. #define PWR_PDCRF_PF10 ((uint32_t)0x00000400U) /*!< Port PF10 Pull-Down set */
  5151. #define PWR_PDCRF_PF9 ((uint32_t)0x00000200U) /*!< Port PF9 Pull-Down set */
  5152. #define PWR_PDCRF_PF8 ((uint32_t)0x00000100U) /*!< Port PF8 Pull-Down set */
  5153. #define PWR_PDCRF_PF7 ((uint32_t)0x00000080U) /*!< Port PF7 Pull-Down set */
  5154. #define PWR_PDCRF_PF6 ((uint32_t)0x00000040U) /*!< Port PF6 Pull-Down set */
  5155. #define PWR_PDCRF_PF5 ((uint32_t)0x00000020U) /*!< Port PF5 Pull-Down set */
  5156. #define PWR_PDCRF_PF4 ((uint32_t)0x00000010U) /*!< Port PF4 Pull-Down set */
  5157. #define PWR_PDCRF_PF3 ((uint32_t)0x00000008U) /*!< Port PF3 Pull-Down set */
  5158. #define PWR_PDCRF_PF2 ((uint32_t)0x00000004U) /*!< Port PF2 Pull-Down set */
  5159. #define PWR_PDCRF_PF1 ((uint32_t)0x00000002U) /*!< Port PF1 Pull-Down set */
  5160. #define PWR_PDCRF_PF0 ((uint32_t)0x00000001U) /*!< Port PF0 Pull-Down set */
  5161. /******************** Bit definition for PWR_PUCRG register ********************/
  5162. #define PWR_PUCRG_PG15 ((uint32_t)0x00008000U) /*!< Port PG15 Pull-Up set */
  5163. #define PWR_PUCRG_PG14 ((uint32_t)0x00004000U) /*!< Port PG14 Pull-Up set */
  5164. #define PWR_PUCRG_PG13 ((uint32_t)0x00002000U) /*!< Port PG13 Pull-Up set */
  5165. #define PWR_PUCRG_PG12 ((uint32_t)0x00001000U) /*!< Port PG12 Pull-Up set */
  5166. #define PWR_PUCRG_PG11 ((uint32_t)0x00000800U) /*!< Port PG11 Pull-Up set */
  5167. #define PWR_PUCRG_PG10 ((uint32_t)0x00000400U) /*!< Port PG10 Pull-Up set */
  5168. #define PWR_PUCRG_PG9 ((uint32_t)0x00000200U) /*!< Port PG9 Pull-Up set */
  5169. #define PWR_PUCRG_PG8 ((uint32_t)0x00000100U) /*!< Port PG8 Pull-Up set */
  5170. #define PWR_PUCRG_PG7 ((uint32_t)0x00000080U) /*!< Port PG7 Pull-Up set */
  5171. #define PWR_PUCRG_PG6 ((uint32_t)0x00000040U) /*!< Port PG6 Pull-Up set */
  5172. #define PWR_PUCRG_PG5 ((uint32_t)0x00000020U) /*!< Port PG5 Pull-Up set */
  5173. #define PWR_PUCRG_PG4 ((uint32_t)0x00000010U) /*!< Port PG4 Pull-Up set */
  5174. #define PWR_PUCRG_PG3 ((uint32_t)0x00000008U) /*!< Port PG3 Pull-Up set */
  5175. #define PWR_PUCRG_PG2 ((uint32_t)0x00000004U) /*!< Port PG2 Pull-Up set */
  5176. #define PWR_PUCRG_PG1 ((uint32_t)0x00000002U) /*!< Port PG1 Pull-Up set */
  5177. #define PWR_PUCRG_PG0 ((uint32_t)0x00000001U) /*!< Port PG0 Pull-Up set */
  5178. /******************** Bit definition for PWR_PDCRG register ********************/
  5179. #define PWR_PDCRG_PG15 ((uint32_t)0x00008000U) /*!< Port PG15 Pull-Down set */
  5180. #define PWR_PDCRG_PG14 ((uint32_t)0x00004000U) /*!< Port PG14 Pull-Down set */
  5181. #define PWR_PDCRG_PG13 ((uint32_t)0x00002000U) /*!< Port PG13 Pull-Down set */
  5182. #define PWR_PDCRG_PG12 ((uint32_t)0x00001000U) /*!< Port PG12 Pull-Down set */
  5183. #define PWR_PDCRG_PG11 ((uint32_t)0x00000800U) /*!< Port PG11 Pull-Down set */
  5184. #define PWR_PDCRG_PG10 ((uint32_t)0x00000400U) /*!< Port PG10 Pull-Down set */
  5185. #define PWR_PDCRG_PG9 ((uint32_t)0x00000200U) /*!< Port PG9 Pull-Down set */
  5186. #define PWR_PDCRG_PG8 ((uint32_t)0x00000100U) /*!< Port PG8 Pull-Down set */
  5187. #define PWR_PDCRG_PG7 ((uint32_t)0x00000080U) /*!< Port PG7 Pull-Down set */
  5188. #define PWR_PDCRG_PG6 ((uint32_t)0x00000040U) /*!< Port PG6 Pull-Down set */
  5189. #define PWR_PDCRG_PG5 ((uint32_t)0x00000020U) /*!< Port PG5 Pull-Down set */
  5190. #define PWR_PDCRG_PG4 ((uint32_t)0x00000010U) /*!< Port PG4 Pull-Down set */
  5191. #define PWR_PDCRG_PG3 ((uint32_t)0x00000008U) /*!< Port PG3 Pull-Down set */
  5192. #define PWR_PDCRG_PG2 ((uint32_t)0x00000004U) /*!< Port PG2 Pull-Down set */
  5193. #define PWR_PDCRG_PG1 ((uint32_t)0x00000002U) /*!< Port PG1 Pull-Down set */
  5194. #define PWR_PDCRG_PG0 ((uint32_t)0x00000001U) /*!< Port PG0 Pull-Down set */
  5195. /******************** Bit definition for PWR_PUCRH register ********************/
  5196. #define PWR_PUCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Up set */
  5197. #define PWR_PUCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Up set */
  5198. /******************** Bit definition for PWR_PDCRH register ********************/
  5199. #define PWR_PDCRH_PH1 ((uint32_t)0x00000002U) /*!< Port PH1 Pull-Down set */
  5200. #define PWR_PDCRH_PH0 ((uint32_t)0x00000001U) /*!< Port PH0 Pull-Down set */
  5201. /******************************************************************************/
  5202. /* */
  5203. /* Reset and Clock Control */
  5204. /* */
  5205. /******************************************************************************/
  5206. /*
  5207. * @brief Specific device feature definitions (not present on all devices in the STM32L4 family)
  5208. */
  5209. #define RCC_PLLSAI2_SUPPORT
  5210. /******************** Bit definition for RCC_CR register ********************/
  5211. #define RCC_CR_MSION ((uint32_t)0x00000001U) /*!< Internal Multi Speed oscillator (MSI) clock enable */
  5212. #define RCC_CR_MSIRDY ((uint32_t)0x00000002U) /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
  5213. #define RCC_CR_MSIPLLEN ((uint32_t)0x00000004U) /*!< Internal Multi Speed oscillator (MSI) PLL enable */
  5214. #define RCC_CR_MSIRGSEL ((uint32_t)0x00000008U) /*!< Internal Multi Speed oscillator (MSI) range selection */
  5215. /*!< MSIRANGE configuration : 12 frequency ranges available */
  5216. #define RCC_CR_MSIRANGE ((uint32_t)0x000000F0U) /*!< Internal Multi Speed oscillator (MSI) clock Range */
  5217. #define RCC_CR_MSIRANGE_0 ((uint32_t)0x00000000U) /*!< Internal Multi Speed oscillator (MSI) clock Range 100 KHz */
  5218. #define RCC_CR_MSIRANGE_1 ((uint32_t)0x00000010U) /*!< Internal Multi Speed oscillator (MSI) clock Range 200 KHz */
  5219. #define RCC_CR_MSIRANGE_2 ((uint32_t)0x00000020U) /*!< Internal Multi Speed oscillator (MSI) clock Range 400 KHz */
  5220. #define RCC_CR_MSIRANGE_3 ((uint32_t)0x00000030U) /*!< Internal Multi Speed oscillator (MSI) clock Range 800 KHz */
  5221. #define RCC_CR_MSIRANGE_4 ((uint32_t)0x00000040U) /*!< Internal Multi Speed oscillator (MSI) clock Range 1 MHz */
  5222. #define RCC_CR_MSIRANGE_5 ((uint32_t)0x00000050U) /*!< Internal Multi Speed oscillator (MSI) clock Range 2 MHz */
  5223. #define RCC_CR_MSIRANGE_6 ((uint32_t)0x00000060U) /*!< Internal Multi Speed oscillator (MSI) clock Range 4 MHz */
  5224. #define RCC_CR_MSIRANGE_7 ((uint32_t)0x00000070U) /*!< Internal Multi Speed oscillator (MSI) clock Range 8 KHz */
  5225. #define RCC_CR_MSIRANGE_8 ((uint32_t)0x00000080U) /*!< Internal Multi Speed oscillator (MSI) clock Range 16 MHz */
  5226. #define RCC_CR_MSIRANGE_9 ((uint32_t)0x00000090U) /*!< Internal Multi Speed oscillator (MSI) clock Range 24 MHz */
  5227. #define RCC_CR_MSIRANGE_10 ((uint32_t)0x000000A0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 32 MHz */
  5228. #define RCC_CR_MSIRANGE_11 ((uint32_t)0x000000B0U) /*!< Internal Multi Speed oscillator (MSI) clock Range 48 MHz */
  5229. #define RCC_CR_HSION ((uint32_t)0x00000100U) /*!< Internal High Speed oscillator (HSI16) clock enable */
  5230. #define RCC_CR_HSIKERON ((uint32_t)0x00000200U) /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
  5231. #define RCC_CR_HSIRDY ((uint32_t)0x00000400U) /*!< Internal High Speed oscillator (HSI16) clock ready flag */
  5232. #define RCC_CR_HSIASFS ((uint32_t)0x00000800U) /*!< HSI16 Automatic Start from Stop */
  5233. #define RCC_CR_HSEON ((uint32_t)0x00010000U) /*!< External High Speed oscillator (HSE) clock enable */
  5234. #define RCC_CR_HSERDY ((uint32_t)0x00020000U) /*!< External High Speed oscillator (HSE) clock ready */
  5235. #define RCC_CR_HSEBYP ((uint32_t)0x00040000U) /*!< External High Speed oscillator (HSE) clock bypass */
  5236. #define RCC_CR_CSSON ((uint32_t)0x00080000U) /*!< HSE Clock Security System enable */
  5237. #define RCC_CR_PLLON ((uint32_t)0x01000000U) /*!< System PLL clock enable */
  5238. #define RCC_CR_PLLRDY ((uint32_t)0x02000000U) /*!< System PLL clock ready */
  5239. #define RCC_CR_PLLSAI1ON ((uint32_t)0x04000000U) /*!< SAI1 PLL enable */
  5240. #define RCC_CR_PLLSAI1RDY ((uint32_t)0x08000000U) /*!< SAI1 PLL ready */
  5241. #define RCC_CR_PLLSAI2ON ((uint32_t)0x10000000U) /*!< SAI2 PLL enable */
  5242. #define RCC_CR_PLLSAI2RDY ((uint32_t)0x20000000U) /*!< SAI2 PLL ready */
  5243. /******************** Bit definition for RCC_ICSCR register ***************/
  5244. /*!< MSICAL configuration */
  5245. #define RCC_ICSCR_MSICAL ((uint32_t)0x000000FFU) /*!< MSICAL[7:0] bits */
  5246. #define RCC_ICSCR_MSICAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  5247. #define RCC_ICSCR_MSICAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  5248. #define RCC_ICSCR_MSICAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  5249. #define RCC_ICSCR_MSICAL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  5250. #define RCC_ICSCR_MSICAL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  5251. #define RCC_ICSCR_MSICAL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  5252. #define RCC_ICSCR_MSICAL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  5253. #define RCC_ICSCR_MSICAL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
  5254. /*!< MSITRIM configuration */
  5255. #define RCC_ICSCR_MSITRIM ((uint32_t)0x0000FF00U) /*!< MSITRIM[7:0] bits */
  5256. #define RCC_ICSCR_MSITRIM_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  5257. #define RCC_ICSCR_MSITRIM_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  5258. #define RCC_ICSCR_MSITRIM_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  5259. #define RCC_ICSCR_MSITRIM_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  5260. #define RCC_ICSCR_MSITRIM_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  5261. #define RCC_ICSCR_MSITRIM_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  5262. #define RCC_ICSCR_MSITRIM_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  5263. #define RCC_ICSCR_MSITRIM_7 ((uint32_t)0x00008000U) /*!<Bit 7 */
  5264. /*!< HSICAL configuration */
  5265. #define RCC_ICSCR_HSICAL ((uint32_t)0x00FF0000U) /*!< HSICAL[7:0] bits */
  5266. #define RCC_ICSCR_HSICAL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  5267. #define RCC_ICSCR_HSICAL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  5268. #define RCC_ICSCR_HSICAL_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  5269. #define RCC_ICSCR_HSICAL_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  5270. #define RCC_ICSCR_HSICAL_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
  5271. #define RCC_ICSCR_HSICAL_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
  5272. #define RCC_ICSCR_HSICAL_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
  5273. #define RCC_ICSCR_HSICAL_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
  5274. /*!< HSITRIM configuration */
  5275. #define RCC_ICSCR_HSITRIM ((uint32_t)0x1F000000U) /*!< HSITRIM[4:0] bits */
  5276. #define RCC_ICSCR_HSITRIM_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  5277. #define RCC_ICSCR_HSITRIM_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  5278. #define RCC_ICSCR_HSITRIM_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  5279. #define RCC_ICSCR_HSITRIM_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  5280. #define RCC_ICSCR_HSITRIM_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
  5281. /******************** Bit definition for RCC_CFGR register ******************/
  5282. /*!< SW configuration */
  5283. #define RCC_CFGR_SW ((uint32_t)0x00000003U) /*!< SW[1:0] bits (System clock Switch) */
  5284. #define RCC_CFGR_SW_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  5285. #define RCC_CFGR_SW_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  5286. #define RCC_CFGR_SW_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator selection as system clock */
  5287. #define RCC_CFGR_SW_HSI ((uint32_t)0x00000001U) /*!< HSI16 oscillator selection as system clock */
  5288. #define RCC_CFGR_SW_HSE ((uint32_t)0x00000002U) /*!< HSE oscillator selection as system clock */
  5289. #define RCC_CFGR_SW_PLL ((uint32_t)0x00000003U) /*!< PLL selection as system clock */
  5290. /*!< SWS configuration */
  5291. #define RCC_CFGR_SWS ((uint32_t)0x0000000CU) /*!< SWS[1:0] bits (System Clock Switch Status) */
  5292. #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  5293. #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  5294. #define RCC_CFGR_SWS_MSI ((uint32_t)0x00000000U) /*!< MSI oscillator used as system clock */
  5295. #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000004U) /*!< HSI16 oscillator used as system clock */
  5296. #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000008U) /*!< HSE oscillator used as system clock */
  5297. #define RCC_CFGR_SWS_PLL ((uint32_t)0x0000000CU) /*!< PLL used as system clock */
  5298. /*!< HPRE configuration */
  5299. #define RCC_CFGR_HPRE ((uint32_t)0x000000F0U) /*!< HPRE[3:0] bits (AHB prescaler) */
  5300. #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  5301. #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  5302. #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  5303. #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  5304. #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000U) /*!< SYSCLK not divided */
  5305. #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080U) /*!< SYSCLK divided by 2 */
  5306. #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090U) /*!< SYSCLK divided by 4 */
  5307. #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0U) /*!< SYSCLK divided by 8 */
  5308. #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0U) /*!< SYSCLK divided by 16 */
  5309. #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0U) /*!< SYSCLK divided by 64 */
  5310. #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0U) /*!< SYSCLK divided by 128 */
  5311. #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0U) /*!< SYSCLK divided by 256 */
  5312. #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0U) /*!< SYSCLK divided by 512 */
  5313. /*!< PPRE1 configuration */
  5314. #define RCC_CFGR_PPRE1 ((uint32_t)0x00000700U) /*!< PRE1[2:0] bits (APB2 prescaler) */
  5315. #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  5316. #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  5317. #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  5318. #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
  5319. #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400U) /*!< HCLK divided by 2 */
  5320. #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500U) /*!< HCLK divided by 4 */
  5321. #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600U) /*!< HCLK divided by 8 */
  5322. #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700U) /*!< HCLK divided by 16 */
  5323. /*!< PPRE2 configuration */
  5324. #define RCC_CFGR_PPRE2 ((uint32_t)0x00003800U) /*!< PRE2[2:0] bits (APB2 prescaler) */
  5325. #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
  5326. #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
  5327. #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00002000U) /*!<Bit 2 */
  5328. #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000U) /*!< HCLK not divided */
  5329. #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000U) /*!< HCLK divided by 2 */
  5330. #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800U) /*!< HCLK divided by 4 */
  5331. #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000U) /*!< HCLK divided by 8 */
  5332. #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800U) /*!< HCLK divided by 16 */
  5333. #define RCC_CFGR_STOPWUCK ((uint32_t)0x00008000U) /*!< Wake Up from stop and CSS backup clock selection */
  5334. /*!< MCOSEL configuration */
  5335. #define RCC_CFGR_MCOSEL ((uint32_t)0x07000000U) /*!< MCOSEL [2:0] bits (Clock output selection) */
  5336. #define RCC_CFGR_MCOSEL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  5337. #define RCC_CFGR_MCOSEL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  5338. #define RCC_CFGR_MCOSEL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  5339. #define RCC_CFGR_MCOPRE ((uint32_t)0x70000000U) /*!< MCO prescaler */
  5340. #define RCC_CFGR_MCOPRE_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
  5341. #define RCC_CFGR_MCOPRE_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
  5342. #define RCC_CFGR_MCOPRE_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
  5343. #define RCC_CFGR_MCOPRE_DIV1 ((uint32_t)0x00000000U) /*!< MCO is divided by 1 */
  5344. #define RCC_CFGR_MCOPRE_DIV2 ((uint32_t)0x10000000U) /*!< MCO is divided by 2 */
  5345. #define RCC_CFGR_MCOPRE_DIV4 ((uint32_t)0x20000000U) /*!< MCO is divided by 4 */
  5346. #define RCC_CFGR_MCOPRE_DIV8 ((uint32_t)0x30000000U) /*!< MCO is divided by 8 */
  5347. #define RCC_CFGR_MCOPRE_DIV16 ((uint32_t)0x40000000U) /*!< MCO is divided by 16 */
  5348. /* Legacy aliases */
  5349. #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
  5350. #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
  5351. #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
  5352. #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
  5353. #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
  5354. #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
  5355. /******************** Bit definition for RCC_PLLCFGR register ***************/
  5356. #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00000003U)
  5357. #define RCC_PLLCFGR_PLLSRC_MSI ((uint32_t)0x00000001U) /*!< MSI oscillator source clock selected */
  5358. #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000002U) /*!< HSI16 oscillator source clock selected */
  5359. #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00000003U) /*!< HSE oscillator source clock selected */
  5360. #define RCC_PLLCFGR_PLLM ((uint32_t)0x00000070U)
  5361. #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000010U)
  5362. #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000020U)
  5363. #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000040U)
  5364. #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007F00U)
  5365. #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000100U)
  5366. #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000200U)
  5367. #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000400U)
  5368. #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000800U)
  5369. #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00001000U)
  5370. #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00002000U)
  5371. #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00004000U)
  5372. #define RCC_PLLCFGR_PLLPEN ((uint32_t)0x00010000U)
  5373. #define RCC_PLLCFGR_PLLP ((uint32_t)0x00020000U)
  5374. #define RCC_PLLCFGR_PLLQEN ((uint32_t)0x00100000U)
  5375. #define RCC_PLLCFGR_PLLQ ((uint32_t)0x00600000U)
  5376. #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x00200000U)
  5377. #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x00400000U)
  5378. #define RCC_PLLCFGR_PLLREN ((uint32_t)0x01000000U)
  5379. #define RCC_PLLCFGR_PLLR ((uint32_t)0x06000000U)
  5380. #define RCC_PLLCFGR_PLLR_0 ((uint32_t)0x02000000U)
  5381. #define RCC_PLLCFGR_PLLR_1 ((uint32_t)0x04000000U)
  5382. /******************** Bit definition for RCC_PLLSAI1CFGR register ************/
  5383. #define RCC_PLLSAI1CFGR_PLLSAI1N ((uint32_t)0x00007F00U)
  5384. #define RCC_PLLSAI1CFGR_PLLSAI1N_0 ((uint32_t)0x00000100U)
  5385. #define RCC_PLLSAI1CFGR_PLLSAI1N_1 ((uint32_t)0x00000200U)
  5386. #define RCC_PLLSAI1CFGR_PLLSAI1N_2 ((uint32_t)0x00000400U)
  5387. #define RCC_PLLSAI1CFGR_PLLSAI1N_3 ((uint32_t)0x00000800U)
  5388. #define RCC_PLLSAI1CFGR_PLLSAI1N_4 ((uint32_t)0x00001000U)
  5389. #define RCC_PLLSAI1CFGR_PLLSAI1N_5 ((uint32_t)0x00002000U)
  5390. #define RCC_PLLSAI1CFGR_PLLSAI1N_6 ((uint32_t)0x00004000U)
  5391. #define RCC_PLLSAI1CFGR_PLLSAI1PEN ((uint32_t)0x00010000U)
  5392. #define RCC_PLLSAI1CFGR_PLLSAI1P ((uint32_t)0x00020000U)
  5393. #define RCC_PLLSAI1CFGR_PLLSAI1QEN ((uint32_t)0x00100000U)
  5394. #define RCC_PLLSAI1CFGR_PLLSAI1Q ((uint32_t)0x00600000U)
  5395. #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 ((uint32_t)0x00200000U)
  5396. #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 ((uint32_t)0x00400000U)
  5397. #define RCC_PLLSAI1CFGR_PLLSAI1REN ((uint32_t)0x01000000U)
  5398. #define RCC_PLLSAI1CFGR_PLLSAI1R ((uint32_t)0x06000000U)
  5399. #define RCC_PLLSAI1CFGR_PLLSAI1R_0 ((uint32_t)0x02000000U)
  5400. #define RCC_PLLSAI1CFGR_PLLSAI1R_1 ((uint32_t)0x04000000U)
  5401. /******************** Bit definition for RCC_PLLSAI2CFGR register ************/
  5402. #define RCC_PLLSAI2CFGR_PLLSAI2N ((uint32_t)0x00007F00U)
  5403. #define RCC_PLLSAI2CFGR_PLLSAI2N_0 ((uint32_t)0x00000100U)
  5404. #define RCC_PLLSAI2CFGR_PLLSAI2N_1 ((uint32_t)0x00000200U)
  5405. #define RCC_PLLSAI2CFGR_PLLSAI2N_2 ((uint32_t)0x00000400U)
  5406. #define RCC_PLLSAI2CFGR_PLLSAI2N_3 ((uint32_t)0x00000800U)
  5407. #define RCC_PLLSAI2CFGR_PLLSAI2N_4 ((uint32_t)0x00001000U)
  5408. #define RCC_PLLSAI2CFGR_PLLSAI2N_5 ((uint32_t)0x00002000U)
  5409. #define RCC_PLLSAI2CFGR_PLLSAI2N_6 ((uint32_t)0x00004000U)
  5410. #define RCC_PLLSAI2CFGR_PLLSAI2PEN ((uint32_t)0x00010000U)
  5411. #define RCC_PLLSAI2CFGR_PLLSAI2P ((uint32_t)0x00020000U)
  5412. #define RCC_PLLSAI2CFGR_PLLSAI2REN ((uint32_t)0x01000000U)
  5413. #define RCC_PLLSAI2CFGR_PLLSAI2R ((uint32_t)0x06000000U)
  5414. #define RCC_PLLSAI2CFGR_PLLSAI2R_0 ((uint32_t)0x02000000U)
  5415. #define RCC_PLLSAI2CFGR_PLLSAI2R_1 ((uint32_t)0x04000000U)
  5416. /******************** Bit definition for RCC_CIER register ******************/
  5417. #define RCC_CIER_LSIRDYIE ((uint32_t)0x00000001U)
  5418. #define RCC_CIER_LSERDYIE ((uint32_t)0x00000002U)
  5419. #define RCC_CIER_MSIRDYIE ((uint32_t)0x00000004U)
  5420. #define RCC_CIER_HSIRDYIE ((uint32_t)0x00000008U)
  5421. #define RCC_CIER_HSERDYIE ((uint32_t)0x00000010U)
  5422. #define RCC_CIER_PLLRDYIE ((uint32_t)0x00000020U)
  5423. #define RCC_CIER_PLLSAI1RDYIE ((uint32_t)0x00000040U)
  5424. #define RCC_CIER_PLLSAI2RDYIE ((uint32_t)0x00000080U)
  5425. #define RCC_CIER_LSECSSIE ((uint32_t)0x00000200U)
  5426. /******************** Bit definition for RCC_CIFR register ******************/
  5427. #define RCC_CIFR_LSIRDYF ((uint32_t)0x00000001U)
  5428. #define RCC_CIFR_LSERDYF ((uint32_t)0x00000002U)
  5429. #define RCC_CIFR_MSIRDYF ((uint32_t)0x00000004U)
  5430. #define RCC_CIFR_HSIRDYF ((uint32_t)0x00000008U)
  5431. #define RCC_CIFR_HSERDYF ((uint32_t)0x00000010U)
  5432. #define RCC_CIFR_PLLRDYF ((uint32_t)0x00000020U)
  5433. #define RCC_CIFR_PLLSAI1RDYF ((uint32_t)0x00000040U)
  5434. #define RCC_CIFR_PLLSAI2RDYF ((uint32_t)0x00000080U)
  5435. #define RCC_CIFR_CSSF ((uint32_t)0x00000100U)
  5436. #define RCC_CIFR_LSECSSF ((uint32_t)0x00000200U)
  5437. /******************** Bit definition for RCC_CICR register ******************/
  5438. #define RCC_CICR_LSIRDYC ((uint32_t)0x00000001U)
  5439. #define RCC_CICR_LSERDYC ((uint32_t)0x00000002U)
  5440. #define RCC_CICR_MSIRDYC ((uint32_t)0x00000004U)
  5441. #define RCC_CICR_HSIRDYC ((uint32_t)0x00000008U)
  5442. #define RCC_CICR_HSERDYC ((uint32_t)0x00000010U)
  5443. #define RCC_CICR_PLLRDYC ((uint32_t)0x00000020U)
  5444. #define RCC_CICR_PLLSAI1RDYC ((uint32_t)0x00000040U)
  5445. #define RCC_CICR_PLLSAI2RDYC ((uint32_t)0x00000080U)
  5446. #define RCC_CICR_CSSC ((uint32_t)0x00000100U)
  5447. #define RCC_CICR_LSECSSC ((uint32_t)0x00000200U)
  5448. /******************** Bit definition for RCC_AHB1RSTR register **************/
  5449. #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00000001U)
  5450. #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00000002U)
  5451. #define RCC_AHB1RSTR_FLASHRST ((uint32_t)0x00000100U)
  5452. #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000U)
  5453. #define RCC_AHB1RSTR_TSCRST ((uint32_t)0x00010000U)
  5454. /******************** Bit definition for RCC_AHB2RSTR register **************/
  5455. #define RCC_AHB2RSTR_GPIOARST ((uint32_t)0x00000001U)
  5456. #define RCC_AHB2RSTR_GPIOBRST ((uint32_t)0x00000002U)
  5457. #define RCC_AHB2RSTR_GPIOCRST ((uint32_t)0x00000004U)
  5458. #define RCC_AHB2RSTR_GPIODRST ((uint32_t)0x00000008U)
  5459. #define RCC_AHB2RSTR_GPIOERST ((uint32_t)0x00000010U)
  5460. #define RCC_AHB2RSTR_GPIOFRST ((uint32_t)0x00000020U)
  5461. #define RCC_AHB2RSTR_GPIOGRST ((uint32_t)0x00000040U)
  5462. #define RCC_AHB2RSTR_GPIOHRST ((uint32_t)0x00000080U)
  5463. #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00001000U)
  5464. #define RCC_AHB2RSTR_ADCRST ((uint32_t)0x00002000U)
  5465. #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00040000U)
  5466. /******************** Bit definition for RCC_AHB3RSTR register **************/
  5467. #define RCC_AHB3RSTR_FMCRST ((uint32_t)0x00000001U)
  5468. #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000100U)
  5469. /******************** Bit definition for RCC_APB1RSTR1 register **************/
  5470. #define RCC_APB1RSTR1_TIM2RST ((uint32_t)0x00000001U)
  5471. #define RCC_APB1RSTR1_TIM3RST ((uint32_t)0x00000002U)
  5472. #define RCC_APB1RSTR1_TIM4RST ((uint32_t)0x00000004U)
  5473. #define RCC_APB1RSTR1_TIM5RST ((uint32_t)0x00000008U)
  5474. #define RCC_APB1RSTR1_TIM6RST ((uint32_t)0x00000010U)
  5475. #define RCC_APB1RSTR1_TIM7RST ((uint32_t)0x00000020U)
  5476. #define RCC_APB1RSTR1_LCDRST ((uint32_t)0x00000200U)
  5477. #define RCC_APB1RSTR1_SPI2RST ((uint32_t)0x00004000U)
  5478. #define RCC_APB1RSTR1_SPI3RST ((uint32_t)0x00008000U)
  5479. #define RCC_APB1RSTR1_USART2RST ((uint32_t)0x00020000U)
  5480. #define RCC_APB1RSTR1_USART3RST ((uint32_t)0x00040000U)
  5481. #define RCC_APB1RSTR1_UART4RST ((uint32_t)0x00080000U)
  5482. #define RCC_APB1RSTR1_UART5RST ((uint32_t)0x00100000U)
  5483. #define RCC_APB1RSTR1_I2C1RST ((uint32_t)0x00200000U)
  5484. #define RCC_APB1RSTR1_I2C2RST ((uint32_t)0x00400000U)
  5485. #define RCC_APB1RSTR1_I2C3RST ((uint32_t)0x00800000U)
  5486. #define RCC_APB1RSTR1_CAN1RST ((uint32_t)0x02000000U)
  5487. #define RCC_APB1RSTR1_PWRRST ((uint32_t)0x10000000U)
  5488. #define RCC_APB1RSTR1_DAC1RST ((uint32_t)0x20000000U)
  5489. #define RCC_APB1RSTR1_OPAMPRST ((uint32_t)0x40000000U)
  5490. #define RCC_APB1RSTR1_LPTIM1RST ((uint32_t)0x80000000U)
  5491. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  5492. #define RCC_APB1RSTR2_LPUART1RST ((uint32_t)0x00000001U)
  5493. #define RCC_APB1RSTR2_SWPMI1RST ((uint32_t)0x00000004U)
  5494. #define RCC_APB1RSTR2_LPTIM2RST ((uint32_t)0x00000020U)
  5495. /******************** Bit definition for RCC_APB2RSTR register **************/
  5496. #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00000001U)
  5497. #define RCC_APB2RSTR_SDMMC1RST ((uint32_t)0x00000400U)
  5498. #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000800U)
  5499. #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000U)
  5500. #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00002000U)
  5501. #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00004000U)
  5502. #define RCC_APB2RSTR_TIM15RST ((uint32_t)0x00010000U)
  5503. #define RCC_APB2RSTR_TIM16RST ((uint32_t)0x00020000U)
  5504. #define RCC_APB2RSTR_TIM17RST ((uint32_t)0x00040000U)
  5505. #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00200000U)
  5506. #define RCC_APB2RSTR_SAI2RST ((uint32_t)0x00400000U)
  5507. #define RCC_APB2RSTR_DFSDMRST ((uint32_t)0x01000000U)
  5508. /******************** Bit definition for RCC_AHB1ENR register ***************/
  5509. #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00000001U)
  5510. #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00000002U)
  5511. #define RCC_AHB1ENR_FLASHEN ((uint32_t)0x00000100U)
  5512. #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000U)
  5513. #define RCC_AHB1ENR_TSCEN ((uint32_t)0x00010000U)
  5514. /******************** Bit definition for RCC_AHB2ENR register ***************/
  5515. #define RCC_AHB2ENR_GPIOAEN ((uint32_t)0x00000001U)
  5516. #define RCC_AHB2ENR_GPIOBEN ((uint32_t)0x00000002U)
  5517. #define RCC_AHB2ENR_GPIOCEN ((uint32_t)0x00000004U)
  5518. #define RCC_AHB2ENR_GPIODEN ((uint32_t)0x00000008U)
  5519. #define RCC_AHB2ENR_GPIOEEN ((uint32_t)0x00000010U)
  5520. #define RCC_AHB2ENR_GPIOFEN ((uint32_t)0x00000020U)
  5521. #define RCC_AHB2ENR_GPIOGEN ((uint32_t)0x00000040U)
  5522. #define RCC_AHB2ENR_GPIOHEN ((uint32_t)0x00000080U)
  5523. #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00001000U)
  5524. #define RCC_AHB2ENR_ADCEN ((uint32_t)0x00002000U)
  5525. #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00040000U)
  5526. /******************** Bit definition for RCC_AHB3ENR register ***************/
  5527. #define RCC_AHB3ENR_FMCEN ((uint32_t)0x00000001U)
  5528. #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000100U)
  5529. /******************** Bit definition for RCC_APB1ENR1 register ***************/
  5530. #define RCC_APB1ENR1_TIM2EN ((uint32_t)0x00000001U)
  5531. #define RCC_APB1ENR1_TIM3EN ((uint32_t)0x00000002U)
  5532. #define RCC_APB1ENR1_TIM4EN ((uint32_t)0x00000004U)
  5533. #define RCC_APB1ENR1_TIM5EN ((uint32_t)0x00000008U)
  5534. #define RCC_APB1ENR1_TIM6EN ((uint32_t)0x00000010U)
  5535. #define RCC_APB1ENR1_TIM7EN ((uint32_t)0x00000020U)
  5536. #define RCC_APB1ENR1_LCDEN ((uint32_t)0x00000200U)
  5537. #define RCC_APB1ENR1_WWDGEN ((uint32_t)0x00000800U)
  5538. #define RCC_APB1ENR1_SPI2EN ((uint32_t)0x00004000U)
  5539. #define RCC_APB1ENR1_SPI3EN ((uint32_t)0x00008000U)
  5540. #define RCC_APB1ENR1_USART2EN ((uint32_t)0x00020000U)
  5541. #define RCC_APB1ENR1_USART3EN ((uint32_t)0x00040000U)
  5542. #define RCC_APB1ENR1_UART4EN ((uint32_t)0x00080000U)
  5543. #define RCC_APB1ENR1_UART5EN ((uint32_t)0x00100000U)
  5544. #define RCC_APB1ENR1_I2C1EN ((uint32_t)0x00200000U)
  5545. #define RCC_APB1ENR1_I2C2EN ((uint32_t)0x00400000U)
  5546. #define RCC_APB1ENR1_I2C3EN ((uint32_t)0x00800000U)
  5547. #define RCC_APB1ENR1_CAN1EN ((uint32_t)0x02000000U)
  5548. #define RCC_APB1ENR1_PWREN ((uint32_t)0x10000000U)
  5549. #define RCC_APB1ENR1_DAC1EN ((uint32_t)0x20000000U)
  5550. #define RCC_APB1ENR1_OPAMPEN ((uint32_t)0x40000000U)
  5551. #define RCC_APB1ENR1_LPTIM1EN ((uint32_t)0x80000000U)
  5552. /******************** Bit definition for RCC_APB1RSTR2 register **************/
  5553. #define RCC_APB1ENR2_LPUART1EN ((uint32_t)0x00000001U)
  5554. #define RCC_APB1ENR2_SWPMI1EN ((uint32_t)0x00000004U)
  5555. #define RCC_APB1ENR2_LPTIM2EN ((uint32_t)0x00000020U)
  5556. /******************** Bit definition for RCC_APB2ENR register ***************/
  5557. #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00000001U)
  5558. #define RCC_APB2ENR_FWEN ((uint32_t)0x00000080U)
  5559. #define RCC_APB2ENR_SDMMC1EN ((uint32_t)0x00000400U)
  5560. #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000800U)
  5561. #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000U)
  5562. #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00002000U)
  5563. #define RCC_APB2ENR_USART1EN ((uint32_t)0x00004000U)
  5564. #define RCC_APB2ENR_TIM15EN ((uint32_t)0x00010000U)
  5565. #define RCC_APB2ENR_TIM16EN ((uint32_t)0x00020000U)
  5566. #define RCC_APB2ENR_TIM17EN ((uint32_t)0x00040000U)
  5567. #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00200000U)
  5568. #define RCC_APB2ENR_SAI2EN ((uint32_t)0x00400000U)
  5569. #define RCC_APB2ENR_DFSDMEN ((uint32_t)0x01000000U)
  5570. /******************** Bit definition for RCC_AHB1SMENR register ***************/
  5571. #define RCC_AHB1SMENR_DMA1SMEN ((uint32_t)0x00000001U)
  5572. #define RCC_AHB1SMENR_DMA2SMEN ((uint32_t)0x00000002U)
  5573. #define RCC_AHB1SMENR_FLASHSMEN ((uint32_t)0x00000100U)
  5574. #define RCC_AHB1SMENR_SRAM1SMEN ((uint32_t)0x00000200U)
  5575. #define RCC_AHB1SMENR_CRCSMEN ((uint32_t)0x00001000U)
  5576. #define RCC_AHB1SMENR_TSCSMEN ((uint32_t)0x00010000U)
  5577. /******************** Bit definition for RCC_AHB2SMENR register *************/
  5578. #define RCC_AHB2SMENR_GPIOASMEN ((uint32_t)0x00000001U)
  5579. #define RCC_AHB2SMENR_GPIOBSMEN ((uint32_t)0x00000002U)
  5580. #define RCC_AHB2SMENR_GPIOCSMEN ((uint32_t)0x00000004U)
  5581. #define RCC_AHB2SMENR_GPIODSMEN ((uint32_t)0x00000008U)
  5582. #define RCC_AHB2SMENR_GPIOESMEN ((uint32_t)0x00000010U)
  5583. #define RCC_AHB2SMENR_GPIOFSMEN ((uint32_t)0x00000020U)
  5584. #define RCC_AHB2SMENR_GPIOGSMEN ((uint32_t)0x00000040U)
  5585. #define RCC_AHB2SMENR_GPIOHSMEN ((uint32_t)0x00000080U)
  5586. #define RCC_AHB2SMENR_SRAM2SMEN ((uint32_t)0x00000200U)
  5587. #define RCC_AHB2SMENR_OTGFSSMEN ((uint32_t)0x00001000U)
  5588. #define RCC_AHB2SMENR_ADCSMEN ((uint32_t)0x00002000U)
  5589. #define RCC_AHB2SMENR_RNGSMEN ((uint32_t)0x00040000U)
  5590. /******************** Bit definition for RCC_AHB3SMENR register *************/
  5591. #define RCC_AHB3SMENR_FMCSMEN ((uint32_t)0x00000001U)
  5592. #define RCC_AHB3SMENR_QSPISMEN ((uint32_t)0x00000100U)
  5593. /******************** Bit definition for RCC_APB1SMENR1 register *************/
  5594. #define RCC_APB1SMENR1_TIM2SMEN ((uint32_t)0x00000001U)
  5595. #define RCC_APB1SMENR1_TIM3SMEN ((uint32_t)0x00000002U)
  5596. #define RCC_APB1SMENR1_TIM4SMEN ((uint32_t)0x00000004U)
  5597. #define RCC_APB1SMENR1_TIM5SMEN ((uint32_t)0x00000008U)
  5598. #define RCC_APB1SMENR1_TIM6SMEN ((uint32_t)0x00000010U)
  5599. #define RCC_APB1SMENR1_TIM7SMEN ((uint32_t)0x00000020U)
  5600. #define RCC_APB1SMENR1_LCDSMEN ((uint32_t)0x00000200U)
  5601. #define RCC_APB1SMENR1_WWDGSMEN ((uint32_t)0x00000800U)
  5602. #define RCC_APB1SMENR1_SPI2SMEN ((uint32_t)0x00004000U)
  5603. #define RCC_APB1SMENR1_SPI3SMEN ((uint32_t)0x00008000U)
  5604. #define RCC_APB1SMENR1_USART2SMEN ((uint32_t)0x00020000U)
  5605. #define RCC_APB1SMENR1_USART3SMEN ((uint32_t)0x00040000U)
  5606. #define RCC_APB1SMENR1_UART4SMEN ((uint32_t)0x00080000U)
  5607. #define RCC_APB1SMENR1_UART5SMEN ((uint32_t)0x00100000U)
  5608. #define RCC_APB1SMENR1_I2C1SMEN ((uint32_t)0x00200000U)
  5609. #define RCC_APB1SMENR1_I2C2SMEN ((uint32_t)0x00400000U)
  5610. #define RCC_APB1SMENR1_I2C3SMEN ((uint32_t)0x00800000U)
  5611. #define RCC_APB1SMENR1_CAN1SMEN ((uint32_t)0x02000000U)
  5612. #define RCC_APB1SMENR1_PWRSMEN ((uint32_t)0x10000000U)
  5613. #define RCC_APB1SMENR1_DAC1SMEN ((uint32_t)0x20000000U)
  5614. #define RCC_APB1SMENR1_OPAMPSMEN ((uint32_t)0x40000000U)
  5615. #define RCC_APB1SMENR1_LPTIM1SMEN ((uint32_t)0x80000000U)
  5616. /******************** Bit definition for RCC_APB1SMENR2 register *************/
  5617. #define RCC_APB1SMENR2_LPUART1SMEN ((uint32_t)0x00000001U)
  5618. #define RCC_APB1SMENR2_SWPMI1SMEN ((uint32_t)0x00000004U)
  5619. #define RCC_APB1SMENR2_LPTIM2SMEN ((uint32_t)0x00000020U)
  5620. /******************** Bit definition for RCC_APB2SMENR register *************/
  5621. #define RCC_APB2SMENR_SYSCFGSMEN ((uint32_t)0x00000001U)
  5622. #define RCC_APB2SMENR_SDMMC1SMEN ((uint32_t)0x00000400U)
  5623. #define RCC_APB2SMENR_TIM1SMEN ((uint32_t)0x00000800U)
  5624. #define RCC_APB2SMENR_SPI1SMEN ((uint32_t)0x00001000U)
  5625. #define RCC_APB2SMENR_TIM8SMEN ((uint32_t)0x00002000U)
  5626. #define RCC_APB2SMENR_USART1SMEN ((uint32_t)0x00004000U)
  5627. #define RCC_APB2SMENR_TIM15SMEN ((uint32_t)0x00010000U)
  5628. #define RCC_APB2SMENR_TIM16SMEN ((uint32_t)0x00020000U)
  5629. #define RCC_APB2SMENR_TIM17SMEN ((uint32_t)0x00040000U)
  5630. #define RCC_APB2SMENR_SAI1SMEN ((uint32_t)0x00200000U)
  5631. #define RCC_APB2SMENR_SAI2SMEN ((uint32_t)0x00400000U)
  5632. #define RCC_APB2SMENR_DFSDMSMEN ((uint32_t)0x01000000U)
  5633. /******************** Bit definition for RCC_CCIPR register ******************/
  5634. #define RCC_CCIPR_USART1SEL ((uint32_t)0x00000003U)
  5635. #define RCC_CCIPR_USART1SEL_0 ((uint32_t)0x00000001U)
  5636. #define RCC_CCIPR_USART1SEL_1 ((uint32_t)0x00000002U)
  5637. #define RCC_CCIPR_USART2SEL ((uint32_t)0x0000000CU)
  5638. #define RCC_CCIPR_USART2SEL_0 ((uint32_t)0x00000004U)
  5639. #define RCC_CCIPR_USART2SEL_1 ((uint32_t)0x00000008U)
  5640. #define RCC_CCIPR_USART3SEL ((uint32_t)0x00000030U)
  5641. #define RCC_CCIPR_USART3SEL_0 ((uint32_t)0x00000010U)
  5642. #define RCC_CCIPR_USART3SEL_1 ((uint32_t)0x00000020U)
  5643. #define RCC_CCIPR_UART4SEL ((uint32_t)0x000000C0U)
  5644. #define RCC_CCIPR_UART4SEL_0 ((uint32_t)0x00000040U)
  5645. #define RCC_CCIPR_UART4SEL_1 ((uint32_t)0x00000080U)
  5646. #define RCC_CCIPR_UART5SEL ((uint32_t)0x00000300U)
  5647. #define RCC_CCIPR_UART5SEL_0 ((uint32_t)0x00000100U)
  5648. #define RCC_CCIPR_UART5SEL_1 ((uint32_t)0x00000200U)
  5649. #define RCC_CCIPR_LPUART1SEL ((uint32_t)0x00000C00U)
  5650. #define RCC_CCIPR_LPUART1SEL_0 ((uint32_t)0x00000400U)
  5651. #define RCC_CCIPR_LPUART1SEL_1 ((uint32_t)0x00000800U)
  5652. #define RCC_CCIPR_I2C1SEL ((uint32_t)0x00003000U)
  5653. #define RCC_CCIPR_I2C1SEL_0 ((uint32_t)0x00001000U)
  5654. #define RCC_CCIPR_I2C1SEL_1 ((uint32_t)0x00002000U)
  5655. #define RCC_CCIPR_I2C2SEL ((uint32_t)0x0000C000U)
  5656. #define RCC_CCIPR_I2C2SEL_0 ((uint32_t)0x00004000U)
  5657. #define RCC_CCIPR_I2C2SEL_1 ((uint32_t)0x00008000U)
  5658. #define RCC_CCIPR_I2C3SEL ((uint32_t)0x00030000U)
  5659. #define RCC_CCIPR_I2C3SEL_0 ((uint32_t)0x00010000U)
  5660. #define RCC_CCIPR_I2C3SEL_1 ((uint32_t)0x00020000U)
  5661. #define RCC_CCIPR_LPTIM1SEL ((uint32_t)0x000C0000U)
  5662. #define RCC_CCIPR_LPTIM1SEL_0 ((uint32_t)0x00040000U)
  5663. #define RCC_CCIPR_LPTIM1SEL_1 ((uint32_t)0x00080000U)
  5664. #define RCC_CCIPR_LPTIM2SEL ((uint32_t)0x00300000U)
  5665. #define RCC_CCIPR_LPTIM2SEL_0 ((uint32_t)0x00100000U)
  5666. #define RCC_CCIPR_LPTIM2SEL_1 ((uint32_t)0x00200000U)
  5667. #define RCC_CCIPR_SAI1SEL ((uint32_t)0x00C00000U)
  5668. #define RCC_CCIPR_SAI1SEL_0 ((uint32_t)0x00400000U)
  5669. #define RCC_CCIPR_SAI1SEL_1 ((uint32_t)0x00800000U)
  5670. #define RCC_CCIPR_SAI2SEL ((uint32_t)0x03000000U)
  5671. #define RCC_CCIPR_SAI2SEL_0 ((uint32_t)0x01000000U)
  5672. #define RCC_CCIPR_SAI2SEL_1 ((uint32_t)0x02000000U)
  5673. #define RCC_CCIPR_CLK48SEL ((uint32_t)0x0C000000U)
  5674. #define RCC_CCIPR_CLK48SEL_0 ((uint32_t)0x04000000U)
  5675. #define RCC_CCIPR_CLK48SEL_1 ((uint32_t)0x08000000U)
  5676. #define RCC_CCIPR_ADCSEL ((uint32_t)0x30000000U)
  5677. #define RCC_CCIPR_ADCSEL_0 ((uint32_t)0x10000000U)
  5678. #define RCC_CCIPR_ADCSEL_1 ((uint32_t)0x20000000U)
  5679. #define RCC_CCIPR_SWPMI1SEL ((uint32_t)0x40000000U)
  5680. #define RCC_CCIPR_DFSDMSEL ((uint32_t)0x80000000U)
  5681. /******************** Bit definition for RCC_BDCR register ******************/
  5682. #define RCC_BDCR_LSEON ((uint32_t)0x00000001U)
  5683. #define RCC_BDCR_LSERDY ((uint32_t)0x00000002U)
  5684. #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004U)
  5685. #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018U)
  5686. #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008U)
  5687. #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010U)
  5688. #define RCC_BDCR_LSECSSON ((uint32_t)0x00000020U)
  5689. #define RCC_BDCR_LSECSSD ((uint32_t)0x00000040U)
  5690. #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300U)
  5691. #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100U)
  5692. #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200U)
  5693. #define RCC_BDCR_RTCEN ((uint32_t)0x00008000U)
  5694. #define RCC_BDCR_BDRST ((uint32_t)0x00010000U)
  5695. #define RCC_BDCR_LSCOEN ((uint32_t)0x01000000U)
  5696. #define RCC_BDCR_LSCOSEL ((uint32_t)0x02000000U)
  5697. /******************** Bit definition for RCC_CSR register *******************/
  5698. #define RCC_CSR_LSION ((uint32_t)0x00000001U)
  5699. #define RCC_CSR_LSIRDY ((uint32_t)0x00000002U)
  5700. #define RCC_CSR_MSISRANGE ((uint32_t)0x00000F00U)
  5701. #define RCC_CSR_MSISRANGE_1 ((uint32_t)0x00000400U) /*!< MSI frequency 1MHZ */
  5702. #define RCC_CSR_MSISRANGE_2 ((uint32_t)0x00000500U) /*!< MSI frequency 2MHZ */
  5703. #define RCC_CSR_MSISRANGE_4 ((uint32_t)0x00000600U) /*!< The default frequency 4MHZ */
  5704. #define RCC_CSR_MSISRANGE_8 ((uint32_t)0x00000700U) /*!< MSI frequency 8MHZ */
  5705. #define RCC_CSR_RMVF ((uint32_t)0x00800000U)
  5706. #define RCC_CSR_FWRSTF ((uint32_t)0x01000000U)
  5707. #define RCC_CSR_OBLRSTF ((uint32_t)0x02000000U)
  5708. #define RCC_CSR_PINRSTF ((uint32_t)0x04000000U)
  5709. #define RCC_CSR_BORRSTF ((uint32_t)0x08000000U)
  5710. #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000U)
  5711. #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000U)
  5712. #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000U)
  5713. #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000U)
  5714. /******************************************************************************/
  5715. /* */
  5716. /* RNG */
  5717. /* */
  5718. /******************************************************************************/
  5719. /******************** Bits definition for RNG_CR register *******************/
  5720. #define RNG_CR_RNGEN ((uint32_t)0x00000004U)
  5721. #define RNG_CR_IE ((uint32_t)0x00000008U)
  5722. /******************** Bits definition for RNG_SR register *******************/
  5723. #define RNG_SR_DRDY ((uint32_t)0x00000001U)
  5724. #define RNG_SR_CECS ((uint32_t)0x00000002U)
  5725. #define RNG_SR_SECS ((uint32_t)0x00000004U)
  5726. #define RNG_SR_CEIS ((uint32_t)0x00000020U)
  5727. #define RNG_SR_SEIS ((uint32_t)0x00000040U)
  5728. /******************************************************************************/
  5729. /* */
  5730. /* Real-Time Clock (RTC) */
  5731. /* */
  5732. /******************************************************************************/
  5733. /*
  5734. * @brief Specific device feature definitions
  5735. */
  5736. #define RTC_TAMPER1_SUPPORT
  5737. #define RTC_TAMPER3_SUPPORT
  5738. #define RTC_WAKEUP_SUPPORT
  5739. #define RTC_BACKUP_SUPPORT
  5740. /******************** Bits definition for RTC_TR register *******************/
  5741. #define RTC_TR_PM ((uint32_t)0x00400000U)
  5742. #define RTC_TR_HT ((uint32_t)0x00300000U)
  5743. #define RTC_TR_HT_0 ((uint32_t)0x00100000U)
  5744. #define RTC_TR_HT_1 ((uint32_t)0x00200000U)
  5745. #define RTC_TR_HU ((uint32_t)0x000F0000U)
  5746. #define RTC_TR_HU_0 ((uint32_t)0x00010000U)
  5747. #define RTC_TR_HU_1 ((uint32_t)0x00020000U)
  5748. #define RTC_TR_HU_2 ((uint32_t)0x00040000U)
  5749. #define RTC_TR_HU_3 ((uint32_t)0x00080000U)
  5750. #define RTC_TR_MNT ((uint32_t)0x00007000U)
  5751. #define RTC_TR_MNT_0 ((uint32_t)0x00001000U)
  5752. #define RTC_TR_MNT_1 ((uint32_t)0x00002000U)
  5753. #define RTC_TR_MNT_2 ((uint32_t)0x00004000U)
  5754. #define RTC_TR_MNU ((uint32_t)0x00000F00U)
  5755. #define RTC_TR_MNU_0 ((uint32_t)0x00000100U)
  5756. #define RTC_TR_MNU_1 ((uint32_t)0x00000200U)
  5757. #define RTC_TR_MNU_2 ((uint32_t)0x00000400U)
  5758. #define RTC_TR_MNU_3 ((uint32_t)0x00000800U)
  5759. #define RTC_TR_ST ((uint32_t)0x00000070U)
  5760. #define RTC_TR_ST_0 ((uint32_t)0x00000010U)
  5761. #define RTC_TR_ST_1 ((uint32_t)0x00000020U)
  5762. #define RTC_TR_ST_2 ((uint32_t)0x00000040U)
  5763. #define RTC_TR_SU ((uint32_t)0x0000000FU)
  5764. #define RTC_TR_SU_0 ((uint32_t)0x00000001U)
  5765. #define RTC_TR_SU_1 ((uint32_t)0x00000002U)
  5766. #define RTC_TR_SU_2 ((uint32_t)0x00000004U)
  5767. #define RTC_TR_SU_3 ((uint32_t)0x00000008U)
  5768. /******************** Bits definition for RTC_DR register *******************/
  5769. #define RTC_DR_YT ((uint32_t)0x00F00000U)
  5770. #define RTC_DR_YT_0 ((uint32_t)0x00100000U)
  5771. #define RTC_DR_YT_1 ((uint32_t)0x00200000U)
  5772. #define RTC_DR_YT_2 ((uint32_t)0x00400000U)
  5773. #define RTC_DR_YT_3 ((uint32_t)0x00800000U)
  5774. #define RTC_DR_YU ((uint32_t)0x000F0000U)
  5775. #define RTC_DR_YU_0 ((uint32_t)0x00010000U)
  5776. #define RTC_DR_YU_1 ((uint32_t)0x00020000U)
  5777. #define RTC_DR_YU_2 ((uint32_t)0x00040000U)
  5778. #define RTC_DR_YU_3 ((uint32_t)0x00080000U)
  5779. #define RTC_DR_WDU ((uint32_t)0x0000E000U)
  5780. #define RTC_DR_WDU_0 ((uint32_t)0x00002000U)
  5781. #define RTC_DR_WDU_1 ((uint32_t)0x00004000U)
  5782. #define RTC_DR_WDU_2 ((uint32_t)0x00008000U)
  5783. #define RTC_DR_MT ((uint32_t)0x00001000U)
  5784. #define RTC_DR_MU ((uint32_t)0x00000F00U)
  5785. #define RTC_DR_MU_0 ((uint32_t)0x00000100U)
  5786. #define RTC_DR_MU_1 ((uint32_t)0x00000200U)
  5787. #define RTC_DR_MU_2 ((uint32_t)0x00000400U)
  5788. #define RTC_DR_MU_3 ((uint32_t)0x00000800U)
  5789. #define RTC_DR_DT ((uint32_t)0x00000030U)
  5790. #define RTC_DR_DT_0 ((uint32_t)0x00000010U)
  5791. #define RTC_DR_DT_1 ((uint32_t)0x00000020U)
  5792. #define RTC_DR_DU ((uint32_t)0x0000000FU)
  5793. #define RTC_DR_DU_0 ((uint32_t)0x00000001U)
  5794. #define RTC_DR_DU_1 ((uint32_t)0x00000002U)
  5795. #define RTC_DR_DU_2 ((uint32_t)0x00000004U)
  5796. #define RTC_DR_DU_3 ((uint32_t)0x00000008U)
  5797. /******************** Bits definition for RTC_CR register *******************/
  5798. #define RTC_CR_ITSE ((uint32_t)0x01000000U)
  5799. #define RTC_CR_COE ((uint32_t)0x00800000U)
  5800. #define RTC_CR_OSEL ((uint32_t)0x00600000U)
  5801. #define RTC_CR_OSEL_0 ((uint32_t)0x00200000U)
  5802. #define RTC_CR_OSEL_1 ((uint32_t)0x00400000U)
  5803. #define RTC_CR_POL ((uint32_t)0x00100000U)
  5804. #define RTC_CR_COSEL ((uint32_t)0x00080000U)
  5805. #define RTC_CR_BCK ((uint32_t)0x00040000U)
  5806. #define RTC_CR_SUB1H ((uint32_t)0x00020000U)
  5807. #define RTC_CR_ADD1H ((uint32_t)0x00010000U)
  5808. #define RTC_CR_TSIE ((uint32_t)0x00008000U)
  5809. #define RTC_CR_WUTIE ((uint32_t)0x00004000U)
  5810. #define RTC_CR_ALRBIE ((uint32_t)0x00002000U)
  5811. #define RTC_CR_ALRAIE ((uint32_t)0x00001000U)
  5812. #define RTC_CR_TSE ((uint32_t)0x00000800U)
  5813. #define RTC_CR_WUTE ((uint32_t)0x00000400U)
  5814. #define RTC_CR_ALRBE ((uint32_t)0x00000200U)
  5815. #define RTC_CR_ALRAE ((uint32_t)0x00000100U)
  5816. #define RTC_CR_FMT ((uint32_t)0x00000040U)
  5817. #define RTC_CR_BYPSHAD ((uint32_t)0x00000020U)
  5818. #define RTC_CR_REFCKON ((uint32_t)0x00000010U)
  5819. #define RTC_CR_TSEDGE ((uint32_t)0x00000008U)
  5820. #define RTC_CR_WUCKSEL ((uint32_t)0x00000007U)
  5821. #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001U)
  5822. #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002U)
  5823. #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004U)
  5824. /******************** Bits definition for RTC_ISR register ******************/
  5825. #define RTC_ISR_ITSF ((uint32_t)0x00020000U)
  5826. #define RTC_ISR_RECALPF ((uint32_t)0x00010000U)
  5827. #define RTC_ISR_TAMP3F ((uint32_t)0x00008000U)
  5828. #define RTC_ISR_TAMP2F ((uint32_t)0x00004000U)
  5829. #define RTC_ISR_TAMP1F ((uint32_t)0x00002000U)
  5830. #define RTC_ISR_TSOVF ((uint32_t)0x00001000U)
  5831. #define RTC_ISR_TSF ((uint32_t)0x00000800U)
  5832. #define RTC_ISR_WUTF ((uint32_t)0x00000400U)
  5833. #define RTC_ISR_ALRBF ((uint32_t)0x00000200U)
  5834. #define RTC_ISR_ALRAF ((uint32_t)0x00000100U)
  5835. #define RTC_ISR_INIT ((uint32_t)0x00000080U)
  5836. #define RTC_ISR_INITF ((uint32_t)0x00000040U)
  5837. #define RTC_ISR_RSF ((uint32_t)0x00000020U)
  5838. #define RTC_ISR_INITS ((uint32_t)0x00000010U)
  5839. #define RTC_ISR_SHPF ((uint32_t)0x00000008U)
  5840. #define RTC_ISR_WUTWF ((uint32_t)0x00000004U)
  5841. #define RTC_ISR_ALRBWF ((uint32_t)0x00000002U)
  5842. #define RTC_ISR_ALRAWF ((uint32_t)0x00000001U)
  5843. /******************** Bits definition for RTC_PRER register *****************/
  5844. #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000U)
  5845. #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFFU)
  5846. /******************** Bits definition for RTC_WUTR register *****************/
  5847. #define RTC_WUTR_WUT ((uint32_t)0x0000FFFFU)
  5848. /******************** Bits definition for RTC_ALRMAR register ***************/
  5849. #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000U)
  5850. #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000U)
  5851. #define RTC_ALRMAR_DT ((uint32_t)0x30000000U)
  5852. #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000U)
  5853. #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000U)
  5854. #define RTC_ALRMAR_DU ((uint32_t)0x0F000000U)
  5855. #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000U)
  5856. #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000U)
  5857. #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000U)
  5858. #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000U)
  5859. #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000U)
  5860. #define RTC_ALRMAR_PM ((uint32_t)0x00400000U)
  5861. #define RTC_ALRMAR_HT ((uint32_t)0x00300000U)
  5862. #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000U)
  5863. #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000U)
  5864. #define RTC_ALRMAR_HU ((uint32_t)0x000F0000U)
  5865. #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000U)
  5866. #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000U)
  5867. #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000U)
  5868. #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000U)
  5869. #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000U)
  5870. #define RTC_ALRMAR_MNT ((uint32_t)0x00007000U)
  5871. #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000U)
  5872. #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000U)
  5873. #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000U)
  5874. #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00U)
  5875. #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100U)
  5876. #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200U)
  5877. #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400U)
  5878. #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800U)
  5879. #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080U)
  5880. #define RTC_ALRMAR_ST ((uint32_t)0x00000070U)
  5881. #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010U)
  5882. #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020U)
  5883. #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040U)
  5884. #define RTC_ALRMAR_SU ((uint32_t)0x0000000FU)
  5885. #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001U)
  5886. #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002U)
  5887. #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004U)
  5888. #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008U)
  5889. /******************** Bits definition for RTC_ALRMBR register ***************/
  5890. #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000U)
  5891. #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000U)
  5892. #define RTC_ALRMBR_DT ((uint32_t)0x30000000U)
  5893. #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000U)
  5894. #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000U)
  5895. #define RTC_ALRMBR_DU ((uint32_t)0x0F000000U)
  5896. #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000U)
  5897. #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000U)
  5898. #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000U)
  5899. #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000U)
  5900. #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000U)
  5901. #define RTC_ALRMBR_PM ((uint32_t)0x00400000U)
  5902. #define RTC_ALRMBR_HT ((uint32_t)0x00300000U)
  5903. #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000U)
  5904. #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000U)
  5905. #define RTC_ALRMBR_HU ((uint32_t)0x000F0000U)
  5906. #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000U)
  5907. #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000U)
  5908. #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000U)
  5909. #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000U)
  5910. #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000U)
  5911. #define RTC_ALRMBR_MNT ((uint32_t)0x00007000U)
  5912. #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000U)
  5913. #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000U)
  5914. #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000U)
  5915. #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00U)
  5916. #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100U)
  5917. #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200U)
  5918. #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400U)
  5919. #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800U)
  5920. #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080U)
  5921. #define RTC_ALRMBR_ST ((uint32_t)0x00000070U)
  5922. #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010U)
  5923. #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020U)
  5924. #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040U)
  5925. #define RTC_ALRMBR_SU ((uint32_t)0x0000000FU)
  5926. #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001U)
  5927. #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002U)
  5928. #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004U)
  5929. #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008U)
  5930. /******************** Bits definition for RTC_WPR register ******************/
  5931. #define RTC_WPR_KEY ((uint32_t)0x000000FFU)
  5932. /******************** Bits definition for RTC_SSR register ******************/
  5933. #define RTC_SSR_SS ((uint32_t)0x0000FFFFU)
  5934. /******************** Bits definition for RTC_SHIFTR register ***************/
  5935. #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFFU)
  5936. #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000U)
  5937. /******************** Bits definition for RTC_TSTR register *****************/
  5938. #define RTC_TSTR_PM ((uint32_t)0x00400000U)
  5939. #define RTC_TSTR_HT ((uint32_t)0x00300000U)
  5940. #define RTC_TSTR_HT_0 ((uint32_t)0x00100000U)
  5941. #define RTC_TSTR_HT_1 ((uint32_t)0x00200000U)
  5942. #define RTC_TSTR_HU ((uint32_t)0x000F0000U)
  5943. #define RTC_TSTR_HU_0 ((uint32_t)0x00010000U)
  5944. #define RTC_TSTR_HU_1 ((uint32_t)0x00020000U)
  5945. #define RTC_TSTR_HU_2 ((uint32_t)0x00040000U)
  5946. #define RTC_TSTR_HU_3 ((uint32_t)0x00080000U)
  5947. #define RTC_TSTR_MNT ((uint32_t)0x00007000U)
  5948. #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000U)
  5949. #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000U)
  5950. #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000U)
  5951. #define RTC_TSTR_MNU ((uint32_t)0x00000F00U)
  5952. #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100U)
  5953. #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200U)
  5954. #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400U)
  5955. #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800U)
  5956. #define RTC_TSTR_ST ((uint32_t)0x00000070U)
  5957. #define RTC_TSTR_ST_0 ((uint32_t)0x00000010U)
  5958. #define RTC_TSTR_ST_1 ((uint32_t)0x00000020U)
  5959. #define RTC_TSTR_ST_2 ((uint32_t)0x00000040U)
  5960. #define RTC_TSTR_SU ((uint32_t)0x0000000FU)
  5961. #define RTC_TSTR_SU_0 ((uint32_t)0x00000001U)
  5962. #define RTC_TSTR_SU_1 ((uint32_t)0x00000002U)
  5963. #define RTC_TSTR_SU_2 ((uint32_t)0x00000004U)
  5964. #define RTC_TSTR_SU_3 ((uint32_t)0x00000008U)
  5965. /******************** Bits definition for RTC_TSDR register *****************/
  5966. #define RTC_TSDR_WDU ((uint32_t)0x0000E000U)
  5967. #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000U)
  5968. #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000U)
  5969. #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000U)
  5970. #define RTC_TSDR_MT ((uint32_t)0x00001000U)
  5971. #define RTC_TSDR_MU ((uint32_t)0x00000F00U)
  5972. #define RTC_TSDR_MU_0 ((uint32_t)0x00000100U)
  5973. #define RTC_TSDR_MU_1 ((uint32_t)0x00000200U)
  5974. #define RTC_TSDR_MU_2 ((uint32_t)0x00000400U)
  5975. #define RTC_TSDR_MU_3 ((uint32_t)0x00000800U)
  5976. #define RTC_TSDR_DT ((uint32_t)0x00000030U)
  5977. #define RTC_TSDR_DT_0 ((uint32_t)0x00000010U)
  5978. #define RTC_TSDR_DT_1 ((uint32_t)0x00000020U)
  5979. #define RTC_TSDR_DU ((uint32_t)0x0000000FU)
  5980. #define RTC_TSDR_DU_0 ((uint32_t)0x00000001U)
  5981. #define RTC_TSDR_DU_1 ((uint32_t)0x00000002U)
  5982. #define RTC_TSDR_DU_2 ((uint32_t)0x00000004U)
  5983. #define RTC_TSDR_DU_3 ((uint32_t)0x00000008U)
  5984. /******************** Bits definition for RTC_TSSSR register ****************/
  5985. #define RTC_TSSSR_SS ((uint32_t)0x0000FFFFU)
  5986. /******************** Bits definition for RTC_CAL register *****************/
  5987. #define RTC_CALR_CALP ((uint32_t)0x00008000U)
  5988. #define RTC_CALR_CALW8 ((uint32_t)0x00004000U)
  5989. #define RTC_CALR_CALW16 ((uint32_t)0x00002000U)
  5990. #define RTC_CALR_CALM ((uint32_t)0x000001FFU)
  5991. #define RTC_CALR_CALM_0 ((uint32_t)0x00000001U)
  5992. #define RTC_CALR_CALM_1 ((uint32_t)0x00000002U)
  5993. #define RTC_CALR_CALM_2 ((uint32_t)0x00000004U)
  5994. #define RTC_CALR_CALM_3 ((uint32_t)0x00000008U)
  5995. #define RTC_CALR_CALM_4 ((uint32_t)0x00000010U)
  5996. #define RTC_CALR_CALM_5 ((uint32_t)0x00000020U)
  5997. #define RTC_CALR_CALM_6 ((uint32_t)0x00000040U)
  5998. #define RTC_CALR_CALM_7 ((uint32_t)0x00000080U)
  5999. #define RTC_CALR_CALM_8 ((uint32_t)0x00000100U)
  6000. /******************** Bits definition for RTC_TAMPCR register ***************/
  6001. #define RTC_TAMPCR_TAMP3MF ((uint32_t)0x01000000U)
  6002. #define RTC_TAMPCR_TAMP3NOERASE ((uint32_t)0x00800000U)
  6003. #define RTC_TAMPCR_TAMP3IE ((uint32_t)0x00400000U)
  6004. #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000U)
  6005. #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000U)
  6006. #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000U)
  6007. #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000U)
  6008. #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000U)
  6009. #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000U)
  6010. #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000U)
  6011. #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000U)
  6012. #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000U)
  6013. #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000U)
  6014. #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800U)
  6015. #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800U)
  6016. #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000U)
  6017. #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700U)
  6018. #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100U)
  6019. #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200U)
  6020. #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400U)
  6021. #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080U)
  6022. #define RTC_TAMPCR_TAMP3TRG ((uint32_t)0x00000040U)
  6023. #define RTC_TAMPCR_TAMP3E ((uint32_t)0x00000020U)
  6024. #define RTC_TAMPCR_TAMP2TRG ((uint32_t)0x00000010U)
  6025. #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008U)
  6026. #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004U)
  6027. #define RTC_TAMPCR_TAMP1TRG ((uint32_t)0x00000002U)
  6028. #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001U)
  6029. /******************** Bits definition for RTC_ALRMASSR register *************/
  6030. #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000U)
  6031. #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000U)
  6032. #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000U)
  6033. #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000U)
  6034. #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000U)
  6035. #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFFU)
  6036. /******************** Bits definition for RTC_ALRMBSSR register *************/
  6037. #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000U)
  6038. #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000U)
  6039. #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000U)
  6040. #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000U)
  6041. #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000U)
  6042. #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFFU)
  6043. /******************** Bits definition for RTC_0R register *******************/
  6044. #define RTC_OR_OUT_RMP ((uint32_t)0x00000002U)
  6045. #define RTC_OR_ALARMOUTTYPE ((uint32_t)0x00000001U)
  6046. /******************** Bits definition for RTC_BKP0R register ****************/
  6047. #define RTC_BKP0R ((uint32_t)0xFFFFFFFFU)
  6048. /******************** Bits definition for RTC_BKP1R register ****************/
  6049. #define RTC_BKP1R ((uint32_t)0xFFFFFFFFU)
  6050. /******************** Bits definition for RTC_BKP2R register ****************/
  6051. #define RTC_BKP2R ((uint32_t)0xFFFFFFFFU)
  6052. /******************** Bits definition for RTC_BKP3R register ****************/
  6053. #define RTC_BKP3R ((uint32_t)0xFFFFFFFFU)
  6054. /******************** Bits definition for RTC_BKP4R register ****************/
  6055. #define RTC_BKP4R ((uint32_t)0xFFFFFFFFU)
  6056. /******************** Bits definition for RTC_BKP5R register ****************/
  6057. #define RTC_BKP5R ((uint32_t)0xFFFFFFFFU)
  6058. /******************** Bits definition for RTC_BKP6R register ****************/
  6059. #define RTC_BKP6R ((uint32_t)0xFFFFFFFFU)
  6060. /******************** Bits definition for RTC_BKP7R register ****************/
  6061. #define RTC_BKP7R ((uint32_t)0xFFFFFFFFU)
  6062. /******************** Bits definition for RTC_BKP8R register ****************/
  6063. #define RTC_BKP8R ((uint32_t)0xFFFFFFFFU)
  6064. /******************** Bits definition for RTC_BKP9R register ****************/
  6065. #define RTC_BKP9R ((uint32_t)0xFFFFFFFFU)
  6066. /******************** Bits definition for RTC_BKP10R register ***************/
  6067. #define RTC_BKP10R ((uint32_t)0xFFFFFFFFU)
  6068. /******************** Bits definition for RTC_BKP11R register ***************/
  6069. #define RTC_BKP11R ((uint32_t)0xFFFFFFFFU)
  6070. /******************** Bits definition for RTC_BKP12R register ***************/
  6071. #define RTC_BKP12R ((uint32_t)0xFFFFFFFFU)
  6072. /******************** Bits definition for RTC_BKP13R register ***************/
  6073. #define RTC_BKP13R ((uint32_t)0xFFFFFFFFU)
  6074. /******************** Bits definition for RTC_BKP14R register ***************/
  6075. #define RTC_BKP14R ((uint32_t)0xFFFFFFFFU)
  6076. /******************** Bits definition for RTC_BKP15R register ***************/
  6077. #define RTC_BKP15R ((uint32_t)0xFFFFFFFFU)
  6078. /******************** Bits definition for RTC_BKP16R register ***************/
  6079. #define RTC_BKP16R ((uint32_t)0xFFFFFFFFU)
  6080. /******************** Bits definition for RTC_BKP17R register ***************/
  6081. #define RTC_BKP17R ((uint32_t)0xFFFFFFFFU)
  6082. /******************** Bits definition for RTC_BKP18R register ***************/
  6083. #define RTC_BKP18R ((uint32_t)0xFFFFFFFFU)
  6084. /******************** Bits definition for RTC_BKP19R register ***************/
  6085. #define RTC_BKP19R ((uint32_t)0xFFFFFFFFU)
  6086. /******************** Bits definition for RTC_BKP20R register ***************/
  6087. #define RTC_BKP20R ((uint32_t)0xFFFFFFFFU)
  6088. /******************** Bits definition for RTC_BKP21R register ***************/
  6089. #define RTC_BKP21R ((uint32_t)0xFFFFFFFFU)
  6090. /******************** Bits definition for RTC_BKP22R register ***************/
  6091. #define RTC_BKP22R ((uint32_t)0xFFFFFFFFU)
  6092. /******************** Bits definition for RTC_BKP23R register ***************/
  6093. #define RTC_BKP23R ((uint32_t)0xFFFFFFFFU)
  6094. /******************** Bits definition for RTC_BKP24R register ***************/
  6095. #define RTC_BKP24R ((uint32_t)0xFFFFFFFFU)
  6096. /******************** Bits definition for RTC_BKP25R register ***************/
  6097. #define RTC_BKP25R ((uint32_t)0xFFFFFFFFU)
  6098. /******************** Bits definition for RTC_BKP26R register ***************/
  6099. #define RTC_BKP26R ((uint32_t)0xFFFFFFFFU)
  6100. /******************** Bits definition for RTC_BKP27R register ***************/
  6101. #define RTC_BKP27R ((uint32_t)0xFFFFFFFFU)
  6102. /******************** Bits definition for RTC_BKP28R register ***************/
  6103. #define RTC_BKP28R ((uint32_t)0xFFFFFFFFU)
  6104. /******************** Bits definition for RTC_BKP29R register ***************/
  6105. #define RTC_BKP29R ((uint32_t)0xFFFFFFFFU)
  6106. /******************** Bits definition for RTC_BKP30R register ***************/
  6107. #define RTC_BKP30R ((uint32_t)0xFFFFFFFFU)
  6108. /******************** Bits definition for RTC_BKP31R register ***************/
  6109. #define RTC_BKP31R ((uint32_t)0xFFFFFFFFU)
  6110. /******************** Number of backup registers ******************************/
  6111. #define RTC_BKP_NUMBER ((uint32_t)0x00000020U)
  6112. /******************************************************************************/
  6113. /* */
  6114. /* Serial Audio Interface */
  6115. /* */
  6116. /******************************************************************************/
  6117. /******************** Bit definition for SAI_GCR register *******************/
  6118. #define SAI_GCR_SYNCIN ((uint32_t)0x00000003U) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  6119. #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6120. #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6121. #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030U) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  6122. #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6123. #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6124. /******************* Bit definition for SAI_xCR1 register *******************/
  6125. #define SAI_xCR1_MODE ((uint32_t)0x00000003U) /*!<MODE[1:0] bits (Audio Block Mode) */
  6126. #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6127. #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6128. #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000CU) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  6129. #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  6130. #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  6131. #define SAI_xCR1_DS ((uint32_t)0x000000E0U) /*!<DS[1:0] bits (Data Size) */
  6132. #define SAI_xCR1_DS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
  6133. #define SAI_xCR1_DS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
  6134. #define SAI_xCR1_DS_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
  6135. #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100U) /*!<LSB First Configuration */
  6136. #define SAI_xCR1_CKSTR ((uint32_t)0x00000200U) /*!<ClocK STRobing edge */
  6137. #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00U) /*!<SYNCEN[1:0](SYNChronization ENable) */
  6138. #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
  6139. #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
  6140. #define SAI_xCR1_MONO ((uint32_t)0x00001000U) /*!<Mono mode */
  6141. #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000U) /*!<Output Drive */
  6142. #define SAI_xCR1_SAIEN ((uint32_t)0x00010000U) /*!<Audio Block enable */
  6143. #define SAI_xCR1_DMAEN ((uint32_t)0x00020000U) /*!<DMA enable */
  6144. #define SAI_xCR1_NODIV ((uint32_t)0x00080000U) /*!<No Divider Configuration */
  6145. #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000U) /*!<MCKDIV[3:0] (Master ClocK Divider) */
  6146. #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
  6147. #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
  6148. #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
  6149. #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000U) /*!<Bit 3 */
  6150. /******************* Bit definition for SAI_xCR2 register *******************/
  6151. #define SAI_xCR2_FTH ((uint32_t)0x00000007U) /*!<FTH[2:0](Fifo THreshold) */
  6152. #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6153. #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6154. #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  6155. #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008U) /*!<Fifo FLUSH */
  6156. #define SAI_xCR2_TRIS ((uint32_t)0x00000010U) /*!<TRIState Management on data line */
  6157. #define SAI_xCR2_MUTE ((uint32_t)0x00000020U) /*!<Mute mode */
  6158. #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040U) /*!<Muate value */
  6159. #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80U) /*!<MUTECNT[5:0] (MUTE counter) */
  6160. #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
  6161. #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
  6162. #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200U) /*!<Bit 2 */
  6163. #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400U) /*!<Bit 3 */
  6164. #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800U) /*!<Bit 4 */
  6165. #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000U) /*!<Bit 5 */
  6166. #define SAI_xCR2_CPL ((uint32_t)0x00002000U) /*!<CPL mode */
  6167. #define SAI_xCR2_COMP ((uint32_t)0x0000C000U) /*!<COMP[1:0] (Companding mode) */
  6168. #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  6169. #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  6170. /****************** Bit definition for SAI_xFRCR register *******************/
  6171. #define SAI_xFRCR_FRL ((uint32_t)0x000000FFU) /*!<FRL[7:0](Frame length) */
  6172. #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6173. #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6174. #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  6175. #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  6176. #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  6177. #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  6178. #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  6179. #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
  6180. #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00U) /*!<FRL[6:0] (Frame synchronization active level length) */
  6181. #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6182. #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6183. #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  6184. #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  6185. #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  6186. #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000U) /*!<Bit 5 */
  6187. #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000U) /*!<Bit 6 */
  6188. #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000U) /*!< Frame Synchronization Definition */
  6189. #define SAI_xFRCR_FSPO ((uint32_t)0x00020000U) /*!<Frame Synchronization POLarity */
  6190. #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000U) /*!<Frame Synchronization OFFset */
  6191. /****************** Bit definition for SAI_xSLOTR register *******************/
  6192. #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001FU) /*!<FRL[4:0](First Bit Offset) */
  6193. #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6194. #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6195. #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  6196. #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  6197. #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  6198. #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0U) /*!<SLOTSZ[1:0] (Slot size) */
  6199. #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
  6200. #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
  6201. #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00U) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  6202. #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6203. #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6204. #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  6205. #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  6206. #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000U) /*!<SLOTEN[15:0] (Slot Enable) */
  6207. /******************* Bit definition for SAI_xIMR register *******************/
  6208. #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001U) /*!<Overrun underrun interrupt enable */
  6209. #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002U) /*!<Mute detection interrupt enable */
  6210. #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration interrupt enable */
  6211. #define SAI_xIMR_FREQIE ((uint32_t)0x00000008U) /*!<FIFO request interrupt enable */
  6212. #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010U) /*!<Codec not ready interrupt enable */
  6213. #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection interrupt enable */
  6214. #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040U) /*!<Late frame synchronization detection interrupt enable */
  6215. /******************** Bit definition for SAI_xSR register *******************/
  6216. #define SAI_xSR_OVRUDR ((uint32_t)0x00000001U) /*!<Overrun underrun */
  6217. #define SAI_xSR_MUTEDET ((uint32_t)0x00000002U) /*!<Mute detection */
  6218. #define SAI_xSR_WCKCFG ((uint32_t)0x00000004U) /*!<Wrong Clock Configuration */
  6219. #define SAI_xSR_FREQ ((uint32_t)0x00000008U) /*!<FIFO request */
  6220. #define SAI_xSR_CNRDY ((uint32_t)0x00000010U) /*!<Codec not ready */
  6221. #define SAI_xSR_AFSDET ((uint32_t)0x00000020U) /*!<Anticipated frame synchronization detection */
  6222. #define SAI_xSR_LFSDET ((uint32_t)0x00000040U) /*!<Late frame synchronization detection */
  6223. #define SAI_xSR_FLVL ((uint32_t)0x00070000U) /*!<FLVL[2:0] (FIFO Level Threshold) */
  6224. #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  6225. #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  6226. #define SAI_xSR_FLVL_2 ((uint32_t)0x00030000U) /*!<Bit 2 */
  6227. /****************** Bit definition for SAI_xCLRFR register ******************/
  6228. #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001U) /*!<Clear Overrun underrun */
  6229. #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002U) /*!<Clear Mute detection */
  6230. #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004U) /*!<Clear Wrong Clock Configuration */
  6231. #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008U) /*!<Clear FIFO request */
  6232. #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010U) /*!<Clear Codec not ready */
  6233. #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020U) /*!<Clear Anticipated frame synchronization detection */
  6234. #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040U) /*!<Clear Late frame synchronization detection */
  6235. /****************** Bit definition for SAI_xDR register ******************/
  6236. #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFFU)
  6237. /******************************************************************************/
  6238. /* */
  6239. /* LCD Controller (LCD) */
  6240. /* */
  6241. /******************************************************************************/
  6242. /******************* Bit definition for LCD_CR register *********************/
  6243. #define LCD_CR_LCDEN ((uint32_t)0x00000001U) /*!< LCD Enable Bit */
  6244. #define LCD_CR_VSEL ((uint32_t)0x00000002U) /*!< Voltage source selector Bit */
  6245. #define LCD_CR_DUTY ((uint32_t)0x0000001CU) /*!< DUTY[2:0] bits (Duty selector) */
  6246. #define LCD_CR_DUTY_0 ((uint32_t)0x00000004U) /*!< Duty selector Bit 0 */
  6247. #define LCD_CR_DUTY_1 ((uint32_t)0x00000008U) /*!< Duty selector Bit 1 */
  6248. #define LCD_CR_DUTY_2 ((uint32_t)0x00000010U) /*!< Duty selector Bit 2 */
  6249. #define LCD_CR_BIAS ((uint32_t)0x00000060U) /*!< BIAS[1:0] bits (Bias selector) */
  6250. #define LCD_CR_BIAS_0 ((uint32_t)0x00000020U) /*!< Bias selector Bit 0 */
  6251. #define LCD_CR_BIAS_1 ((uint32_t)0x00000040U) /*!< Bias selector Bit 1 */
  6252. #define LCD_CR_MUX_SEG ((uint32_t)0x00000080U) /*!< Mux Segment Enable Bit */
  6253. #define LCD_CR_BUFEN ((uint32_t)0x00000100U) /*!< Voltage output buffer enable */
  6254. /******************* Bit definition for LCD_FCR register ********************/
  6255. #define LCD_FCR_HD ((uint32_t)0x00000001U) /*!< High Drive Enable Bit */
  6256. #define LCD_FCR_SOFIE ((uint32_t)0x00000002U) /*!< Start of Frame Interrupt Enable Bit */
  6257. #define LCD_FCR_UDDIE ((uint32_t)0x00000008U) /*!< Update Display Done Interrupt Enable Bit */
  6258. #define LCD_FCR_PON ((uint32_t)0x00000070U) /*!< PON[2:0] bits (Pulse ON Duration) */
  6259. #define LCD_FCR_PON_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
  6260. #define LCD_FCR_PON_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
  6261. #define LCD_FCR_PON_2 ((uint32_t)0x00000040U) /*!< Bit 2 */
  6262. #define LCD_FCR_DEAD ((uint32_t)0x00000380U) /*!< DEAD[2:0] bits (DEAD Time) */
  6263. #define LCD_FCR_DEAD_0 ((uint32_t)0x00000080U) /*!< Bit 0 */
  6264. #define LCD_FCR_DEAD_1 ((uint32_t)0x00000100U) /*!< Bit 1 */
  6265. #define LCD_FCR_DEAD_2 ((uint32_t)0x00000200U) /*!< Bit 2 */
  6266. #define LCD_FCR_CC ((uint32_t)0x00001C00U) /*!< CC[2:0] bits (Contrast Control) */
  6267. #define LCD_FCR_CC_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
  6268. #define LCD_FCR_CC_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
  6269. #define LCD_FCR_CC_2 ((uint32_t)0x00001000U) /*!< Bit 2 */
  6270. #define LCD_FCR_BLINKF ((uint32_t)0x0000E000U) /*!< BLINKF[2:0] bits (Blink Frequency) */
  6271. #define LCD_FCR_BLINKF_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
  6272. #define LCD_FCR_BLINKF_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
  6273. #define LCD_FCR_BLINKF_2 ((uint32_t)0x00008000U) /*!< Bit 2 */
  6274. #define LCD_FCR_BLINK ((uint32_t)0x00030000U) /*!< BLINK[1:0] bits (Blink Enable) */
  6275. #define LCD_FCR_BLINK_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
  6276. #define LCD_FCR_BLINK_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
  6277. #define LCD_FCR_DIV ((uint32_t)0x003C0000U) /*!< DIV[3:0] bits (Divider) */
  6278. #define LCD_FCR_PS ((uint32_t)0x03C00000U) /*!< PS[3:0] bits (Prescaler) */
  6279. /******************* Bit definition for LCD_SR register *********************/
  6280. #define LCD_SR_ENS ((uint32_t)0x00000001U) /*!< LCD Enabled Bit */
  6281. #define LCD_SR_SOF ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Bit */
  6282. #define LCD_SR_UDR ((uint32_t)0x00000004U) /*!< Update Display Request Bit */
  6283. #define LCD_SR_UDD ((uint32_t)0x00000008U) /*!< Update Display Done Flag Bit */
  6284. #define LCD_SR_RDY ((uint32_t)0x00000010U) /*!< Ready Flag Bit */
  6285. #define LCD_SR_FCRSR ((uint32_t)0x00000020U) /*!< LCD FCR Register Synchronization Flag Bit */
  6286. /******************* Bit definition for LCD_CLR register ********************/
  6287. #define LCD_CLR_SOFC ((uint32_t)0x00000002U) /*!< Start Of Frame Flag Clear Bit */
  6288. #define LCD_CLR_UDDC ((uint32_t)0x00000008U) /*!< Update Display Done Flag Clear Bit */
  6289. /******************* Bit definition for LCD_RAM register ********************/
  6290. #define LCD_RAM_SEGMENT_DATA ((uint32_t)0xFFFFFFFFU) /*!< Segment Data Bits */
  6291. /******************************************************************************/
  6292. /* */
  6293. /* SDMMC Interface */
  6294. /* */
  6295. /******************************************************************************/
  6296. /****************** Bit definition for SDMMC_POWER register ******************/
  6297. #define SDMMC_POWER_PWRCTRL ((uint8_t)0x03U) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  6298. #define SDMMC_POWER_PWRCTRL_0 ((uint8_t)0x01U) /*!<Bit 0 */
  6299. #define SDMMC_POWER_PWRCTRL_1 ((uint8_t)0x02U) /*!<Bit 1 */
  6300. /****************** Bit definition for SDMMC_CLKCR register ******************/
  6301. #define SDMMC_CLKCR_CLKDIV ((uint16_t)0x00FFU) /*!<Clock divide factor */
  6302. #define SDMMC_CLKCR_CLKEN ((uint16_t)0x0100U) /*!<Clock enable bit */
  6303. #define SDMMC_CLKCR_PWRSAV ((uint16_t)0x0200U) /*!<Power saving configuration bit */
  6304. #define SDMMC_CLKCR_BYPASS ((uint16_t)0x0400U) /*!<Clock divider bypass enable bit */
  6305. #define SDMMC_CLKCR_WIDBUS ((uint16_t)0x1800U) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  6306. #define SDMMC_CLKCR_WIDBUS_0 ((uint16_t)0x0800U) /*!<Bit 0 */
  6307. #define SDMMC_CLKCR_WIDBUS_1 ((uint16_t)0x1000U) /*!<Bit 1 */
  6308. #define SDMMC_CLKCR_NEGEDGE ((uint16_t)0x2000U) /*!<SDMMC_CK dephasing selection bit */
  6309. #define SDMMC_CLKCR_HWFC_EN ((uint16_t)0x4000U) /*!<HW Flow Control enable */
  6310. /******************* Bit definition for SDMMC_ARG register *******************/
  6311. #define SDMMC_ARG_CMDARG ((uint32_t)0xFFFFFFFFU) /*!<Command argument */
  6312. /******************* Bit definition for SDMMC_CMD register *******************/
  6313. #define SDMMC_CMD_CMDINDEX ((uint16_t)0x003FU) /*!<Command Index */
  6314. #define SDMMC_CMD_WAITRESP ((uint16_t)0x00C0U) /*!<WAITRESP[1:0] bits (Wait for response bits) */
  6315. #define SDMMC_CMD_WAITRESP_0 ((uint16_t)0x0040U) /*!< Bit 0 */
  6316. #define SDMMC_CMD_WAITRESP_1 ((uint16_t)0x0080U) /*!< Bit 1 */
  6317. #define SDMMC_CMD_WAITINT ((uint16_t)0x0100U) /*!<CPSM Waits for Interrupt Request */
  6318. #define SDMMC_CMD_WAITPEND ((uint16_t)0x0200U) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  6319. #define SDMMC_CMD_CPSMEN ((uint16_t)0x0400U) /*!<Command path state machine (CPSM) Enable bit */
  6320. #define SDMMC_CMD_SDIOSUSPEND ((uint16_t)0x0800U) /*!<SD I/O suspend command */
  6321. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  6322. #define SDMMC_RESPCMD_RESPCMD ((uint8_t)0x3FU) /*!<Response command index */
  6323. /****************** Bit definition for SDMMC_RESP0 register ******************/
  6324. #define SDMMC_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
  6325. /****************** Bit definition for SDMMC_RESP1 register ******************/
  6326. #define SDMMC_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
  6327. /****************** Bit definition for SDMMC_RESP2 register ******************/
  6328. #define SDMMC_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
  6329. /****************** Bit definition for SDMMC_RESP3 register ******************/
  6330. #define SDMMC_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
  6331. /****************** Bit definition for SDMMC_RESP4 register ******************/
  6332. #define SDMMC_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFFU) /*!<Card Status */
  6333. /****************** Bit definition for SDMMC_DTIMER register *****************/
  6334. #define SDMMC_DTIMER_DATATIME ((uint32_t)0xFFFFFFFFU) /*!<Data timeout period. */
  6335. /****************** Bit definition for SDMMC_DLEN register *******************/
  6336. #define SDMMC_DLEN_DATALENGTH ((uint32_t)0x01FFFFFFU) /*!<Data length value */
  6337. /****************** Bit definition for SDMMC_DCTRL register ******************/
  6338. #define SDMMC_DCTRL_DTEN ((uint16_t)0x0001U) /*!<Data transfer enabled bit */
  6339. #define SDMMC_DCTRL_DTDIR ((uint16_t)0x0002U) /*!<Data transfer direction selection */
  6340. #define SDMMC_DCTRL_DTMODE ((uint16_t)0x0004U) /*!<Data transfer mode selection */
  6341. #define SDMMC_DCTRL_DMAEN ((uint16_t)0x0008U) /*!<DMA enabled bit */
  6342. #define SDMMC_DCTRL_DBLOCKSIZE ((uint16_t)0x00F0U) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  6343. #define SDMMC_DCTRL_DBLOCKSIZE_0 ((uint16_t)0x0010U) /*!<Bit 0 */
  6344. #define SDMMC_DCTRL_DBLOCKSIZE_1 ((uint16_t)0x0020U) /*!<Bit 1 */
  6345. #define SDMMC_DCTRL_DBLOCKSIZE_2 ((uint16_t)0x0040U) /*!<Bit 2 */
  6346. #define SDMMC_DCTRL_DBLOCKSIZE_3 ((uint16_t)0x0080U) /*!<Bit 3 */
  6347. #define SDMMC_DCTRL_RWSTART ((uint16_t)0x0100U) /*!<Read wait start */
  6348. #define SDMMC_DCTRL_RWSTOP ((uint16_t)0x0200U) /*!<Read wait stop */
  6349. #define SDMMC_DCTRL_RWMOD ((uint16_t)0x0400U) /*!<Read wait mode */
  6350. #define SDMMC_DCTRL_SDIOEN ((uint16_t)0x0800U) /*!<SD I/O enable functions */
  6351. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  6352. #define SDMMC_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFFU) /*!<Data count value */
  6353. /****************** Bit definition for SDMMC_STA register ********************/
  6354. #define SDMMC_STA_CCRCFAIL ((uint32_t)0x00000001U) /*!<Command response received (CRC check failed) */
  6355. #define SDMMC_STA_DCRCFAIL ((uint32_t)0x00000002U) /*!<Data block sent/received (CRC check failed) */
  6356. #define SDMMC_STA_CTIMEOUT ((uint32_t)0x00000004U) /*!<Command response timeout */
  6357. #define SDMMC_STA_DTIMEOUT ((uint32_t)0x00000008U) /*!<Data timeout */
  6358. #define SDMMC_STA_TXUNDERR ((uint32_t)0x00000010U) /*!<Transmit FIFO underrun error */
  6359. #define SDMMC_STA_RXOVERR ((uint32_t)0x00000020U) /*!<Received FIFO overrun error */
  6360. #define SDMMC_STA_CMDREND ((uint32_t)0x00000040U) /*!<Command response received (CRC check passed) */
  6361. #define SDMMC_STA_CMDSENT ((uint32_t)0x00000080U) /*!<Command sent (no response required) */
  6362. #define SDMMC_STA_DATAEND ((uint32_t)0x00000100U) /*!<Data end (data counter, SDIDCOUNT, is zero) */
  6363. #define SDMMC_STA_STBITERR ((uint32_t)0x00000200U) /*!<Start bit not detected on all data signals in wide bus mode */
  6364. #define SDMMC_STA_DBCKEND ((uint32_t)0x00000400U) /*!<Data block sent/received (CRC check passed) */
  6365. #define SDMMC_STA_CMDACT ((uint32_t)0x00000800U) /*!<Command transfer in progress */
  6366. #define SDMMC_STA_TXACT ((uint32_t)0x00001000U) /*!<Data transmit in progress */
  6367. #define SDMMC_STA_RXACT ((uint32_t)0x00002000U) /*!<Data receive in progress */
  6368. #define SDMMC_STA_TXFIFOHE ((uint32_t)0x00004000U) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  6369. #define SDMMC_STA_RXFIFOHF ((uint32_t)0x00008000U) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  6370. #define SDMMC_STA_TXFIFOF ((uint32_t)0x00010000U) /*!<Transmit FIFO full */
  6371. #define SDMMC_STA_RXFIFOF ((uint32_t)0x00020000U) /*!<Receive FIFO full */
  6372. #define SDMMC_STA_TXFIFOE ((uint32_t)0x00040000U) /*!<Transmit FIFO empty */
  6373. #define SDMMC_STA_RXFIFOE ((uint32_t)0x00080000U) /*!<Receive FIFO empty */
  6374. #define SDMMC_STA_TXDAVL ((uint32_t)0x00100000U) /*!<Data available in transmit FIFO */
  6375. #define SDMMC_STA_RXDAVL ((uint32_t)0x00200000U) /*!<Data available in receive FIFO */
  6376. #define SDMMC_STA_SDIOIT ((uint32_t)0x00400000U) /*!<SDIO interrupt received */
  6377. /******************* Bit definition for SDMMC_ICR register *******************/
  6378. #define SDMMC_ICR_CCRCFAILC ((uint32_t)0x00000001U) /*!<CCRCFAIL flag clear bit */
  6379. #define SDMMC_ICR_DCRCFAILC ((uint32_t)0x00000002U) /*!<DCRCFAIL flag clear bit */
  6380. #define SDMMC_ICR_CTIMEOUTC ((uint32_t)0x00000004U) /*!<CTIMEOUT flag clear bit */
  6381. #define SDMMC_ICR_DTIMEOUTC ((uint32_t)0x00000008U) /*!<DTIMEOUT flag clear bit */
  6382. #define SDMMC_ICR_TXUNDERRC ((uint32_t)0x00000010U) /*!<TXUNDERR flag clear bit */
  6383. #define SDMMC_ICR_RXOVERRC ((uint32_t)0x00000020U) /*!<RXOVERR flag clear bit */
  6384. #define SDMMC_ICR_CMDRENDC ((uint32_t)0x00000040U) /*!<CMDREND flag clear bit */
  6385. #define SDMMC_ICR_CMDSENTC ((uint32_t)0x00000080U) /*!<CMDSENT flag clear bit */
  6386. #define SDMMC_ICR_DATAENDC ((uint32_t)0x00000100U) /*!<DATAEND flag clear bit */
  6387. #define SDMMC_ICR_STBITERRC ((uint32_t)0x00000200U) /*!<STBITERR flag clear bit */
  6388. #define SDMMC_ICR_DBCKENDC ((uint32_t)0x00000400U) /*!<DBCKEND flag clear bit */
  6389. #define SDMMC_ICR_SDIOITC ((uint32_t)0x00400000U) /*!<SDIOIT flag clear bit */
  6390. /****************** Bit definition for SDMMC_MASK register *******************/
  6391. #define SDMMC_MASK_CCRCFAILIE ((uint32_t)0x00000001U) /*!<Command CRC Fail Interrupt Enable */
  6392. #define SDMMC_MASK_DCRCFAILIE ((uint32_t)0x00000002U) /*!<Data CRC Fail Interrupt Enable */
  6393. #define SDMMC_MASK_CTIMEOUTIE ((uint32_t)0x00000004U) /*!<Command TimeOut Interrupt Enable */
  6394. #define SDMMC_MASK_DTIMEOUTIE ((uint32_t)0x00000008U) /*!<Data TimeOut Interrupt Enable */
  6395. #define SDMMC_MASK_TXUNDERRIE ((uint32_t)0x00000010U) /*!<Tx FIFO UnderRun Error Interrupt Enable */
  6396. #define SDMMC_MASK_RXOVERRIE ((uint32_t)0x00000020U) /*!<Rx FIFO OverRun Error Interrupt Enable */
  6397. #define SDMMC_MASK_CMDRENDIE ((uint32_t)0x00000040U) /*!<Command Response Received Interrupt Enable */
  6398. #define SDMMC_MASK_CMDSENTIE ((uint32_t)0x00000080U) /*!<Command Sent Interrupt Enable */
  6399. #define SDMMC_MASK_DATAENDIE ((uint32_t)0x00000100U) /*!<Data End Interrupt Enable */
  6400. #define SDMMC_MASK_DBCKENDIE ((uint32_t)0x00000400U) /*!<Data Block End Interrupt Enable */
  6401. #define SDMMC_MASK_CMDACTIE ((uint32_t)0x00000800U) /*!<CCommand Acting Interrupt Enable */
  6402. #define SDMMC_MASK_TXACTIE ((uint32_t)0x00001000U) /*!<Data Transmit Acting Interrupt Enable */
  6403. #define SDMMC_MASK_RXACTIE ((uint32_t)0x00002000U) /*!<Data receive acting interrupt enabled */
  6404. #define SDMMC_MASK_TXFIFOHEIE ((uint32_t)0x00004000U) /*!<Tx FIFO Half Empty interrupt Enable */
  6405. #define SDMMC_MASK_RXFIFOHFIE ((uint32_t)0x00008000U) /*!<Rx FIFO Half Full interrupt Enable */
  6406. #define SDMMC_MASK_TXFIFOFIE ((uint32_t)0x00010000U) /*!<Tx FIFO Full interrupt Enable */
  6407. #define SDMMC_MASK_RXFIFOFIE ((uint32_t)0x00020000U) /*!<Rx FIFO Full interrupt Enable */
  6408. #define SDMMC_MASK_TXFIFOEIE ((uint32_t)0x00040000U) /*!<Tx FIFO Empty interrupt Enable */
  6409. #define SDMMC_MASK_RXFIFOEIE ((uint32_t)0x00080000U) /*!<Rx FIFO Empty interrupt Enable */
  6410. #define SDMMC_MASK_TXDAVLIE ((uint32_t)0x00100000U) /*!<Data available in Tx FIFO interrupt Enable */
  6411. #define SDMMC_MASK_RXDAVLIE ((uint32_t)0x00200000U) /*!<Data available in Rx FIFO interrupt Enable */
  6412. #define SDMMC_MASK_SDIOITIE ((uint32_t)0x00400000U) /*!<SDIO Mode Interrupt Received interrupt Enable */
  6413. /***************** Bit definition for SDMMC_FIFOCNT register *****************/
  6414. #define SDMMC_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFFU) /*!<Remaining number of words to be written to or read from the FIFO */
  6415. /****************** Bit definition for SDMMC_FIFO register *******************/
  6416. #define SDMMC_FIFO_FIFODATA ((uint32_t)0xFFFFFFFFU) /*!<Receive and transmit FIFO data */
  6417. /******************************************************************************/
  6418. /* */
  6419. /* Serial Peripheral Interface (SPI) */
  6420. /* */
  6421. /******************************************************************************/
  6422. /******************* Bit definition for SPI_CR1 register ********************/
  6423. #define SPI_CR1_CPHA ((uint32_t)0x00000001U) /*!<Clock Phase */
  6424. #define SPI_CR1_CPOL ((uint32_t)0x00000002U) /*!<Clock Polarity */
  6425. #define SPI_CR1_MSTR ((uint32_t)0x00000004U) /*!<Master Selection */
  6426. #define SPI_CR1_BR ((uint32_t)0x00000038U) /*!<BR[2:0] bits (Baud Rate Control) */
  6427. #define SPI_CR1_BR_0 ((uint32_t)0x00000008U) /*!<Bit 0 */
  6428. #define SPI_CR1_BR_1 ((uint32_t)0x00000010U) /*!<Bit 1 */
  6429. #define SPI_CR1_BR_2 ((uint32_t)0x00000020U) /*!<Bit 2 */
  6430. #define SPI_CR1_SPE ((uint32_t)0x00000040U) /*!<SPI Enable */
  6431. #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080U) /*!<Frame Format */
  6432. #define SPI_CR1_SSI ((uint32_t)0x00000100U) /*!<Internal slave select */
  6433. #define SPI_CR1_SSM ((uint32_t)0x00000200U) /*!<Software slave management */
  6434. #define SPI_CR1_RXONLY ((uint32_t)0x00000400U) /*!<Receive only */
  6435. #define SPI_CR1_CRCL ((uint32_t)0x00000800U) /*!< CRC Length */
  6436. #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000U) /*!<Transmit CRC next */
  6437. #define SPI_CR1_CRCEN ((uint32_t)0x00002000U) /*!<Hardware CRC calculation enable */
  6438. #define SPI_CR1_BIDIOE ((uint32_t)0x00004000U) /*!<Output enable in bidirectional mode */
  6439. #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000U) /*!<Bidirectional data mode enable */
  6440. /******************* Bit definition for SPI_CR2 register ********************/
  6441. #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001U) /*!< Rx Buffer DMA Enable */
  6442. #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002U) /*!< Tx Buffer DMA Enable */
  6443. #define SPI_CR2_SSOE ((uint32_t)0x00000004U) /*!< SS Output Enable */
  6444. #define SPI_CR2_NSSP ((uint32_t)0x00000008U) /*!< NSS pulse management Enable */
  6445. #define SPI_CR2_FRF ((uint32_t)0x00000010U) /*!< Frame Format Enable */
  6446. #define SPI_CR2_ERRIE ((uint32_t)0x00000020U) /*!< Error Interrupt Enable */
  6447. #define SPI_CR2_RXNEIE ((uint32_t)0x00000040U) /*!< RX buffer Not Empty Interrupt Enable */
  6448. #define SPI_CR2_TXEIE ((uint32_t)0x00000080U) /*!< Tx buffer Empty Interrupt Enable */
  6449. #define SPI_CR2_DS ((uint32_t)0x00000F00U) /*!< DS[3:0] Data Size */
  6450. #define SPI_CR2_DS_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  6451. #define SPI_CR2_DS_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  6452. #define SPI_CR2_DS_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
  6453. #define SPI_CR2_DS_3 ((uint32_t)0x00000800U) /*!< Bit 3 */
  6454. #define SPI_CR2_FRXTH ((uint32_t)0x00001000U) /*!< FIFO reception Threshold */
  6455. #define SPI_CR2_LDMARX ((uint32_t)0x00002000U) /*!< Last DMA transfer for reception */
  6456. #define SPI_CR2_LDMATX ((uint32_t)0x00004000U) /*!< Last DMA transfer for transmission */
  6457. /******************** Bit definition for SPI_SR register ********************/
  6458. #define SPI_SR_RXNE ((uint32_t)0x00000001U) /*!< Receive buffer Not Empty */
  6459. #define SPI_SR_TXE ((uint32_t)0x00000002U) /*!< Transmit buffer Empty */
  6460. #define SPI_SR_CHSIDE ((uint32_t)0x00000004U) /*!< Channel side */
  6461. #define SPI_SR_UDR ((uint32_t)0x00000008U) /*!< Underrun flag */
  6462. #define SPI_SR_CRCERR ((uint32_t)0x00000010U) /*!< CRC Error flag */
  6463. #define SPI_SR_MODF ((uint32_t)0x00000020U) /*!< Mode fault */
  6464. #define SPI_SR_OVR ((uint32_t)0x00000040U) /*!< Overrun flag */
  6465. #define SPI_SR_BSY ((uint32_t)0x00000080U) /*!< Busy flag */
  6466. #define SPI_SR_FRE ((uint32_t)0x00000100U) /*!< TI frame format error */
  6467. #define SPI_SR_FRLVL ((uint32_t)0x00000600U) /*!< FIFO Reception Level */
  6468. #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
  6469. #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
  6470. #define SPI_SR_FTLVL ((uint32_t)0x00001800U) /*!< FIFO Transmission Level */
  6471. #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800U) /*!< Bit 0 */
  6472. #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000U) /*!< Bit 1 */
  6473. /******************** Bit definition for SPI_DR register ********************/
  6474. #define SPI_DR_DR ((uint32_t)0x0000FFFFU) /*!<Data Register */
  6475. /******************* Bit definition for SPI_CRCPR register ******************/
  6476. #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFFU) /*!<CRC polynomial register */
  6477. /****************** Bit definition for SPI_RXCRCR register ******************/
  6478. #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFFU) /*!<Rx CRC Register */
  6479. /****************** Bit definition for SPI_TXCRCR register ******************/
  6480. #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFFU) /*!<Tx CRC Register */
  6481. /******************************************************************************/
  6482. /* */
  6483. /* QUADSPI */
  6484. /* */
  6485. /******************************************************************************/
  6486. /***************** Bit definition for QUADSPI_CR register *******************/
  6487. #define QUADSPI_CR_EN ((uint32_t)0x00000001U) /*!< Enable */
  6488. #define QUADSPI_CR_ABORT ((uint32_t)0x00000002U) /*!< Abort request */
  6489. #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004U) /*!< DMA Enable */
  6490. #define QUADSPI_CR_TCEN ((uint32_t)0x00000008U) /*!< Timeout Counter Enable */
  6491. #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010U) /*!< Sample Shift */
  6492. #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00U) /*!< FTHRES[3:0] FIFO Level */
  6493. #define QUADSPI_CR_TEIE ((uint32_t)0x00010000U) /*!< Transfer Error Interrupt Enable */
  6494. #define QUADSPI_CR_TCIE ((uint32_t)0x00020000U) /*!< Transfer Complete Interrupt Enable */
  6495. #define QUADSPI_CR_FTIE ((uint32_t)0x00040000U) /*!< FIFO Threshold Interrupt Enable */
  6496. #define QUADSPI_CR_SMIE ((uint32_t)0x00080000U) /*!< Status Match Interrupt Enable */
  6497. #define QUADSPI_CR_TOIE ((uint32_t)0x00100000U) /*!< TimeOut Interrupt Enable */
  6498. #define QUADSPI_CR_APMS ((uint32_t)0x00400000U) /*!< Automatic Polling Mode Stop */
  6499. #define QUADSPI_CR_PMM ((uint32_t)0x00800000U) /*!< Polling Match Mode */
  6500. #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000U) /*!< PRESCALER[7:0] Clock prescaler */
  6501. /***************** Bit definition for QUADSPI_DCR register ******************/
  6502. #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001U) /*!< Mode 0 / Mode 3 */
  6503. #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700U) /*!< CSHT[2:0]: ChipSelect High Time */
  6504. #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  6505. #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  6506. #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400U) /*!< Bit 2 */
  6507. #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000U) /*!< FSIZE[4:0]: Flash Size */
  6508. /****************** Bit definition for QUADSPI_SR register *******************/
  6509. #define QUADSPI_SR_TEF ((uint32_t)0x00000001U) /*!< Transfer Error Flag */
  6510. #define QUADSPI_SR_TCF ((uint32_t)0x00000002U) /*!< Transfer Complete Flag */
  6511. #define QUADSPI_SR_FTF ((uint32_t)0x00000004U) /*!< FIFO Threshlod Flag */
  6512. #define QUADSPI_SR_SMF ((uint32_t)0x00000008U) /*!< Status Match Flag */
  6513. #define QUADSPI_SR_TOF ((uint32_t)0x00000010U) /*!< Timeout Flag */
  6514. #define QUADSPI_SR_BUSY ((uint32_t)0x00000020U) /*!< Busy */
  6515. #define QUADSPI_SR_FLEVEL ((uint32_t)0x00001F00U) /*!< FIFO Threshlod Flag */
  6516. /****************** Bit definition for QUADSPI_FCR register ******************/
  6517. #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001U) /*!< Clear Transfer Error Flag */
  6518. #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002U) /*!< Clear Transfer Complete Flag */
  6519. #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008U) /*!< Clear Status Match Flag */
  6520. #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010U) /*!< Clear Timeout Flag */
  6521. /****************** Bit definition for QUADSPI_DLR register ******************/
  6522. #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFFU) /*!< DL[31:0]: Data Length */
  6523. /****************** Bit definition for QUADSPI_CCR register ******************/
  6524. #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FFU) /*!< INSTRUCTION[7:0]: Instruction */
  6525. #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300U) /*!< IMODE[1:0]: Instruction Mode */
  6526. #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  6527. #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  6528. #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00U) /*!< ADMODE[1:0]: Address Mode */
  6529. #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400U) /*!< Bit 0 */
  6530. #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800U) /*!< Bit 1 */
  6531. #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000U) /*!< ADSIZE[1:0]: Address Size */
  6532. #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
  6533. #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
  6534. #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000U) /*!< ABMODE[1:0]: Alternate Bytes Mode */
  6535. #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000U) /*!< Bit 0 */
  6536. #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000U) /*!< Bit 1 */
  6537. #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000U) /*!< ABSIZE[1:0]: Instruction Mode */
  6538. #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
  6539. #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
  6540. #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000U) /*!< DCYC[4:0]: Dummy Cycles */
  6541. #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000U) /*!< DMODE[1:0]: Data Mode */
  6542. #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000U) /*!< Bit 0 */
  6543. #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000U) /*!< Bit 1 */
  6544. #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000U) /*!< FMODE[1:0]: Functional Mode */
  6545. #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000U) /*!< Bit 0 */
  6546. #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000U) /*!< Bit 1 */
  6547. #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000U) /*!< SIOO: Send Instruction Only Once Mode */
  6548. #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000U) /*!< DDRM: Double Data Rate Mode */
  6549. /****************** Bit definition for QUADSPI_AR register *******************/
  6550. #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFFU) /*!< ADDRESS[31:0]: Address */
  6551. /****************** Bit definition for QUADSPI_ABR register ******************/
  6552. #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFFU) /*!< ALTERNATE[31:0]: Alternate Bytes */
  6553. /****************** Bit definition for QUADSPI_DR register *******************/
  6554. #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFFU) /*!< DATA[31:0]: Data */
  6555. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  6556. #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFFU) /*!< MASK[31:0]: Status Mask */
  6557. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  6558. #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFFU) /*!< MATCH[31:0]: Status Match */
  6559. /****************** Bit definition for QUADSPI_PIR register *****************/
  6560. #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFFU) /*!< INTERVAL[15:0]: Polling Interval */
  6561. /****************** Bit definition for QUADSPI_LPTR register *****************/
  6562. #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFFU) /*!< TIMEOUT[15:0]: Timeout period */
  6563. /******************************************************************************/
  6564. /* */
  6565. /* SYSCFG */
  6566. /* */
  6567. /******************************************************************************/
  6568. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  6569. #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007U) /*!< SYSCFG_Memory Remap Config */
  6570. #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001U)
  6571. #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002U)
  6572. #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004U)
  6573. #define SYSCFG_MEMRMP_FB_MODE ((uint32_t)0x00000100U) /*!< Flash Bank mode selection */
  6574. /****************** Bit definition for SYSCFG_CFGR1 register ******************/
  6575. #define SYSCFG_CFGR1_FWDIS ((uint32_t)0x00000001U) /*!< FIREWALL access enable*/
  6576. #define SYSCFG_CFGR1_BOOSTEN ((uint32_t)0x00000100U) /*!< I/O analog switch voltage booster enable */
  6577. #define SYSCFG_CFGR1_I2C_PB6_FMP ((uint32_t)0x00010000U) /*!< I2C PB6 Fast mode plus */
  6578. #define SYSCFG_CFGR1_I2C_PB7_FMP ((uint32_t)0x00020000U) /*!< I2C PB7 Fast mode plus */
  6579. #define SYSCFG_CFGR1_I2C_PB8_FMP ((uint32_t)0x00040000U) /*!< I2C PB8 Fast mode plus */
  6580. #define SYSCFG_CFGR1_I2C_PB9_FMP ((uint32_t)0x00080000U) /*!< I2C PB9 Fast mode plus */
  6581. #define SYSCFG_CFGR1_I2C1_FMP ((uint32_t)0x00100000U) /*!< I2C1 Fast mode plus */
  6582. #define SYSCFG_CFGR1_I2C2_FMP ((uint32_t)0x00200000U) /*!< I2C2 Fast mode plus */
  6583. #define SYSCFG_CFGR1_I2C3_FMP ((uint32_t)0x00400000U) /*!< I2C3 Fast mode plus */
  6584. #define SYSCFG_CFGR1_FPU_IE_0 ((uint32_t)0x04000000U) /*!< Invalid operation Interrupt enable */
  6585. #define SYSCFG_CFGR1_FPU_IE_1 ((uint32_t)0x08000000U) /*!< Divide-by-zero Interrupt enable */
  6586. #define SYSCFG_CFGR1_FPU_IE_2 ((uint32_t)0x10000000U) /*!< Underflow Interrupt enable */
  6587. #define SYSCFG_CFGR1_FPU_IE_3 ((uint32_t)0x20000000U) /*!< Overflow Interrupt enable */
  6588. #define SYSCFG_CFGR1_FPU_IE_4 ((uint32_t)0x40000000U) /*!< Input denormal Interrupt enable */
  6589. #define SYSCFG_CFGR1_FPU_IE_5 ((uint32_t)0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
  6590. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  6591. #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x00000007U) /*!<EXTI 0 configuration */
  6592. #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00000070U) /*!<EXTI 1 configuration */
  6593. #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x00000700U) /*!<EXTI 2 configuration */
  6594. #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0x00007000U) /*!<EXTI 3 configuration */
  6595. /**
  6596. * @brief EXTI0 configuration
  6597. */
  6598. #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x00000000U) /*!<PA[0] pin */
  6599. #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x00000001U) /*!<PB[0] pin */
  6600. #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x00000002U) /*!<PC[0] pin */
  6601. #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x00000003U) /*!<PD[0] pin */
  6602. #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x00000004U) /*!<PE[0] pin */
  6603. #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x00000005U) /*!<PF[0] pin */
  6604. #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x00000006U) /*!<PG[0] pin */
  6605. #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x00000007U) /*!<PH[0] pin */
  6606. /**
  6607. * @brief EXTI1 configuration
  6608. */
  6609. #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x00000000U) /*!<PA[1] pin */
  6610. #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x00000010U) /*!<PB[1] pin */
  6611. #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x00000020U) /*!<PC[1] pin */
  6612. #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x00000030U) /*!<PD[1] pin */
  6613. #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x00000040U) /*!<PE[1] pin */
  6614. #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x00000050U) /*!<PF[1] pin */
  6615. #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x00000060U) /*!<PG[1] pin */
  6616. #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x00000070U) /*!<PH[1] pin */
  6617. /**
  6618. * @brief EXTI2 configuration
  6619. */
  6620. #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x00000000U) /*!<PA[2] pin */
  6621. #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x00000100U) /*!<PB[2] pin */
  6622. #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x00000200U) /*!<PC[2] pin */
  6623. #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x00000300U) /*!<PD[2] pin */
  6624. #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x00000400U) /*!<PE[2] pin */
  6625. #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x00000500U) /*!<PF[2] pin */
  6626. #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x00000600U) /*!<PG[2] pin */
  6627. /**
  6628. * @brief EXTI3 configuration
  6629. */
  6630. #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x00000000U) /*!<PA[3] pin */
  6631. #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x00001000U) /*!<PB[3] pin */
  6632. #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x00002000U) /*!<PC[3] pin */
  6633. #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x00003000U) /*!<PD[3] pin */
  6634. #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x00004000U) /*!<PE[3] pin */
  6635. #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x00005000U) /*!<PF[3] pin */
  6636. #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x00006000U) /*!<PG[3] pin */
  6637. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  6638. #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x00000007U) /*!<EXTI 4 configuration */
  6639. #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00000070U) /*!<EXTI 5 configuration */
  6640. #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x00000700U) /*!<EXTI 6 configuration */
  6641. #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0x00007000U) /*!<EXTI 7 configuration */
  6642. /**
  6643. * @brief EXTI4 configuration
  6644. */
  6645. #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x00000000U) /*!<PA[4] pin */
  6646. #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x00000001U) /*!<PB[4] pin */
  6647. #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x00000002U) /*!<PC[4] pin */
  6648. #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x00000003U) /*!<PD[4] pin */
  6649. #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x00000004U) /*!<PE[4] pin */
  6650. #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x00000005U) /*!<PF[4] pin */
  6651. #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x00000006U) /*!<PG[4] pin */
  6652. /**
  6653. * @brief EXTI5 configuration
  6654. */
  6655. #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x00000000U) /*!<PA[5] pin */
  6656. #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x00000010U) /*!<PB[5] pin */
  6657. #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x00000020U) /*!<PC[5] pin */
  6658. #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x00000030U) /*!<PD[5] pin */
  6659. #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x00000040U) /*!<PE[5] pin */
  6660. #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x00000050U) /*!<PF[5] pin */
  6661. #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x00000060U) /*!<PG[5] pin */
  6662. /**
  6663. * @brief EXTI6 configuration
  6664. */
  6665. #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x00000000U) /*!<PA[6] pin */
  6666. #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x00000100U) /*!<PB[6] pin */
  6667. #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x00000200U) /*!<PC[6] pin */
  6668. #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x00000300U) /*!<PD[6] pin */
  6669. #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x00000400U) /*!<PE[6] pin */
  6670. #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x00000500U) /*!<PF[6] pin */
  6671. #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x00000600U) /*!<PG[6] pin */
  6672. /**
  6673. * @brief EXTI7 configuration
  6674. */
  6675. #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x00000000U) /*!<PA[7] pin */
  6676. #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x00001000U) /*!<PB[7] pin */
  6677. #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x00002000U) /*!<PC[7] pin */
  6678. #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x00003000U) /*!<PD[7] pin */
  6679. #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x00004000U) /*!<PE[7] pin */
  6680. #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x00005000U) /*!<PF[7] pin */
  6681. #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x00006000U) /*!<PG[7] pin */
  6682. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  6683. #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x00000007U) /*!<EXTI 8 configuration */
  6684. #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00000070U) /*!<EXTI 9 configuration */
  6685. #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x00000700U) /*!<EXTI 10 configuration */
  6686. #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0x00007000U) /*!<EXTI 11 configuration */
  6687. /**
  6688. * @brief EXTI8 configuration
  6689. */
  6690. #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x00000000U) /*!<PA[8] pin */
  6691. #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x00000001U) /*!<PB[8] pin */
  6692. #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x00000002U) /*!<PC[8] pin */
  6693. #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x00000003U) /*!<PD[8] pin */
  6694. #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x00000004U) /*!<PE[8] pin */
  6695. #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x00000005U) /*!<PF[8] pin */
  6696. #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x00000006U) /*!<PG[8] pin */
  6697. /**
  6698. * @brief EXTI9 configuration
  6699. */
  6700. #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x00000000U) /*!<PA[9] pin */
  6701. #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x00000010U) /*!<PB[9] pin */
  6702. #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x00000020U) /*!<PC[9] pin */
  6703. #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x00000030U) /*!<PD[9] pin */
  6704. #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x00000040U) /*!<PE[9] pin */
  6705. #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x00000050U) /*!<PF[9] pin */
  6706. #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x00000060U) /*!<PG[9] pin */
  6707. /**
  6708. * @brief EXTI10 configuration
  6709. */
  6710. #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x00000000U) /*!<PA[10] pin */
  6711. #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x00000100U) /*!<PB[10] pin */
  6712. #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x00000200U) /*!<PC[10] pin */
  6713. #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x00000300U) /*!<PD[10] pin */
  6714. #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x00000400U) /*!<PE[10] pin */
  6715. #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x00000500U) /*!<PF[10] pin */
  6716. #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x00000600U) /*!<PG[10] pin */
  6717. /**
  6718. * @brief EXTI11 configuration
  6719. */
  6720. #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x00000000U) /*!<PA[11] pin */
  6721. #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x00001000U) /*!<PB[11] pin */
  6722. #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x00002000U) /*!<PC[11] pin */
  6723. #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x00003000U) /*!<PD[11] pin */
  6724. #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x00004000U) /*!<PE[11] pin */
  6725. #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x00005000U) /*!<PF[11] pin */
  6726. #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x00006000U) /*!<PG[11] pin */
  6727. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  6728. #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x00000007U) /*!<EXTI 12 configuration */
  6729. #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00000070U) /*!<EXTI 13 configuration */
  6730. #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x00000700U) /*!<EXTI 14 configuration */
  6731. #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0x00007000U) /*!<EXTI 15 configuration */
  6732. /**
  6733. * @brief EXTI12 configuration
  6734. */
  6735. #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x00000000U) /*!<PA[12] pin */
  6736. #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x00000001U) /*!<PB[12] pin */
  6737. #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x00000002U) /*!<PC[12] pin */
  6738. #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x00000003U) /*!<PD[12] pin */
  6739. #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x00000004U) /*!<PE[12] pin */
  6740. #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x00000005U) /*!<PF[12] pin */
  6741. #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x00000006U) /*!<PG[12] pin */
  6742. /**
  6743. * @brief EXTI13 configuration
  6744. */
  6745. #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x00000000U) /*!<PA[13] pin */
  6746. #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x00000010U) /*!<PB[13] pin */
  6747. #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x00000020U) /*!<PC[13] pin */
  6748. #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x00000030U) /*!<PD[13] pin */
  6749. #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x00000040U) /*!<PE[13] pin */
  6750. #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x00000050U) /*!<PF[13] pin */
  6751. #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x00000060U) /*!<PG[13] pin */
  6752. /**
  6753. * @brief EXTI14 configuration
  6754. */
  6755. #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x00000000U) /*!<PA[14] pin */
  6756. #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x00000100U) /*!<PB[14] pin */
  6757. #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x00000200U) /*!<PC[14] pin */
  6758. #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x00000300U) /*!<PD[14] pin */
  6759. #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x00000400U) /*!<PE[14] pin */
  6760. #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x00000500U) /*!<PF[14] pin */
  6761. #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x00000600U) /*!<PG[14] pin */
  6762. /**
  6763. * @brief EXTI15 configuration
  6764. */
  6765. #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x00000000U) /*!<PA[15] pin */
  6766. #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x00001000U) /*!<PB[15] pin */
  6767. #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x00002000U) /*!<PC[15] pin */
  6768. #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x00003000U) /*!<PD[15] pin */
  6769. #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x00004000U) /*!<PE[15] pin */
  6770. #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x00005000U) /*!<PF[15] pin */
  6771. #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x00006000U) /*!<PG[15] pin */
  6772. /****************** Bit definition for SYSCFG_SCSR register ****************/
  6773. #define SYSCFG_SCSR_SRAM2ER ((uint32_t)0x00000001U) /*!< SRAM2 Erase Request */
  6774. #define SYSCFG_SCSR_SRAM2BSY ((uint32_t)0x00000002U) /*!< SRAM2 Erase Ongoing */
  6775. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  6776. #define SYSCFG_CFGR2_CLL ((uint32_t)0x00000001U) /*!< Core Lockup Lock */
  6777. #define SYSCFG_CFGR2_SPL ((uint32_t)0x00000002U) /*!< SRAM Parity Lock*/
  6778. #define SYSCFG_CFGR2_PVDL ((uint32_t)0x00000004U) /*!< PVD Lock */
  6779. #define SYSCFG_CFGR2_ECCL ((uint32_t)0x00000008U) /*!< ECC Lock*/
  6780. #define SYSCFG_CFGR2_SPF ((uint32_t)0x00000100U) /*!< SRAM Parity Flag */
  6781. /****************** Bit definition for SYSCFG_SWPR register ****************/
  6782. #define SYSCFG_SWPR_PAGE0 ((uint32_t)0x00000001U) /*!< SRAM2 Write protection page 0 */
  6783. #define SYSCFG_SWPR_PAGE1 ((uint32_t)0x00000002U) /*!< SRAM2 Write protection page 1 */
  6784. #define SYSCFG_SWPR_PAGE2 ((uint32_t)0x00000004U) /*!< SRAM2 Write protection page 2 */
  6785. #define SYSCFG_SWPR_PAGE3 ((uint32_t)0x00000008U) /*!< SRAM2 Write protection page 3 */
  6786. #define SYSCFG_SWPR_PAGE4 ((uint32_t)0x00000010U) /*!< SRAM2 Write protection page 4 */
  6787. #define SYSCFG_SWPR_PAGE5 ((uint32_t)0x00000020U) /*!< SRAM2 Write protection page 5 */
  6788. #define SYSCFG_SWPR_PAGE6 ((uint32_t)0x00000040U) /*!< SRAM2 Write protection page 6 */
  6789. #define SYSCFG_SWPR_PAGE7 ((uint32_t)0x00000080U) /*!< SRAM2 Write protection page 7 */
  6790. #define SYSCFG_SWPR_PAGE8 ((uint32_t)0x00000100U) /*!< SRAM2 Write protection page 8 */
  6791. #define SYSCFG_SWPR_PAGE9 ((uint32_t)0x00000200U) /*!< SRAM2 Write protection page 9 */
  6792. #define SYSCFG_SWPR_PAGE10 ((uint32_t)0x00000400U) /*!< SRAM2 Write protection page 10*/
  6793. #define SYSCFG_SWPR_PAGE11 ((uint32_t)0x00000800U) /*!< SRAM2 Write protection page 11*/
  6794. #define SYSCFG_SWPR_PAGE12 ((uint32_t)0x00001000U) /*!< SRAM2 Write protection page 12*/
  6795. #define SYSCFG_SWPR_PAGE13 ((uint32_t)0x00002000U) /*!< SRAM2 Write protection page 13*/
  6796. #define SYSCFG_SWPR_PAGE14 ((uint32_t)0x00004000U) /*!< SRAM2 Write protection page 14*/
  6797. #define SYSCFG_SWPR_PAGE15 ((uint32_t)0x00008000U) /*!< SRAM2 Write protection page 15*/
  6798. #define SYSCFG_SWPR_PAGE16 ((uint32_t)0x00010000U) /*!< SRAM2 Write protection page 16*/
  6799. #define SYSCFG_SWPR_PAGE17 ((uint32_t)0x00020000U) /*!< SRAM2 Write protection page 17*/
  6800. #define SYSCFG_SWPR_PAGE18 ((uint32_t)0x00040000U) /*!< SRAM2 Write protection page 18*/
  6801. #define SYSCFG_SWPR_PAGE19 ((uint32_t)0x00080000U) /*!< SRAM2 Write protection page 19*/
  6802. #define SYSCFG_SWPR_PAGE20 ((uint32_t)0x00100000U) /*!< SRAM2 Write protection page 20*/
  6803. #define SYSCFG_SWPR_PAGE21 ((uint32_t)0x00200000U) /*!< SRAM2 Write protection page 21*/
  6804. #define SYSCFG_SWPR_PAGE22 ((uint32_t)0x00400000U) /*!< SRAM2 Write protection page 22*/
  6805. #define SYSCFG_SWPR_PAGE23 ((uint32_t)0x00800000U) /*!< SRAM2 Write protection page 23*/
  6806. #define SYSCFG_SWPR_PAGE24 ((uint32_t)0x01000000U) /*!< SRAM2 Write protection page 24*/
  6807. #define SYSCFG_SWPR_PAGE25 ((uint32_t)0x02000000U) /*!< SRAM2 Write protection page 25*/
  6808. #define SYSCFG_SWPR_PAGE26 ((uint32_t)0x04000000U) /*!< SRAM2 Write protection page 26*/
  6809. #define SYSCFG_SWPR_PAGE27 ((uint32_t)0x08000000U) /*!< SRAM2 Write protection page 27*/
  6810. #define SYSCFG_SWPR_PAGE28 ((uint32_t)0x10000000U) /*!< SRAM2 Write protection page 28*/
  6811. #define SYSCFG_SWPR_PAGE29 ((uint32_t)0x20000000U) /*!< SRAM2 Write protection page 29*/
  6812. #define SYSCFG_SWPR_PAGE30 ((uint32_t)0x40000000U) /*!< SRAM2 Write protection page 30*/
  6813. #define SYSCFG_SWPR_PAGE31 ((uint32_t)0x80000000U) /*!< SRAM2 Write protection page 31*/
  6814. /****************** Bit definition for SYSCFG_SKR register ****************/
  6815. #define SYSCFG_SKR_KEY ((uint32_t)0x000000FFU) /*!< SRAM2 write protection key for software erase */
  6816. /******************************************************************************/
  6817. /* */
  6818. /* TIM */
  6819. /* */
  6820. /******************************************************************************/
  6821. /******************* Bit definition for TIM_CR1 register ********************/
  6822. #define TIM_CR1_CEN ((uint32_t)0x00000001U) /*!<Counter enable */
  6823. #define TIM_CR1_UDIS ((uint32_t)0x00000002U) /*!<Update disable */
  6824. #define TIM_CR1_URS ((uint32_t)0x00000004U) /*!<Update request source */
  6825. #define TIM_CR1_OPM ((uint32_t)0x00000008U) /*!<One pulse mode */
  6826. #define TIM_CR1_DIR ((uint32_t)0x00000010U) /*!<Direction */
  6827. #define TIM_CR1_CMS ((uint32_t)0x00000060U) /*!<CMS[1:0] bits (Center-aligned mode selection) */
  6828. #define TIM_CR1_CMS_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
  6829. #define TIM_CR1_CMS_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
  6830. #define TIM_CR1_ARPE ((uint32_t)0x00000080U) /*!<Auto-reload preload enable */
  6831. #define TIM_CR1_CKD ((uint32_t)0x00000300U) /*!<CKD[1:0] bits (clock division) */
  6832. #define TIM_CR1_CKD_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6833. #define TIM_CR1_CKD_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6834. #define TIM_CR1_UIFREMAP ((uint32_t)0x00000800U) /*!<Update interrupt flag remap */
  6835. /******************* Bit definition for TIM_CR2 register ********************/
  6836. #define TIM_CR2_CCPC ((uint32_t)0x00000001U) /*!<Capture/Compare Preloaded Control */
  6837. #define TIM_CR2_CCUS ((uint32_t)0x00000004U) /*!<Capture/Compare Control Update Selection */
  6838. #define TIM_CR2_CCDS ((uint32_t)0x00000008U) /*!<Capture/Compare DMA Selection */
  6839. #define TIM_CR2_MMS ((uint32_t)0x00000070U) /*!<MMS[2:0] bits (Master Mode Selection) */
  6840. #define TIM_CR2_MMS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6841. #define TIM_CR2_MMS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6842. #define TIM_CR2_MMS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6843. #define TIM_CR2_TI1S ((uint32_t)0x00000080U) /*!<TI1 Selection */
  6844. #define TIM_CR2_OIS1 ((uint32_t)0x00000100U) /*!<Output Idle state 1 (OC1 output) */
  6845. #define TIM_CR2_OIS1N ((uint32_t)0x00000200U) /*!<Output Idle state 1 (OC1N output) */
  6846. #define TIM_CR2_OIS2 ((uint32_t)0x00000400U) /*!<Output Idle state 2 (OC2 output) */
  6847. #define TIM_CR2_OIS2N ((uint32_t)0x00000800U) /*!<Output Idle state 2 (OC2N output) */
  6848. #define TIM_CR2_OIS3 ((uint32_t)0x00001000U) /*!<Output Idle state 3 (OC3 output) */
  6849. #define TIM_CR2_OIS3N ((uint32_t)0x00002000U) /*!<Output Idle state 3 (OC3N output) */
  6850. #define TIM_CR2_OIS4 ((uint32_t)0x00004000U) /*!<Output Idle state 4 (OC4 output) */
  6851. #define TIM_CR2_OIS5 ((uint32_t)0x00010000U) /*!<Output Idle state 5 (OC5 output) */
  6852. #define TIM_CR2_OIS6 ((uint32_t)0x00040000U) /*!<Output Idle state 6 (OC6 output) */
  6853. #define TIM_CR2_MMS2 ((uint32_t)0x00F00000U) /*!<MMS[2:0] bits (Master Mode Selection) */
  6854. #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
  6855. #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
  6856. #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000U) /*!<Bit 2 */
  6857. #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000U) /*!<Bit 2 */
  6858. /******************* Bit definition for TIM_SMCR register *******************/
  6859. #define TIM_SMCR_SMS ((uint32_t)0x00010007U) /*!<SMS[2:0] bits (Slave mode selection) */
  6860. #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6861. #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6862. #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  6863. #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  6864. #define TIM_SMCR_OCCS ((uint32_t)0x00000008U) /*!< OCREF clear selection */
  6865. #define TIM_SMCR_TS ((uint32_t)0x00000070U) /*!<TS[2:0] bits (Trigger selection) */
  6866. #define TIM_SMCR_TS_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6867. #define TIM_SMCR_TS_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6868. #define TIM_SMCR_TS_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6869. #define TIM_SMCR_MSM ((uint32_t)0x00000080U) /*!<Master/slave mode */
  6870. #define TIM_SMCR_ETF ((uint32_t)0x00000F00U) /*!<ETF[3:0] bits (External trigger filter) */
  6871. #define TIM_SMCR_ETF_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6872. #define TIM_SMCR_ETF_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6873. #define TIM_SMCR_ETF_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  6874. #define TIM_SMCR_ETF_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  6875. #define TIM_SMCR_ETPS ((uint32_t)0x00003000U) /*!<ETPS[1:0] bits (External trigger prescaler) */
  6876. #define TIM_SMCR_ETPS_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  6877. #define TIM_SMCR_ETPS_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  6878. #define TIM_SMCR_ECE ((uint32_t)0x00004000U) /*!<External clock enable */
  6879. #define TIM_SMCR_ETP ((uint32_t)0x00008000U) /*!<External trigger polarity */
  6880. /******************* Bit definition for TIM_DIER register *******************/
  6881. #define TIM_DIER_UIE ((uint32_t)0x00000001U) /*!<Update interrupt enable */
  6882. #define TIM_DIER_CC1IE ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt enable */
  6883. #define TIM_DIER_CC2IE ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt enable */
  6884. #define TIM_DIER_CC3IE ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt enable */
  6885. #define TIM_DIER_CC4IE ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt enable */
  6886. #define TIM_DIER_COMIE ((uint32_t)0x00000020U) /*!<COM interrupt enable */
  6887. #define TIM_DIER_TIE ((uint32_t)0x00000040U) /*!<Trigger interrupt enable */
  6888. #define TIM_DIER_BIE ((uint32_t)0x00000080U) /*!<Break interrupt enable */
  6889. #define TIM_DIER_UDE ((uint32_t)0x00000100U) /*!<Update DMA request enable */
  6890. #define TIM_DIER_CC1DE ((uint32_t)0x00000200U) /*!<Capture/Compare 1 DMA request enable */
  6891. #define TIM_DIER_CC2DE ((uint32_t)0x00000400U) /*!<Capture/Compare 2 DMA request enable */
  6892. #define TIM_DIER_CC3DE ((uint32_t)0x00000800U) /*!<Capture/Compare 3 DMA request enable */
  6893. #define TIM_DIER_CC4DE ((uint32_t)0x00001000U) /*!<Capture/Compare 4 DMA request enable */
  6894. #define TIM_DIER_COMDE ((uint32_t)0x00002000U) /*!<COM DMA request enable */
  6895. #define TIM_DIER_TDE ((uint32_t)0x00004000U) /*!<Trigger DMA request enable */
  6896. /******************** Bit definition for TIM_SR register ********************/
  6897. #define TIM_SR_UIF ((uint32_t)0x00000001U) /*!<Update interrupt Flag */
  6898. #define TIM_SR_CC1IF ((uint32_t)0x00000002U) /*!<Capture/Compare 1 interrupt Flag */
  6899. #define TIM_SR_CC2IF ((uint32_t)0x00000004U) /*!<Capture/Compare 2 interrupt Flag */
  6900. #define TIM_SR_CC3IF ((uint32_t)0x00000008U) /*!<Capture/Compare 3 interrupt Flag */
  6901. #define TIM_SR_CC4IF ((uint32_t)0x00000010U) /*!<Capture/Compare 4 interrupt Flag */
  6902. #define TIM_SR_COMIF ((uint32_t)0x00000020U) /*!<COM interrupt Flag */
  6903. #define TIM_SR_TIF ((uint32_t)0x00000040U) /*!<Trigger interrupt Flag */
  6904. #define TIM_SR_BIF ((uint32_t)0x00000080U) /*!<Break interrupt Flag */
  6905. #define TIM_SR_B2IF ((uint32_t)0x00000100U) /*!<Break 2 interrupt Flag */
  6906. #define TIM_SR_CC1OF ((uint32_t)0x00000200U) /*!<Capture/Compare 1 Overcapture Flag */
  6907. #define TIM_SR_CC2OF ((uint32_t)0x00000400U) /*!<Capture/Compare 2 Overcapture Flag */
  6908. #define TIM_SR_CC3OF ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Overcapture Flag */
  6909. #define TIM_SR_CC4OF ((uint32_t)0x00001000U) /*!<Capture/Compare 4 Overcapture Flag */
  6910. #define TIM_SR_SBIF ((uint32_t)0x00002000U) /*!<System Break interrupt Flag */
  6911. #define TIM_SR_CC5IF ((uint32_t)0x00010000U) /*!<Capture/Compare 5 interrupt Flag */
  6912. #define TIM_SR_CC6IF ((uint32_t)0x00020000U) /*!<Capture/Compare 6 interrupt Flag */
  6913. /******************* Bit definition for TIM_EGR register ********************/
  6914. #define TIM_EGR_UG ((uint32_t)0x00000001U) /*!<Update Generation */
  6915. #define TIM_EGR_CC1G ((uint32_t)0x00000002U) /*!<Capture/Compare 1 Generation */
  6916. #define TIM_EGR_CC2G ((uint32_t)0x00000004U) /*!<Capture/Compare 2 Generation */
  6917. #define TIM_EGR_CC3G ((uint32_t)0x00000008U) /*!<Capture/Compare 3 Generation */
  6918. #define TIM_EGR_CC4G ((uint32_t)0x00000010U) /*!<Capture/Compare 4 Generation */
  6919. #define TIM_EGR_COMG ((uint32_t)0x00000020U) /*!<Capture/Compare Control Update Generation */
  6920. #define TIM_EGR_TG ((uint32_t)0x00000040U) /*!<Trigger Generation */
  6921. #define TIM_EGR_BG ((uint32_t)0x00000080U) /*!<Break Generation */
  6922. #define TIM_EGR_B2G ((uint32_t)0x00000100U) /*!<Break 2 Generation */
  6923. /****************** Bit definition for TIM_CCMR1 register *******************/
  6924. #define TIM_CCMR1_CC1S ((uint32_t)0x00000003U) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  6925. #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6926. #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6927. #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004U) /*!<Output Compare 1 Fast enable */
  6928. #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008U) /*!<Output Compare 1 Preload enable */
  6929. #define TIM_CCMR1_OC1M ((uint32_t)0x00010070U) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  6930. #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6931. #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6932. #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6933. #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  6934. #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080U) /*!<Output Compare 1 Clear Enable */
  6935. #define TIM_CCMR1_CC2S ((uint32_t)0x00000300U) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  6936. #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6937. #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6938. #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400U) /*!<Output Compare 2 Fast enable */
  6939. #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800U) /*!<Output Compare 2 Preload enable */
  6940. #define TIM_CCMR1_OC2M ((uint32_t)0x01007000U) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  6941. #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  6942. #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  6943. #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  6944. #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
  6945. #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000U) /*!<Output Compare 2 Clear Enable */
  6946. /*----------------------------------------------------------------------------*/
  6947. #define TIM_CCMR1_IC1PSC ((uint32_t)0x0000000CU) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  6948. #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  6949. #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  6950. #define TIM_CCMR1_IC1F ((uint32_t)0x000000F0U) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  6951. #define TIM_CCMR1_IC1F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6952. #define TIM_CCMR1_IC1F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6953. #define TIM_CCMR1_IC1F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6954. #define TIM_CCMR1_IC1F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  6955. #define TIM_CCMR1_IC2PSC ((uint32_t)0x00000C00U) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  6956. #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
  6957. #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
  6958. #define TIM_CCMR1_IC2F ((uint32_t)0x0000F000U) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  6959. #define TIM_CCMR1_IC2F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  6960. #define TIM_CCMR1_IC2F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  6961. #define TIM_CCMR1_IC2F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  6962. #define TIM_CCMR1_IC2F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
  6963. /****************** Bit definition for TIM_CCMR2 register *******************/
  6964. #define TIM_CCMR2_CC3S ((uint32_t)0x00000003U) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  6965. #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  6966. #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  6967. #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004U) /*!<Output Compare 3 Fast enable */
  6968. #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008U) /*!<Output Compare 3 Preload enable */
  6969. #define TIM_CCMR2_OC3M ((uint32_t)0x00010070U) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  6970. #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6971. #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6972. #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6973. #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  6974. #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080U) /*!<Output Compare 3 Clear Enable */
  6975. #define TIM_CCMR2_CC4S ((uint32_t)0x00000300U) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  6976. #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  6977. #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  6978. #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400U) /*!<Output Compare 4 Fast enable */
  6979. #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800U) /*!<Output Compare 4 Preload enable */
  6980. #define TIM_CCMR2_OC4M ((uint32_t)0x01007000U) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6981. #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  6982. #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  6983. #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  6984. #define TIM_CCMR2_OC4M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
  6985. #define TIM_CCMR2_OC4CE ((uint32_t)0x00008000U) /*!<Output Compare 4 Clear Enable */
  6986. /*----------------------------------------------------------------------------*/
  6987. #define TIM_CCMR2_IC3PSC ((uint32_t)0x0000000CU) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  6988. #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  6989. #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  6990. #define TIM_CCMR2_IC3F ((uint32_t)0x000000F0U) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  6991. #define TIM_CCMR2_IC3F_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  6992. #define TIM_CCMR2_IC3F_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  6993. #define TIM_CCMR2_IC3F_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  6994. #define TIM_CCMR2_IC3F_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  6995. #define TIM_CCMR2_IC4PSC ((uint32_t)0x00000C00U) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  6996. #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
  6997. #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
  6998. #define TIM_CCMR2_IC4F ((uint32_t)0x0000F000U) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  6999. #define TIM_CCMR2_IC4F_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  7000. #define TIM_CCMR2_IC4F_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  7001. #define TIM_CCMR2_IC4F_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  7002. #define TIM_CCMR2_IC4F_3 ((uint32_t)0x00008000U) /*!<Bit 3 */
  7003. /****************** Bit definition for TIM_CCMR3 register *******************/
  7004. #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004U) /*!<Output Compare 5 Fast enable */
  7005. #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008U) /*!<Output Compare 5 Preload enable */
  7006. #define TIM_CCMR3_OC5M ((uint32_t)0x00010070U) /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  7007. #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  7008. #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  7009. #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  7010. #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  7011. #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080U) /*!<Output Compare 5 Clear Enable */
  7012. #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400U) /*!<Output Compare 6 Fast enable */
  7013. #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800U) /*!<Output Compare 6 Preload enable */
  7014. #define TIM_CCMR3_OC6M ((uint32_t)0x01007000U) /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  7015. #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  7016. #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  7017. #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  7018. #define TIM_CCMR3_OC6M_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
  7019. #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000U) /*!<Output Compare 6 Clear Enable */
  7020. /******************* Bit definition for TIM_CCER register *******************/
  7021. #define TIM_CCER_CC1E ((uint32_t)0x00000001U) /*!<Capture/Compare 1 output enable */
  7022. #define TIM_CCER_CC1P ((uint32_t)0x00000002U) /*!<Capture/Compare 1 output Polarity */
  7023. #define TIM_CCER_CC1NE ((uint32_t)0x00000004U) /*!<Capture/Compare 1 Complementary output enable */
  7024. #define TIM_CCER_CC1NP ((uint32_t)0x00000008U) /*!<Capture/Compare 1 Complementary output Polarity */
  7025. #define TIM_CCER_CC2E ((uint32_t)0x00000010U) /*!<Capture/Compare 2 output enable */
  7026. #define TIM_CCER_CC2P ((uint32_t)0x00000020U) /*!<Capture/Compare 2 output Polarity */
  7027. #define TIM_CCER_CC2NE ((uint32_t)0x00000040U) /*!<Capture/Compare 2 Complementary output enable */
  7028. #define TIM_CCER_CC2NP ((uint32_t)0x00000080U) /*!<Capture/Compare 2 Complementary output Polarity */
  7029. #define TIM_CCER_CC3E ((uint32_t)0x00000100U) /*!<Capture/Compare 3 output enable */
  7030. #define TIM_CCER_CC3P ((uint32_t)0x00000200U) /*!<Capture/Compare 3 output Polarity */
  7031. #define TIM_CCER_CC3NE ((uint32_t)0x00000400U) /*!<Capture/Compare 3 Complementary output enable */
  7032. #define TIM_CCER_CC3NP ((uint32_t)0x00000800U) /*!<Capture/Compare 3 Complementary output Polarity */
  7033. #define TIM_CCER_CC4E ((uint32_t)0x00001000U) /*!<Capture/Compare 4 output enable */
  7034. #define TIM_CCER_CC4P ((uint32_t)0x00002000U) /*!<Capture/Compare 4 output Polarity */
  7035. #define TIM_CCER_CC4NP ((uint32_t)0x00008000U) /*!<Capture/Compare 4 Complementary output Polarity */
  7036. #define TIM_CCER_CC5E ((uint32_t)0x00010000U) /*!<Capture/Compare 5 output enable */
  7037. #define TIM_CCER_CC5P ((uint32_t)0x00020000U) /*!<Capture/Compare 5 output Polarity */
  7038. #define TIM_CCER_CC6E ((uint32_t)0x00100000U) /*!<Capture/Compare 6 output enable */
  7039. #define TIM_CCER_CC6P ((uint32_t)0x00200000U) /*!<Capture/Compare 6 output Polarity */
  7040. /******************* Bit definition for TIM_CNT register ********************/
  7041. #define TIM_CNT_CNT ((uint32_t)0xFFFFFFFFU) /*!<Counter Value */
  7042. #define TIM_CNT_UIFCPY ((uint32_t)0x80000000U) /*!<Update interrupt flag copy (if UIFREMAP=1) */
  7043. /******************* Bit definition for TIM_PSC register ********************/
  7044. #define TIM_PSC_PSC ((uint32_t)0x0000FFFFU) /*!<Prescaler Value */
  7045. /******************* Bit definition for TIM_ARR register ********************/
  7046. #define TIM_ARR_ARR ((uint32_t)0xFFFFFFFFU) /*!<Actual auto-reload Value */
  7047. /******************* Bit definition for TIM_RCR register ********************/
  7048. #define TIM_RCR_REP ((uint32_t)0x0000FFFFU) /*!<Repetition Counter Value */
  7049. /******************* Bit definition for TIM_CCR1 register *******************/
  7050. #define TIM_CCR1_CCR1 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 1 Value */
  7051. /******************* Bit definition for TIM_CCR2 register *******************/
  7052. #define TIM_CCR2_CCR2 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 2 Value */
  7053. /******************* Bit definition for TIM_CCR3 register *******************/
  7054. #define TIM_CCR3_CCR3 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 3 Value */
  7055. /******************* Bit definition for TIM_CCR4 register *******************/
  7056. #define TIM_CCR4_CCR4 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 4 Value */
  7057. /******************* Bit definition for TIM_CCR5 register *******************/
  7058. #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFFU) /*!<Capture/Compare 5 Value */
  7059. #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000U) /*!<Group Channel 5 and Channel 1 */
  7060. #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000U) /*!<Group Channel 5 and Channel 2 */
  7061. #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000U) /*!<Group Channel 5 and Channel 3 */
  7062. /******************* Bit definition for TIM_CCR6 register *******************/
  7063. #define TIM_CCR6_CCR6 ((uint32_t)0x0000FFFFU) /*!<Capture/Compare 6 Value */
  7064. /******************* Bit definition for TIM_BDTR register *******************/
  7065. #define TIM_BDTR_DTG ((uint32_t)0x000000FFU) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  7066. #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7067. #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7068. #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  7069. #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  7070. #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  7071. #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  7072. #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  7073. #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080U) /*!<Bit 7 */
  7074. #define TIM_BDTR_LOCK ((uint32_t)0x00000300U) /*!<LOCK[1:0] bits (Lock Configuration) */
  7075. #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  7076. #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  7077. #define TIM_BDTR_OSSI ((uint32_t)0x00000400U) /*!<Off-State Selection for Idle mode */
  7078. #define TIM_BDTR_OSSR ((uint32_t)0x00000800U) /*!<Off-State Selection for Run mode */
  7079. #define TIM_BDTR_BKE ((uint32_t)0x00001000U) /*!<Break enable for Break 1 */
  7080. #define TIM_BDTR_BKP ((uint32_t)0x00002000U) /*!<Break Polarity for Break 1 */
  7081. #define TIM_BDTR_AOE ((uint32_t)0x00004000U) /*!<Automatic Output enable */
  7082. #define TIM_BDTR_MOE ((uint32_t)0x00008000U) /*!<Main Output enable */
  7083. #define TIM_BDTR_BKF ((uint32_t)0x000F0000U) /*!<Break Filter for Break 1 */
  7084. #define TIM_BDTR_BK2F ((uint32_t)0x00F00000U) /*!<Break Filter for Break 2 */
  7085. #define TIM_BDTR_BK2E ((uint32_t)0x01000000U) /*!<Break enable for Break 2 */
  7086. #define TIM_BDTR_BK2P ((uint32_t)0x02000000U) /*!<Break Polarity for Break 2 */
  7087. /******************* Bit definition for TIM_DCR register ********************/
  7088. #define TIM_DCR_DBA ((uint32_t)0x0000001FU) /*!<DBA[4:0] bits (DMA Base Address) */
  7089. #define TIM_DCR_DBA_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7090. #define TIM_DCR_DBA_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7091. #define TIM_DCR_DBA_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  7092. #define TIM_DCR_DBA_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  7093. #define TIM_DCR_DBA_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  7094. #define TIM_DCR_DBL ((uint32_t)0x00001F00U) /*!<DBL[4:0] bits (DMA Burst Length) */
  7095. #define TIM_DCR_DBL_0 ((uint32_t)0x00000100U) /*!<Bit 0 */
  7096. #define TIM_DCR_DBL_1 ((uint32_t)0x00000200U) /*!<Bit 1 */
  7097. #define TIM_DCR_DBL_2 ((uint32_t)0x00000400U) /*!<Bit 2 */
  7098. #define TIM_DCR_DBL_3 ((uint32_t)0x00000800U) /*!<Bit 3 */
  7099. #define TIM_DCR_DBL_4 ((uint32_t)0x00001000U) /*!<Bit 4 */
  7100. /******************* Bit definition for TIM_DMAR register *******************/
  7101. #define TIM_DMAR_DMAB ((uint32_t)0x0000FFFFU) /*!<DMA register for burst accesses */
  7102. /******************* Bit definition for TIM1_OR1 register *******************/
  7103. #define TIM1_OR1_ETR_ADC1_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
  7104. #define TIM1_OR1_ETR_ADC1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7105. #define TIM1_OR1_ETR_ADC1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7106. #define TIM1_OR1_ETR_ADC3_RMP ((uint32_t)0x0000000CU) /*!<ETR_ADC3_RMP[1:0] bits (TIM1 ETR remap on ADC3) */
  7107. #define TIM1_OR1_ETR_ADC3_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  7108. #define TIM1_OR1_ETR_ADC3_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  7109. #define TIM1_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM1 Input Capture 1 remap */
  7110. /******************* Bit definition for TIM1_OR2 register *******************/
  7111. #define TIM1_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
  7112. #define TIM1_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
  7113. #define TIM1_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
  7114. #define TIM1_OR2_BKDFBK0E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[0] enable */
  7115. #define TIM1_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
  7116. #define TIM1_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
  7117. #define TIM1_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
  7118. #define TIM1_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
  7119. #define TIM1_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  7120. #define TIM1_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  7121. #define TIM1_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
  7122. /******************* Bit definition for TIM1_OR3 register *******************/
  7123. #define TIM1_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */
  7124. #define TIM1_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */
  7125. #define TIM1_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */
  7126. #define TIM1_OR3_BK2DFBK1E ((uint32_t)0x00000100U) /*!<BRK2 DFSDM_BREAK[1] enable */
  7127. #define TIM1_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */
  7128. #define TIM1_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */
  7129. #define TIM1_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */
  7130. /******************* Bit definition for TIM8_OR1 register *******************/
  7131. #define TIM8_OR1_ETR_ADC2_RMP ((uint32_t)0x00000003U) /*!<ETR_ADC2_RMP[1:0] bits (TIM8 ETR remap on ADC2) */
  7132. #define TIM8_OR1_ETR_ADC2_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7133. #define TIM8_OR1_ETR_ADC2_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7134. #define TIM8_OR1_ETR_ADC3_RMP ((uint32_t)0x0000000CU) /*!<ETR_ADC3_RMP[1:0] bits (TIM8 ETR remap on ADC3) */
  7135. #define TIM8_OR1_ETR_ADC3_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  7136. #define TIM8_OR1_ETR_ADC3_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  7137. #define TIM8_OR1_TI1_RMP ((uint32_t)0x00000010U) /*!<TIM8 Input Capture 1 remap */
  7138. /******************* Bit definition for TIM8_OR2 register *******************/
  7139. #define TIM8_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
  7140. #define TIM8_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
  7141. #define TIM8_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
  7142. #define TIM8_OR2_BKDFBK2E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[2] enable */
  7143. #define TIM8_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
  7144. #define TIM8_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
  7145. #define TIM8_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
  7146. #define TIM8_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM8 ETR source selection) */
  7147. #define TIM8_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  7148. #define TIM8_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  7149. #define TIM8_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
  7150. /******************* Bit definition for TIM8_OR3 register *******************/
  7151. #define TIM8_OR3_BK2INE ((uint32_t)0x00000001U) /*!<BRK2 BKIN2 input enable */
  7152. #define TIM8_OR3_BK2CMP1E ((uint32_t)0x00000002U) /*!<BRK2 COMP1 enable */
  7153. #define TIM8_OR3_BK2CMP2E ((uint32_t)0x00000004U) /*!<BRK2 COMP2 enable */
  7154. #define TIM8_OR3_BK2DFBK3E ((uint32_t)0x00000100U) /*!<BRK2 DFSDM_BREAK[3] enable */
  7155. #define TIM8_OR3_BK2INP ((uint32_t)0x00000200U) /*!<BRK2 BKIN2 input polarity */
  7156. #define TIM8_OR3_BK2CMP1P ((uint32_t)0x00000400U) /*!<BRK2 COMP1 input polarity */
  7157. #define TIM8_OR3_BK2CMP2P ((uint32_t)0x00000800U) /*!<BRK2 COMP2 input polarity */
  7158. /******************* Bit definition for TIM2_OR1 register *******************/
  7159. #define TIM2_OR1_ITR1_RMP ((uint32_t)0x00000001U) /*!<TIM2 Internal trigger 1 remap */
  7160. #define TIM2_OR1_ETR1_RMP ((uint32_t)0x00000002U) /*!<TIM2 External trigger 1 remap */
  7161. #define TIM2_OR1_TI4_RMP ((uint32_t)0x0000000CU) /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
  7162. #define TIM2_OR1_TI4_RMP_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  7163. #define TIM2_OR1_TI4_RMP_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  7164. /******************* Bit definition for TIM2_OR2 register *******************/
  7165. #define TIM2_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
  7166. #define TIM2_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  7167. #define TIM2_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  7168. #define TIM2_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
  7169. /******************* Bit definition for TIM3_OR1 register *******************/
  7170. #define TIM3_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM3 Input Capture 1 remap) */
  7171. #define TIM3_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7172. #define TIM3_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7173. /******************* Bit definition for TIM3_OR2 register *******************/
  7174. #define TIM3_OR2_ETRSEL ((uint32_t)0x0001C000U) /*!<ETRSEL[2:0] bits (TIM3 ETR source selection) */
  7175. #define TIM3_OR2_ETRSEL_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  7176. #define TIM3_OR2_ETRSEL_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  7177. #define TIM3_OR2_ETRSEL_2 ((uint32_t)0x00010000U) /*!<Bit 2 */
  7178. /******************* Bit definition for TIM15_OR1 register ******************/
  7179. #define TIM15_OR1_TI1_RMP ((uint32_t)0x00000001U) /*!<TIM15 Input Capture 1 remap */
  7180. #define TIM15_OR1_ENCODER_MODE ((uint32_t)0x00000006U) /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
  7181. #define TIM15_OR1_ENCODER_MODE_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
  7182. #define TIM15_OR1_ENCODER_MODE_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
  7183. /******************* Bit definition for TIM15_OR2 register ******************/
  7184. #define TIM15_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
  7185. #define TIM15_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
  7186. #define TIM15_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
  7187. #define TIM15_OR2_BKDFBK0E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[0] enable */
  7188. #define TIM15_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
  7189. #define TIM15_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
  7190. #define TIM15_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
  7191. /******************* Bit definition for TIM16_OR1 register ******************/
  7192. #define TIM16_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM16 Input Capture 1 remap) */
  7193. #define TIM16_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7194. #define TIM16_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7195. /******************* Bit definition for TIM16_OR2 register ******************/
  7196. #define TIM16_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
  7197. #define TIM16_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
  7198. #define TIM16_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
  7199. #define TIM16_OR2_BKDFBK1E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[1] enable */
  7200. #define TIM16_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
  7201. #define TIM16_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
  7202. #define TIM16_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
  7203. /******************* Bit definition for TIM17_OR1 register ******************/
  7204. #define TIM17_OR1_TI1_RMP ((uint32_t)0x00000003U) /*!<TI1_RMP[1:0] bits (TIM17 Input Capture 1 remap) */
  7205. #define TIM17_OR1_TI1_RMP_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7206. #define TIM17_OR1_TI1_RMP_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7207. /******************* Bit definition for TIM17_OR2 register ******************/
  7208. #define TIM17_OR2_BKINE ((uint32_t)0x00000001U) /*!<BRK BKIN input enable */
  7209. #define TIM17_OR2_BKCMP1E ((uint32_t)0x00000002U) /*!<BRK COMP1 enable */
  7210. #define TIM17_OR2_BKCMP2E ((uint32_t)0x00000004U) /*!<BRK COMP2 enable */
  7211. #define TIM17_OR2_BKDFBK2E ((uint32_t)0x00000100U) /*!<BRK DFSDM_BREAK[2] enable */
  7212. #define TIM17_OR2_BKINP ((uint32_t)0x00000200U) /*!<BRK BKIN input polarity */
  7213. #define TIM17_OR2_BKCMP1P ((uint32_t)0x00000400U) /*!<BRK COMP1 input polarity */
  7214. #define TIM17_OR2_BKCMP2P ((uint32_t)0x00000800U) /*!<BRK COMP2 input polarity */
  7215. /******************************************************************************/
  7216. /* */
  7217. /* Low Power Timer (LPTTIM) */
  7218. /* */
  7219. /******************************************************************************/
  7220. /****************** Bit definition for LPTIM_ISR register *******************/
  7221. #define LPTIM_ISR_CMPM ((uint32_t)0x00000001U) /*!< Compare match */
  7222. #define LPTIM_ISR_ARRM ((uint32_t)0x00000002U) /*!< Autoreload match */
  7223. #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004U) /*!< External trigger edge event */
  7224. #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008U) /*!< Compare register update OK */
  7225. #define LPTIM_ISR_ARROK ((uint32_t)0x00000010U) /*!< Autoreload register update OK */
  7226. #define LPTIM_ISR_UP ((uint32_t)0x00000020U) /*!< Counter direction change down to up */
  7227. #define LPTIM_ISR_DOWN ((uint32_t)0x00000040U) /*!< Counter direction change up to down */
  7228. /****************** Bit definition for LPTIM_ICR register *******************/
  7229. #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001U) /*!< Compare match Clear Flag */
  7230. #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002U) /*!< Autoreload match Clear Flag */
  7231. #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004U) /*!< External trigger edge event Clear Flag */
  7232. #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008U) /*!< Compare register update OK Clear Flag */
  7233. #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010U) /*!< Autoreload register update OK Clear Flag */
  7234. #define LPTIM_ICR_UPCF ((uint32_t)0x00000020U) /*!< Counter direction change down to up Clear Flag */
  7235. #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040U) /*!< Counter direction change up to down Clear Flag */
  7236. /****************** Bit definition for LPTIM_IER register ********************/
  7237. #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001U) /*!< Compare match Interrupt Enable */
  7238. #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002U) /*!< Autoreload match Interrupt Enable */
  7239. #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004U) /*!< External trigger edge event Interrupt Enable */
  7240. #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008U) /*!< Compare register update OK Interrupt Enable */
  7241. #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010U) /*!< Autoreload register update OK Interrupt Enable */
  7242. #define LPTIM_IER_UPIE ((uint32_t)0x00000020U) /*!< Counter direction change down to up Interrupt Enable */
  7243. #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040U) /*!< Counter direction change up to down Interrupt Enable */
  7244. /****************** Bit definition for LPTIM_CFGR register *******************/
  7245. #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001U) /*!< Clock selector */
  7246. #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006U) /*!< CKPOL[1:0] bits (Clock polarity) */
  7247. #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002U) /*!< Bit 0 */
  7248. #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004U) /*!< Bit 1 */
  7249. #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018U) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  7250. #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008U) /*!< Bit 0 */
  7251. #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010U) /*!< Bit 1 */
  7252. #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0U) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  7253. #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040U) /*!< Bit 0 */
  7254. #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080U) /*!< Bit 1 */
  7255. #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00U) /*!< PRESC[2:0] bits (Clock prescaler) */
  7256. #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200U) /*!< Bit 0 */
  7257. #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400U) /*!< Bit 1 */
  7258. #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800U) /*!< Bit 2 */
  7259. #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000U) /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  7260. #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000U) /*!< Bit 0 */
  7261. #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000U) /*!< Bit 1 */
  7262. #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000U) /*!< Bit 2 */
  7263. #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000U) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  7264. #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
  7265. #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
  7266. #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000U) /*!< Timout enable */
  7267. #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000U) /*!< Waveform shape */
  7268. #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000U) /*!< Waveform shape polarity */
  7269. #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000U) /*!< Reg update mode */
  7270. #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000U) /*!< Counter mode enable */
  7271. #define LPTIM_CFGR_ENC ((uint32_t)0x01000000U) /*!< Encoder mode enable */
  7272. /****************** Bit definition for LPTIM_CR register ********************/
  7273. #define LPTIM_CR_ENABLE ((uint32_t)0x00000001U) /*!< LPTIMer enable */
  7274. #define LPTIM_CR_SNGSTRT ((uint32_t)0x00000002U) /*!< Timer start in single mode */
  7275. #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004U) /*!< Timer start in continuous mode */
  7276. /****************** Bit definition for LPTIM_CMP register *******************/
  7277. #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFFU) /*!< Compare register */
  7278. /****************** Bit definition for LPTIM_ARR register *******************/
  7279. #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFFU) /*!< Auto reload register */
  7280. /****************** Bit definition for LPTIM_CNT register *******************/
  7281. #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFFU) /*!< Counter register */
  7282. /****************** Bit definition for LPTIM_OR register *******************/
  7283. #define LPTIM_OR_OR ((uint32_t)0x00000003U) /*!< LPTIMER[1:0] bits (Remap selection) */
  7284. #define LPTIM_OR_OR_0 ((uint32_t)0x00000001U) /*!< Bit 0 */
  7285. #define LPTIM_OR_OR_1 ((uint32_t)0x00000002U) /*!< Bit 1 */
  7286. /******************************************************************************/
  7287. /* */
  7288. /* Analog Comparators (COMP) */
  7289. /* */
  7290. /******************************************************************************/
  7291. /********************** Bit definition for COMPx_CSR register ***************/
  7292. #define COMP_CSR_EN ((uint32_t)0x00000001U) /*!< COMPx enable */
  7293. #define COMP_CSR_PWRMODE ((uint32_t)0x0000000CU) /*!< COMPx power mode */
  7294. #define COMP_CSR_PWRMODE_0 ((uint32_t)0x00000004U) /*!< COMPx power mode bit 0 */
  7295. #define COMP_CSR_PWRMODE_1 ((uint32_t)0x00000008U) /*!< COMPx power mode bit 1 */
  7296. #define COMP_CSR_INMSEL ((uint32_t)0x00000070U) /*!< COMPx inverting input (minus) selection */
  7297. #define COMP_CSR_INMSEL_0 ((uint32_t)0x00000010U) /*!< COMPx inverting input (minus) selection bit 0 */
  7298. #define COMP_CSR_INMSEL_1 ((uint32_t)0x00000020U) /*!< COMPx inverting input (minus) selection bit 1 */
  7299. #define COMP_CSR_INMSEL_2 ((uint32_t)0x00000040U) /*!< COMPx inverting input (minus) selection bit 2 */
  7300. #define COMP_CSR_INPSEL ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection */
  7301. #define COMP_CSR_INPSEL_0 ((uint32_t)0x00000080U) /*!< COMPx non inverting input (plus) selection bit 0*/
  7302. #define COMP_CSR_WINMODE ((uint32_t)0x00000200U) /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  7303. #define COMP_CSR_POLARITY ((uint32_t)0x00008000U) /*!< COMPx output polarity */
  7304. #define COMP_CSR_HYST ((uint32_t)0x00030000U) /*!< COMPx hysteresis */
  7305. #define COMP_CSR_HYST_0 ((uint32_t)0x00010000U) /*!< COMPx hysteresis bit 0 */
  7306. #define COMP_CSR_HYST_1 ((uint32_t)0x00020000U) /*!< COMPx hysteresis bit 1 */
  7307. #define COMP_CSR_BLANKING ((uint32_t)0x001C0000U) /*!< COMPx blanking source */
  7308. #define COMP_CSR_BLANKING_0 ((uint32_t)0x00040000U) /*!< COMPx blanking source bit 0 */
  7309. #define COMP_CSR_BLANKING_1 ((uint32_t)0x00080000U) /*!< COMPx blanking source bit 1 */
  7310. #define COMP_CSR_BLANKING_2 ((uint32_t)0x00100000U) /*!< COMPx blanking source bit 2 */
  7311. #define COMP_CSR_BRGEN ((uint32_t)0x00400000U) /*!< COMPx voltage scaler enable */
  7312. #define COMP_CSR_SCALEN ((uint32_t)0x00800000U) /*!< COMPx scaler bridge enable */
  7313. #define COMP_CSR_VALUE ((uint32_t)0x40000000U) /*!< COMPx value */
  7314. #define COMP_CSR_LOCK ((uint32_t)0x80000000U) /*!< COMPx lock */
  7315. /******************************************************************************/
  7316. /* */
  7317. /* Operational Amplifier (OPAMP) */
  7318. /* */
  7319. /******************************************************************************/
  7320. /********************* Bit definition for OPAMPx_CSR register ***************/
  7321. #define OPAMP_CSR_OPAMPxEN ((uint32_t)0x00000001U) /*!< OPAMP enable */
  7322. #define OPAMP_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier Low Power Mode */
  7323. #define OPAMP_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier PGA mode */
  7324. #define OPAMP_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
  7325. #define OPAMP_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
  7326. #define OPAMP_CSR_PGGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier Programmable amplifier gain value */
  7327. #define OPAMP_CSR_PGGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
  7328. #define OPAMP_CSR_PGGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
  7329. #define OPAMP_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
  7330. #define OPAMP_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  7331. #define OPAMP_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  7332. #define OPAMP_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
  7333. #define OPAMP_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
  7334. #define OPAMP_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
  7335. #define OPAMP_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
  7336. #define OPAMP_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
  7337. /********************* Bit definition for OPAMP1_CSR register ***************/
  7338. #define OPAMP1_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier1 Enable */
  7339. #define OPAMP1_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier1 Low Power Mode */
  7340. #define OPAMP1_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier1 PGA mode */
  7341. #define OPAMP1_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
  7342. #define OPAMP1_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
  7343. #define OPAMP1_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier1 Programmable amplifier gain value */
  7344. #define OPAMP1_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
  7345. #define OPAMP1_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
  7346. #define OPAMP1_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
  7347. #define OPAMP1_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  7348. #define OPAMP1_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  7349. #define OPAMP1_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
  7350. #define OPAMP1_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
  7351. #define OPAMP1_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
  7352. #define OPAMP1_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
  7353. #define OPAMP1_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier1 calibration output */
  7354. #define OPAMP1_CSR_OPARANGE ((uint32_t)0x80000000U) /*!< Operational amplifiers power supply range for stability */
  7355. /********************* Bit definition for OPAMP2_CSR register ***************/
  7356. #define OPAMP2_CSR_OPAEN ((uint32_t)0x00000001U) /*!< Operational amplifier2 Enable */
  7357. #define OPAMP2_CSR_OPALPM ((uint32_t)0x00000002U) /*!< Operational amplifier2 Low Power Mode */
  7358. #define OPAMP2_CSR_OPAMODE ((uint32_t)0x0000000CU) /*!< Operational amplifier2 PGA mode */
  7359. #define OPAMP2_CSR_OPAMODE_0 ((uint32_t)0x00000004U) /*!< Bit 0 */
  7360. #define OPAMP2_CSR_OPAMODE_1 ((uint32_t)0x00000008U) /*!< Bit 1 */
  7361. #define OPAMP2_CSR_PGAGAIN ((uint32_t)0x00000030U) /*!< Operational amplifier2 Programmable amplifier gain value */
  7362. #define OPAMP2_CSR_PGAGAIN_0 ((uint32_t)0x00000010U) /*!< Bit 0 */
  7363. #define OPAMP2_CSR_PGAGAIN_1 ((uint32_t)0x00000020U) /*!< Bit 1 */
  7364. #define OPAMP2_CSR_VMSEL ((uint32_t)0x00000300U) /*!< Inverting input selection */
  7365. #define OPAMP2_CSR_VMSEL_0 ((uint32_t)0x00000100U) /*!< Bit 0 */
  7366. #define OPAMP2_CSR_VMSEL_1 ((uint32_t)0x00000200U) /*!< Bit 1 */
  7367. #define OPAMP2_CSR_VPSEL ((uint32_t)0x00000400U) /*!< Non inverted input selection */
  7368. #define OPAMP2_CSR_CALON ((uint32_t)0x00001000U) /*!< Calibration mode enable */
  7369. #define OPAMP2_CSR_CALSEL ((uint32_t)0x00002000U) /*!< Calibration selection */
  7370. #define OPAMP2_CSR_USERTRIM ((uint32_t)0x00004000U) /*!< User trimming enable */
  7371. #define OPAMP2_CSR_CALOUT ((uint32_t)0x00008000U) /*!< Operational amplifier2 calibration output */
  7372. /******************* Bit definition for OPAMP_OTR register ******************/
  7373. #define OPAMP_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7374. #define OPAMP_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7375. /******************* Bit definition for OPAMP1_OTR register ******************/
  7376. #define OPAMP1_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7377. #define OPAMP1_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7378. /******************* Bit definition for OPAMP2_OTR register ******************/
  7379. #define OPAMP2_OTR_TRIMOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7380. #define OPAMP2_OTR_TRIMOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7381. /******************* Bit definition for OPAMP_LPOTR register ****************/
  7382. #define OPAMP_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7383. #define OPAMP_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7384. /******************* Bit definition for OPAMP1_LPOTR register ****************/
  7385. #define OPAMP1_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7386. #define OPAMP1_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7387. /******************* Bit definition for OPAMP2_LPOTR register ****************/
  7388. #define OPAMP2_LPOTR_TRIMLPOFFSETN ((uint32_t)0x0000001FU) /*!< Trim for NMOS differential pairs */
  7389. #define OPAMP2_LPOTR_TRIMLPOFFSETP ((uint32_t)0x00001F00U) /*!< Trim for PMOS differential pairs */
  7390. /******************************************************************************/
  7391. /* */
  7392. /* Touch Sensing Controller (TSC) */
  7393. /* */
  7394. /******************************************************************************/
  7395. /******************* Bit definition for TSC_CR register *********************/
  7396. #define TSC_CR_TSCE ((uint32_t)0x00000001U) /*!<Touch sensing controller enable */
  7397. #define TSC_CR_START ((uint32_t)0x00000002U) /*!<Start acquisition */
  7398. #define TSC_CR_AM ((uint32_t)0x00000004U) /*!<Acquisition mode */
  7399. #define TSC_CR_SYNCPOL ((uint32_t)0x00000008U) /*!<Synchronization pin polarity */
  7400. #define TSC_CR_IODEF ((uint32_t)0x00000010U) /*!<IO default mode */
  7401. #define TSC_CR_MCV ((uint32_t)0x000000E0U) /*!<MCV[2:0] bits (Max Count Value) */
  7402. #define TSC_CR_MCV_0 ((uint32_t)0x00000020U) /*!<Bit 0 */
  7403. #define TSC_CR_MCV_1 ((uint32_t)0x00000040U) /*!<Bit 1 */
  7404. #define TSC_CR_MCV_2 ((uint32_t)0x00000080U) /*!<Bit 2 */
  7405. #define TSC_CR_PGPSC ((uint32_t)0x00007000U) /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  7406. #define TSC_CR_PGPSC_0 ((uint32_t)0x00001000U) /*!<Bit 0 */
  7407. #define TSC_CR_PGPSC_1 ((uint32_t)0x00002000U) /*!<Bit 1 */
  7408. #define TSC_CR_PGPSC_2 ((uint32_t)0x00004000U) /*!<Bit 2 */
  7409. #define TSC_CR_SSPSC ((uint32_t)0x00008000U) /*!<Spread Spectrum Prescaler */
  7410. #define TSC_CR_SSE ((uint32_t)0x00010000U) /*!<Spread Spectrum Enable */
  7411. #define TSC_CR_SSD ((uint32_t)0x00FE0000U) /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  7412. #define TSC_CR_SSD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  7413. #define TSC_CR_SSD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  7414. #define TSC_CR_SSD_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
  7415. #define TSC_CR_SSD_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
  7416. #define TSC_CR_SSD_4 ((uint32_t)0x00200000U) /*!<Bit 4 */
  7417. #define TSC_CR_SSD_5 ((uint32_t)0x00400000U) /*!<Bit 5 */
  7418. #define TSC_CR_SSD_6 ((uint32_t)0x00800000U) /*!<Bit 6 */
  7419. #define TSC_CR_CTPL ((uint32_t)0x0F000000U) /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  7420. #define TSC_CR_CTPL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  7421. #define TSC_CR_CTPL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  7422. #define TSC_CR_CTPL_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  7423. #define TSC_CR_CTPL_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  7424. #define TSC_CR_CTPH ((uint32_t)0xF0000000U) /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  7425. #define TSC_CR_CTPH_0 ((uint32_t)0x10000000U) /*!<Bit 0 */
  7426. #define TSC_CR_CTPH_1 ((uint32_t)0x20000000U) /*!<Bit 1 */
  7427. #define TSC_CR_CTPH_2 ((uint32_t)0x40000000U) /*!<Bit 2 */
  7428. #define TSC_CR_CTPH_3 ((uint32_t)0x80000000U) /*!<Bit 3 */
  7429. /******************* Bit definition for TSC_IER register ********************/
  7430. #define TSC_IER_EOAIE ((uint32_t)0x00000001U) /*!<End of acquisition interrupt enable */
  7431. #define TSC_IER_MCEIE ((uint32_t)0x00000002U) /*!<Max count error interrupt enable */
  7432. /******************* Bit definition for TSC_ICR register ********************/
  7433. #define TSC_ICR_EOAIC ((uint32_t)0x00000001U) /*!<End of acquisition interrupt clear */
  7434. #define TSC_ICR_MCEIC ((uint32_t)0x00000002U) /*!<Max count error interrupt clear */
  7435. /******************* Bit definition for TSC_ISR register ********************/
  7436. #define TSC_ISR_EOAF ((uint32_t)0x00000001U) /*!<End of acquisition flag */
  7437. #define TSC_ISR_MCEF ((uint32_t)0x00000002U) /*!<Max count error flag */
  7438. /******************* Bit definition for TSC_IOHCR register ******************/
  7439. #define TSC_IOHCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  7440. #define TSC_IOHCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  7441. #define TSC_IOHCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  7442. #define TSC_IOHCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  7443. #define TSC_IOHCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  7444. #define TSC_IOHCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  7445. #define TSC_IOHCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  7446. #define TSC_IOHCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  7447. #define TSC_IOHCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  7448. #define TSC_IOHCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  7449. #define TSC_IOHCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  7450. #define TSC_IOHCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  7451. #define TSC_IOHCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  7452. #define TSC_IOHCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  7453. #define TSC_IOHCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  7454. #define TSC_IOHCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  7455. #define TSC_IOHCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
  7456. #define TSC_IOHCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
  7457. #define TSC_IOHCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
  7458. #define TSC_IOHCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
  7459. #define TSC_IOHCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
  7460. #define TSC_IOHCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
  7461. #define TSC_IOHCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
  7462. #define TSC_IOHCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
  7463. #define TSC_IOHCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
  7464. #define TSC_IOHCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
  7465. #define TSC_IOHCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
  7466. #define TSC_IOHCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
  7467. #define TSC_IOHCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
  7468. #define TSC_IOHCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
  7469. #define TSC_IOHCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
  7470. #define TSC_IOHCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
  7471. /******************* Bit definition for TSC_IOASCR register *****************/
  7472. #define TSC_IOASCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 analog switch enable */
  7473. #define TSC_IOASCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 analog switch enable */
  7474. #define TSC_IOASCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 analog switch enable */
  7475. #define TSC_IOASCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 analog switch enable */
  7476. #define TSC_IOASCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 analog switch enable */
  7477. #define TSC_IOASCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 analog switch enable */
  7478. #define TSC_IOASCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 analog switch enable */
  7479. #define TSC_IOASCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 analog switch enable */
  7480. #define TSC_IOASCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 analog switch enable */
  7481. #define TSC_IOASCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 analog switch enable */
  7482. #define TSC_IOASCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 analog switch enable */
  7483. #define TSC_IOASCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 analog switch enable */
  7484. #define TSC_IOASCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 analog switch enable */
  7485. #define TSC_IOASCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 analog switch enable */
  7486. #define TSC_IOASCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 analog switch enable */
  7487. #define TSC_IOASCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 analog switch enable */
  7488. #define TSC_IOASCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 analog switch enable */
  7489. #define TSC_IOASCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 analog switch enable */
  7490. #define TSC_IOASCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 analog switch enable */
  7491. #define TSC_IOASCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 analog switch enable */
  7492. #define TSC_IOASCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 analog switch enable */
  7493. #define TSC_IOASCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 analog switch enable */
  7494. #define TSC_IOASCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 analog switch enable */
  7495. #define TSC_IOASCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 analog switch enable */
  7496. #define TSC_IOASCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 analog switch enable */
  7497. #define TSC_IOASCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 analog switch enable */
  7498. #define TSC_IOASCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 analog switch enable */
  7499. #define TSC_IOASCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 analog switch enable */
  7500. #define TSC_IOASCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 analog switch enable */
  7501. #define TSC_IOASCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 analog switch enable */
  7502. #define TSC_IOASCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 analog switch enable */
  7503. #define TSC_IOASCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 analog switch enable */
  7504. /******************* Bit definition for TSC_IOSCR register ******************/
  7505. #define TSC_IOSCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 sampling mode */
  7506. #define TSC_IOSCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 sampling mode */
  7507. #define TSC_IOSCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 sampling mode */
  7508. #define TSC_IOSCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 sampling mode */
  7509. #define TSC_IOSCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 sampling mode */
  7510. #define TSC_IOSCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 sampling mode */
  7511. #define TSC_IOSCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 sampling mode */
  7512. #define TSC_IOSCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 sampling mode */
  7513. #define TSC_IOSCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 sampling mode */
  7514. #define TSC_IOSCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 sampling mode */
  7515. #define TSC_IOSCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 sampling mode */
  7516. #define TSC_IOSCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 sampling mode */
  7517. #define TSC_IOSCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 sampling mode */
  7518. #define TSC_IOSCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 sampling mode */
  7519. #define TSC_IOSCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 sampling mode */
  7520. #define TSC_IOSCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 sampling mode */
  7521. #define TSC_IOSCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 sampling mode */
  7522. #define TSC_IOSCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 sampling mode */
  7523. #define TSC_IOSCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 sampling mode */
  7524. #define TSC_IOSCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 sampling mode */
  7525. #define TSC_IOSCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 sampling mode */
  7526. #define TSC_IOSCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 sampling mode */
  7527. #define TSC_IOSCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 sampling mode */
  7528. #define TSC_IOSCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 sampling mode */
  7529. #define TSC_IOSCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 sampling mode */
  7530. #define TSC_IOSCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 sampling mode */
  7531. #define TSC_IOSCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 sampling mode */
  7532. #define TSC_IOSCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 sampling mode */
  7533. #define TSC_IOSCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 sampling mode */
  7534. #define TSC_IOSCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 sampling mode */
  7535. #define TSC_IOSCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 sampling mode */
  7536. #define TSC_IOSCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 sampling mode */
  7537. /******************* Bit definition for TSC_IOCCR register ******************/
  7538. #define TSC_IOCCR_G1_IO1 ((uint32_t)0x00000001U) /*!<GROUP1_IO1 channel mode */
  7539. #define TSC_IOCCR_G1_IO2 ((uint32_t)0x00000002U) /*!<GROUP1_IO2 channel mode */
  7540. #define TSC_IOCCR_G1_IO3 ((uint32_t)0x00000004U) /*!<GROUP1_IO3 channel mode */
  7541. #define TSC_IOCCR_G1_IO4 ((uint32_t)0x00000008U) /*!<GROUP1_IO4 channel mode */
  7542. #define TSC_IOCCR_G2_IO1 ((uint32_t)0x00000010U) /*!<GROUP2_IO1 channel mode */
  7543. #define TSC_IOCCR_G2_IO2 ((uint32_t)0x00000020U) /*!<GROUP2_IO2 channel mode */
  7544. #define TSC_IOCCR_G2_IO3 ((uint32_t)0x00000040U) /*!<GROUP2_IO3 channel mode */
  7545. #define TSC_IOCCR_G2_IO4 ((uint32_t)0x00000080U) /*!<GROUP2_IO4 channel mode */
  7546. #define TSC_IOCCR_G3_IO1 ((uint32_t)0x00000100U) /*!<GROUP3_IO1 channel mode */
  7547. #define TSC_IOCCR_G3_IO2 ((uint32_t)0x00000200U) /*!<GROUP3_IO2 channel mode */
  7548. #define TSC_IOCCR_G3_IO3 ((uint32_t)0x00000400U) /*!<GROUP3_IO3 channel mode */
  7549. #define TSC_IOCCR_G3_IO4 ((uint32_t)0x00000800U) /*!<GROUP3_IO4 channel mode */
  7550. #define TSC_IOCCR_G4_IO1 ((uint32_t)0x00001000U) /*!<GROUP4_IO1 channel mode */
  7551. #define TSC_IOCCR_G4_IO2 ((uint32_t)0x00002000U) /*!<GROUP4_IO2 channel mode */
  7552. #define TSC_IOCCR_G4_IO3 ((uint32_t)0x00004000U) /*!<GROUP4_IO3 channel mode */
  7553. #define TSC_IOCCR_G4_IO4 ((uint32_t)0x00008000U) /*!<GROUP4_IO4 channel mode */
  7554. #define TSC_IOCCR_G5_IO1 ((uint32_t)0x00010000U) /*!<GROUP5_IO1 channel mode */
  7555. #define TSC_IOCCR_G5_IO2 ((uint32_t)0x00020000U) /*!<GROUP5_IO2 channel mode */
  7556. #define TSC_IOCCR_G5_IO3 ((uint32_t)0x00040000U) /*!<GROUP5_IO3 channel mode */
  7557. #define TSC_IOCCR_G5_IO4 ((uint32_t)0x00080000U) /*!<GROUP5_IO4 channel mode */
  7558. #define TSC_IOCCR_G6_IO1 ((uint32_t)0x00100000U) /*!<GROUP6_IO1 channel mode */
  7559. #define TSC_IOCCR_G6_IO2 ((uint32_t)0x00200000U) /*!<GROUP6_IO2 channel mode */
  7560. #define TSC_IOCCR_G6_IO3 ((uint32_t)0x00400000U) /*!<GROUP6_IO3 channel mode */
  7561. #define TSC_IOCCR_G6_IO4 ((uint32_t)0x00800000U) /*!<GROUP6_IO4 channel mode */
  7562. #define TSC_IOCCR_G7_IO1 ((uint32_t)0x01000000U) /*!<GROUP7_IO1 channel mode */
  7563. #define TSC_IOCCR_G7_IO2 ((uint32_t)0x02000000U) /*!<GROUP7_IO2 channel mode */
  7564. #define TSC_IOCCR_G7_IO3 ((uint32_t)0x04000000U) /*!<GROUP7_IO3 channel mode */
  7565. #define TSC_IOCCR_G7_IO4 ((uint32_t)0x08000000U) /*!<GROUP7_IO4 channel mode */
  7566. #define TSC_IOCCR_G8_IO1 ((uint32_t)0x10000000U) /*!<GROUP8_IO1 channel mode */
  7567. #define TSC_IOCCR_G8_IO2 ((uint32_t)0x20000000U) /*!<GROUP8_IO2 channel mode */
  7568. #define TSC_IOCCR_G8_IO3 ((uint32_t)0x40000000U) /*!<GROUP8_IO3 channel mode */
  7569. #define TSC_IOCCR_G8_IO4 ((uint32_t)0x80000000U) /*!<GROUP8_IO4 channel mode */
  7570. /******************* Bit definition for TSC_IOGCSR register *****************/
  7571. #define TSC_IOGCSR_G1E ((uint32_t)0x00000001U) /*!<Analog IO GROUP1 enable */
  7572. #define TSC_IOGCSR_G2E ((uint32_t)0x00000002U) /*!<Analog IO GROUP2 enable */
  7573. #define TSC_IOGCSR_G3E ((uint32_t)0x00000004U) /*!<Analog IO GROUP3 enable */
  7574. #define TSC_IOGCSR_G4E ((uint32_t)0x00000008U) /*!<Analog IO GROUP4 enable */
  7575. #define TSC_IOGCSR_G5E ((uint32_t)0x00000010U) /*!<Analog IO GROUP5 enable */
  7576. #define TSC_IOGCSR_G6E ((uint32_t)0x00000020U) /*!<Analog IO GROUP6 enable */
  7577. #define TSC_IOGCSR_G7E ((uint32_t)0x00000040U) /*!<Analog IO GROUP7 enable */
  7578. #define TSC_IOGCSR_G8E ((uint32_t)0x00000080U) /*!<Analog IO GROUP8 enable */
  7579. #define TSC_IOGCSR_G1S ((uint32_t)0x00010000U) /*!<Analog IO GROUP1 status */
  7580. #define TSC_IOGCSR_G2S ((uint32_t)0x00020000U) /*!<Analog IO GROUP2 status */
  7581. #define TSC_IOGCSR_G3S ((uint32_t)0x00040000U) /*!<Analog IO GROUP3 status */
  7582. #define TSC_IOGCSR_G4S ((uint32_t)0x00080000U) /*!<Analog IO GROUP4 status */
  7583. #define TSC_IOGCSR_G5S ((uint32_t)0x00100000U) /*!<Analog IO GROUP5 status */
  7584. #define TSC_IOGCSR_G6S ((uint32_t)0x00200000U) /*!<Analog IO GROUP6 status */
  7585. #define TSC_IOGCSR_G7S ((uint32_t)0x00400000U) /*!<Analog IO GROUP7 status */
  7586. #define TSC_IOGCSR_G8S ((uint32_t)0x00800000U) /*!<Analog IO GROUP8 status */
  7587. /******************* Bit definition for TSC_IOGXCR register *****************/
  7588. #define TSC_IOGXCR_CNT ((uint32_t)0x00003FFFU) /*!<CNT[13:0] bits (Counter value) */
  7589. /******************************************************************************/
  7590. /* */
  7591. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  7592. /* */
  7593. /******************************************************************************/
  7594. /****************** Bit definition for USART_CR1 register *******************/
  7595. #define USART_CR1_UE ((uint32_t)0x00000001U) /*!< USART Enable */
  7596. #define USART_CR1_UESM ((uint32_t)0x00000002U) /*!< USART Enable in STOP Mode */
  7597. #define USART_CR1_RE ((uint32_t)0x00000004U) /*!< Receiver Enable */
  7598. #define USART_CR1_TE ((uint32_t)0x00000008U) /*!< Transmitter Enable */
  7599. #define USART_CR1_IDLEIE ((uint32_t)0x00000010U) /*!< IDLE Interrupt Enable */
  7600. #define USART_CR1_RXNEIE ((uint32_t)0x00000020U) /*!< RXNE Interrupt Enable */
  7601. #define USART_CR1_TCIE ((uint32_t)0x00000040U) /*!< Transmission Complete Interrupt Enable */
  7602. #define USART_CR1_TXEIE ((uint32_t)0x00000080U) /*!< TXE Interrupt Enable */
  7603. #define USART_CR1_PEIE ((uint32_t)0x00000100U) /*!< PE Interrupt Enable */
  7604. #define USART_CR1_PS ((uint32_t)0x00000200U) /*!< Parity Selection */
  7605. #define USART_CR1_PCE ((uint32_t)0x00000400U) /*!< Parity Control Enable */
  7606. #define USART_CR1_WAKE ((uint32_t)0x00000800U) /*!< Receiver Wakeup method */
  7607. #define USART_CR1_M ((uint32_t)0x10001000U) /*!< Word length */
  7608. #define USART_CR1_M0 ((uint32_t)0x00001000U) /*!< Word length - Bit 0 */
  7609. #define USART_CR1_MME ((uint32_t)0x00002000U) /*!< Mute Mode Enable */
  7610. #define USART_CR1_CMIE ((uint32_t)0x00004000U) /*!< Character match interrupt enable */
  7611. #define USART_CR1_OVER8 ((uint32_t)0x00008000U) /*!< Oversampling by 8-bit or 16-bit mode */
  7612. #define USART_CR1_DEDT ((uint32_t)0x001F0000U) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  7613. #define USART_CR1_DEDT_0 ((uint32_t)0x00010000U) /*!< Bit 0 */
  7614. #define USART_CR1_DEDT_1 ((uint32_t)0x00020000U) /*!< Bit 1 */
  7615. #define USART_CR1_DEDT_2 ((uint32_t)0x00040000U) /*!< Bit 2 */
  7616. #define USART_CR1_DEDT_3 ((uint32_t)0x00080000U) /*!< Bit 3 */
  7617. #define USART_CR1_DEDT_4 ((uint32_t)0x00100000U) /*!< Bit 4 */
  7618. #define USART_CR1_DEAT ((uint32_t)0x03E00000U) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  7619. #define USART_CR1_DEAT_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
  7620. #define USART_CR1_DEAT_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
  7621. #define USART_CR1_DEAT_2 ((uint32_t)0x00800000U) /*!< Bit 2 */
  7622. #define USART_CR1_DEAT_3 ((uint32_t)0x01000000U) /*!< Bit 3 */
  7623. #define USART_CR1_DEAT_4 ((uint32_t)0x02000000U) /*!< Bit 4 */
  7624. #define USART_CR1_RTOIE ((uint32_t)0x04000000U) /*!< Receive Time Out interrupt enable */
  7625. #define USART_CR1_EOBIE ((uint32_t)0x08000000U) /*!< End of Block interrupt enable */
  7626. #define USART_CR1_M1 ((uint32_t)0x10000000U) /*!< Word length - Bit 1 */
  7627. /****************** Bit definition for USART_CR2 register *******************/
  7628. #define USART_CR2_ADDM7 ((uint32_t)0x00000010U) /*!< 7-bit or 4-bit Address Detection */
  7629. #define USART_CR2_LBDL ((uint32_t)0x00000020U) /*!< LIN Break Detection Length */
  7630. #define USART_CR2_LBDIE ((uint32_t)0x00000040U) /*!< LIN Break Detection Interrupt Enable */
  7631. #define USART_CR2_LBCL ((uint32_t)0x00000100U) /*!< Last Bit Clock pulse */
  7632. #define USART_CR2_CPHA ((uint32_t)0x00000200U) /*!< Clock Phase */
  7633. #define USART_CR2_CPOL ((uint32_t)0x00000400U) /*!< Clock Polarity */
  7634. #define USART_CR2_CLKEN ((uint32_t)0x00000800U) /*!< Clock Enable */
  7635. #define USART_CR2_STOP ((uint32_t)0x00003000U) /*!< STOP[1:0] bits (STOP bits) */
  7636. #define USART_CR2_STOP_0 ((uint32_t)0x00001000U) /*!< Bit 0 */
  7637. #define USART_CR2_STOP_1 ((uint32_t)0x00002000U) /*!< Bit 1 */
  7638. #define USART_CR2_LINEN ((uint32_t)0x00004000U) /*!< LIN mode enable */
  7639. #define USART_CR2_SWAP ((uint32_t)0x00008000U) /*!< SWAP TX/RX pins */
  7640. #define USART_CR2_RXINV ((uint32_t)0x00010000U) /*!< RX pin active level inversion */
  7641. #define USART_CR2_TXINV ((uint32_t)0x00020000U) /*!< TX pin active level inversion */
  7642. #define USART_CR2_DATAINV ((uint32_t)0x00040000U) /*!< Binary data inversion */
  7643. #define USART_CR2_MSBFIRST ((uint32_t)0x00080000U) /*!< Most Significant Bit First */
  7644. #define USART_CR2_ABREN ((uint32_t)0x00100000U) /*!< Auto Baud-Rate Enable*/
  7645. #define USART_CR2_ABRMODE ((uint32_t)0x00600000U) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  7646. #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000U) /*!< Bit 0 */
  7647. #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000U) /*!< Bit 1 */
  7648. #define USART_CR2_RTOEN ((uint32_t)0x00800000U) /*!< Receiver Time-Out enable */
  7649. #define USART_CR2_ADD ((uint32_t)0xFF000000U) /*!< Address of the USART node */
  7650. /****************** Bit definition for USART_CR3 register *******************/
  7651. #define USART_CR3_EIE ((uint32_t)0x00000001U) /*!< Error Interrupt Enable */
  7652. #define USART_CR3_IREN ((uint32_t)0x00000002U) /*!< IrDA mode Enable */
  7653. #define USART_CR3_IRLP ((uint32_t)0x00000004U) /*!< IrDA Low-Power */
  7654. #define USART_CR3_HDSEL ((uint32_t)0x00000008U) /*!< Half-Duplex Selection */
  7655. #define USART_CR3_NACK ((uint32_t)0x00000010U) /*!< SmartCard NACK enable */
  7656. #define USART_CR3_SCEN ((uint32_t)0x00000020U) /*!< SmartCard mode enable */
  7657. #define USART_CR3_DMAR ((uint32_t)0x00000040U) /*!< DMA Enable Receiver */
  7658. #define USART_CR3_DMAT ((uint32_t)0x00000080U) /*!< DMA Enable Transmitter */
  7659. #define USART_CR3_RTSE ((uint32_t)0x00000100U) /*!< RTS Enable */
  7660. #define USART_CR3_CTSE ((uint32_t)0x00000200U) /*!< CTS Enable */
  7661. #define USART_CR3_CTSIE ((uint32_t)0x00000400U) /*!< CTS Interrupt Enable */
  7662. #define USART_CR3_ONEBIT ((uint32_t)0x00000800U) /*!< One sample bit method enable */
  7663. #define USART_CR3_OVRDIS ((uint32_t)0x00001000U) /*!< Overrun Disable */
  7664. #define USART_CR3_DDRE ((uint32_t)0x00002000U) /*!< DMA Disable on Reception Error */
  7665. #define USART_CR3_DEM ((uint32_t)0x00004000U) /*!< Driver Enable Mode */
  7666. #define USART_CR3_DEP ((uint32_t)0x00008000U) /*!< Driver Enable Polarity Selection */
  7667. #define USART_CR3_SCARCNT ((uint32_t)0x000E0000U) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  7668. #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000U) /*!< Bit 0 */
  7669. #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000U) /*!< Bit 1 */
  7670. #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000U) /*!< Bit 2 */
  7671. #define USART_CR3_WUS ((uint32_t)0x00300000U) /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  7672. #define USART_CR3_WUS_0 ((uint32_t)0x00100000U) /*!< Bit 0 */
  7673. #define USART_CR3_WUS_1 ((uint32_t)0x00200000U) /*!< Bit 1 */
  7674. #define USART_CR3_WUFIE ((uint32_t)0x00400000U) /*!< Wake Up Interrupt Enable */
  7675. /****************** Bit definition for USART_BRR register *******************/
  7676. #define USART_BRR_DIV_FRACTION ((uint16_t)0x000FU) /*!< Fraction of USARTDIV */
  7677. #define USART_BRR_DIV_MANTISSA ((uint16_t)0xFFF0U) /*!< Mantissa of USARTDIV */
  7678. /****************** Bit definition for USART_GTPR register ******************/
  7679. #define USART_GTPR_PSC ((uint32_t)0x000000FFU) /*!< PSC[7:0] bits (Prescaler value) */
  7680. #define USART_GTPR_GT ((uint32_t)0x0000FF00U) /*!< GT[7:0] bits (Guard time value) */
  7681. /******************* Bit definition for USART_RTOR register *****************/
  7682. #define USART_RTOR_RTO ((uint32_t)0x00FFFFFFU) /*!< Receiver Time Out Value */
  7683. #define USART_RTOR_BLEN ((uint32_t)0xFF000000U) /*!< Block Length */
  7684. /******************* Bit definition for USART_RQR register ******************/
  7685. #define USART_RQR_ABRRQ ((uint16_t)0x0001U) /*!< Auto-Baud Rate Request */
  7686. #define USART_RQR_SBKRQ ((uint16_t)0x0002U) /*!< Send Break Request */
  7687. #define USART_RQR_MMRQ ((uint16_t)0x0004U) /*!< Mute Mode Request */
  7688. #define USART_RQR_RXFRQ ((uint16_t)0x0008U) /*!< Receive Data flush Request */
  7689. #define USART_RQR_TXFRQ ((uint16_t)0x0010U) /*!< Transmit data flush Request */
  7690. /******************* Bit definition for USART_ISR register ******************/
  7691. #define USART_ISR_PE ((uint32_t)0x00000001U) /*!< Parity Error */
  7692. #define USART_ISR_FE ((uint32_t)0x00000002U) /*!< Framing Error */
  7693. #define USART_ISR_NE ((uint32_t)0x00000004U) /*!< Noise detected Flag */
  7694. #define USART_ISR_ORE ((uint32_t)0x00000008U) /*!< OverRun Error */
  7695. #define USART_ISR_IDLE ((uint32_t)0x00000010U) /*!< IDLE line detected */
  7696. #define USART_ISR_RXNE ((uint32_t)0x00000020U) /*!< Read Data Register Not Empty */
  7697. #define USART_ISR_TC ((uint32_t)0x00000040U) /*!< Transmission Complete */
  7698. #define USART_ISR_TXE ((uint32_t)0x00000080U) /*!< Transmit Data Register Empty */
  7699. #define USART_ISR_LBDF ((uint32_t)0x00000100U) /*!< LIN Break Detection Flag */
  7700. #define USART_ISR_CTSIF ((uint32_t)0x00000200U) /*!< CTS interrupt flag */
  7701. #define USART_ISR_CTS ((uint32_t)0x00000400U) /*!< CTS flag */
  7702. #define USART_ISR_RTOF ((uint32_t)0x00000800U) /*!< Receiver Time Out */
  7703. #define USART_ISR_EOBF ((uint32_t)0x00001000U) /*!< End Of Block Flag */
  7704. #define USART_ISR_ABRE ((uint32_t)0x00004000U) /*!< Auto-Baud Rate Error */
  7705. #define USART_ISR_ABRF ((uint32_t)0x00008000U) /*!< Auto-Baud Rate Flag */
  7706. #define USART_ISR_BUSY ((uint32_t)0x00010000U) /*!< Busy Flag */
  7707. #define USART_ISR_CMF ((uint32_t)0x00020000U) /*!< Character Match Flag */
  7708. #define USART_ISR_SBKF ((uint32_t)0x00040000U) /*!< Send Break Flag */
  7709. #define USART_ISR_RWU ((uint32_t)0x00080000U) /*!< Receive Wake Up from mute mode Flag */
  7710. #define USART_ISR_WUF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Flag */
  7711. #define USART_ISR_TEACK ((uint32_t)0x00200000U) /*!< Transmit Enable Acknowledge Flag */
  7712. #define USART_ISR_REACK ((uint32_t)0x00400000U) /*!< Receive Enable Acknowledge Flag */
  7713. /******************* Bit definition for USART_ICR register ******************/
  7714. #define USART_ICR_PECF ((uint32_t)0x00000001U) /*!< Parity Error Clear Flag */
  7715. #define USART_ICR_FECF ((uint32_t)0x00000002U) /*!< Framing Error Clear Flag */
  7716. #define USART_ICR_NCF ((uint32_t)0x00000004U) /*!< Noise detected Clear Flag */
  7717. #define USART_ICR_ORECF ((uint32_t)0x00000008U) /*!< OverRun Error Clear Flag */
  7718. #define USART_ICR_IDLECF ((uint32_t)0x00000010U) /*!< IDLE line detected Clear Flag */
  7719. #define USART_ICR_TCCF ((uint32_t)0x00000040U) /*!< Transmission Complete Clear Flag */
  7720. #define USART_ICR_LBDCF ((uint32_t)0x00000100U) /*!< LIN Break Detection Clear Flag */
  7721. #define USART_ICR_CTSCF ((uint32_t)0x00000200U) /*!< CTS Interrupt Clear Flag */
  7722. #define USART_ICR_RTOCF ((uint32_t)0x00000800U) /*!< Receiver Time Out Clear Flag */
  7723. #define USART_ICR_EOBCF ((uint32_t)0x00001000U) /*!< End Of Block Clear Flag */
  7724. #define USART_ICR_CMCF ((uint32_t)0x00020000U) /*!< Character Match Clear Flag */
  7725. #define USART_ICR_WUCF ((uint32_t)0x00100000U) /*!< Wake Up from stop mode Clear Flag */
  7726. /******************* Bit definition for USART_RDR register ******************/
  7727. #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */
  7728. /******************* Bit definition for USART_TDR register ******************/
  7729. #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */
  7730. /******************************************************************************/
  7731. /* */
  7732. /* Single Wire Protocol Master Interface (SWPMI) */
  7733. /* */
  7734. /******************************************************************************/
  7735. /******************* Bit definition for SWPMI_CR register ********************/
  7736. #define SWPMI_CR_RXDMA ((uint32_t)0x00000001U) /*!<Reception DMA enable */
  7737. #define SWPMI_CR_TXDMA ((uint32_t)0x00000002U) /*!<Transmission DMA enable */
  7738. #define SWPMI_CR_RXMODE ((uint32_t)0x00000004U) /*!<Reception buffering mode */
  7739. #define SWPMI_CR_TXMODE ((uint32_t)0x00000008U) /*!<Transmission buffering mode */
  7740. #define SWPMI_CR_LPBK ((uint32_t)0x00000010U) /*!<Loopback mode enable */
  7741. #define SWPMI_CR_SWPACT ((uint32_t)0x00000020U) /*!<Single wire protocol master interface activate */
  7742. #define SWPMI_CR_DEACT ((uint32_t)0x00000400U) /*!<Single wire protocol master interface deactivate */
  7743. /******************* Bit definition for SWPMI_BRR register ********************/
  7744. #define SWPMI_BRR_BR ((uint32_t)0x0000003FU) /*!<BR[5:0] bits (Bitrate prescaler) */
  7745. /******************* Bit definition for SWPMI_ISR register ********************/
  7746. #define SWPMI_ISR_RXBFF ((uint32_t)0x00000001U) /*!<Receive buffer full flag */
  7747. #define SWPMI_ISR_TXBEF ((uint32_t)0x00000002U) /*!<Transmit buffer empty flag */
  7748. #define SWPMI_ISR_RXBERF ((uint32_t)0x00000004U) /*!<Receive CRC error flag */
  7749. #define SWPMI_ISR_RXOVRF ((uint32_t)0x00000008U) /*!<Receive overrun error flag */
  7750. #define SWPMI_ISR_TXUNRF ((uint32_t)0x00000010U) /*!<Transmit underrun error flag */
  7751. #define SWPMI_ISR_RXNE ((uint32_t)0x00000020U) /*!<Receive data register not empty */
  7752. #define SWPMI_ISR_TXE ((uint32_t)0x00000040U) /*!<Transmit data register empty */
  7753. #define SWPMI_ISR_TCF ((uint32_t)0x00000080U) /*!<Transfer complete flag */
  7754. #define SWPMI_ISR_SRF ((uint32_t)0x00000100U) /*!<Slave resume flag */
  7755. #define SWPMI_ISR_SUSP ((uint32_t)0x00000200U) /*!<SUSPEND flag */
  7756. #define SWPMI_ISR_DEACTF ((uint32_t)0x00000400U) /*!<DEACTIVATED flag */
  7757. /******************* Bit definition for SWPMI_ICR register ********************/
  7758. #define SWPMI_ICR_CRXBFF ((uint32_t)0x00000001U) /*!<Clear receive buffer full flag */
  7759. #define SWPMI_ICR_CTXBEF ((uint32_t)0x00000002U) /*!<Clear transmit buffer empty flag */
  7760. #define SWPMI_ICR_CRXBERF ((uint32_t)0x00000004U) /*!<Clear receive CRC error flag */
  7761. #define SWPMI_ICR_CRXOVRF ((uint32_t)0x00000008U) /*!<Clear receive overrun error flag */
  7762. #define SWPMI_ICR_CTXUNRF ((uint32_t)0x00000010U) /*!<Clear transmit underrun error flag */
  7763. #define SWPMI_ICR_CTCF ((uint32_t)0x00000080U) /*!<Clear transfer complete flag */
  7764. #define SWPMI_ICR_CSRF ((uint32_t)0x00000100U) /*!<Clear slave resume flag */
  7765. /******************* Bit definition for SWPMI_IER register ********************/
  7766. #define SWPMI_IER_SRIE ((uint32_t)0x00000100U) /*!<Slave resume interrupt enable */
  7767. #define SWPMI_IER_TCIE ((uint32_t)0x00000080U) /*!<Transmit complete interrupt enable */
  7768. #define SWPMI_IER_TIE ((uint32_t)0x00000040U) /*!<Transmit interrupt enable */
  7769. #define SWPMI_IER_RIE ((uint32_t)0x00000020U) /*!<Receive interrupt enable */
  7770. #define SWPMI_IER_TXUNRIE ((uint32_t)0x00000010U) /*!<Transmit underrun error interrupt enable */
  7771. #define SWPMI_IER_RXOVRIE ((uint32_t)0x00000008U) /*!<Receive overrun error interrupt enable */
  7772. #define SWPMI_IER_RXBERIE ((uint32_t)0x00000004U) /*!<Receive CRC error interrupt enable */
  7773. #define SWPMI_IER_TXBEIE ((uint32_t)0x00000002U) /*!<Transmit buffer empty interrupt enable */
  7774. #define SWPMI_IER_RXBFIE ((uint32_t)0x00000001U) /*!<Receive buffer full interrupt enable */
  7775. /******************* Bit definition for SWPMI_RFL register ********************/
  7776. #define SWPMI_RFL_RFL ((uint32_t)0x0000001FU) /*!<RFL[4:0] bits (Receive Frame length) */
  7777. #define SWPMI_RFL_RFL_0_1 ((uint32_t)0x00000003U) /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
  7778. /******************* Bit definition for SWPMI_TDR register ********************/
  7779. #define SWPMI_TDR_TD ((uint32_t)0xFFFFFFFFU) /*!<Transmit Data Register */
  7780. /******************* Bit definition for SWPMI_RDR register ********************/
  7781. #define SWPMI_RDR_RD ((uint32_t)0xFFFFFFFFU) /*!<Receive Data Register */
  7782. /******************* Bit definition for SWPMI_OR register ********************/
  7783. #define SWPMI_OR_TBYP ((uint32_t)0x00000001U) /*!<SWP Transceiver Bypass */
  7784. #define SWPMI_OR_CLASS ((uint32_t)0x00000002U) /*!<SWP Voltage Class selection */
  7785. /******************************************************************************/
  7786. /* */
  7787. /* VREFBUF */
  7788. /* */
  7789. /******************************************************************************/
  7790. /******************* Bit definition for VREFBUF_CSR register ****************/
  7791. #define VREFBUF_CSR_ENVR ((uint32_t)0x00000001U) /*!<Voltage reference buffer enable */
  7792. #define VREFBUF_CSR_HIZ ((uint32_t)0x00000002U) /*!<High impedance mode */
  7793. #define VREFBUF_CSR_VRS ((uint32_t)0x00000004U) /*!<Voltage reference scale */
  7794. #define VREFBUF_CSR_VRR ((uint32_t)0x00000008U) /*!<Voltage reference buffer ready */
  7795. /******************* Bit definition for VREFBUF_CCR register ******************/
  7796. #define VREFBUF_CCR_TRIM ((uint32_t)0x0000003FU) /*!<TRIM[5:0] bits (Trimming code) */
  7797. /******************************************************************************/
  7798. /* */
  7799. /* Window WATCHDOG */
  7800. /* */
  7801. /******************************************************************************/
  7802. /******************* Bit definition for WWDG_CR register ********************/
  7803. #define WWDG_CR_T ((uint32_t)0x0000007FU) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  7804. #define WWDG_CR_T_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7805. #define WWDG_CR_T_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7806. #define WWDG_CR_T_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  7807. #define WWDG_CR_T_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  7808. #define WWDG_CR_T_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  7809. #define WWDG_CR_T_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  7810. #define WWDG_CR_T_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  7811. #define WWDG_CR_WDGA ((uint32_t)0x00000080U) /*!<Activation bit */
  7812. /******************* Bit definition for WWDG_CFR register *******************/
  7813. #define WWDG_CFR_W ((uint32_t)0x0000007FU) /*!<W[6:0] bits (7-bit window value) */
  7814. #define WWDG_CFR_W_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7815. #define WWDG_CFR_W_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7816. #define WWDG_CFR_W_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  7817. #define WWDG_CFR_W_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  7818. #define WWDG_CFR_W_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  7819. #define WWDG_CFR_W_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  7820. #define WWDG_CFR_W_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  7821. #define WWDG_CFR_WDGTB ((uint32_t)0x00000180U) /*!<WDGTB[1:0] bits (Timer Base) */
  7822. #define WWDG_CFR_WDGTB_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
  7823. #define WWDG_CFR_WDGTB_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
  7824. #define WWDG_CFR_EWI ((uint32_t)0x00000200U) /*!<Early Wakeup Interrupt */
  7825. /******************* Bit definition for WWDG_SR register ********************/
  7826. #define WWDG_SR_EWIF ((uint32_t)0x00000001U) /*!<Early Wakeup Interrupt Flag */
  7827. /******************************************************************************/
  7828. /* */
  7829. /* Debug MCU */
  7830. /* */
  7831. /******************************************************************************/
  7832. /******************** Bit definition for DBGMCU_IDCODE register *************/
  7833. #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFFU)
  7834. #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000U)
  7835. /******************** Bit definition for DBGMCU_CR register *****************/
  7836. #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001U)
  7837. #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002U)
  7838. #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004U)
  7839. #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020U)
  7840. #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0U)
  7841. #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040U)/*!<Bit 0 */
  7842. #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080U)/*!<Bit 1 */
  7843. /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
  7844. #define DBGMCU_APB1FZR1_DBG_TIM2_STOP ((uint32_t)0x00000001U)
  7845. #define DBGMCU_APB1FZR1_DBG_TIM3_STOP ((uint32_t)0x00000002U)
  7846. #define DBGMCU_APB1FZR1_DBG_TIM4_STOP ((uint32_t)0x00000004U)
  7847. #define DBGMCU_APB1FZR1_DBG_TIM5_STOP ((uint32_t)0x00000008U)
  7848. #define DBGMCU_APB1FZR1_DBG_TIM6_STOP ((uint32_t)0x00000010U)
  7849. #define DBGMCU_APB1FZR1_DBG_TIM7_STOP ((uint32_t)0x00000020U)
  7850. #define DBGMCU_APB1FZR1_DBG_RTC_STOP ((uint32_t)0x00000400U)
  7851. #define DBGMCU_APB1FZR1_DBG_WWDG_STOP ((uint32_t)0x00000800U)
  7852. #define DBGMCU_APB1FZR1_DBG_IWDG_STOP ((uint32_t)0x00001000U)
  7853. #define DBGMCU_APB1FZR1_DBG_I2C1_STOP ((uint32_t)0x00200000U)
  7854. #define DBGMCU_APB1FZR1_DBG_I2C2_STOP ((uint32_t)0x00400000U)
  7855. #define DBGMCU_APB1FZR1_DBG_I2C3_STOP ((uint32_t)0x00800000U)
  7856. #define DBGMCU_APB1FZR1_DBG_CAN_STOP ((uint32_t)0x02000000U)
  7857. #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP ((uint32_t)0x80000000U)
  7858. /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
  7859. #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP ((uint32_t)0x00000020U)
  7860. /******************** Bit definition for DBGMCU_APB2FZ register ************/
  7861. #define DBGMCU_APB2FZ_DBG_TIM1_STOP ((uint32_t)0x00000800U)
  7862. #define DBGMCU_APB2FZ_DBG_TIM8_STOP ((uint32_t)0x00002000U)
  7863. #define DBGMCU_APB2FZ_DBG_TIM15_STOP ((uint32_t)0x00010000U)
  7864. #define DBGMCU_APB2FZ_DBG_TIM16_STOP ((uint32_t)0x00020000U)
  7865. #define DBGMCU_APB2FZ_DBG_TIM17_STOP ((uint32_t)0x00040000U)
  7866. /******************************************************************************/
  7867. /* */
  7868. /* USB_OTG */
  7869. /* */
  7870. /******************************************************************************/
  7871. /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
  7872. #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001U) /*!< Session request success */
  7873. #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002U) /*!< Session request */
  7874. #define USB_OTG_GOTGCTL_VBVALOEN ((uint32_t)0x00000004U) /*!< VBUS valid override enable */
  7875. #define USB_OTG_GOTGCTL_VBVALOVAL ((uint32_t)0x00000008U) /*!< VBUS valid override value */
  7876. #define USB_OTG_GOTGCTL_AVALOEN ((uint32_t)0x00000010U) /*!< A-peripheral session valid override enable */
  7877. #define USB_OTG_GOTGCTL_AVALOVAL ((uint32_t)0x00000020U) /*!< A-peripheral session valid override value */
  7878. #define USB_OTG_GOTGCTL_BVALOEN ((uint32_t)0x00000040U) /*!< B-peripheral session valid override enable */
  7879. #define USB_OTG_GOTGCTL_BVALOVAL ((uint32_t)0x00000080U) /*!< B-peripheral session valid override value */
  7880. #define USB_OTG_GOTGCTL_BSESVLD ((uint32_t)0x00080000U) /*!< B-session valid*/
  7881. /******************** Bit definition for USB_OTG_HCFG register ********************/
  7882. #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003U) /*!< FS/LS PHY clock select */
  7883. #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7884. #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7885. #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004U) /*!< FS- and LS-only support */
  7886. /******************** Bit definition for USB_OTG_DCFG register ********************/
  7887. #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003U) /*!< Device speed */
  7888. #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7889. #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7890. #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004U) /*!< Nonzero-length status OUT handshake */
  7891. #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0U) /*!< Device address */
  7892. #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  7893. #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  7894. #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  7895. #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080U) /*!<Bit 3 */
  7896. #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100U) /*!<Bit 4 */
  7897. #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200U) /*!<Bit 5 */
  7898. #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400U) /*!<Bit 6 */
  7899. #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800U) /*!< Periodic (micro)frame interval */
  7900. #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
  7901. #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
  7902. #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000U) /*!< Periodic scheduling interval */
  7903. #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  7904. #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  7905. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  7906. #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001U) /*!< Stop PHY clock */
  7907. #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002U) /*!< Gate HCLK */
  7908. #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010U) /*!< PHY suspended */
  7909. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  7910. #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004U) /*!< Session end detected */
  7911. #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100U) /*!< Session request success status change */
  7912. #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200U) /*!< Host negotiation success status change */
  7913. #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000U) /*!< Host negotiation detected */
  7914. #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000U) /*!< A-device timeout change */
  7915. #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000U) /*!< Debounce done */
  7916. /******************** Bit definition for USB_OTG_DCTL register ********************/
  7917. #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001U) /*!< Remote wakeup signaling */
  7918. #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002U) /*!< Soft disconnect */
  7919. #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004U) /*!< Global IN NAK status */
  7920. #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008U) /*!< Global OUT NAK status */
  7921. #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070U) /*!< Test control */
  7922. #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010U) /*!<Bit 0 */
  7923. #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020U) /*!<Bit 1 */
  7924. #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040U) /*!<Bit 2 */
  7925. #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080U) /*!< Set global IN NAK */
  7926. #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100U) /*!< Clear global IN NAK */
  7927. #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200U) /*!< Set global OUT NAK */
  7928. #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400U) /*!< Clear global OUT NAK */
  7929. #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800U) /*!< Power-on programming done */
  7930. /******************** Bit definition for USB_OTG_HFIR register ********************/
  7931. #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFFU) /*!< Frame interval */
  7932. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  7933. #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFFU) /*!< Frame number */
  7934. #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000U) /*!< Frame time remaining */
  7935. /******************** Bit definition for USB_OTG_DSTS register ********************/
  7936. #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001U) /*!< Suspend status */
  7937. #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006U) /*!< Enumerated speed */
  7938. #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
  7939. #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
  7940. #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008U) /*!< Erratic error */
  7941. #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00U) /*!< Frame number of the received SOF */
  7942. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  7943. #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001U) /*!< Global interrupt mask */
  7944. #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001EU) /*!< Burst length/type */
  7945. #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002U) /*!<Bit 0 */
  7946. #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004U) /*!<Bit 1 */
  7947. #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008U) /*!<Bit 2 */
  7948. #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010U) /*!<Bit 3 */
  7949. #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020U) /*!< DMA enable */
  7950. #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080U) /*!< TxFIFO empty level */
  7951. #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100U) /*!< Periodic TxFIFO empty level */
  7952. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  7953. #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007U) /*!< FS timeout calibration */
  7954. #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  7955. #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  7956. #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  7957. #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040U) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  7958. #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100U) /*!< SRP-capable */
  7959. #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200U) /*!< HNP-capable */
  7960. #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00U) /*!< USB turnaround time */
  7961. #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
  7962. #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
  7963. #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000U) /*!<Bit 2 */
  7964. #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000U) /*!<Bit 3 */
  7965. #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000U) /*!< PHY Low-power clock select */
  7966. #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000U) /*!< ULPI FS/LS select */
  7967. #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000U) /*!< ULPI Auto-resume */
  7968. #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000U) /*!< ULPI Clock SuspendM */
  7969. #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000U) /*!< ULPI External VBUS Drive */
  7970. #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000U) /*!< ULPI external VBUS indicator */
  7971. #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000U) /*!< TermSel DLine pulsing selection */
  7972. #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000U) /*!< Indicator complement */
  7973. #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000U) /*!< Indicator pass through */
  7974. #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000U) /*!< ULPI interface protect disable */
  7975. #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000U) /*!< Forced host mode */
  7976. #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000U) /*!< Forced peripheral mode */
  7977. #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000U) /*!< Corrupt Tx packet */
  7978. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  7979. #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001U) /*!< Core soft reset */
  7980. #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002U) /*!< HCLK soft reset */
  7981. #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004U) /*!< Host frame counter reset */
  7982. #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010U) /*!< RxFIFO flush */
  7983. #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020U) /*!< TxFIFO flush */
  7984. #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0U) /*!< TxFIFO number */
  7985. #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040U) /*!<Bit 0 */
  7986. #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080U) /*!<Bit 1 */
  7987. #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100U) /*!<Bit 2 */
  7988. #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200U) /*!<Bit 3 */
  7989. #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400U) /*!<Bit 4 */
  7990. #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000U) /*!< DMA request signal */
  7991. #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000U) /*!< AHB master idle */
  7992. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  7993. #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
  7994. #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
  7995. #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask (nonisochronous endpoints) */
  7996. #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
  7997. #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
  7998. #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
  7999. #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100U) /*!< FIFO underrun mask */
  8000. #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
  8001. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  8002. #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFFU) /*!< Periodic transmit data FIFO space available */
  8003. #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000U) /*!< Periodic transmit request queue space available */
  8004. #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  8005. #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  8006. #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  8007. #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  8008. #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
  8009. #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
  8010. #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
  8011. #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
  8012. #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000U) /*!< Top of the periodic transmit request queue */
  8013. #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  8014. #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  8015. #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  8016. #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  8017. #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
  8018. #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
  8019. #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
  8020. #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000U) /*!<Bit 7 */
  8021. /******************** Bit definition for USB_OTG_HAINT register ********************/
  8022. #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFFU) /*!< Channel interrupts */
  8023. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  8024. #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
  8025. #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
  8026. #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008U) /*!< SETUP phase done mask */
  8027. #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010U) /*!< OUT token received when endpoint disabled mask */
  8028. #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040U) /*!< Back-to-back SETUP packets received mask */
  8029. #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100U) /*!< OUT packet error mask */
  8030. #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
  8031. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  8032. #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001U) /*!< Current mode of operation */
  8033. #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002U) /*!< Mode mismatch interrupt */
  8034. #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004U) /*!< OTG interrupt */
  8035. #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008U) /*!< Start of frame */
  8036. #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010U) /*!< RxFIFO nonempty */
  8037. #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020U) /*!< Nonperiodic TxFIFO empty */
  8038. #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040U) /*!< Global IN nonperiodic NAK effective */
  8039. #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080U) /*!< Global OUT NAK effective */
  8040. #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400U) /*!< Early suspend */
  8041. #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800U) /*!< USB suspend */
  8042. #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000U) /*!< USB reset */
  8043. #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000U) /*!< Enumeration done */
  8044. #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000U) /*!< Isochronous OUT packet dropped interrupt */
  8045. #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000U) /*!< End of periodic frame interrupt */
  8046. #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000U) /*!< IN endpoint interrupt */
  8047. #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000U) /*!< OUT endpoint interrupt */
  8048. #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000U) /*!< Incomplete isochronous IN transfer */
  8049. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000U) /*!< Incomplete periodic transfer */
  8050. #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000U) /*!< Data fetch suspended */
  8051. #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000U) /*!< Host port interrupt */
  8052. #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000U) /*!< Host channels interrupt */
  8053. #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000U) /*!< Periodic TxFIFO empty */
  8054. #define USB_OTG_GINTSTS_LPMINT ((uint32_t)0x08000000U) /*!< LPM interrupt */
  8055. #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000U) /*!< Connector ID status change */
  8056. #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000U) /*!< Disconnect detected interrupt */
  8057. #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000U) /*!< Session request/new session detected interrupt */
  8058. #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000U) /*!< Resume/remote wakeup detected interrupt */
  8059. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  8060. #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002U) /*!< Mode mismatch interrupt mask */
  8061. #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004U) /*!< OTG interrupt mask */
  8062. #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008U) /*!< Start of frame mask */
  8063. #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010U) /*!< Receive FIFO nonempty mask */
  8064. #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020U) /*!< Nonperiodic TxFIFO empty mask */
  8065. #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040U) /*!< Global nonperiodic IN NAK effective mask */
  8066. #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080U) /*!< Global OUT NAK effective mask */
  8067. #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400U) /*!< Early suspend mask */
  8068. #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800U) /*!< USB suspend mask */
  8069. #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000U) /*!< USB reset mask */
  8070. #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000U) /*!< Enumeration done mask */
  8071. #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000U) /*!< Isochronous OUT packet dropped interrupt mask */
  8072. #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000U) /*!< End of periodic frame interrupt mask */
  8073. #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000U) /*!< Endpoint mismatch interrupt mask */
  8074. #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000U) /*!< IN endpoints interrupt mask */
  8075. #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000U) /*!< OUT endpoints interrupt mask */
  8076. #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000U) /*!< Incomplete isochronous IN transfer mask */
  8077. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000U) /*!< Incomplete periodic transfer mask */
  8078. #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000U) /*!< Data fetch suspended mask */
  8079. #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000U) /*!< Host port interrupt mask */
  8080. #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000U) /*!< Host channels interrupt mask */
  8081. #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000U) /*!< Periodic TxFIFO empty mask */
  8082. #define USB_OTG_GINTMSK_LPMINTM ((uint32_t)0x08000000U) /*!< LPM interrupt Mask */
  8083. #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000U) /*!< Connector ID status change mask */
  8084. #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000U) /*!< Disconnect detected interrupt mask */
  8085. #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000U) /*!< Session request/new session detected interrupt mask */
  8086. #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000U) /*!< Resume/remote wakeup detected interrupt mask */
  8087. /******************** Bit definition for USB_OTG_DAINT register ********************/
  8088. #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFFU) /*!< IN endpoint interrupt bits */
  8089. #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000U) /*!< OUT endpoint interrupt bits */
  8090. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  8091. #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFFU) /*!< Channel interrupt mask */
  8092. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  8093. #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000FU) /*!< IN EP interrupt mask bits */
  8094. #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0U) /*!< OUT EP interrupt mask bits */
  8095. #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000U) /*!< OUT EP interrupt mask bits */
  8096. #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000U) /*!< OUT EP interrupt mask bits */
  8097. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  8098. #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFFU) /*!< IN EP interrupt mask bits */
  8099. #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000U) /*!< OUT EP interrupt mask bits */
  8100. /******************** Bit definition for OTG register ********************/
  8101. #define USB_OTG_CHNUM ((uint32_t)0x0000000FU) /*!< Channel number */
  8102. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  8103. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  8104. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  8105. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  8106. #define USB_OTG_BCNT ((uint32_t)0x00007FF0U) /*!< Byte count */
  8107. #define USB_OTG_DPID ((uint32_t)0x00018000U) /*!< Data PID */
  8108. #define USB_OTG_DPID_0 ((uint32_t)0x00008000U) /*!<Bit 0 */
  8109. #define USB_OTG_DPID_1 ((uint32_t)0x00010000U) /*!<Bit 1 */
  8110. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000U) /*!< Packet status */
  8111. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  8112. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  8113. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
  8114. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
  8115. #define USB_OTG_EPNUM ((uint32_t)0x0000000FU) /*!< Endpoint number */
  8116. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  8117. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  8118. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  8119. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  8120. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000U) /*!< Frame number */
  8121. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000U) /*!<Bit 0 */
  8122. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000U) /*!<Bit 1 */
  8123. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000U) /*!<Bit 2 */
  8124. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
  8125. /******************** Bit definition for OTG register ********************/
  8126. #define USB_OTG_CHNUM ((uint32_t)0x0000000FU) /*!< Channel number */
  8127. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  8128. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  8129. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  8130. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  8131. #define USB_OTG_BCNT ((uint32_t)0x00007FF0U) /*!< Byte count */
  8132. #define USB_OTG_DPID ((uint32_t)0x00018000U) /*!< Data PID */
  8133. #define USB_OTG_DPID_0 ((uint32_t)0x00008000U) /*!<Bit 0 */
  8134. #define USB_OTG_DPID_1 ((uint32_t)0x00010000U) /*!<Bit 1 */
  8135. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000U) /*!< Packet status */
  8136. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  8137. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  8138. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
  8139. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
  8140. #define USB_OTG_EPNUM ((uint32_t)0x0000000FU) /*!< Endpoint number */
  8141. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  8142. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  8143. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  8144. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  8145. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000U) /*!< Frame number */
  8146. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000U) /*!<Bit 0 */
  8147. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000U) /*!<Bit 1 */
  8148. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000U) /*!<Bit 2 */
  8149. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000U) /*!<Bit 3 */
  8150. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  8151. #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFFU) /*!< RxFIFO depth */
  8152. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  8153. #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFFU) /*!< Device VBUS discharge time */
  8154. /******************** Bit definition for OTG register ********************/
  8155. #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFFU) /*!< Nonperiodic transmit RAM start address */
  8156. #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000U) /*!< Nonperiodic TxFIFO depth */
  8157. #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFFU) /*!< Endpoint 0 transmit RAM start address */
  8158. #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000U) /*!< Endpoint 0 TxFIFO depth */
  8159. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
  8160. #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFFU) /*!< Device VBUS pulsing time */
  8161. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  8162. #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFFU) /*!< Nonperiodic TxFIFO space available */
  8163. #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000U) /*!< Nonperiodic transmit request queue space available */
  8164. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000U) /*!<Bit 0 */
  8165. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000U) /*!<Bit 1 */
  8166. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000U) /*!<Bit 2 */
  8167. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000U) /*!<Bit 3 */
  8168. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000U) /*!<Bit 4 */
  8169. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000U) /*!<Bit 5 */
  8170. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000U) /*!<Bit 6 */
  8171. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000U) /*!<Bit 7 */
  8172. #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000U) /*!< Top of the nonperiodic transmit request queue */
  8173. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000U) /*!<Bit 0 */
  8174. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000U) /*!<Bit 1 */
  8175. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000U) /*!<Bit 2 */
  8176. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000U) /*!<Bit 3 */
  8177. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000U) /*!<Bit 4 */
  8178. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000U) /*!<Bit 5 */
  8179. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000U) /*!<Bit 6 */
  8180. /******************** Bit definition for USB_OTG_DTHRCTL register ***************/
  8181. #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001U) /*!< Nonisochronous IN endpoints threshold enable */
  8182. #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002U) /*!< ISO IN endpoint threshold enable */
  8183. #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FCU) /*!< Transmit threshold length */
  8184. #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004U) /*!<Bit 0 */
  8185. #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008U) /*!<Bit 1 */
  8186. #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010U) /*!<Bit 2 */
  8187. #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020U) /*!<Bit 3 */
  8188. #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040U) /*!<Bit 4 */
  8189. #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080U) /*!<Bit 5 */
  8190. #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100U) /*!<Bit 6 */
  8191. #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200U) /*!<Bit 7 */
  8192. #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400U) /*!<Bit 8 */
  8193. #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000U) /*!< Receive threshold enable */
  8194. #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000U) /*!< Receive threshold length */
  8195. #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  8196. #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  8197. #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000U) /*!<Bit 2 */
  8198. #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000U) /*!<Bit 3 */
  8199. #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000U) /*!<Bit 4 */
  8200. #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000U) /*!<Bit 5 */
  8201. #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000U) /*!<Bit 6 */
  8202. #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000U) /*!<Bit 7 */
  8203. #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000U) /*!<Bit 8 */
  8204. #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000U) /*!< Arbiter parking enable */
  8205. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ***************/
  8206. #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFFU) /*!< IN EP Tx FIFO empty interrupt mask bits */
  8207. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  8208. #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002U) /*!< IN endpoint 1interrupt bit */
  8209. #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000U) /*!< OUT endpoint 1 interrupt bit */
  8210. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  8211. #define USB_OTG_GCCFG_DCDET ((uint32_t)0x00000001U) /*!< Data contact detection (DCD) status */
  8212. #define USB_OTG_GCCFG_PDET ((uint32_t)0x00000002U) /*!< Primary detection (PD) status */
  8213. #define USB_OTG_GCCFG_SDET ((uint32_t)0x00000004U) /*!< Secondary detection (SD) status */
  8214. #define USB_OTG_GCCFG_PS2DET ((uint32_t)0x00000008U) /*!< DM pull-up detection status */
  8215. #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000U) /*!< Power down */
  8216. #define USB_OTG_GCCFG_BCDEN ((uint32_t)0x00020000U) /*!< Battery charging detector (BCD) enable */
  8217. #define USB_OTG_GCCFG_DCDEN ((uint32_t)0x00040000U) /*!< Data contact detection (DCD) mode enable*/
  8218. #define USB_OTG_GCCFG_PDEN ((uint32_t)0x00080000U) /*!< Primary detection (PD) mode enable*/
  8219. #define USB_OTG_GCCFG_SDEN ((uint32_t)0x00100000U) /*!< Secondary detection (SD) mode enable */
  8220. #define USB_OTG_GCCFG_VBDEN ((uint32_t)0x00200000U) /*!< Secondary detection (SD) mode enable */
  8221. /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
  8222. #define USB_OTG_GPWRDN_DISABLEVBUS ((uint32_t)0x00000040U) /*!< Power down */
  8223. /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
  8224. #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002U) /*!< IN Endpoint 1 interrupt mask bit */
  8225. #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000U) /*!< OUT Endpoint 1 interrupt mask bit */
  8226. /******************** Bit definition for USB_OTG_CID register ********************/
  8227. #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFFU) /*!< Product ID field */
  8228. /******************** Bit definition for USB_OTG_GHWCFG3 register ********************/
  8229. #define USB_OTG_GHWCFG3_LPMMode ((uint32_t)0x00004000U) /* LPM mode specified for Mode of Operation */
  8230. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  8231. #define USB_OTG_GLPMCFG_ENBESL ((uint32_t)0x10000000U) /* Enable best effort service latency */
  8232. #define USB_OTG_GLPMCFG_LPMRCNTSTS ((uint32_t)0x0E000000U) /* LPM retry count status */
  8233. #define USB_OTG_GLPMCFG_SNDLPM ((uint32_t)0x01000000U) /* Send LPM transaction */
  8234. #define USB_OTG_GLPMCFG_LPMRCNT ((uint32_t)0x00E00000U) /* LPM retry count */
  8235. #define USB_OTG_GLPMCFG_LPMCHIDX ((uint32_t)0x001E0000U) /* LPMCHIDX: */
  8236. #define USB_OTG_GLPMCFG_L1ResumeOK ((uint32_t)0x00010000U) /* Sleep State Resume OK */
  8237. #define USB_OTG_GLPMCFG_SLPSTS ((uint32_t)0x00008000U) /* Port sleep status */
  8238. #define USB_OTG_GLPMCFG_LPMRSP ((uint32_t)0x00006000U) /* LPM response */
  8239. #define USB_OTG_GLPMCFG_L1DSEN ((uint32_t)0x00001000U) /* L1 deep sleep enable */
  8240. #define USB_OTG_GLPMCFG_BESLTHRS ((uint32_t)0x00000F00U) /* BESL threshold */
  8241. #define USB_OTG_GLPMCFG_L1SSEN ((uint32_t)0x00000080U) /* L1 shallow sleep enable */
  8242. #define USB_OTG_GLPMCFG_REMWAKE ((uint32_t)0x00000040U) /* bRemoteWake value received with last ACKed LPM Token */
  8243. #define USB_OTG_GLPMCFG_BESL ((uint32_t)0x0000003CU) /* BESL value received with last ACKed LPM Token */
  8244. #define USB_OTG_GLPMCFG_LPMACK ((uint32_t)0x00000002U) /* LPM Token acknowledge enable*/
  8245. #define USB_OTG_GLPMCFG_LPMEN ((uint32_t)0x00000001U) /* LPM support enable */
  8246. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  8247. #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
  8248. #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
  8249. #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask (nonisochronous endpoints) */
  8250. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
  8251. #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
  8252. #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
  8253. #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100U) /*!< FIFO underrun mask */
  8254. #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
  8255. #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000U) /*!< NAK interrupt mask */
  8256. /******************** Bit definition for USB_OTG_HPRT register ********************/
  8257. #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001U) /*!< Port connect status */
  8258. #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002U) /*!< Port connect detected */
  8259. #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004U) /*!< Port enable */
  8260. #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008U) /*!< Port enable/disable change */
  8261. #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010U) /*!< Port overcurrent active */
  8262. #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020U) /*!< Port overcurrent change */
  8263. #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040U) /*!< Port resume */
  8264. #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080U) /*!< Port suspend */
  8265. #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100U) /*!< Port reset */
  8266. #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00U) /*!< Port line status */
  8267. #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400U) /*!<Bit 0 */
  8268. #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800U) /*!<Bit 1 */
  8269. #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000U) /*!< Port power */
  8270. #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000U) /*!< Port test control */
  8271. #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000U) /*!<Bit 0 */
  8272. #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000U) /*!<Bit 1 */
  8273. #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000U) /*!<Bit 2 */
  8274. #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000U) /*!<Bit 3 */
  8275. #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000U) /*!< Port speed */
  8276. #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000U) /*!<Bit 0 */
  8277. #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000U) /*!<Bit 1 */
  8278. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  8279. #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed interrupt mask */
  8280. #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt mask */
  8281. #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008U) /*!< Timeout condition mask */
  8282. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO empty mask */
  8283. #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020U) /*!< IN token received with EP mismatch mask */
  8284. #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective mask */
  8285. #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100U) /*!< OUT packet error mask */
  8286. #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200U) /*!< BNA interrupt mask */
  8287. #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000U) /*!< Bubble error interrupt mask */
  8288. #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000U) /*!< NAK interrupt mask */
  8289. #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000U) /*!< NYET interrupt mask */
  8290. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  8291. #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFFU) /*!< Host periodic TxFIFO start address */
  8292. #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000U) /*!< Host periodic TxFIFO depth */
  8293. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  8294. #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */
  8295. #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000U) /*!< USB active endpoint */
  8296. #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000U) /*!< Even/odd frame */
  8297. #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000U) /*!< NAK status */
  8298. #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
  8299. #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
  8300. #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
  8301. #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000U) /*!< STALL handshake */
  8302. #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000U) /*!< TxFIFO number */
  8303. #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
  8304. #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
  8305. #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000U) /*!<Bit 2 */
  8306. #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000U) /*!<Bit 3 */
  8307. #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000U) /*!< Clear NAK */
  8308. #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000U) /*!< Set NAK */
  8309. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000U) /*!< Set DATA0 PID */
  8310. #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000U) /*!< Set odd frame */
  8311. #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000U) /*!< Endpoint disable */
  8312. #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000U) /*!< Endpoint enable */
  8313. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  8314. #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */
  8315. #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800U) /*!< Endpoint number */
  8316. #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800U) /*!<Bit 0 */
  8317. #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000U) /*!<Bit 1 */
  8318. #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000U) /*!<Bit 2 */
  8319. #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000U) /*!<Bit 3 */
  8320. #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000U) /*!< Endpoint direction */
  8321. #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000U) /*!< Low-speed device */
  8322. #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
  8323. #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
  8324. #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
  8325. #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000U) /*!< Multi Count (MC) / Error Count (EC) */
  8326. #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000U) /*!<Bit 0 */
  8327. #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000U) /*!<Bit 1 */
  8328. #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000U) /*!< Device address */
  8329. #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000U) /*!<Bit 0 */
  8330. #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000U) /*!<Bit 1 */
  8331. #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000U) /*!<Bit 2 */
  8332. #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000U) /*!<Bit 3 */
  8333. #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000U) /*!<Bit 4 */
  8334. #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000U) /*!<Bit 5 */
  8335. #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000U) /*!<Bit 6 */
  8336. #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000U) /*!< Odd frame */
  8337. #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000U) /*!< Channel disable */
  8338. #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000U) /*!< Channel enable */
  8339. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  8340. #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007FU) /*!< Port address */
  8341. #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001U) /*!<Bit 0 */
  8342. #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002U) /*!<Bit 1 */
  8343. #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004U) /*!<Bit 2 */
  8344. #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008U) /*!<Bit 3 */
  8345. #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010U) /*!<Bit 4 */
  8346. #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020U) /*!<Bit 5 */
  8347. #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040U) /*!<Bit 6 */
  8348. #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80U) /*!< Hub address */
  8349. #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080U) /*!<Bit 0 */
  8350. #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100U) /*!<Bit 1 */
  8351. #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200U) /*!<Bit 2 */
  8352. #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400U) /*!<Bit 3 */
  8353. #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800U) /*!<Bit 4 */
  8354. #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000U) /*!<Bit 5 */
  8355. #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000U) /*!<Bit 6 */
  8356. #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000U) /*!< XACTPOS */
  8357. #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000U) /*!<Bit 0 */
  8358. #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000U) /*!<Bit 1 */
  8359. #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000U) /*!< Do complete split */
  8360. #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000U) /*!< Split enable */
  8361. /******************** Bit definition for USB_OTG_HCINT register ********************/
  8362. #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed */
  8363. #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002U) /*!< Channel halted */
  8364. #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004U) /*!< AHB error */
  8365. #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008U) /*!< STALL response received interrupt */
  8366. #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010U) /*!< NAK response received interrupt */
  8367. #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020U) /*!< ACK response received/transmitted interrupt */
  8368. #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040U) /*!< Response received interrupt */
  8369. #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080U) /*!< Transaction error */
  8370. #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100U) /*!< Babble error */
  8371. #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200U) /*!< Frame overrun */
  8372. #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400U) /*!< Data toggle error */
  8373. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  8374. #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed interrupt */
  8375. #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt */
  8376. #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008U) /*!< Timeout condition */
  8377. #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010U) /*!< IN token received when TxFIFO is empty */
  8378. #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040U) /*!< IN endpoint NAK effective */
  8379. #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080U) /*!< Transmit FIFO empty */
  8380. #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100U) /*!< Transmit Fifo Underrun */
  8381. #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200U) /*!< Buffer not available interrupt */
  8382. #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800U) /*!< Packet dropped status */
  8383. #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000U) /*!< Babble error interrupt */
  8384. #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000U) /*!< NAK interrupt */
  8385. /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
  8386. #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001U) /*!< Transfer completed mask */
  8387. #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002U) /*!< Channel halted mask */
  8388. #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004U) /*!< AHB error */
  8389. #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008U) /*!< STALL response received interrupt mask */
  8390. #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010U) /*!< NAK response received interrupt mask */
  8391. #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020U) /*!< ACK response received/transmitted interrupt mask */
  8392. #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040U) /*!< response received interrupt mask */
  8393. #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080U) /*!< Transaction error mask */
  8394. #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100U) /*!< Babble error mask */
  8395. #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200U) /*!< Frame overrun mask */
  8396. #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400U) /*!< Data toggle error mask */
  8397. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  8398. #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
  8399. #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
  8400. #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000U) /*!< Packet count */
  8401. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  8402. #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
  8403. #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
  8404. #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000U) /*!< Do PING */
  8405. #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000U) /*!< Data PID */
  8406. #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000U) /*!<Bit 0 */
  8407. #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000U) /*!<Bit 1 */
  8408. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  8409. #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFFU) /*!< DMA address */
  8410. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  8411. #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFFU) /*!< DMA address */
  8412. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  8413. #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFFU) /*!< IN endpoint TxFIFO space avail */
  8414. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  8415. #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFFU) /*!< IN endpoint FIFOx transmit RAM start address */
  8416. #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000U) /*!< IN endpoint TxFIFO depth */
  8417. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  8418. #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FFU) /*!< Maximum packet size */ /*!<Bit 1 */
  8419. #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000U) /*!< USB active endpoint */
  8420. #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000U) /*!< NAK status */
  8421. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000U) /*!< Set DATA0 PID */
  8422. #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000U) /*!< Set odd frame */
  8423. #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000U) /*!< Endpoint type */
  8424. #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000U) /*!<Bit 0 */
  8425. #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000U) /*!<Bit 1 */
  8426. #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000U) /*!< Snoop mode */
  8427. #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000U) /*!< STALL handshake */
  8428. #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000U) /*!< Clear NAK */
  8429. #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000U) /*!< Set NAK */
  8430. #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000U) /*!< Endpoint disable */
  8431. #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000U) /*!< Endpoint enable */
  8432. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  8433. #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001U) /*!< Transfer completed interrupt */
  8434. #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002U) /*!< Endpoint disabled interrupt */
  8435. #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008U) /*!< SETUP phase done */
  8436. #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010U) /*!< OUT token received when endpoint disabled */
  8437. #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040U) /*!< Back-to-back SETUP packets received */
  8438. #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000U) /*!< NYET interrupt */
  8439. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  8440. #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFFU) /*!< Transfer size */
  8441. #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000U) /*!< Packet count */
  8442. #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000U) /*!< SETUP packet count */
  8443. #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000U) /*!<Bit 0 */
  8444. #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000U) /*!<Bit 1 */
  8445. /******************** Bit definition for PCGCCTL register ********************/
  8446. #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001U) /*!< SETUP packet count */
  8447. #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002U) /*!<Bit 0 */
  8448. #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010U) /*!<Bit 1 */
  8449. /**
  8450. * @}
  8451. */
  8452. /**
  8453. * @}
  8454. */
  8455. /** @addtogroup Exported_macros
  8456. * @{
  8457. */
  8458. /******************************* ADC Instances ********************************/
  8459. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  8460. ((INSTANCE) == ADC2) || \
  8461. ((INSTANCE) == ADC3))
  8462. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  8463. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON)
  8464. /******************************** CAN Instances ******************************/
  8465. #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
  8466. /******************************** COMP Instances ******************************/
  8467. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  8468. ((INSTANCE) == COMP2))
  8469. #define IS_COMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == COMP12_COMMON)
  8470. /******************** COMP Instances with window mode capability **************/
  8471. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  8472. /******************************* CRC Instances ********************************/
  8473. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  8474. /******************************* DAC Instances ********************************/
  8475. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  8476. /****************************** DFSDM Instances *******************************/
  8477. #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM_Filter0) || \
  8478. ((INSTANCE) == DFSDM_Filter1) || \
  8479. ((INSTANCE) == DFSDM_Filter2) || \
  8480. ((INSTANCE) == DFSDM_Filter3))
  8481. #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM_Channel0) || \
  8482. ((INSTANCE) == DFSDM_Channel1) || \
  8483. ((INSTANCE) == DFSDM_Channel2) || \
  8484. ((INSTANCE) == DFSDM_Channel3) || \
  8485. ((INSTANCE) == DFSDM_Channel4) || \
  8486. ((INSTANCE) == DFSDM_Channel5) || \
  8487. ((INSTANCE) == DFSDM_Channel6) || \
  8488. ((INSTANCE) == DFSDM_Channel7))
  8489. /******************************** DMA Instances *******************************/
  8490. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  8491. ((INSTANCE) == DMA1_Channel2) || \
  8492. ((INSTANCE) == DMA1_Channel3) || \
  8493. ((INSTANCE) == DMA1_Channel4) || \
  8494. ((INSTANCE) == DMA1_Channel5) || \
  8495. ((INSTANCE) == DMA1_Channel6) || \
  8496. ((INSTANCE) == DMA1_Channel7) || \
  8497. ((INSTANCE) == DMA2_Channel1) || \
  8498. ((INSTANCE) == DMA2_Channel2) || \
  8499. ((INSTANCE) == DMA2_Channel3) || \
  8500. ((INSTANCE) == DMA2_Channel4) || \
  8501. ((INSTANCE) == DMA2_Channel5) || \
  8502. ((INSTANCE) == DMA2_Channel6) || \
  8503. ((INSTANCE) == DMA2_Channel7))
  8504. /******************************* GPIO Instances *******************************/
  8505. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  8506. ((INSTANCE) == GPIOB) || \
  8507. ((INSTANCE) == GPIOC) || \
  8508. ((INSTANCE) == GPIOD) || \
  8509. ((INSTANCE) == GPIOE) || \
  8510. ((INSTANCE) == GPIOF) || \
  8511. ((INSTANCE) == GPIOG) || \
  8512. ((INSTANCE) == GPIOH))
  8513. /******************************* GPIO AF Instances ****************************/
  8514. /* On L4, all GPIO Bank support AF */
  8515. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  8516. /**************************** GPIO Lock Instances *****************************/
  8517. /* On L4, all GPIO Bank support the Lock mechanism */
  8518. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  8519. /******************************** I2C Instances *******************************/
  8520. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  8521. ((INSTANCE) == I2C2) || \
  8522. ((INSTANCE) == I2C3))
  8523. /******************************* LCD Instances ********************************/
  8524. #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
  8525. /******************************* HCD Instances *******************************/
  8526. #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
  8527. /****************************** OPAMP Instances *******************************/
  8528. #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
  8529. ((INSTANCE) == OPAMP2))
  8530. #define IS_OPAMP_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP12_COMMON)
  8531. /******************************* PCD Instances *******************************/
  8532. #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
  8533. /******************************* QSPI Instances *******************************/
  8534. #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
  8535. /******************************* RNG Instances ********************************/
  8536. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  8537. /****************************** RTC Instances *********************************/
  8538. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  8539. /******************************** SAI Instances *******************************/
  8540. #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
  8541. ((INSTANCE) == SAI1_Block_B) || \
  8542. ((INSTANCE) == SAI2_Block_A) || \
  8543. ((INSTANCE) == SAI2_Block_B))
  8544. /****************************** SDMMC Instances *******************************/
  8545. #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
  8546. /****************************** SMBUS Instances *******************************/
  8547. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  8548. ((INSTANCE) == I2C2) || \
  8549. ((INSTANCE) == I2C3))
  8550. /******************************** SPI Instances *******************************/
  8551. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  8552. ((INSTANCE) == SPI2) || \
  8553. ((INSTANCE) == SPI3))
  8554. /******************************** SWPMI Instances *****************************/
  8555. #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
  8556. /****************** LPTIM Instances : All supported instances *****************/
  8557. #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
  8558. ((INSTANCE) == LPTIM2))
  8559. /****************** TIM Instances : All supported instances *******************/
  8560. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8561. ((INSTANCE) == TIM2) || \
  8562. ((INSTANCE) == TIM3) || \
  8563. ((INSTANCE) == TIM4) || \
  8564. ((INSTANCE) == TIM5) || \
  8565. ((INSTANCE) == TIM6) || \
  8566. ((INSTANCE) == TIM7) || \
  8567. ((INSTANCE) == TIM8) || \
  8568. ((INSTANCE) == TIM15) || \
  8569. ((INSTANCE) == TIM16) || \
  8570. ((INSTANCE) == TIM17))
  8571. /****************** TIM Instances : supporting 32 bits counter ****************/
  8572. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  8573. ((INSTANCE) == TIM5))
  8574. /****************** TIM Instances : supporting the break function *************/
  8575. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8576. ((INSTANCE) == TIM8) || \
  8577. ((INSTANCE) == TIM15) || \
  8578. ((INSTANCE) == TIM16) || \
  8579. ((INSTANCE) == TIM17))
  8580. /************** TIM Instances : supporting Break source selection *************/
  8581. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8582. ((INSTANCE) == TIM8) || \
  8583. ((INSTANCE) == TIM15) || \
  8584. ((INSTANCE) == TIM16) || \
  8585. ((INSTANCE) == TIM17))
  8586. /****************** TIM Instances : supporting 2 break inputs *****************/
  8587. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8588. ((INSTANCE) == TIM8))
  8589. /************* TIM Instances : at least 1 capture/compare channel *************/
  8590. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8591. ((INSTANCE) == TIM2) || \
  8592. ((INSTANCE) == TIM3) || \
  8593. ((INSTANCE) == TIM4) || \
  8594. ((INSTANCE) == TIM5) || \
  8595. ((INSTANCE) == TIM8) || \
  8596. ((INSTANCE) == TIM15) || \
  8597. ((INSTANCE) == TIM16) || \
  8598. ((INSTANCE) == TIM17))
  8599. /************ TIM Instances : at least 2 capture/compare channels *************/
  8600. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8601. ((INSTANCE) == TIM2) || \
  8602. ((INSTANCE) == TIM3) || \
  8603. ((INSTANCE) == TIM4) || \
  8604. ((INSTANCE) == TIM5) || \
  8605. ((INSTANCE) == TIM8) || \
  8606. ((INSTANCE) == TIM15))
  8607. /************ TIM Instances : at least 3 capture/compare channels *************/
  8608. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8609. ((INSTANCE) == TIM2) || \
  8610. ((INSTANCE) == TIM3) || \
  8611. ((INSTANCE) == TIM4) || \
  8612. ((INSTANCE) == TIM5) || \
  8613. ((INSTANCE) == TIM8))
  8614. /************ TIM Instances : at least 4 capture/compare channels *************/
  8615. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8616. ((INSTANCE) == TIM2) || \
  8617. ((INSTANCE) == TIM3) || \
  8618. ((INSTANCE) == TIM4) || \
  8619. ((INSTANCE) == TIM5) || \
  8620. ((INSTANCE) == TIM8))
  8621. /****************** TIM Instances : at least 5 capture/compare channels *******/
  8622. #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8623. ((INSTANCE) == TIM8))
  8624. /****************** TIM Instances : at least 6 capture/compare channels *******/
  8625. #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8626. ((INSTANCE) == TIM8))
  8627. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  8628. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8629. ((INSTANCE) == TIM8) || \
  8630. ((INSTANCE) == TIM15) || \
  8631. ((INSTANCE) == TIM16) || \
  8632. ((INSTANCE) == TIM17))
  8633. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  8634. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8635. ((INSTANCE) == TIM2) || \
  8636. ((INSTANCE) == TIM3) || \
  8637. ((INSTANCE) == TIM4) || \
  8638. ((INSTANCE) == TIM5) || \
  8639. ((INSTANCE) == TIM6) || \
  8640. ((INSTANCE) == TIM7) || \
  8641. ((INSTANCE) == TIM8) || \
  8642. ((INSTANCE) == TIM15) || \
  8643. ((INSTANCE) == TIM16) || \
  8644. ((INSTANCE) == TIM17))
  8645. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  8646. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8647. ((INSTANCE) == TIM2) || \
  8648. ((INSTANCE) == TIM3) || \
  8649. ((INSTANCE) == TIM4) || \
  8650. ((INSTANCE) == TIM5) || \
  8651. ((INSTANCE) == TIM8) || \
  8652. ((INSTANCE) == TIM15) || \
  8653. ((INSTANCE) == TIM16) || \
  8654. ((INSTANCE) == TIM17))
  8655. /******************** TIM Instances : DMA burst feature ***********************/
  8656. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8657. ((INSTANCE) == TIM2) || \
  8658. ((INSTANCE) == TIM3) || \
  8659. ((INSTANCE) == TIM4) || \
  8660. ((INSTANCE) == TIM5) || \
  8661. ((INSTANCE) == TIM8) || \
  8662. ((INSTANCE) == TIM15) || \
  8663. ((INSTANCE) == TIM16) || \
  8664. ((INSTANCE) == TIM17))
  8665. /******************* TIM Instances : output(s) available **********************/
  8666. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  8667. ((((INSTANCE) == TIM1) && \
  8668. (((CHANNEL) == TIM_CHANNEL_1) || \
  8669. ((CHANNEL) == TIM_CHANNEL_2) || \
  8670. ((CHANNEL) == TIM_CHANNEL_3) || \
  8671. ((CHANNEL) == TIM_CHANNEL_4) || \
  8672. ((CHANNEL) == TIM_CHANNEL_5) || \
  8673. ((CHANNEL) == TIM_CHANNEL_6))) \
  8674. || \
  8675. (((INSTANCE) == TIM2) && \
  8676. (((CHANNEL) == TIM_CHANNEL_1) || \
  8677. ((CHANNEL) == TIM_CHANNEL_2) || \
  8678. ((CHANNEL) == TIM_CHANNEL_3) || \
  8679. ((CHANNEL) == TIM_CHANNEL_4))) \
  8680. || \
  8681. (((INSTANCE) == TIM3) && \
  8682. (((CHANNEL) == TIM_CHANNEL_1) || \
  8683. ((CHANNEL) == TIM_CHANNEL_2) || \
  8684. ((CHANNEL) == TIM_CHANNEL_3) || \
  8685. ((CHANNEL) == TIM_CHANNEL_4))) \
  8686. || \
  8687. (((INSTANCE) == TIM4) && \
  8688. (((CHANNEL) == TIM_CHANNEL_1) || \
  8689. ((CHANNEL) == TIM_CHANNEL_2) || \
  8690. ((CHANNEL) == TIM_CHANNEL_3) || \
  8691. ((CHANNEL) == TIM_CHANNEL_4))) \
  8692. || \
  8693. (((INSTANCE) == TIM5) && \
  8694. (((CHANNEL) == TIM_CHANNEL_1) || \
  8695. ((CHANNEL) == TIM_CHANNEL_2) || \
  8696. ((CHANNEL) == TIM_CHANNEL_3) || \
  8697. ((CHANNEL) == TIM_CHANNEL_4))) \
  8698. || \
  8699. (((INSTANCE) == TIM8) && \
  8700. (((CHANNEL) == TIM_CHANNEL_1) || \
  8701. ((CHANNEL) == TIM_CHANNEL_2) || \
  8702. ((CHANNEL) == TIM_CHANNEL_3) || \
  8703. ((CHANNEL) == TIM_CHANNEL_4) || \
  8704. ((CHANNEL) == TIM_CHANNEL_5) || \
  8705. ((CHANNEL) == TIM_CHANNEL_6))) \
  8706. || \
  8707. (((INSTANCE) == TIM15) && \
  8708. (((CHANNEL) == TIM_CHANNEL_1) || \
  8709. ((CHANNEL) == TIM_CHANNEL_2))) \
  8710. || \
  8711. (((INSTANCE) == TIM16) && \
  8712. (((CHANNEL) == TIM_CHANNEL_1))) \
  8713. || \
  8714. (((INSTANCE) == TIM17) && \
  8715. (((CHANNEL) == TIM_CHANNEL_1))))
  8716. /****************** TIM Instances : supporting complementary output(s) ********/
  8717. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  8718. ((((INSTANCE) == TIM1) && \
  8719. (((CHANNEL) == TIM_CHANNEL_1) || \
  8720. ((CHANNEL) == TIM_CHANNEL_2) || \
  8721. ((CHANNEL) == TIM_CHANNEL_3))) \
  8722. || \
  8723. (((INSTANCE) == TIM8) && \
  8724. (((CHANNEL) == TIM_CHANNEL_1) || \
  8725. ((CHANNEL) == TIM_CHANNEL_2) || \
  8726. ((CHANNEL) == TIM_CHANNEL_3))) \
  8727. || \
  8728. (((INSTANCE) == TIM15) && \
  8729. ((CHANNEL) == TIM_CHANNEL_1)) \
  8730. || \
  8731. (((INSTANCE) == TIM16) && \
  8732. ((CHANNEL) == TIM_CHANNEL_1)) \
  8733. || \
  8734. (((INSTANCE) == TIM17) && \
  8735. ((CHANNEL) == TIM_CHANNEL_1)))
  8736. /****************** TIM Instances : supporting clock division *****************/
  8737. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8738. ((INSTANCE) == TIM2) || \
  8739. ((INSTANCE) == TIM3) || \
  8740. ((INSTANCE) == TIM4) || \
  8741. ((INSTANCE) == TIM5) || \
  8742. ((INSTANCE) == TIM8) || \
  8743. ((INSTANCE) == TIM15) || \
  8744. ((INSTANCE) == TIM16) || \
  8745. ((INSTANCE) == TIM17))
  8746. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  8747. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8748. ((INSTANCE) == TIM2) || \
  8749. ((INSTANCE) == TIM3) || \
  8750. ((INSTANCE) == TIM4) || \
  8751. ((INSTANCE) == TIM5) || \
  8752. ((INSTANCE) == TIM8) || \
  8753. ((INSTANCE) == TIM15))
  8754. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  8755. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8756. ((INSTANCE) == TIM2) || \
  8757. ((INSTANCE) == TIM3) || \
  8758. ((INSTANCE) == TIM4) || \
  8759. ((INSTANCE) == TIM5) || \
  8760. ((INSTANCE) == TIM8))
  8761. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  8762. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8763. ((INSTANCE) == TIM2) || \
  8764. ((INSTANCE) == TIM3) || \
  8765. ((INSTANCE) == TIM4) || \
  8766. ((INSTANCE) == TIM5) || \
  8767. ((INSTANCE) == TIM8) || \
  8768. ((INSTANCE) == TIM15))
  8769. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  8770. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8771. ((INSTANCE) == TIM2) || \
  8772. ((INSTANCE) == TIM3) || \
  8773. ((INSTANCE) == TIM4) || \
  8774. ((INSTANCE) == TIM5) || \
  8775. ((INSTANCE) == TIM8) || \
  8776. ((INSTANCE) == TIM15))
  8777. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  8778. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8779. ((INSTANCE) == TIM8))
  8780. /****************** TIM Instances : supporting commutation event generation ***/
  8781. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8782. ((INSTANCE) == TIM8) || \
  8783. ((INSTANCE) == TIM15) || \
  8784. ((INSTANCE) == TIM16) || \
  8785. ((INSTANCE) == TIM17))
  8786. /****************** TIM Instances : supporting counting mode selection ********/
  8787. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8788. ((INSTANCE) == TIM2) || \
  8789. ((INSTANCE) == TIM3) || \
  8790. ((INSTANCE) == TIM4) || \
  8791. ((INSTANCE) == TIM5) || \
  8792. ((INSTANCE) == TIM8))
  8793. /****************** TIM Instances : supporting encoder interface **************/
  8794. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8795. ((INSTANCE) == TIM2) || \
  8796. ((INSTANCE) == TIM3) || \
  8797. ((INSTANCE) == TIM4) || \
  8798. ((INSTANCE) == TIM5) || \
  8799. ((INSTANCE) == TIM8))
  8800. /****************** TIM Instances : supporting Hall sensor interface **********/
  8801. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8802. ((INSTANCE) == TIM2) || \
  8803. ((INSTANCE) == TIM3) || \
  8804. ((INSTANCE) == TIM4) || \
  8805. ((INSTANCE) == TIM5))
  8806. /**************** TIM Instances : external trigger input available ************/
  8807. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8808. ((INSTANCE) == TIM2) || \
  8809. ((INSTANCE) == TIM3) || \
  8810. ((INSTANCE) == TIM4) || \
  8811. ((INSTANCE) == TIM5) || \
  8812. ((INSTANCE) == TIM8))
  8813. /************* TIM Instances : supporting ETR source selection ***************/
  8814. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8815. ((INSTANCE) == TIM2) || \
  8816. ((INSTANCE) == TIM3) || \
  8817. ((INSTANCE) == TIM8))
  8818. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  8819. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8820. ((INSTANCE) == TIM2) || \
  8821. ((INSTANCE) == TIM3) || \
  8822. ((INSTANCE) == TIM4) || \
  8823. ((INSTANCE) == TIM5) || \
  8824. ((INSTANCE) == TIM6) || \
  8825. ((INSTANCE) == TIM7) || \
  8826. ((INSTANCE) == TIM8) || \
  8827. ((INSTANCE) == TIM15))
  8828. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  8829. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8830. ((INSTANCE) == TIM2) || \
  8831. ((INSTANCE) == TIM3) || \
  8832. ((INSTANCE) == TIM4) || \
  8833. ((INSTANCE) == TIM5) || \
  8834. ((INSTANCE) == TIM8) || \
  8835. ((INSTANCE) == TIM15))
  8836. /****************** TIM Instances : supporting OCxREF clear *******************/
  8837. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8838. ((INSTANCE) == TIM2) || \
  8839. ((INSTANCE) == TIM3) || \
  8840. ((INSTANCE) == TIM4) || \
  8841. ((INSTANCE) == TIM5) || \
  8842. ((INSTANCE) == TIM8))
  8843. /****************** TIM Instances : remapping capability **********************/
  8844. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8845. ((INSTANCE) == TIM2) || \
  8846. ((INSTANCE) == TIM3) || \
  8847. ((INSTANCE) == TIM8) || \
  8848. ((INSTANCE) == TIM15) || \
  8849. ((INSTANCE) == TIM16) || \
  8850. ((INSTANCE) == TIM17))
  8851. /****************** TIM Instances : supporting repetition counter *************/
  8852. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8853. ((INSTANCE) == TIM8) || \
  8854. ((INSTANCE) == TIM15) || \
  8855. ((INSTANCE) == TIM16) || \
  8856. ((INSTANCE) == TIM17))
  8857. /****************** TIM Instances : supporting synchronization ****************/
  8858. #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
  8859. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  8860. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8861. ((INSTANCE) == TIM8))
  8862. /******************* TIM Instances : Timer input XOR function *****************/
  8863. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8864. ((INSTANCE) == TIM2) || \
  8865. ((INSTANCE) == TIM3) || \
  8866. ((INSTANCE) == TIM4) || \
  8867. ((INSTANCE) == TIM5) || \
  8868. ((INSTANCE) == TIM8) || \
  8869. ((INSTANCE) == TIM15))
  8870. /****************************** TSC Instances *********************************/
  8871. #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
  8872. /******************** USART Instances : Synchronous mode **********************/
  8873. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8874. ((INSTANCE) == USART2) || \
  8875. ((INSTANCE) == USART3))
  8876. /******************** UART Instances : Asynchronous mode **********************/
  8877. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8878. ((INSTANCE) == USART2) || \
  8879. ((INSTANCE) == USART3) || \
  8880. ((INSTANCE) == UART4) || \
  8881. ((INSTANCE) == UART5))
  8882. /****************** UART Instances : Auto Baud Rate detection ****************/
  8883. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8884. ((INSTANCE) == USART2) || \
  8885. ((INSTANCE) == USART3) || \
  8886. ((INSTANCE) == UART4) || \
  8887. ((INSTANCE) == UART5))
  8888. /****************** UART Instances : Driver Enable *****************/
  8889. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8890. ((INSTANCE) == USART2) || \
  8891. ((INSTANCE) == USART3) || \
  8892. ((INSTANCE) == UART4) || \
  8893. ((INSTANCE) == UART5) || \
  8894. ((INSTANCE) == LPUART1))
  8895. /******************** UART Instances : Half-Duplex mode **********************/
  8896. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8897. ((INSTANCE) == USART2) || \
  8898. ((INSTANCE) == USART3) || \
  8899. ((INSTANCE) == UART4) || \
  8900. ((INSTANCE) == UART5) || \
  8901. ((INSTANCE) == LPUART1))
  8902. /****************** UART Instances : Hardware Flow control ********************/
  8903. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8904. ((INSTANCE) == USART2) || \
  8905. ((INSTANCE) == USART3) || \
  8906. ((INSTANCE) == UART4) || \
  8907. ((INSTANCE) == UART5) || \
  8908. ((INSTANCE) == LPUART1))
  8909. /******************** UART Instances : LIN mode **********************/
  8910. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8911. ((INSTANCE) == USART2) || \
  8912. ((INSTANCE) == USART3) || \
  8913. ((INSTANCE) == UART4) || \
  8914. ((INSTANCE) == UART5))
  8915. /******************** UART Instances : Wake-up from Stop mode **********************/
  8916. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8917. ((INSTANCE) == USART2) || \
  8918. ((INSTANCE) == USART3) || \
  8919. ((INSTANCE) == UART4) || \
  8920. ((INSTANCE) == UART5) || \
  8921. ((INSTANCE) == LPUART1))
  8922. /*********************** UART Instances : IRDA mode ***************************/
  8923. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8924. ((INSTANCE) == USART2) || \
  8925. ((INSTANCE) == USART3) || \
  8926. ((INSTANCE) == UART4) || \
  8927. ((INSTANCE) == UART5))
  8928. /********************* USART Instances : Smard card mode ***********************/
  8929. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8930. ((INSTANCE) == USART2) || \
  8931. ((INSTANCE) == USART3))
  8932. /******************** LPUART Instance *****************************************/
  8933. #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
  8934. /****************************** IWDG Instances ********************************/
  8935. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  8936. /****************************** WWDG Instances ********************************/
  8937. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  8938. /**
  8939. * @}
  8940. */
  8941. /******************************************************************************/
  8942. /* For a painless codes migration between the STM32L4xx device product */
  8943. /* lines, the aliases defined below are put in place to overcome the */
  8944. /* differences in the interrupt handlers and IRQn definitions. */
  8945. /* No need to update developed interrupt code when moving across */
  8946. /* product lines within the same STM32L4 Family */
  8947. /******************************************************************************/
  8948. /* Aliases for __IRQn */
  8949. #define TIM8_IRQn TIM8_UP_IRQn
  8950. /* Aliases for __IRQHandler */
  8951. #define TIM8_IRQHandler TIM8_UP_IRQHandler
  8952. #ifdef __cplusplus
  8953. }
  8954. #endif /* __cplusplus */
  8955. #endif /* __STM32L476xx_H */
  8956. /**
  8957. * @}
  8958. */
  8959. /**
  8960. * @}
  8961. */
  8962. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/