You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

251 lines
10 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @version V1.1.0
  6. * @date 19-June-2014
  7. * @brief Header file of NAND HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F4xx_HAL_NAND_H
  39. #define __STM32F4xx_HAL_NAND_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx)|| defined(STM32F417xx)
  45. #include "stm32f4xx_ll_fsmc.h"
  46. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
  47. #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx)|| defined(STM32F439xx)
  48. #include "stm32f4xx_ll_fmc.h"
  49. #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
  50. /** @addtogroup STM32F4xx_HAL_Driver
  51. * @{
  52. */
  53. /** @addtogroup NAND
  54. * @{
  55. */
  56. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx)
  57. /* Exported typedef ----------------------------------------------------------*/
  58. /* Exported types ------------------------------------------------------------*/
  59. /**
  60. * @brief HAL NAND State structures definition
  61. */
  62. typedef enum
  63. {
  64. HAL_NAND_STATE_RESET = 0x00, /*!< NAND not yet initialized or disabled */
  65. HAL_NAND_STATE_READY = 0x01, /*!< NAND initialized and ready for use */
  66. HAL_NAND_STATE_BUSY = 0x02, /*!< NAND internal process is ongoing */
  67. HAL_NAND_STATE_ERROR = 0x03 /*!< NAND error state */
  68. }HAL_NAND_StateTypeDef;
  69. /**
  70. * @brief NAND Memory electronic signature Structure definition
  71. */
  72. typedef struct
  73. {
  74. /*<! NAND memory electronic signature maker and device IDs */
  75. uint8_t Maker_Id;
  76. uint8_t Device_Id;
  77. uint8_t Third_Id;
  78. uint8_t Fourth_Id;
  79. }NAND_IDTypeDef;
  80. /**
  81. * @brief NAND Memory address Structure definition
  82. */
  83. typedef struct
  84. {
  85. uint16_t Page; /*!< NAND memory Page address */
  86. uint16_t Zone; /*!< NAND memory Zone address */
  87. uint16_t Block; /*!< NAND memory Block address */
  88. }NAND_AddressTypedef;
  89. /**
  90. * @brief NAND Memory info Structure definition
  91. */
  92. typedef struct
  93. {
  94. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in K. bytes */
  95. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in K. bytes */
  96. uint32_t BlockSize; /*!< NAND memory block size number of pages */
  97. uint32_t BlockNbr; /*!< NAND memory number of blocks */
  98. uint32_t ZoneSize; /*!< NAND memory zone size measured in number of blocks */
  99. }NAND_InfoTypeDef;
  100. /**
  101. * @brief NAND handle Structure definition
  102. */
  103. typedef struct
  104. {
  105. FMC_NAND_TypeDef *Instance; /*!< Register base address */
  106. FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  107. HAL_LockTypeDef Lock; /*!< NAND locking object */
  108. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  109. NAND_InfoTypeDef Info; /*!< NAND characteristic information structure */
  110. }NAND_HandleTypeDef;
  111. /* Exported constants --------------------------------------------------------*/
  112. /** @defgroup NAND_Exported_Constants
  113. * @{
  114. */
  115. #define NAND_DEVICE1 ((uint32_t)0x70000000)
  116. #define NAND_DEVICE2 ((uint32_t)0x80000000)
  117. #define NAND_WRITE_TIMEOUT ((uint32_t)0x01000000)
  118. #define CMD_AREA ((uint32_t)(1<<16)) /* A16 = CLE high */
  119. #define ADDR_AREA ((uint32_t)(1<<17)) /* A17 = ALE high */
  120. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  121. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  122. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  123. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  124. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  125. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  126. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  127. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  128. #define NAND_CMD_READID ((uint8_t)0x90)
  129. #define NAND_CMD_STATUS ((uint8_t)0x70)
  130. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  131. #define NAND_CMD_RESET ((uint8_t)0xFF)
  132. /* NAND memory status */
  133. #define NAND_VALID_ADDRESS ((uint32_t)0x00000100)
  134. #define NAND_INVALID_ADDRESS ((uint32_t)0x00000200)
  135. #define NAND_TIMEOUT_ERROR ((uint32_t)0x00000400)
  136. #define NAND_BUSY ((uint32_t)0x00000000)
  137. #define NAND_ERROR ((uint32_t)0x00000001)
  138. #define NAND_READY ((uint32_t)0x00000040)
  139. /**
  140. * @}
  141. */
  142. /* Exported macro ------------------------------------------------------------*/
  143. /** @brief Reset NAND handle state
  144. * @param __HANDLE__: specifies the NAND handle.
  145. * @retval None
  146. */
  147. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  148. /**
  149. * @brief NAND memory address computation.
  150. * @param __ADDRESS__: NAND memory address.
  151. * @param __HANDLE__ : NAND handle.
  152. * @retval NAND Raw address value
  153. */
  154. #define __ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  155. (((__ADDRESS__)->Block + (((__ADDRESS__)->Zone) * ((__HANDLE__)->Info.ZoneSize)))* ((__HANDLE__)->Info.BlockSize)))
  156. /**
  157. * @brief NAND memory address cycling.
  158. * @param __ADDRESS__: NAND memory address.
  159. * @retval NAND address cycling value.
  160. */
  161. #define __ADDR_1st_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  162. #define __ADDR_2nd_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  163. #define __ADDR_3rd_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  164. #define __ADDR_4th_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  165. /* Exported functions --------------------------------------------------------*/
  166. /* Initialization/de-initialization functions ********************************/
  167. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  168. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  169. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  170. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  171. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  172. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  173. /* IO operation functions ****************************************************/
  174. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  175. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  176. HAL_StatusTypeDef HAL_NAND_Read_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  177. HAL_StatusTypeDef HAL_NAND_Write_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  178. HAL_StatusTypeDef HAL_NAND_Read_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  179. HAL_StatusTypeDef HAL_NAND_Write_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  180. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress);
  181. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  182. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypedef *pAddress);
  183. /* NAND Control functions ****************************************************/
  184. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  185. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  186. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  187. /* NAND State functions *******************************************************/
  188. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  189. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  190. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx */
  191. /**
  192. * @}
  193. */
  194. /**
  195. * @}
  196. */
  197. #ifdef __cplusplus
  198. }
  199. #endif
  200. #endif /* __STM32F4xx_HAL_NAND_H */
  201. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/