You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

1061 lines
56 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_dfsdm.h
  4. * @author MCD Application Team
  5. * @version V1.7.1
  6. * @date 14-April-2017
  7. * @brief Header file of DFSDM HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F4xx_HAL_DFSDM_H
  39. #define __STM32F4xx_HAL_DFSDM_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. #if defined(STM32F412Zx) || defined(STM32F412Vx) || defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  44. /* Includes ------------------------------------------------------------------*/
  45. #include "stm32f4xx_hal_def.h"
  46. /** @addtogroup STM32F4xx_HAL_Driver
  47. * @{
  48. */
  49. /** @addtogroup DFSDM
  50. * @{
  51. */
  52. /* Exported types ------------------------------------------------------------*/
  53. /** @defgroup DFSDM_Exported_Types DFSDM Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief HAL DFSDM Channel states definition
  58. */
  59. typedef enum
  60. {
  61. HAL_DFSDM_CHANNEL_STATE_RESET = 0x00U, /*!< DFSDM channel not initialized */
  62. HAL_DFSDM_CHANNEL_STATE_READY = 0x01U, /*!< DFSDM channel initialized and ready for use */
  63. HAL_DFSDM_CHANNEL_STATE_ERROR = 0xFFU /*!< DFSDM channel state error */
  64. }HAL_DFSDM_Channel_StateTypeDef;
  65. /**
  66. * @brief DFSDM channel output clock structure definition
  67. */
  68. typedef struct
  69. {
  70. FunctionalState Activation; /*!< Output clock enable/disable */
  71. uint32_t Selection; /*!< Output clock is system clock or audio clock.
  72. This parameter can be a value of @ref DFSDM_Channel_OuputClock */
  73. uint32_t Divider; /*!< Output clock divider.
  74. This parameter must be a number between Min_Data = 2 and Max_Data = 256 */
  75. }DFSDM_Channel_OutputClockTypeDef;
  76. /**
  77. * @brief DFSDM channel input structure definition
  78. */
  79. typedef struct
  80. {
  81. uint32_t Multiplexer; /*!< Input is external serial inputs or internal register.
  82. This parameter can be a value of @ref DFSDM_Channel_InputMultiplexer */
  83. uint32_t DataPacking; /*!< Standard, interleaved or dual mode for internal register.
  84. This parameter can be a value of @ref DFSDM_Channel_DataPacking */
  85. uint32_t Pins; /*!< Input pins are taken from same or following channel.
  86. This parameter can be a value of @ref DFSDM_Channel_InputPins */
  87. }DFSDM_Channel_InputTypeDef;
  88. /**
  89. * @brief DFSDM channel serial interface structure definition
  90. */
  91. typedef struct
  92. {
  93. uint32_t Type; /*!< SPI or Manchester modes.
  94. This parameter can be a value of @ref DFSDM_Channel_SerialInterfaceType */
  95. uint32_t SpiClock; /*!< SPI clock select (external or internal with different sampling point).
  96. This parameter can be a value of @ref DFSDM_Channel_SpiClock */
  97. }DFSDM_Channel_SerialInterfaceTypeDef;
  98. /**
  99. * @brief DFSDM channel analog watchdog structure definition
  100. */
  101. typedef struct
  102. {
  103. uint32_t FilterOrder; /*!< Analog watchdog Sinc filter order.
  104. This parameter can be a value of @ref DFSDM_Channel_AwdFilterOrder */
  105. uint32_t Oversampling; /*!< Analog watchdog filter oversampling ratio.
  106. This parameter must be a number between Min_Data = 1 and Max_Data = 32 */
  107. }DFSDM_Channel_AwdTypeDef;
  108. /**
  109. * @brief DFSDM channel init structure definition
  110. */
  111. typedef struct
  112. {
  113. DFSDM_Channel_OutputClockTypeDef OutputClock; /*!< DFSDM channel output clock parameters */
  114. DFSDM_Channel_InputTypeDef Input; /*!< DFSDM channel input parameters */
  115. DFSDM_Channel_SerialInterfaceTypeDef SerialInterface; /*!< DFSDM channel serial interface parameters */
  116. DFSDM_Channel_AwdTypeDef Awd; /*!< DFSDM channel analog watchdog parameters */
  117. int32_t Offset; /*!< DFSDM channel offset.
  118. This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
  119. uint32_t RightBitShift; /*!< DFSDM channel right bit shift.
  120. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */
  121. }DFSDM_Channel_InitTypeDef;
  122. /**
  123. * @brief DFSDM channel handle structure definition
  124. */
  125. typedef struct
  126. {
  127. DFSDM_Channel_TypeDef *Instance; /*!< DFSDM channel instance */
  128. DFSDM_Channel_InitTypeDef Init; /*!< DFSDM channel init parameters */
  129. HAL_DFSDM_Channel_StateTypeDef State; /*!< DFSDM channel state */
  130. }DFSDM_Channel_HandleTypeDef;
  131. /**
  132. * @brief HAL DFSDM Filter states definition
  133. */
  134. typedef enum
  135. {
  136. HAL_DFSDM_FILTER_STATE_RESET = 0x00U, /*!< DFSDM filter not initialized */
  137. HAL_DFSDM_FILTER_STATE_READY = 0x01U, /*!< DFSDM filter initialized and ready for use */
  138. HAL_DFSDM_FILTER_STATE_REG = 0x02U, /*!< DFSDM filter regular conversion in progress */
  139. HAL_DFSDM_FILTER_STATE_INJ = 0x03U, /*!< DFSDM filter injected conversion in progress */
  140. HAL_DFSDM_FILTER_STATE_REG_INJ = 0x04U, /*!< DFSDM filter regular and injected conversions in progress */
  141. HAL_DFSDM_FILTER_STATE_ERROR = 0xFFU /*!< DFSDM filter state error */
  142. }HAL_DFSDM_Filter_StateTypeDef;
  143. /**
  144. * @brief DFSDM filter regular conversion parameters structure definition
  145. */
  146. typedef struct
  147. {
  148. uint32_t Trigger; /*!< Trigger used to start regular conversion: software or synchronous.
  149. This parameter can be a value of @ref DFSDM_Filter_Trigger */
  150. FunctionalState FastMode; /*!< Enable/disable fast mode for regular conversion */
  151. FunctionalState DmaMode; /*!< Enable/disable DMA for regular conversion */
  152. }DFSDM_Filter_RegularParamTypeDef;
  153. /**
  154. * @brief DFSDM filter injected conversion parameters structure definition
  155. */
  156. typedef struct
  157. {
  158. uint32_t Trigger; /*!< Trigger used to start injected conversion: software, external or synchronous.
  159. This parameter can be a value of @ref DFSDM_Filter_Trigger */
  160. FunctionalState ScanMode; /*!< Enable/disable scanning mode for injected conversion */
  161. FunctionalState DmaMode; /*!< Enable/disable DMA for injected conversion */
  162. uint32_t ExtTrigger; /*!< External trigger.
  163. This parameter can be a value of @ref DFSDM_Filter_ExtTrigger */
  164. uint32_t ExtTriggerEdge; /*!< External trigger edge: rising, falling or both.
  165. This parameter can be a value of @ref DFSDM_Filter_ExtTriggerEdge */
  166. }DFSDM_Filter_InjectedParamTypeDef;
  167. /**
  168. * @brief DFSDM filter parameters structure definition
  169. */
  170. typedef struct
  171. {
  172. uint32_t SincOrder; /*!< Sinc filter order.
  173. This parameter can be a value of @ref DFSDM_Filter_SincOrder */
  174. uint32_t Oversampling; /*!< Filter oversampling ratio.
  175. This parameter must be a number between Min_Data = 1 and Max_Data = 1024 */
  176. uint32_t IntOversampling; /*!< Integrator oversampling ratio.
  177. This parameter must be a number between Min_Data = 1 and Max_Data = 256 */
  178. }DFSDM_Filter_FilterParamTypeDef;
  179. /**
  180. * @brief DFSDM filter init structure definition
  181. */
  182. typedef struct
  183. {
  184. DFSDM_Filter_RegularParamTypeDef RegularParam; /*!< DFSDM regular conversion parameters */
  185. DFSDM_Filter_InjectedParamTypeDef InjectedParam; /*!< DFSDM injected conversion parameters */
  186. DFSDM_Filter_FilterParamTypeDef FilterParam; /*!< DFSDM filter parameters */
  187. }DFSDM_Filter_InitTypeDef;
  188. /**
  189. * @brief DFSDM filter handle structure definition
  190. */
  191. typedef struct
  192. {
  193. DFSDM_Filter_TypeDef *Instance; /*!< DFSDM filter instance */
  194. DFSDM_Filter_InitTypeDef Init; /*!< DFSDM filter init parameters */
  195. DMA_HandleTypeDef *hdmaReg; /*!< Pointer on DMA handler for regular conversions */
  196. DMA_HandleTypeDef *hdmaInj; /*!< Pointer on DMA handler for injected conversions */
  197. uint32_t RegularContMode; /*!< Regular conversion continuous mode */
  198. uint32_t RegularTrigger; /*!< Trigger used for regular conversion */
  199. uint32_t InjectedTrigger; /*!< Trigger used for injected conversion */
  200. uint32_t ExtTriggerEdge; /*!< Rising, falling or both edges selected */
  201. FunctionalState InjectedScanMode; /*!< Injected scanning mode */
  202. uint32_t InjectedChannelsNbr; /*!< Number of channels in injected sequence */
  203. uint32_t InjConvRemaining; /*!< Injected conversions remaining */
  204. HAL_DFSDM_Filter_StateTypeDef State; /*!< DFSDM filter state */
  205. uint32_t ErrorCode; /*!< DFSDM filter error code */
  206. }DFSDM_Filter_HandleTypeDef;
  207. /**
  208. * @brief DFSDM filter analog watchdog parameters structure definition
  209. */
  210. typedef struct
  211. {
  212. uint32_t DataSource; /*!< Values from digital filter or from channel watchdog filter.
  213. This parameter can be a value of @ref DFSDM_Filter_AwdDataSource */
  214. uint32_t Channel; /*!< Analog watchdog channel selection.
  215. This parameter can be a values combination of @ref DFSDM_Channel_Selection */
  216. int32_t HighThreshold; /*!< High threshold for the analog watchdog.
  217. This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
  218. int32_t LowThreshold; /*!< Low threshold for the analog watchdog.
  219. This parameter must be a number between Min_Data = -8388608 and Max_Data = 8388607 */
  220. uint32_t HighBreakSignal; /*!< Break signal assigned to analog watchdog high threshold event.
  221. This parameter can be a values combination of @ref DFSDM_BreakSignals */
  222. uint32_t LowBreakSignal; /*!< Break signal assigned to analog watchdog low threshold event.
  223. This parameter can be a values combination of @ref DFSDM_BreakSignals */
  224. }DFSDM_Filter_AwdParamTypeDef;
  225. /**
  226. * @}
  227. */
  228. #if defined(SYSCFG_MCHDLYCR_BSCKSEL)
  229. /**
  230. * @brief Synchronization parameters structure definition for STM32F413xx/STM32F423xx devices
  231. */
  232. typedef struct
  233. {
  234. uint32_t DFSDM1ClockIn; /*!< Source selection for DFSDM1_Ckin.
  235. This parameter can be a value of @ref DFSDM_1_CLOCKIN_SELECTION*/
  236. uint32_t DFSDM2ClockIn; /*!< Source selection for DFSDM2_Ckin.
  237. This parameter can be a value of @ref DFSDM_2_CLOCKIN_SELECTION*/
  238. uint32_t DFSDM1ClockOut; /*!< Source selection for DFSDM1_Ckout.
  239. This parameter can be a value of @ref DFSDM_1_CLOCKOUT_SELECTION*/
  240. uint32_t DFSDM2ClockOut; /*!< Source selection for DFSDM2_Ckout.
  241. This parameter can be a value of @ref DFSDM_2_CLOCKOUT_SELECTION*/
  242. uint32_t DFSDM1BitClkDistribution; /*!< Distribution of the DFSDM1 bitstream clock gated by TIM4 OC1 or TIM4 OC2.
  243. This parameter can be a value of @ref DFSDM_1_BIT_STREAM_DISTRIBUTION
  244. @note The DFSDM2 audio gated by TIM4 OC2 can be injected on CKIN0 or CKIN2
  245. @note The DFSDM2 audio gated by TIM4 OC1 can be injected on CKIN1 or CKIN3 */
  246. uint32_t DFSDM2BitClkDistribution; /*!< Distribution of the DFSDM2 bitstream clock gated by TIM3 OC1 or TIM3 OC2 or TIM3 OC3 or TIM3 OC4.
  247. This parameter can be a value of @ref DFSDM_2_BIT_STREAM_DISTRIBUTION
  248. @note The DFSDM2 audio gated by TIM3 OC4 can be injected on CKIN0 or CKIN4
  249. @note The DFSDM2 audio gated by TIM3 OC3 can be injected on CKIN1 or CKIN5
  250. @note The DFSDM2 audio gated by TIM3 OC2 can be injected on CKIN2 or CKIN6
  251. @note The DFSDM2 audio gated by TIM3 OC1 can be injected on CKIN3 or CKIN7 */
  252. uint32_t DFSDM1DataDistribution; /*!< Source selection for DatIn0 and DatIn2 of DFSDM1.
  253. This parameter can be a value of @ref DFSDM_1_DATA_DISTRIBUTION */
  254. uint32_t DFSDM2DataDistribution; /*!< Source selection for DatIn0, DatIn2, DatIn4 and DatIn6 of DFSDM2.
  255. This parameter can be a value of @ref DFSDM_2_DATA_DISTRIBUTION */
  256. }DFSDM_MultiChannelConfigTypeDef;
  257. #endif /* SYSCFG_MCHDLYCR_BSCKSEL */
  258. /**
  259. * @}
  260. */
  261. /* End of exported types -----------------------------------------------------*/
  262. /* Exported constants --------------------------------------------------------*/
  263. /** @defgroup DFSDM_Exported_Constants DFSDM Exported Constants
  264. * @{
  265. */
  266. /** @defgroup DFSDM_Channel_OuputClock DFSDM channel output clock selection
  267. * @{
  268. */
  269. #define DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM 0x00000000U /*!< Source for ouput clock is system clock */
  270. #define DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO DFSDM_CHCFGR1_CKOUTSRC /*!< Source for ouput clock is audio clock */
  271. /**
  272. * @}
  273. */
  274. /** @defgroup DFSDM_Channel_InputMultiplexer DFSDM channel input multiplexer
  275. * @{
  276. */
  277. #define DFSDM_CHANNEL_EXTERNAL_INPUTS 0x00000000U /*!< Data are taken from external inputs */
  278. #define DFSDM_CHANNEL_INTERNAL_REGISTER DFSDM_CHCFGR1_DATMPX_1 /*!< Data are taken from internal register */
  279. /**
  280. * @}
  281. */
  282. /** @defgroup DFSDM_Channel_DataPacking DFSDM channel input data packing
  283. * @{
  284. */
  285. #define DFSDM_CHANNEL_STANDARD_MODE 0x00000000U /*!< Standard data packing mode */
  286. #define DFSDM_CHANNEL_INTERLEAVED_MODE DFSDM_CHCFGR1_DATPACK_0 /*!< Interleaved data packing mode */
  287. #define DFSDM_CHANNEL_DUAL_MODE DFSDM_CHCFGR1_DATPACK_1 /*!< Dual data packing mode */
  288. /**
  289. * @}
  290. */
  291. /** @defgroup DFSDM_Channel_InputPins DFSDM channel input pins
  292. * @{
  293. */
  294. #define DFSDM_CHANNEL_SAME_CHANNEL_PINS 0x00000000U /*!< Input from pins on same channel */
  295. #define DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS DFSDM_CHCFGR1_CHINSEL /*!< Input from pins on following channel */
  296. /**
  297. * @}
  298. */
  299. /** @defgroup DFSDM_Channel_SerialInterfaceType DFSDM channel serial interface type
  300. * @{
  301. */
  302. #define DFSDM_CHANNEL_SPI_RISING 0x00000000U /*!< SPI with rising edge */
  303. #define DFSDM_CHANNEL_SPI_FALLING DFSDM_CHCFGR1_SITP_0 /*!< SPI with falling edge */
  304. #define DFSDM_CHANNEL_MANCHESTER_RISING DFSDM_CHCFGR1_SITP_1 /*!< Manchester with rising edge */
  305. #define DFSDM_CHANNEL_MANCHESTER_FALLING DFSDM_CHCFGR1_SITP /*!< Manchester with falling edge */
  306. /**
  307. * @}
  308. */
  309. /** @defgroup DFSDM_Channel_SpiClock DFSDM channel SPI clock selection
  310. * @{
  311. */
  312. #define DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL 0x00000000U /*!< External SPI clock */
  313. #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL DFSDM_CHCFGR1_SPICKSEL_0 /*!< Internal SPI clock */
  314. #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING DFSDM_CHCFGR1_SPICKSEL_1 /*!< Internal SPI clock divided by 2, falling edge */
  315. #define DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING DFSDM_CHCFGR1_SPICKSEL /*!< Internal SPI clock divided by 2, rising edge */
  316. /**
  317. * @}
  318. */
  319. /** @defgroup DFSDM_Channel_AwdFilterOrder DFSDM channel analog watchdog filter order
  320. * @{
  321. */
  322. #define DFSDM_CHANNEL_FASTSINC_ORDER 0x00000000U /*!< FastSinc filter type */
  323. #define DFSDM_CHANNEL_SINC1_ORDER DFSDM_CHAWSCDR_AWFORD_0 /*!< Sinc 1 filter type */
  324. #define DFSDM_CHANNEL_SINC2_ORDER DFSDM_CHAWSCDR_AWFORD_1 /*!< Sinc 2 filter type */
  325. #define DFSDM_CHANNEL_SINC3_ORDER DFSDM_CHAWSCDR_AWFORD /*!< Sinc 3 filter type */
  326. /**
  327. * @}
  328. */
  329. /** @defgroup DFSDM_Filter_Trigger DFSDM filter conversion trigger
  330. * @{
  331. */
  332. #define DFSDM_FILTER_SW_TRIGGER 0x00000000U /*!< Software trigger */
  333. #define DFSDM_FILTER_SYNC_TRIGGER 0x00000001U /*!< Synchronous with DFSDM_FLT0 */
  334. #define DFSDM_FILTER_EXT_TRIGGER 0x00000002U /*!< External trigger (only for injected conversion) */
  335. /**
  336. * @}
  337. */
  338. /** @defgroup DFSDM_Filter_ExtTrigger DFSDM filter external trigger
  339. * @{
  340. */
  341. #if defined(STM32F413xx) || defined(STM32F423xx)
  342. /* Trigger for stm32f413xx and STM32f423xx devices */
  343. #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO 0x00000000U /*!< For All DFSDM1/2 filters */
  344. #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO DFSDM_FLTCR1_JEXTSEL_0 /*!< For All DFSDM1/2 filters */
  345. #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For All DFSDM1/2 filters */
  346. #define DFSDM_FILTER_EXT_TRIG_TIM10_OC1 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM1 filter 0 and 1 and DFSDM2 filter 0, 1 and 2 */
  347. #define DFSDM_FILTER_EXT_TRIG_TIM2_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM2 filter 3 */
  348. #define DFSDM_FILTER_EXT_TRIG_TIM4_TRGO DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM1 filter 0 and 1 and DFSDM2 filter 0, 1 and 2 */
  349. #define DFSDM_FILTER_EXT_TRIG_TIM11_OC1 DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM2 filter 3 */
  350. #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM1 filter 0 and 1 and DFSDM2 filter 0 and 1 */
  351. #define DFSDM_FILTER_EXT_TRIG_TIM7_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM2 filter 2 and 3*/
  352. #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For All DFSDM1/2 filters */
  353. #define DFSDM_FILTER_EXT_TRIG_EXTI15 DFSDM_FLTCR1_JEXTSEL /*!< For All DFSDM1/2 filters */
  354. #else
  355. /* Trigger for stm32f412xx devices */
  356. #define DFSDM_FILTER_EXT_TRIG_TIM1_TRGO 0x00000000U /*!< For DFSDM1 filter 0 and 1*/
  357. #define DFSDM_FILTER_EXT_TRIG_TIM3_TRGO DFSDM_FLTCR1_JEXTSEL_0 /*!< For DFSDM1 filter 0 and 1*/
  358. #define DFSDM_FILTER_EXT_TRIG_TIM8_TRGO DFSDM_FLTCR1_JEXTSEL_1 /*!< For DFSDM1 filter 0 and 1*/
  359. #define DFSDM_FILTER_EXT_TRIG_TIM10_OC1 (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_1) /*!< For DFSDM1 filter 0 and 1*/
  360. #define DFSDM_FILTER_EXT_TRIG_TIM4_TRGO DFSDM_FLTCR1_JEXTSEL_2 /*!< For DFSDM1 filter 0 and 1*/
  361. #define DFSDM_FILTER_EXT_TRIG_TIM6_TRGO (DFSDM_FLTCR1_JEXTSEL_0 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM1 filter 0 and 1*/
  362. #define DFSDM_FILTER_EXT_TRIG_EXTI11 (DFSDM_FLTCR1_JEXTSEL_1 | DFSDM_FLTCR1_JEXTSEL_2) /*!< For DFSDM1 filter 0 and 1*/
  363. #define DFSDM_FILTER_EXT_TRIG_EXTI15 DFSDM_FLTCR1_JEXTSEL /*!< For DFSDM1 filter 0 and 1*/
  364. #endif
  365. /**
  366. * @}
  367. */
  368. /** @defgroup DFSDM_Filter_ExtTriggerEdge DFSDM filter external trigger edge
  369. * @{
  370. */
  371. #define DFSDM_FILTER_EXT_TRIG_RISING_EDGE DFSDM_FLTCR1_JEXTEN_0 /*!< External rising edge */
  372. #define DFSDM_FILTER_EXT_TRIG_FALLING_EDGE DFSDM_FLTCR1_JEXTEN_1 /*!< External falling edge */
  373. #define DFSDM_FILTER_EXT_TRIG_BOTH_EDGES DFSDM_FLTCR1_JEXTEN /*!< External rising and falling edges */
  374. /**
  375. * @}
  376. */
  377. /** @defgroup DFSDM_Filter_SincOrder DFSDM filter sinc order
  378. * @{
  379. */
  380. #define DFSDM_FILTER_FASTSINC_ORDER 0x00000000U /*!< FastSinc filter type */
  381. #define DFSDM_FILTER_SINC1_ORDER DFSDM_FLTFCR_FORD_0 /*!< Sinc 1 filter type */
  382. #define DFSDM_FILTER_SINC2_ORDER DFSDM_FLTFCR_FORD_1 /*!< Sinc 2 filter type */
  383. #define DFSDM_FILTER_SINC3_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_1) /*!< Sinc 3 filter type */
  384. #define DFSDM_FILTER_SINC4_ORDER DFSDM_FLTFCR_FORD_2 /*!< Sinc 4 filter type */
  385. #define DFSDM_FILTER_SINC5_ORDER (DFSDM_FLTFCR_FORD_0 | DFSDM_FLTFCR_FORD_2) /*!< Sinc 5 filter type */
  386. /**
  387. * @}
  388. */
  389. /** @defgroup DFSDM_Filter_AwdDataSource DFSDM filter analog watchdog data source
  390. * @{
  391. */
  392. #define DFSDM_FILTER_AWD_FILTER_DATA 0x00000000U /*!< From digital filter */
  393. #define DFSDM_FILTER_AWD_CHANNEL_DATA DFSDM_FLTCR1_AWFSEL /*!< From analog watchdog channel */
  394. /**
  395. * @}
  396. */
  397. /** @defgroup DFSDM_Filter_ErrorCode DFSDM filter error code
  398. * @{
  399. */
  400. #define DFSDM_FILTER_ERROR_NONE 0x00000000U /*!< No error */
  401. #define DFSDM_FILTER_ERROR_REGULAR_OVERRUN 0x00000001U /*!< Overrun occurs during regular conversion */
  402. #define DFSDM_FILTER_ERROR_INJECTED_OVERRUN 0x00000002U /*!< Overrun occurs during injected conversion */
  403. #define DFSDM_FILTER_ERROR_DMA 0x00000003U /*!< DMA error occurs */
  404. /**
  405. * @}
  406. */
  407. /** @defgroup DFSDM_BreakSignals DFSDM break signals
  408. * @{
  409. */
  410. #define DFSDM_NO_BREAK_SIGNAL 0x00000000U /*!< No break signal */
  411. #define DFSDM_BREAK_SIGNAL_0 0x00000001U /*!< Break signal 0 */
  412. #define DFSDM_BREAK_SIGNAL_1 0x00000002U /*!< Break signal 1 */
  413. #define DFSDM_BREAK_SIGNAL_2 0x00000004U /*!< Break signal 2 */
  414. #define DFSDM_BREAK_SIGNAL_3 0x00000008U /*!< Break signal 3 */
  415. /**
  416. * @}
  417. */
  418. /** @defgroup DFSDM_Channel_Selection DFSDM Channel Selection
  419. * @{
  420. */
  421. /* DFSDM Channels ------------------------------------------------------------*/
  422. /* The DFSDM channels are defined as follows:
  423. - in 16-bit LSB the channel mask is set
  424. - in 16-bit MSB the channel number is set
  425. e.g. for channel 3 definition:
  426. - the channel mask is 0x00000008 (bit 3 is set)
  427. - the channel number 3 is 0x00030000
  428. --> Consequently, channel 3 definition is 0x00000008 | 0x00030000 = 0x00030008 */
  429. #define DFSDM_CHANNEL_0 0x00000001U
  430. #define DFSDM_CHANNEL_1 0x00010002U
  431. #define DFSDM_CHANNEL_2 0x00020004U
  432. #define DFSDM_CHANNEL_3 0x00030008U
  433. #define DFSDM_CHANNEL_4 0x00040010U /* only for stmm32f413xx and stm32f423xx devices */
  434. #define DFSDM_CHANNEL_5 0x00050020U /* only for stmm32f413xx and stm32f423xx devices */
  435. #define DFSDM_CHANNEL_6 0x00060040U /* only for stmm32f413xx and stm32f423xx devices */
  436. #define DFSDM_CHANNEL_7 0x00070080U /* only for stmm32f413xx and stm32f423xx devices */
  437. /**
  438. * @}
  439. */
  440. /** @defgroup DFSDM_ContinuousMode DFSDM Continuous Mode
  441. * @{
  442. */
  443. #define DFSDM_CONTINUOUS_CONV_OFF 0x00000000U /*!< Conversion are not continuous */
  444. #define DFSDM_CONTINUOUS_CONV_ON 0x00000001U /*!< Conversion are continuous */
  445. /**
  446. * @}
  447. */
  448. /** @defgroup DFSDM_AwdThreshold DFSDM analog watchdog threshold
  449. * @{
  450. */
  451. #define DFSDM_AWD_HIGH_THRESHOLD 0x00000000U /*!< Analog watchdog high threshold */
  452. #define DFSDM_AWD_LOW_THRESHOLD 0x00000001U /*!< Analog watchdog low threshold */
  453. /**
  454. * @}
  455. */
  456. #if defined(SYSCFG_MCHDLYCR_BSCKSEL)
  457. /** @defgroup DFSDM_1_CLOCKOUT_SELECTION DFSDM1 ClockOut Selection
  458. * @{
  459. */
  460. #define DFSDM1_CKOUT_DFSDM2_CKOUT 0x00000080U
  461. #define DFSDM1_CKOUT_DFSDM1 0x00000000U
  462. /**
  463. * @}
  464. */
  465. /** @defgroup DFSDM_2_CLOCKOUT_SELECTION DFSDM2 ClockOut Selection
  466. * @{
  467. */
  468. #define DFSDM2_CKOUT_DFSDM2_CKOUT 0x00040000U
  469. #define DFSDM2_CKOUT_DFSDM2 0x00000000U
  470. /**
  471. * @}
  472. */
  473. /** @defgroup DFSDM_1_CLOCKIN_SELECTION DFSDM1 ClockIn Selection
  474. * @{
  475. */
  476. #define DFSDM1_CKIN_DFSDM2_CKOUT 0x00000040U
  477. #define DFSDM1_CKIN_PAD 0x00000000U
  478. /**
  479. * @}
  480. */
  481. /** @defgroup DFSDM_2_CLOCKIN_SELECTION DFSDM2 ClockIn Selection
  482. * @{
  483. */
  484. #define DFSDM2_CKIN_DFSDM2_CKOUT 0x00020000U
  485. #define DFSDM2_CKIN_PAD 0x00000000U
  486. /**
  487. * @}
  488. */
  489. /** @defgroup DFSDM_1_BIT_STREAM_DISTRIBUTION DFSDM1 Bit Stream Distribution
  490. * @{
  491. */
  492. #define DFSDM1_T4_OC2_BITSTREAM_CKIN0 0x00000000U /* TIM4_OC2 to CLKIN0 */
  493. #define DFSDM1_T4_OC2_BITSTREAM_CKIN2 SYSCFG_MCHDLYCR_DFSDM1CK02SEL /* TIM4_OC2 to CLKIN2 */
  494. #define DFSDM1_T4_OC1_BITSTREAM_CKIN3 SYSCFG_MCHDLYCR_DFSDM1CK13SEL /* TIM4_OC1 to CLKIN3 */
  495. #define DFSDM1_T4_OC1_BITSTREAM_CKIN1 0x00000000U /* TIM4_OC1 to CLKIN1 */
  496. /**
  497. * @}
  498. */
  499. /** @defgroup DFSDM_2_BIT_STREAM_DISTRIBUTION DFSDM12 Bit Stream Distribution
  500. * @{
  501. */
  502. #define DFSDM2_T3_OC4_BITSTREAM_CKIN0 0x00000000U /* TIM3_OC4 to CKIN0 */
  503. #define DFSDM2_T3_OC4_BITSTREAM_CKIN4 SYSCFG_MCHDLYCR_DFSDM2CK04SEL /* TIM3_OC4 to CKIN4 */
  504. #define DFSDM2_T3_OC3_BITSTREAM_CKIN5 SYSCFG_MCHDLYCR_DFSDM2CK15SEL /* TIM3_OC3 to CKIN5 */
  505. #define DFSDM2_T3_OC3_BITSTREAM_CKIN1 0x00000000U /* TIM3_OC3 to CKIN1 */
  506. #define DFSDM2_T3_OC2_BITSTREAM_CKIN6 SYSCFG_MCHDLYCR_DFSDM2CK26SEL /* TIM3_OC2to CKIN6 */
  507. #define DFSDM2_T3_OC2_BITSTREAM_CKIN2 0x00000000U /* TIM3_OC2 to CKIN2 */
  508. #define DFSDM2_T3_OC1_BITSTREAM_CKIN3 0x00000000U /* TIM3_OC1 to CKIN3 */
  509. #define DFSDM2_T3_OC1_BITSTREAM_CKIN7 SYSCFG_MCHDLYCR_DFSDM2CK37SEL /* TIM3_OC1 to CKIN7 */
  510. /**
  511. * @}
  512. */
  513. /** @defgroup DFSDM_1_DATA_DISTRIBUTION DFSDM1 Data Distribution
  514. * @{
  515. */
  516. #define DFSDM1_DATIN0_TO_DATIN0_PAD 0x00000000U
  517. #define DFSDM1_DATIN0_TO_DATIN1_PAD SYSCFG_MCHDLYCR_DFSDM1D0SEL
  518. #define DFSDM1_DATIN2_TO_DATIN2_PAD 0x00000000U
  519. #define DFSDM1_DATIN2_TO_DATIN3_PAD SYSCFG_MCHDLYCR_DFSDM1D2SEL
  520. /**
  521. * @}
  522. */
  523. /** @defgroup DFSDM_2_DATA_DISTRIBUTION DFSDM2 Data Distribution
  524. * @{
  525. */
  526. #define DFSDM2_DATIN0_TO_DATIN0_PAD 0x00000000U
  527. #define DFSDM2_DATIN0_TO_DATIN1_PAD SYSCFG_MCHDLYCR_DFSDM2D0SEL
  528. #define DFSDM2_DATIN2_TO_DATIN2_PAD 0x00000000U
  529. #define DFSDM2_DATIN2_TO_DATIN3_PAD SYSCFG_MCHDLYCR_DFSDM2D2SEL
  530. #define DFSDM2_DATIN4_TO_DATIN4_PAD 0x00000000U
  531. #define DFSDM2_DATIN4_TO_DATIN5_PAD SYSCFG_MCHDLYCR_DFSDM2D4SEL
  532. #define DFSDM2_DATIN6_TO_DATIN6_PAD 0x00000000U
  533. #define DFSDM2_DATIN6_TO_DATIN7_PAD SYSCFG_MCHDLYCR_DFSDM2D6SEL
  534. /**
  535. * @}
  536. */
  537. /** @defgroup HAL_MCHDLY_CLOCK HAL MCHDLY Clock enable
  538. * @{
  539. */
  540. #define HAL_MCHDLY_CLOCK_DFSDM2 SYSCFG_MCHDLYCR_MCHDLY2EN
  541. #define HAL_MCHDLY_CLOCK_DFSDM1 SYSCFG_MCHDLYCR_MCHDLY1EN
  542. /**
  543. * @}
  544. */
  545. /** @defgroup DFSDM_CLOCKIN_SOURCE DFSDM Clock In Source Selection
  546. * @{
  547. */
  548. #define HAL_DFSDM2_CKIN_PAD 0x00040000U
  549. #define HAL_DFSDM2_CKIN_DM SYSCFG_MCHDLYCR_DFSDM2CFG
  550. #define HAL_DFSDM1_CKIN_PAD 0x00000000U
  551. #define HAL_DFSDM1_CKIN_DM SYSCFG_MCHDLYCR_DFSDM1CFG
  552. /**
  553. * @}
  554. */
  555. /** @defgroup DFSDM_CLOCKOUT_SOURCE DFSDM Clock Source Selection
  556. * @{
  557. */
  558. #define HAL_DFSDM2_CKOUT_DFSDM2 0x10000000U
  559. #define HAL_DFSDM2_CKOUT_M27 SYSCFG_MCHDLYCR_DFSDM2CKOSEL
  560. #define HAL_DFSDM1_CKOUT_DFSDM1 0x00000000U
  561. #define HAL_DFSDM1_CKOUT_M27 SYSCFG_MCHDLYCR_DFSDM1CKOSEL
  562. /**
  563. * @}
  564. */
  565. /** @defgroup DFSDM_DATAIN0_SOURCE DFSDM Source Selection For DATAIN0
  566. * @{
  567. */
  568. #define HAL_DATAIN0_DFSDM2_PAD 0x10000000U
  569. #define HAL_DATAIN0_DFSDM2_DATAIN1 SYSCFG_MCHDLYCR_DFSDM2D0SEL
  570. #define HAL_DATAIN0_DFSDM1_PAD 0x00000000U
  571. #define HAL_DATAIN0_DFSDM1_DATAIN1 SYSCFG_MCHDLYCR_DFSDM1D0SEL
  572. /**
  573. * @}
  574. */
  575. /** @defgroup DFSDM_DATAIN2_SOURCE DFSDM Source Selection For DATAIN2
  576. * @{
  577. */
  578. #define HAL_DATAIN2_DFSDM2_PAD 0x10000000U
  579. #define HAL_DATAIN2_DFSDM2_DATAIN3 SYSCFG_MCHDLYCR_DFSDM2D2SEL
  580. #define HAL_DATAIN2_DFSDM1_PAD 0x00000000U
  581. #define HAL_DATAIN2_DFSDM1_DATAIN3 SYSCFG_MCHDLYCR_DFSDM1D2SEL
  582. /**
  583. * @}
  584. */
  585. /** @defgroup DFSDM_DATAIN4_SOURCE DFSDM Source Selection For DATAIN4
  586. * @{
  587. */
  588. #define HAL_DATAIN4_DFSDM2_PAD 0x00000000U
  589. #define HAL_DATAIN4_DFSDM2_DATAIN5 SYSCFG_MCHDLYCR_DFSDM2D4SEL
  590. /**
  591. * @}
  592. */
  593. /** @defgroup DFSDM_DATAIN6_SOURCE DFSDM Source Selection For DATAIN6
  594. * @{
  595. */
  596. #define HAL_DATAIN6_DFSDM2_PAD 0x00000000U
  597. #define HAL_DATAIN6_DFSDM2_DATAIN7 SYSCFG_MCHDLYCR_DFSDM2D6SEL
  598. /**
  599. * @}
  600. */
  601. /** @defgroup DFSDM1_CLKIN_SOURCE DFSDM1 Source Selection For CLKIN
  602. * @{
  603. */
  604. #define HAL_DFSDM1_CLKIN0_TIM4OC2 0x01000000U
  605. #define HAL_DFSDM1_CLKIN2_TIM4OC2 SYSCFG_MCHDLYCR_DFSDM1CK02SEL
  606. #define HAL_DFSDM1_CLKIN1_TIM4OC1 0x02000000U
  607. #define HAL_DFSDM1_CLKIN3_TIM4OC1 SYSCFG_MCHDLYCR_DFSDM1CK13SEL
  608. /**
  609. * @}
  610. */
  611. /** @defgroup DFSDM2_CLKIN_SOURCE DFSDM2 Source Selection For CLKIN
  612. * @{
  613. */
  614. #define HAL_DFSDM2_CLKIN0_TIM3OC4 0x04000000U
  615. #define HAL_DFSDM2_CLKIN4_TIM3OC4 SYSCFG_MCHDLYCR_DFSDM2CK04SEL
  616. #define HAL_DFSDM2_CLKIN1_TIM3OC3 0x08000000U
  617. #define HAL_DFSDM2_CLKIN5_TIM3OC3 SYSCFG_MCHDLYCR_DFSDM2CK15SEL
  618. #define HAL_DFSDM2_CLKIN2_TIM3OC2 0x10000000U
  619. #define HAL_DFSDM2_CLKIN6_TIM3OC2 SYSCFG_MCHDLYCR_DFSDM2CK26SEL
  620. #define HAL_DFSDM2_CLKIN3_TIM3OC1 0x00000000U
  621. #define HAL_DFSDM2_CLKIN7_TIM3OC1 SYSCFG_MCHDLYCR_DFSDM2CK37SEL
  622. /**
  623. * @}
  624. */
  625. #endif /* SYSCFG_MCHDLYCR_BSCKSEL*/
  626. /**
  627. * @}
  628. */
  629. /* End of exported constants -------------------------------------------------*/
  630. /* Exported macros -----------------------------------------------------------*/
  631. /** @defgroup DFSDM_Exported_Macros DFSDM Exported Macros
  632. * @{
  633. */
  634. /** @brief Reset DFSDM channel handle state.
  635. * @param __HANDLE__: DFSDM channel handle.
  636. * @retval None
  637. */
  638. #define __HAL_DFSDM_CHANNEL_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_CHANNEL_STATE_RESET)
  639. /** @brief Reset DFSDM filter handle state.
  640. * @param __HANDLE__: DFSDM filter handle.
  641. * @retval None
  642. */
  643. #define __HAL_DFSDM_FILTER_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DFSDM_FILTER_STATE_RESET)
  644. /**
  645. * @}
  646. */
  647. /* End of exported macros ----------------------------------------------------*/
  648. /* Exported functions --------------------------------------------------------*/
  649. /** @addtogroup DFSDM_Exported_Functions DFSDM Exported Functions
  650. * @{
  651. */
  652. /** @addtogroup DFSDM_Exported_Functions_Group1_Channel Channel initialization and de-initialization functions
  653. * @{
  654. */
  655. /* Channel initialization and de-initialization functions *********************/
  656. HAL_StatusTypeDef HAL_DFSDM_ChannelInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  657. HAL_StatusTypeDef HAL_DFSDM_ChannelDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  658. void HAL_DFSDM_ChannelMspInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  659. void HAL_DFSDM_ChannelMspDeInit(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  660. /**
  661. * @}
  662. */
  663. /** @addtogroup DFSDM_Exported_Functions_Group2_Channel Channel operation functions
  664. * @{
  665. */
  666. /* Channel operation functions ************************************************/
  667. HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  668. HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  669. HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  670. HAL_StatusTypeDef HAL_DFSDM_ChannelCkabStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  671. HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
  672. HAL_StatusTypeDef HAL_DFSDM_ChannelScdStart_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Threshold, uint32_t BreakSignal);
  673. HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  674. HAL_StatusTypeDef HAL_DFSDM_ChannelScdStop_IT(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  675. int16_t HAL_DFSDM_ChannelGetAwdValue(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  676. HAL_StatusTypeDef HAL_DFSDM_ChannelModifyOffset(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, int32_t Offset);
  677. HAL_StatusTypeDef HAL_DFSDM_ChannelPollForCkab(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
  678. HAL_StatusTypeDef HAL_DFSDM_ChannelPollForScd(DFSDM_Channel_HandleTypeDef *hdfsdm_channel, uint32_t Timeout);
  679. void HAL_DFSDM_ChannelCkabCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  680. void HAL_DFSDM_ChannelScdCallback(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  681. /**
  682. * @}
  683. */
  684. /** @defgroup DFSDM_Exported_Functions_Group3_Channel Channel state function
  685. * @{
  686. */
  687. /* Channel state function *****************************************************/
  688. HAL_DFSDM_Channel_StateTypeDef HAL_DFSDM_ChannelGetState(DFSDM_Channel_HandleTypeDef *hdfsdm_channel);
  689. /**
  690. * @}
  691. */
  692. /** @addtogroup DFSDM_Exported_Functions_Group1_Filter Filter initialization and de-initialization functions
  693. * @{
  694. */
  695. /* Filter initialization and de-initialization functions *********************/
  696. HAL_StatusTypeDef HAL_DFSDM_FilterInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  697. HAL_StatusTypeDef HAL_DFSDM_FilterDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  698. void HAL_DFSDM_FilterMspInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  699. void HAL_DFSDM_FilterMspDeInit(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  700. /**
  701. * @}
  702. */
  703. /** @addtogroup DFSDM_Exported_Functions_Group2_Filter Filter control functions
  704. * @{
  705. */
  706. /* Filter control functions *********************/
  707. HAL_StatusTypeDef HAL_DFSDM_FilterConfigRegChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
  708. uint32_t Channel,
  709. uint32_t ContinuousMode);
  710. HAL_StatusTypeDef HAL_DFSDM_FilterConfigInjChannel(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
  711. uint32_t Channel);
  712. /**
  713. * @}
  714. */
  715. /** @addtogroup DFSDM_Exported_Functions_Group3_Filter Filter operation functions
  716. * @{
  717. */
  718. /* Filter operation functions *********************/
  719. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  720. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  721. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
  722. HAL_StatusTypeDef HAL_DFSDM_FilterRegularMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
  723. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  724. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  725. HAL_StatusTypeDef HAL_DFSDM_FilterRegularStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  726. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  727. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  728. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int32_t *pData, uint32_t Length);
  729. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedMsbStart_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, int16_t *pData, uint32_t Length);
  730. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  731. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  732. HAL_StatusTypeDef HAL_DFSDM_FilterInjectedStop_DMA(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  733. HAL_StatusTypeDef HAL_DFSDM_FilterAwdStart_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter,
  734. DFSDM_Filter_AwdParamTypeDef* awdParam);
  735. HAL_StatusTypeDef HAL_DFSDM_FilterAwdStop_IT(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  736. HAL_StatusTypeDef HAL_DFSDM_FilterExdStart(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel);
  737. HAL_StatusTypeDef HAL_DFSDM_FilterExdStop(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  738. int32_t HAL_DFSDM_FilterGetRegularValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
  739. int32_t HAL_DFSDM_FilterGetInjectedValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
  740. int32_t HAL_DFSDM_FilterGetExdMaxValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
  741. int32_t HAL_DFSDM_FilterGetExdMinValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t* Channel);
  742. uint32_t HAL_DFSDM_FilterGetConvTimeValue(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  743. void HAL_DFSDM_IRQHandler(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  744. HAL_StatusTypeDef HAL_DFSDM_FilterPollForRegConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
  745. HAL_StatusTypeDef HAL_DFSDM_FilterPollForInjConversion(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Timeout);
  746. void HAL_DFSDM_FilterRegConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  747. void HAL_DFSDM_FilterRegConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  748. void HAL_DFSDM_FilterInjConvCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  749. void HAL_DFSDM_FilterInjConvHalfCpltCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  750. void HAL_DFSDM_FilterAwdCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter, uint32_t Channel, uint32_t Threshold);
  751. void HAL_DFSDM_FilterErrorCallback(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  752. /**
  753. * @}
  754. */
  755. /** @addtogroup DFSDM_Exported_Functions_Group4_Filter Filter state functions
  756. * @{
  757. */
  758. /* Filter state functions *****************************************************/
  759. HAL_DFSDM_Filter_StateTypeDef HAL_DFSDM_FilterGetState(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  760. uint32_t HAL_DFSDM_FilterGetError(DFSDM_Filter_HandleTypeDef *hdfsdm_filter);
  761. /**
  762. * @}
  763. */
  764. /** @addtogroup DFSDM_Exported_Functions_Group5_Filter MultiChannel operation functions
  765. * @{
  766. */
  767. #if defined(SYSCFG_MCHDLYCR_BSCKSEL)
  768. void HAL_DFSDM_ConfigMultiChannelDelay(DFSDM_MultiChannelConfigTypeDef* mchdlystruct);
  769. void HAL_DFSDM_BitstreamClock_Start(void);
  770. void HAL_DFSDM_BitstreamClock_Stop(void);
  771. void HAL_DFSDM_DisableDelayClock(uint32_t MCHDLY);
  772. void HAL_DFSDM_EnableDelayClock(uint32_t MCHDLY);
  773. void HAL_DFSDM_ClockIn_SourceSelection(uint32_t source);
  774. void HAL_DFSDM_ClockOut_SourceSelection(uint32_t source);
  775. void HAL_DFSDM_DataIn0_SourceSelection(uint32_t source);
  776. void HAL_DFSDM_DataIn2_SourceSelection(uint32_t source);
  777. void HAL_DFSDM_DataIn4_SourceSelection(uint32_t source);
  778. void HAL_DFSDM_DataIn6_SourceSelection(uint32_t source);
  779. void HAL_DFSDM_BitStreamClkDistribution_Config(uint32_t source);
  780. #endif /* SYSCFG_MCHDLYCR_BSCKSEL */
  781. /**
  782. * @}
  783. */
  784. /**
  785. * @}
  786. */
  787. /* End of exported functions -------------------------------------------------*/
  788. /* Private macros ------------------------------------------------------------*/
  789. /** @defgroup DFSDM_Private_Macros DFSDM Private Macros
  790. * @{
  791. */
  792. #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK(CLOCK) (((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_SYSTEM) || \
  793. ((CLOCK) == DFSDM_CHANNEL_OUTPUT_CLOCK_AUDIO))
  794. #define IS_DFSDM_CHANNEL_OUTPUT_CLOCK_DIVIDER(DIVIDER) ((2U <= (DIVIDER)) && ((DIVIDER) <= 256U))
  795. #define IS_DFSDM_CHANNEL_INPUT(INPUT) (((INPUT) == DFSDM_CHANNEL_EXTERNAL_INPUTS) || \
  796. ((INPUT) == DFSDM_CHANNEL_INTERNAL_REGISTER))
  797. #define IS_DFSDM_CHANNEL_DATA_PACKING(MODE) (((MODE) == DFSDM_CHANNEL_STANDARD_MODE) || \
  798. ((MODE) == DFSDM_CHANNEL_INTERLEAVED_MODE) || \
  799. ((MODE) == DFSDM_CHANNEL_DUAL_MODE))
  800. #define IS_DFSDM_CHANNEL_INPUT_PINS(PINS) (((PINS) == DFSDM_CHANNEL_SAME_CHANNEL_PINS) || \
  801. ((PINS) == DFSDM_CHANNEL_FOLLOWING_CHANNEL_PINS))
  802. #define IS_DFSDM_CHANNEL_SERIAL_INTERFACE_TYPE(MODE) (((MODE) == DFSDM_CHANNEL_SPI_RISING) || \
  803. ((MODE) == DFSDM_CHANNEL_SPI_FALLING) || \
  804. ((MODE) == DFSDM_CHANNEL_MANCHESTER_RISING) || \
  805. ((MODE) == DFSDM_CHANNEL_MANCHESTER_FALLING))
  806. #define IS_DFSDM_CHANNEL_SPI_CLOCK(TYPE) (((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_EXTERNAL) || \
  807. ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL) || \
  808. ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_FALLING) || \
  809. ((TYPE) == DFSDM_CHANNEL_SPI_CLOCK_INTERNAL_DIV2_RISING))
  810. #define IS_DFSDM_CHANNEL_FILTER_ORDER(ORDER) (((ORDER) == DFSDM_CHANNEL_FASTSINC_ORDER) || \
  811. ((ORDER) == DFSDM_CHANNEL_SINC1_ORDER) || \
  812. ((ORDER) == DFSDM_CHANNEL_SINC2_ORDER) || \
  813. ((ORDER) == DFSDM_CHANNEL_SINC3_ORDER))
  814. #define IS_DFSDM_CHANNEL_FILTER_OVS_RATIO(RATIO) ((1U <= (RATIO)) && ((RATIO) <= 32U))
  815. #define IS_DFSDM_CHANNEL_OFFSET(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
  816. #define IS_DFSDM_CHANNEL_RIGHT_BIT_SHIFT(VALUE) ((VALUE) <= 0x1FU)
  817. #define IS_DFSDM_CHANNEL_SCD_THRESHOLD(VALUE) ((VALUE) <= 0xFFU)
  818. #define IS_DFSDM_FILTER_REG_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
  819. ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER))
  820. #define IS_DFSDM_FILTER_INJ_TRIGGER(TRIG) (((TRIG) == DFSDM_FILTER_SW_TRIGGER) || \
  821. ((TRIG) == DFSDM_FILTER_SYNC_TRIGGER) || \
  822. ((TRIG) == DFSDM_FILTER_EXT_TRIGGER))
  823. #if defined (STM32F413xx) || defined (STM32F423xx)
  824. #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
  825. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
  826. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO) || \
  827. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM10_OC1) || \
  828. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM2_TRGO) || \
  829. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM4_TRGO) || \
  830. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM11_OC1) || \
  831. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
  832. ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
  833. ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15))
  834. #define IS_DFSDM_DELAY_CLOCK(CLOCK) (((CLOCK) == HAL_MCHDLY_CLOCK_DFSDM2) || \
  835. ((CLOCK) == HAL_MCHDLY_CLOCK_DFSDM1))
  836. #else
  837. #define IS_DFSDM_FILTER_EXT_TRIG(TRIG) (((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM1_TRGO) || \
  838. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM3_TRGO) || \
  839. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM8_TRGO) || \
  840. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM10_OC1) || \
  841. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM4_TRGO) || \
  842. ((TRIG) == DFSDM_FILTER_EXT_TRIG_TIM6_TRGO) || \
  843. ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI11) || \
  844. ((TRIG) == DFSDM_FILTER_EXT_TRIG_EXTI15))
  845. #endif
  846. #define IS_DFSDM_FILTER_EXT_TRIG_EDGE(EDGE) (((EDGE) == DFSDM_FILTER_EXT_TRIG_RISING_EDGE) || \
  847. ((EDGE) == DFSDM_FILTER_EXT_TRIG_FALLING_EDGE) || \
  848. ((EDGE) == DFSDM_FILTER_EXT_TRIG_BOTH_EDGES))
  849. #define IS_DFSDM_FILTER_SINC_ORDER(ORDER) (((ORDER) == DFSDM_FILTER_FASTSINC_ORDER) || \
  850. ((ORDER) == DFSDM_FILTER_SINC1_ORDER) || \
  851. ((ORDER) == DFSDM_FILTER_SINC2_ORDER) || \
  852. ((ORDER) == DFSDM_FILTER_SINC3_ORDER) || \
  853. ((ORDER) == DFSDM_FILTER_SINC4_ORDER) || \
  854. ((ORDER) == DFSDM_FILTER_SINC5_ORDER))
  855. #define IS_DFSDM_FILTER_OVS_RATIO(RATIO) ((1U <= (RATIO)) && ((RATIO) <= 1024U))
  856. #define IS_DFSDM_FILTER_INTEGRATOR_OVS_RATIO(RATIO) ((1U <= (RATIO)) && ((RATIO) <= 256U))
  857. #define IS_DFSDM_FILTER_AWD_DATA_SOURCE(DATA) (((DATA) == DFSDM_FILTER_AWD_FILTER_DATA) || \
  858. ((DATA) == DFSDM_FILTER_AWD_CHANNEL_DATA))
  859. #define IS_DFSDM_FILTER_AWD_THRESHOLD(VALUE) ((-8388608 <= (VALUE)) && ((VALUE) <= 8388607))
  860. #define IS_DFSDM_BREAK_SIGNALS(VALUE) ((VALUE) <= 0x0FU)
  861. #if defined(DFSDM2_Channel0)
  862. #define IS_DFSDM_REGULAR_CHANNEL(CHANNEL) (((CHANNEL) == DFSDM_CHANNEL_0) || \
  863. ((CHANNEL) == DFSDM_CHANNEL_1) || \
  864. ((CHANNEL) == DFSDM_CHANNEL_2) || \
  865. ((CHANNEL) == DFSDM_CHANNEL_3) || \
  866. ((CHANNEL) == DFSDM_CHANNEL_4) || \
  867. ((CHANNEL) == DFSDM_CHANNEL_5) || \
  868. ((CHANNEL) == DFSDM_CHANNEL_6) || \
  869. ((CHANNEL) == DFSDM_CHANNEL_7))
  870. #define IS_DFSDM_INJECTED_CHANNEL(CHANNEL) (((CHANNEL) != 0U) && ((CHANNEL) <= 0x000F00FFU))
  871. #else
  872. #define IS_DFSDM_REGULAR_CHANNEL(CHANNEL) (((CHANNEL) == DFSDM_CHANNEL_0) || \
  873. ((CHANNEL) == DFSDM_CHANNEL_1) || \
  874. ((CHANNEL) == DFSDM_CHANNEL_2) || \
  875. ((CHANNEL) == DFSDM_CHANNEL_3))
  876. #define IS_DFSDM_INJECTED_CHANNEL(CHANNEL) (((CHANNEL) != 0U) && ((CHANNEL) <= 0x0003000FU))
  877. #endif
  878. #define IS_DFSDM_CONTINUOUS_MODE(MODE) (((MODE) == DFSDM_CONTINUOUS_CONV_OFF) || \
  879. ((MODE) == DFSDM_CONTINUOUS_CONV_ON))
  880. #if defined(DFSDM2_Channel0)
  881. #define IS_DFSDM1_CHANNEL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
  882. ((INSTANCE) == DFSDM1_Channel1) || \
  883. ((INSTANCE) == DFSDM1_Channel2) || \
  884. ((INSTANCE) == DFSDM1_Channel3))
  885. #define IS_DFSDM1_FILTER_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
  886. ((INSTANCE) == DFSDM1_Filter1))
  887. #endif /* DFSDM2_Channel0 */
  888. #if defined(SYSCFG_MCHDLYCR_BSCKSEL)
  889. #define IS_DFSDM_CLOCKIN_SELECTION(SELECTION) (((SELECTION) == HAL_DFSDM2_CKIN_PAD) || \
  890. ((SELECTION) == HAL_DFSDM2_CKIN_DM) || \
  891. ((SELECTION) == HAL_DFSDM1_CKIN_PAD) || \
  892. ((SELECTION) == HAL_DFSDM1_CKIN_DM))
  893. #define IS_DFSDM_CLOCKOUT_SELECTION(SELECTION) (((SELECTION) == HAL_DFSDM2_CKOUT_DFSDM2) || \
  894. ((SELECTION) == HAL_DFSDM2_CKOUT_M27) || \
  895. ((SELECTION) == HAL_DFSDM1_CKOUT_DFSDM1) || \
  896. ((SELECTION) == HAL_DFSDM1_CKOUT_M27))
  897. #define IS_DFSDM_DATAIN0_SRC_SELECTION(SELECTION) (((SELECTION) == HAL_DATAIN0_DFSDM2_PAD) || \
  898. ((SELECTION) == HAL_DATAIN0_DFSDM2_DATAIN1) || \
  899. ((SELECTION) == HAL_DATAIN0_DFSDM1_PAD) || \
  900. ((SELECTION) == HAL_DATAIN0_DFSDM1_DATAIN1))
  901. #define IS_DFSDM_DATAIN2_SRC_SELECTION(SELECTION) (((SELECTION) == HAL_DATAIN2_DFSDM2_PAD) || \
  902. ((SELECTION) == HAL_DATAIN2_DFSDM2_DATAIN3) || \
  903. ((SELECTION) == HAL_DATAIN2_DFSDM1_PAD) || \
  904. ((SELECTION) == HAL_DATAIN2_DFSDM1_DATAIN3))
  905. #define IS_DFSDM_DATAIN4_SRC_SELECTION(SELECTION) (((SELECTION) == HAL_DATAIN4_DFSDM2_PAD) || \
  906. ((SELECTION) == HAL_DATAIN4_DFSDM2_DATAIN5))
  907. #define IS_DFSDM_DATAIN6_SRC_SELECTION(SELECTION) (((SELECTION) == HAL_DATAIN6_DFSDM2_PAD) || \
  908. ((SELECTION) == HAL_DATAIN6_DFSDM2_DATAIN7))
  909. #define IS_DFSDM_BITSTREM_CLK_DISTRIBUTION(DISTRIBUTION) (((DISTRIBUTION) == HAL_DFSDM1_CLKIN0_TIM4OC2) || \
  910. ((DISTRIBUTION) == HAL_DFSDM1_CLKIN2_TIM4OC2) || \
  911. ((DISTRIBUTION) == HAL_DFSDM1_CLKIN1_TIM4OC1) || \
  912. ((DISTRIBUTION) == HAL_DFSDM1_CLKIN3_TIM4OC1) || \
  913. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN0_TIM3OC4) || \
  914. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN4_TIM3OC4) || \
  915. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN1_TIM3OC3)|| \
  916. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN5_TIM3OC3) || \
  917. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN2_TIM3OC2) || \
  918. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN6_TIM3OC2) || \
  919. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN3_TIM3OC1)|| \
  920. ((DISTRIBUTION) == HAL_DFSDM2_CLKIN7_TIM3OC1))
  921. #define IS_DFSDM_DFSDM1_CLKOUT(CLKOUT) (((CLKOUT) == DFSDM1_CKOUT_DFSDM2_CKOUT) || \
  922. ((CLKOUT) == DFSDM1_CKOUT_DFSDM1))
  923. #define IS_DFSDM_DFSDM2_CLKOUT(CLKOUT) (((CLKOUT) == DFSDM2_CKOUT_DFSDM2_CKOUT) || \
  924. ((CLKOUT) == DFSDM2_CKOUT_DFSDM2))
  925. #define IS_DFSDM_DFSDM1_CLKIN(CLKIN) (((CLKIN) == DFSDM1_CKIN_DFSDM2_CKOUT) || \
  926. ((CLKIN) == DFSDM1_CKIN_PAD))
  927. #define IS_DFSDM_DFSDM2_CLKIN(CLKIN) (((CLKIN) == DFSDM2_CKIN_DFSDM2_CKOUT) || \
  928. ((CLKIN) == DFSDM2_CKIN_PAD))
  929. #define IS_DFSDM_DFSDM1_BIT_CLK(CLK) (((CLK) == DFSDM1_T4_OC2_BITSTREAM_CKIN0) || \
  930. ((CLK) == DFSDM1_T4_OC2_BITSTREAM_CKIN2) || \
  931. ((CLK) == DFSDM1_T4_OC1_BITSTREAM_CKIN3) || \
  932. ((CLK) == DFSDM1_T4_OC1_BITSTREAM_CKIN1) || \
  933. ((CLK) <= 0x30U))
  934. #define IS_DFSDM_DFSDM2_BIT_CLK(CLK) (((CLK) == DFSDM2_T3_OC4_BITSTREAM_CKIN0) || \
  935. ((CLK) == DFSDM2_T3_OC4_BITSTREAM_CKIN4) || \
  936. ((CLK) == DFSDM2_T3_OC3_BITSTREAM_CKIN5) || \
  937. ((CLK) == DFSDM2_T3_OC3_BITSTREAM_CKIN1) || \
  938. ((CLK) == DFSDM2_T3_OC2_BITSTREAM_CKIN6) || \
  939. ((CLK) == DFSDM2_T3_OC2_BITSTREAM_CKIN2) || \
  940. ((CLK) == DFSDM2_T3_OC1_BITSTREAM_CKIN3) || \
  941. ((CLK) == DFSDM2_T3_OC1_BITSTREAM_CKIN7)|| \
  942. ((CLK) <= 0x1E000U))
  943. #define IS_DFSDM_DFSDM1_DATA_DISTRIBUTION(DISTRIBUTION)(((DISTRIBUTION) == DFSDM1_DATIN0_TO_DATIN0_PAD )|| \
  944. ((DISTRIBUTION) == DFSDM1_DATIN0_TO_DATIN1_PAD) || \
  945. ((DISTRIBUTION) == DFSDM1_DATIN2_TO_DATIN2_PAD) || \
  946. ((DISTRIBUTION) == DFSDM1_DATIN2_TO_DATIN3_PAD)|| \
  947. ((DISTRIBUTION) <= 0xCU))
  948. #define IS_DFSDM_DFSDM2_DATA_DISTRIBUTION(DISTRIBUTION)(((DISTRIBUTION) == DFSDM2_DATIN0_TO_DATIN0_PAD)|| \
  949. ((DISTRIBUTION) == DFSDM2_DATIN0_TO_DATIN1_PAD)|| \
  950. ((DISTRIBUTION) == DFSDM2_DATIN2_TO_DATIN2_PAD)|| \
  951. ((DISTRIBUTION) == DFSDM2_DATIN2_TO_DATIN3_PAD)|| \
  952. ((DISTRIBUTION) == DFSDM2_DATIN4_TO_DATIN4_PAD)|| \
  953. ((DISTRIBUTION) == DFSDM2_DATIN4_TO_DATIN5_PAD)|| \
  954. ((DISTRIBUTION) == DFSDM2_DATIN6_TO_DATIN6_PAD)|| \
  955. ((DISTRIBUTION) == DFSDM2_DATIN6_TO_DATIN7_PAD)|| \
  956. ((DISTRIBUTION) <= 0x1D00U))
  957. #endif /* (SYSCFG_MCHDLYCR_BSCKSEL) */
  958. /**
  959. * @}
  960. */
  961. /* End of private macros -----------------------------------------------------*/
  962. /**
  963. * @}
  964. */
  965. /**
  966. * @}
  967. */
  968. #endif /* STM32F412Zx || STM32F412Vx || STM32F412Rx || STM32F412Cx || STM32F413xx || STM32F423xx */
  969. #ifdef __cplusplus
  970. }
  971. #endif
  972. #endif /* __STM32F4xx_HAL_DFSDM_H */
  973. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/