You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

9234 lines
698 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f745xx.h
  4. * @author MCD Application Team
  5. * @version V1.0.1
  6. * @date 25-June-2015
  7. * @brief CMSIS STM32F745xx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32f745xx
  47. * @{
  48. */
  49. #ifndef __STM32F745xx_H
  50. #define __STM32F745xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief STM32F7xx Interrupt Number Definition, according to the selected device
  59. * in @ref Library_configuration_section
  60. */
  61. typedef enum IRQn
  62. {
  63. /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/
  64. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  65. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M7 Memory Management Interrupt */
  66. BusFault_IRQn = -11, /*!< 5 Cortex-M7 Bus Fault Interrupt */
  67. UsageFault_IRQn = -10, /*!< 6 Cortex-M7 Usage Fault Interrupt */
  68. SVCall_IRQn = -5, /*!< 11 Cortex-M7 SV Call Interrupt */
  69. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M7 Debug Monitor Interrupt */
  70. PendSV_IRQn = -2, /*!< 14 Cortex-M7 Pend SV Interrupt */
  71. SysTick_IRQn = -1, /*!< 15 Cortex-M7 System Tick Interrupt */
  72. /****** STM32 specific Interrupt Numbers **********************************************************************/
  73. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  74. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  75. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  76. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  77. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  78. RCC_IRQn = 5, /*!< RCC global Interrupt */
  79. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  80. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  81. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  82. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  83. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  84. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  85. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  86. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  87. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  88. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  89. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  90. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  91. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  92. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  93. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  94. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  95. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  96. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  97. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  98. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  99. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  100. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  101. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  102. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  103. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  104. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  105. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  106. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  107. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  108. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  109. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  110. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  111. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  112. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  113. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  114. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  115. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  116. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  117. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  118. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  119. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  120. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  121. FMC_IRQn = 48, /*!< FMC global Interrupt */
  122. SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
  123. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  124. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  125. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  126. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  127. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  128. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  129. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  130. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  131. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  132. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  133. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  134. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  135. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  136. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  137. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  138. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  139. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  140. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  141. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  142. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  143. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  144. USART6_IRQn = 71, /*!< USART6 global interrupt */
  145. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  146. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  147. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  148. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  149. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  150. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  151. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  152. RNG_IRQn = 80, /*!< RNG global interrupt */
  153. FPU_IRQn = 81, /*!< FPU global interrupt */
  154. UART7_IRQn = 82, /*!< UART7 global interrupt */
  155. UART8_IRQn = 83, /*!< UART8 global interrupt */
  156. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  157. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  158. SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
  159. SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
  160. DMA2D_IRQn = 90, /*!< DMA2D global Interrupt */
  161. SAI2_IRQn = 91, /*!< SAI2 global Interrupt */
  162. QUADSPI_IRQn = 92, /*!< Quad SPI global interrupt */
  163. LPTIM1_IRQn = 93, /*!< LP TIM1 interrupt */
  164. CEC_IRQn = 94, /*!< HDMI-CEC global Interrupt */
  165. I2C4_EV_IRQn = 95, /*!< I2C4 Event Interrupt */
  166. I2C4_ER_IRQn = 96, /*!< I2C4 Error Interrupt */
  167. SPDIF_RX_IRQn = 97 /*!< SPDIF-RX global Interrupt */
  168. } IRQn_Type;
  169. /**
  170. * @}
  171. */
  172. /**
  173. * @brief Configuration of the Cortex-M7 Processor and Core Peripherals
  174. */
  175. #define __CM7_REV 0x0000 /*!< Cortex-M7 revision r0p1 */
  176. #define __MPU_PRESENT 1 /*!< CM7 provides an MPU */
  177. #define __NVIC_PRIO_BITS 4 /*!< CM7 uses 4 Bits for the Priority Levels */
  178. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  179. #define __FPU_PRESENT 1 /*!< FPU present */
  180. #define __ICACHE_PRESENT 1 /*!< CM7 instruction cache present */
  181. #define __DCACHE_PRESENT 1 /*!< CM7 data cache present */
  182. #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */
  183. #include "system_stm32f7xx.h"
  184. #include <stdint.h>
  185. /** @addtogroup Peripheral_registers_structures
  186. * @{
  187. */
  188. /**
  189. * @brief Analog to Digital Converter
  190. */
  191. typedef struct
  192. {
  193. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  194. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  195. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  196. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  197. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  198. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  199. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  200. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  201. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  202. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  203. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  204. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  205. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  206. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  207. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  208. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  209. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  210. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  211. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  212. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  213. } ADC_TypeDef;
  214. typedef struct
  215. {
  216. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  217. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  218. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  219. AND triple modes, Address offset: ADC1 base address + 0x308 */
  220. } ADC_Common_TypeDef;
  221. /**
  222. * @brief Controller Area Network TxMailBox
  223. */
  224. typedef struct
  225. {
  226. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  227. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  228. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  229. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  230. } CAN_TxMailBox_TypeDef;
  231. /**
  232. * @brief Controller Area Network FIFOMailBox
  233. */
  234. typedef struct
  235. {
  236. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  237. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  238. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  239. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  240. } CAN_FIFOMailBox_TypeDef;
  241. /**
  242. * @brief Controller Area Network FilterRegister
  243. */
  244. typedef struct
  245. {
  246. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  247. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  248. } CAN_FilterRegister_TypeDef;
  249. /**
  250. * @brief Controller Area Network
  251. */
  252. typedef struct
  253. {
  254. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  255. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  256. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  257. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  258. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  259. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  260. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  261. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  262. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  263. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  264. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  265. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  266. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  267. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  268. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  269. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  270. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  271. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  272. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  273. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  274. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  275. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  276. } CAN_TypeDef;
  277. /**
  278. * @brief HDMI-CEC
  279. */
  280. typedef struct
  281. {
  282. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  283. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  284. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  285. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  286. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  287. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  288. }CEC_TypeDef;
  289. /**
  290. * @brief CRC calculation unit
  291. */
  292. typedef struct
  293. {
  294. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  295. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  296. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  297. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  298. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  299. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  300. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  301. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  302. } CRC_TypeDef;
  303. /**
  304. * @brief Digital to Analog Converter
  305. */
  306. typedef struct
  307. {
  308. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  309. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  310. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  311. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  312. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  313. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  314. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  315. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  316. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  317. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  318. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  319. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  320. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  321. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  322. } DAC_TypeDef;
  323. /**
  324. * @brief Debug MCU
  325. */
  326. typedef struct
  327. {
  328. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  329. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  330. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  331. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  332. }DBGMCU_TypeDef;
  333. /**
  334. * @brief DCMI
  335. */
  336. typedef struct
  337. {
  338. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  339. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  340. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  341. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  342. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  343. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  344. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  345. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  346. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  347. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  348. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  349. } DCMI_TypeDef;
  350. /**
  351. * @brief DMA Controller
  352. */
  353. typedef struct
  354. {
  355. __IO uint32_t CR; /*!< DMA stream x configuration register */
  356. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  357. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  358. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  359. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  360. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  361. } DMA_Stream_TypeDef;
  362. typedef struct
  363. {
  364. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  365. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  366. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  367. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  368. } DMA_TypeDef;
  369. /**
  370. * @brief DMA2D Controller
  371. */
  372. typedef struct
  373. {
  374. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  375. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  376. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  377. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  378. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  379. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  380. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  381. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  382. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  383. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  384. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  385. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  386. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  387. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  388. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  389. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  390. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  391. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  392. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  393. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  394. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
  395. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
  396. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
  397. } DMA2D_TypeDef;
  398. /**
  399. * @brief Ethernet MAC
  400. */
  401. typedef struct
  402. {
  403. __IO uint32_t MACCR;
  404. __IO uint32_t MACFFR;
  405. __IO uint32_t MACHTHR;
  406. __IO uint32_t MACHTLR;
  407. __IO uint32_t MACMIIAR;
  408. __IO uint32_t MACMIIDR;
  409. __IO uint32_t MACFCR;
  410. __IO uint32_t MACVLANTR; /* 8 */
  411. uint32_t RESERVED0[2];
  412. __IO uint32_t MACRWUFFR; /* 11 */
  413. __IO uint32_t MACPMTCSR;
  414. uint32_t RESERVED1[2];
  415. __IO uint32_t MACSR; /* 15 */
  416. __IO uint32_t MACIMR;
  417. __IO uint32_t MACA0HR;
  418. __IO uint32_t MACA0LR;
  419. __IO uint32_t MACA1HR;
  420. __IO uint32_t MACA1LR;
  421. __IO uint32_t MACA2HR;
  422. __IO uint32_t MACA2LR;
  423. __IO uint32_t MACA3HR;
  424. __IO uint32_t MACA3LR; /* 24 */
  425. uint32_t RESERVED2[40];
  426. __IO uint32_t MMCCR; /* 65 */
  427. __IO uint32_t MMCRIR;
  428. __IO uint32_t MMCTIR;
  429. __IO uint32_t MMCRIMR;
  430. __IO uint32_t MMCTIMR; /* 69 */
  431. uint32_t RESERVED3[14];
  432. __IO uint32_t MMCTGFSCCR; /* 84 */
  433. __IO uint32_t MMCTGFMSCCR;
  434. uint32_t RESERVED4[5];
  435. __IO uint32_t MMCTGFCR;
  436. uint32_t RESERVED5[10];
  437. __IO uint32_t MMCRFCECR;
  438. __IO uint32_t MMCRFAECR;
  439. uint32_t RESERVED6[10];
  440. __IO uint32_t MMCRGUFCR;
  441. uint32_t RESERVED7[334];
  442. __IO uint32_t PTPTSCR;
  443. __IO uint32_t PTPSSIR;
  444. __IO uint32_t PTPTSHR;
  445. __IO uint32_t PTPTSLR;
  446. __IO uint32_t PTPTSHUR;
  447. __IO uint32_t PTPTSLUR;
  448. __IO uint32_t PTPTSAR;
  449. __IO uint32_t PTPTTHR;
  450. __IO uint32_t PTPTTLR;
  451. __IO uint32_t RESERVED8;
  452. __IO uint32_t PTPTSSR;
  453. uint32_t RESERVED9[565];
  454. __IO uint32_t DMABMR;
  455. __IO uint32_t DMATPDR;
  456. __IO uint32_t DMARPDR;
  457. __IO uint32_t DMARDLAR;
  458. __IO uint32_t DMATDLAR;
  459. __IO uint32_t DMASR;
  460. __IO uint32_t DMAOMR;
  461. __IO uint32_t DMAIER;
  462. __IO uint32_t DMAMFBOCR;
  463. __IO uint32_t DMARSWTR;
  464. uint32_t RESERVED10[8];
  465. __IO uint32_t DMACHTDR;
  466. __IO uint32_t DMACHRDR;
  467. __IO uint32_t DMACHTBAR;
  468. __IO uint32_t DMACHRBAR;
  469. } ETH_TypeDef;
  470. /**
  471. * @brief External Interrupt/Event Controller
  472. */
  473. typedef struct
  474. {
  475. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  476. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  477. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  478. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  479. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  480. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  481. } EXTI_TypeDef;
  482. /**
  483. * @brief FLASH Registers
  484. */
  485. typedef struct
  486. {
  487. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  488. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  489. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  490. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  491. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  492. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  493. __IO uint32_t OPTCR1; /*!< FLASH option control register 1 , Address offset: 0x18 */
  494. } FLASH_TypeDef;
  495. /**
  496. * @brief Flexible Memory Controller
  497. */
  498. typedef struct
  499. {
  500. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  501. } FMC_Bank1_TypeDef;
  502. /**
  503. * @brief Flexible Memory Controller Bank1E
  504. */
  505. typedef struct
  506. {
  507. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  508. } FMC_Bank1E_TypeDef;
  509. /**
  510. * @brief Flexible Memory Controller Bank3
  511. */
  512. typedef struct
  513. {
  514. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  515. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  516. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  517. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  518. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  519. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  520. } FMC_Bank3_TypeDef;
  521. /**
  522. * @brief Flexible Memory Controller Bank5_6
  523. */
  524. typedef struct
  525. {
  526. __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
  527. __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
  528. __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
  529. __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
  530. __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
  531. } FMC_Bank5_6_TypeDef;
  532. /**
  533. * @brief General Purpose I/O
  534. */
  535. typedef struct
  536. {
  537. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  538. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  539. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  540. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  541. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  542. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  543. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  544. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  545. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  546. } GPIO_TypeDef;
  547. /**
  548. * @brief System configuration controller
  549. */
  550. typedef struct
  551. {
  552. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  553. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  554. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  555. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  556. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  557. } SYSCFG_TypeDef;
  558. /**
  559. * @brief Inter-integrated Circuit Interface
  560. */
  561. typedef struct
  562. {
  563. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  564. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  565. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  566. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  567. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  568. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  569. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  570. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  571. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  572. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  573. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  574. } I2C_TypeDef;
  575. /**
  576. * @brief Independent WATCHDOG
  577. */
  578. typedef struct
  579. {
  580. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  581. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  582. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  583. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  584. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  585. } IWDG_TypeDef;
  586. /**
  587. * @brief Power Control
  588. */
  589. typedef struct
  590. {
  591. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  592. __IO uint32_t CSR1; /*!< PWR power control/status register 2, Address offset: 0x04 */
  593. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x08 */
  594. __IO uint32_t CSR2; /*!< PWR power control/status register 2, Address offset: 0x0C */
  595. } PWR_TypeDef;
  596. /**
  597. * @brief Reset and Clock Control
  598. */
  599. typedef struct
  600. {
  601. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  602. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  603. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  604. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  605. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  606. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  607. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  608. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  609. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  610. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  611. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  612. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  613. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  614. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  615. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  616. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  617. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  618. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  619. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  620. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  621. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  622. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  623. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  624. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  625. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  626. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  627. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  628. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  629. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  630. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  631. __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
  632. __IO uint32_t DCKCFGR1; /*!< RCC Dedicated Clocks configuration register1, Address offset: 0x8C */
  633. __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x90 */
  634. } RCC_TypeDef;
  635. /**
  636. * @brief Real-Time Clock
  637. */
  638. typedef struct
  639. {
  640. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  641. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  642. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  643. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  644. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  645. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  646. uint32_t reserved; /*!< Reserved */
  647. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  648. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  649. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  650. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  651. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  652. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  653. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  654. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  655. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  656. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  657. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  658. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  659. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
  660. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  661. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  662. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  663. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  664. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  665. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  666. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  667. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  668. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  669. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  670. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  671. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  672. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  673. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  674. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  675. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  676. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  677. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  678. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  679. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  680. __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
  681. __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
  682. __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
  683. __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
  684. __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
  685. __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
  686. __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
  687. __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
  688. __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
  689. __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
  690. __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
  691. __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
  692. } RTC_TypeDef;
  693. /**
  694. * @brief Serial Audio Interface
  695. */
  696. typedef struct
  697. {
  698. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  699. } SAI_TypeDef;
  700. typedef struct
  701. {
  702. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  703. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  704. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  705. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  706. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  707. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  708. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  709. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  710. } SAI_Block_TypeDef;
  711. /**
  712. * @brief SPDIF-RX Interface
  713. */
  714. typedef struct
  715. {
  716. __IO uint32_t CR; /*!< Control register, Address offset: 0x00 */
  717. __IO uint32_t IMR; /*!< Interrupt mask register, Address offset: 0x04 */
  718. __IO uint32_t SR; /*!< Status register, Address offset: 0x08 */
  719. __IO uint32_t IFCR; /*!< Interrupt Flag Clear register, Address offset: 0x0C */
  720. __IO uint32_t DR; /*!< Data input register, Address offset: 0x10 */
  721. __IO uint32_t CSR; /*!< Channel Status register, Address offset: 0x14 */
  722. __IO uint32_t DIR; /*!< Debug Information register, Address offset: 0x18 */
  723. } SPDIFRX_TypeDef;
  724. /**
  725. * @brief SD host Interface
  726. */
  727. typedef struct
  728. {
  729. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  730. __IO uint32_t CLKCR; /*!< SDMMClock control register, Address offset: 0x04 */
  731. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  732. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  733. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  734. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  735. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  736. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  737. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  738. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  739. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  740. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  741. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  742. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  743. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  744. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  745. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  746. __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
  747. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  748. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  749. } SDMMC_TypeDef;
  750. /**
  751. * @brief Serial Peripheral Interface
  752. */
  753. typedef struct
  754. {
  755. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  756. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  757. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  758. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  759. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  760. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  761. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  762. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  763. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  764. } SPI_TypeDef;
  765. /**
  766. * @brief QUAD Serial Peripheral Interface
  767. */
  768. typedef struct
  769. {
  770. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  771. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  772. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  773. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  774. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  775. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  776. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  777. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  778. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  779. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  780. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  781. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  782. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  783. } QUADSPI_TypeDef;
  784. /**
  785. * @brief TIM
  786. */
  787. typedef struct
  788. {
  789. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  790. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  791. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  792. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  793. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  794. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  795. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  796. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  797. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  798. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  799. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  800. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  801. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  802. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  803. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  804. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  805. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  806. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  807. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  808. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  809. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  810. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  811. __IO uint32_t CCR5; /*!< TIM capture/compare mode register5, Address offset: 0x58 */
  812. __IO uint32_t CCR6; /*!< TIM capture/compare mode register6, Address offset: 0x5C */
  813. } TIM_TypeDef;
  814. /**
  815. * @brief LPTIMIMER
  816. */
  817. typedef struct
  818. {
  819. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  820. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  821. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  822. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  823. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  824. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  825. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  826. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  827. __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
  828. } LPTIM_TypeDef;
  829. /**
  830. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  831. */
  832. typedef struct
  833. {
  834. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  835. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  836. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  837. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  838. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  839. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  840. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  841. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  842. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  843. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  844. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  845. } USART_TypeDef;
  846. /**
  847. * @brief Window WATCHDOG
  848. */
  849. typedef struct
  850. {
  851. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  852. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  853. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  854. } WWDG_TypeDef;
  855. /**
  856. * @brief RNG
  857. */
  858. typedef struct
  859. {
  860. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  861. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  862. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  863. } RNG_TypeDef;
  864. /**
  865. * @}
  866. */
  867. /**
  868. * @brief USB_OTG_Core_Registers
  869. */
  870. typedef struct
  871. {
  872. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  873. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  874. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  875. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  876. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  877. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  878. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  879. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  880. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  881. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  882. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  883. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  884. uint32_t Reserved30[2]; /*!< Reserved 030h */
  885. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  886. __IO uint32_t CID; /*!< User ID Register 03Ch */
  887. uint32_t Reserved5[3]; /*!< Reserved 040h-048h */
  888. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
  889. uint32_t Reserved6; /*!< Reserved 050h */
  890. __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
  891. __IO uint32_t GPWRDN; /*!< Power Down Register 058h */
  892. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  893. __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register 60Ch */
  894. uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
  895. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  896. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  897. } USB_OTG_GlobalTypeDef;
  898. /**
  899. * @brief USB_OTG_device_Registers
  900. */
  901. typedef struct
  902. {
  903. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  904. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  905. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  906. uint32_t Reserved0C; /*!< Reserved 80Ch */
  907. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  908. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  909. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  910. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  911. uint32_t Reserved20; /*!< Reserved 820h */
  912. uint32_t Reserved9; /*!< Reserved 824h */
  913. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  914. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  915. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  916. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  917. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  918. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  919. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  920. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  921. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  922. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  923. } USB_OTG_DeviceTypeDef;
  924. /**
  925. * @brief USB_OTG_IN_Endpoint-Specific_Register
  926. */
  927. typedef struct
  928. {
  929. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  930. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  931. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  932. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  933. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  934. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  935. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  936. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  937. } USB_OTG_INEndpointTypeDef;
  938. /**
  939. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  940. */
  941. typedef struct
  942. {
  943. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  944. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  945. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  946. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  947. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  948. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  949. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  950. } USB_OTG_OUTEndpointTypeDef;
  951. /**
  952. * @brief USB_OTG_Host_Mode_Register_Structures
  953. */
  954. typedef struct
  955. {
  956. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  957. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  958. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  959. uint32_t Reserved40C; /*!< Reserved 40Ch */
  960. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  961. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  962. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  963. } USB_OTG_HostTypeDef;
  964. /**
  965. * @brief USB_OTG_Host_Channel_Specific_Registers
  966. */
  967. typedef struct
  968. {
  969. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  970. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  971. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  972. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  973. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  974. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  975. uint32_t Reserved[2]; /*!< Reserved */
  976. } USB_OTG_HostChannelTypeDef;
  977. /**
  978. * @}
  979. */
  980. /** @addtogroup Peripheral_memory_map
  981. * @{
  982. */
  983. #define RAMITCM_BASE ((uint32_t)0x00000000) /*!< Base address of :16KB RAM reserved for CPU execution/instruction accessible over ITCM */
  984. #define FLASHITCM_BASE ((uint32_t)0x00200000) /*!< Base address of :(up to 1 MB) embedded FLASH memory accessible over ITCM */
  985. #define FLASHAXI_BASE ((uint32_t)0x08000000) /*!< Base address of : (up to 1 MB) embedded FLASH memory accessible over AXI */
  986. #define RAMDTCM_BASE ((uint32_t)0x20000000) /*!< Base address of : 64KB system data RAM accessible over DTCM */
  987. #define SRAM1_BASE ((uint32_t)0x20010000) /*!< Base address of : 240KB RAM1 accessible over AXI/AHB */
  988. #define SRAM2_BASE ((uint32_t)0x2004C000) /*!< Base address of : 16KB RAM2 accessible over AXI/AHB */
  989. #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Base address of : AHB/ABP Peripherals */
  990. #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Base address of : Backup SRAM(4 KB) */
  991. #define QSPI_BASE ((uint32_t)0x90000000) /*!< Base address of : QSPI memories accessible over AXI */
  992. #define FMC_R_BASE ((uint32_t)0xA0000000) /*!< Base address of : FMC Control registers */
  993. #define QSPI_R_BASE ((uint32_t)0xA0001000) /*!< Base address of : QSPI Control registers */
  994. #define FLASH_END ((uint32_t)0x080FFFFF) /*!< FLASH end address */
  995. /* Legacy define */
  996. #define FLASH_BASE FLASHAXI_BASE
  997. /*!< Peripheral memory map */
  998. #define APB1PERIPH_BASE PERIPH_BASE
  999. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000)
  1000. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000)
  1001. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000)
  1002. /*!< APB1 peripherals */
  1003. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
  1004. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
  1005. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
  1006. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
  1007. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
  1008. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
  1009. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
  1010. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
  1011. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
  1012. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400)
  1013. #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
  1014. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
  1015. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
  1016. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
  1017. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
  1018. #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000)
  1019. #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
  1020. #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
  1021. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
  1022. #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
  1023. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
  1024. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
  1025. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00)
  1026. #define I2C4_BASE (APB1PERIPH_BASE + 0x6000)
  1027. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400)
  1028. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800)
  1029. #define CEC_BASE (APB1PERIPH_BASE + 0x6C00)
  1030. #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
  1031. #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
  1032. #define UART7_BASE (APB1PERIPH_BASE + 0x7800)
  1033. #define UART8_BASE (APB1PERIPH_BASE + 0x7C00)
  1034. /*!< APB2 peripherals */
  1035. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000)
  1036. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400)
  1037. #define USART1_BASE (APB2PERIPH_BASE + 0x1000)
  1038. #define USART6_BASE (APB2PERIPH_BASE + 0x1400)
  1039. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000)
  1040. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100)
  1041. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200)
  1042. #define ADC_BASE (APB2PERIPH_BASE + 0x2300)
  1043. #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00)
  1044. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
  1045. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400)
  1046. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800)
  1047. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00)
  1048. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000)
  1049. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400)
  1050. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800)
  1051. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000)
  1052. #define SPI6_BASE (APB2PERIPH_BASE + 0x5400)
  1053. #define SAI1_BASE (APB2PERIPH_BASE + 0x5800)
  1054. #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00)
  1055. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
  1056. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
  1057. #define SAI2_Block_A_BASE (SAI2_BASE + 0x004)
  1058. #define SAI2_Block_B_BASE (SAI2_BASE + 0x024)
  1059. /*!< AHB1 peripherals */
  1060. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000)
  1061. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400)
  1062. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800)
  1063. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00)
  1064. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000)
  1065. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400)
  1066. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800)
  1067. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00)
  1068. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000)
  1069. #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400)
  1070. #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800)
  1071. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000)
  1072. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800)
  1073. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00)
  1074. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000)
  1075. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010)
  1076. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028)
  1077. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040)
  1078. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058)
  1079. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070)
  1080. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088)
  1081. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0)
  1082. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8)
  1083. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400)
  1084. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010)
  1085. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028)
  1086. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040)
  1087. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058)
  1088. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070)
  1089. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088)
  1090. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0)
  1091. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8)
  1092. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000)
  1093. #define ETH_MAC_BASE (ETH_BASE)
  1094. #define ETH_MMC_BASE (ETH_BASE + 0x0100)
  1095. #define ETH_PTP_BASE (ETH_BASE + 0x0700)
  1096. #define ETH_DMA_BASE (ETH_BASE + 0x1000)
  1097. #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000)
  1098. /*!< AHB2 peripherals */
  1099. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000)
  1100. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800)
  1101. /*!< FMC Bankx registers base address */
  1102. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000)
  1103. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104)
  1104. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080)
  1105. #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140)
  1106. /* Debug MCU registers base address */
  1107. #define DBGMCU_BASE ((uint32_t )0xE0042000)
  1108. /*!< USB registers base address */
  1109. #define USB_OTG_HS_PERIPH_BASE ((uint32_t )0x40040000)
  1110. #define USB_OTG_FS_PERIPH_BASE ((uint32_t )0x50000000)
  1111. #define USB_OTG_GLOBAL_BASE ((uint32_t )0x000)
  1112. #define USB_OTG_DEVICE_BASE ((uint32_t )0x800)
  1113. #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t )0x900)
  1114. #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t )0xB00)
  1115. #define USB_OTG_EP_REG_SIZE ((uint32_t )0x20)
  1116. #define USB_OTG_HOST_BASE ((uint32_t )0x400)
  1117. #define USB_OTG_HOST_PORT_BASE ((uint32_t )0x440)
  1118. #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t )0x500)
  1119. #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t )0x20)
  1120. #define USB_OTG_PCGCCTL_BASE ((uint32_t )0xE00)
  1121. #define USB_OTG_FIFO_BASE ((uint32_t )0x1000)
  1122. #define USB_OTG_FIFO_SIZE ((uint32_t )0x1000)
  1123. /**
  1124. * @}
  1125. */
  1126. /** @addtogroup Peripheral_declaration
  1127. * @{
  1128. */
  1129. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1130. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1131. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1132. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1133. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1134. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1135. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1136. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1137. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1138. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1139. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1140. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1141. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1142. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1143. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1144. #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
  1145. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1146. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1147. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1148. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1149. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1150. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1151. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1152. #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
  1153. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1154. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1155. #define CEC ((CEC_TypeDef *) CEC_BASE)
  1156. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1157. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1158. #define UART7 ((USART_TypeDef *) UART7_BASE)
  1159. #define UART8 ((USART_TypeDef *) UART8_BASE)
  1160. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1161. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1162. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1163. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1164. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1165. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1166. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1167. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1168. #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
  1169. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1170. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  1171. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1172. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1173. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1174. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1175. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1176. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  1177. #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
  1178. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1179. #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
  1180. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1181. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1182. #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
  1183. #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
  1184. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1185. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1186. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1187. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1188. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1189. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1190. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1191. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1192. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1193. #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
  1194. #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
  1195. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1196. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1197. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1198. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1199. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1200. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1201. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1202. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1203. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1204. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1205. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1206. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1207. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1208. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1209. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1210. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1211. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1212. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1213. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1214. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1215. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1216. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1217. #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
  1218. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1219. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1220. #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1221. #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1222. #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1223. #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
  1224. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1225. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1226. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1227. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1228. /**
  1229. * @}
  1230. */
  1231. /** @addtogroup Exported_constants
  1232. * @{
  1233. */
  1234. /** @addtogroup Peripheral_Registers_Bits_Definition
  1235. * @{
  1236. */
  1237. /******************************************************************************/
  1238. /* Peripheral Registers_Bits_Definition */
  1239. /******************************************************************************/
  1240. /******************************************************************************/
  1241. /* */
  1242. /* Analog to Digital Converter */
  1243. /* */
  1244. /******************************************************************************/
  1245. /******************** Bit definition for ADC_SR register ********************/
  1246. #define ADC_SR_AWD ((uint32_t)0x00000001) /*!<Analog watchdog flag */
  1247. #define ADC_SR_EOC ((uint32_t)0x00000002) /*!<End of conversion */
  1248. #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!<Injected channel end of conversion */
  1249. #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!<Injected channel Start flag */
  1250. #define ADC_SR_STRT ((uint32_t)0x00000010) /*!<Regular channel Start flag */
  1251. #define ADC_SR_OVR ((uint32_t)0x00000020) /*!<Overrun flag */
  1252. /******************* Bit definition for ADC_CR1 register ********************/
  1253. #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1254. #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1255. #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1256. #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1257. #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1258. #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1259. #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */
  1260. #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */
  1261. #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */
  1262. #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */
  1263. #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */
  1264. #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */
  1265. #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */
  1266. #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */
  1267. #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1268. #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  1269. #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  1270. #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  1271. #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */
  1272. #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */
  1273. #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */
  1274. #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1275. #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1276. #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */
  1277. /******************* Bit definition for ADC_CR2 register ********************/
  1278. #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */
  1279. #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */
  1280. #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */
  1281. #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */
  1282. #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */
  1283. #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */
  1284. #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1285. #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1286. #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1287. #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  1288. #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  1289. #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1290. #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1291. #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1292. #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */
  1293. #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1294. #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1295. #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1296. #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1297. #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  1298. #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1299. #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  1300. #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  1301. #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */
  1302. /****************** Bit definition for ADC_SMPR1 register *******************/
  1303. #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1304. #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1305. #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1306. #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1307. #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1308. #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  1309. #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  1310. #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  1311. #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1312. #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  1313. #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  1314. #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  1315. #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1316. #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  1317. #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  1318. #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  1319. #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1320. #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  1321. #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  1322. #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  1323. #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1324. #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1325. #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1326. #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1327. #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1328. #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  1329. #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  1330. #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */
  1331. #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1332. #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  1333. #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  1334. #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  1335. #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1336. #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1337. #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1338. #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1339. /****************** Bit definition for ADC_SMPR2 register *******************/
  1340. #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1341. #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1342. #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1343. #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1344. #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1345. #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  1346. #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  1347. #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  1348. #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1349. #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  1350. #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  1351. #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  1352. #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1353. #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  1354. #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  1355. #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  1356. #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1357. #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  1358. #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  1359. #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  1360. #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1361. #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1362. #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1363. #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1364. #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1365. #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  1366. #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  1367. #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */
  1368. #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1369. #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  1370. #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  1371. #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  1372. #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1373. #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1374. #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1375. #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1376. #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1377. #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */
  1378. #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */
  1379. #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */
  1380. /****************** Bit definition for ADC_JOFR1 register *******************/
  1381. #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 1 */
  1382. /****************** Bit definition for ADC_JOFR2 register *******************/
  1383. #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 2 */
  1384. /****************** Bit definition for ADC_JOFR3 register *******************/
  1385. #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 3 */
  1386. /****************** Bit definition for ADC_JOFR4 register *******************/
  1387. #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 4 */
  1388. /******************* Bit definition for ADC_HTR register ********************/
  1389. #define ADC_HTR_HT ((uint32_t)0x0FFF) /*!<Analog watchdog high threshold */
  1390. /******************* Bit definition for ADC_LTR register ********************/
  1391. #define ADC_LTR_LT ((uint32_t)0x0FFF) /*!<Analog watchdog low threshold */
  1392. /******************* Bit definition for ADC_SQR1 register *******************/
  1393. #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1394. #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1395. #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1396. #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1397. #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1398. #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1399. #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1400. #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1401. #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1402. #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1403. #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1404. #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1405. #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1406. #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1407. #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1408. #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1409. #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1410. #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1411. #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1412. #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1413. #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1414. #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1415. #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1416. #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1417. #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */
  1418. #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1419. #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1420. #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1421. #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1422. /******************* Bit definition for ADC_SQR2 register *******************/
  1423. #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1424. #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1425. #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1426. #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1427. #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1428. #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1429. #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1430. #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1431. #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1432. #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1433. #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1434. #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1435. #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1436. #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1437. #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1438. #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1439. #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1440. #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1441. #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1442. #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1443. #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1444. #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1445. #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1446. #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1447. #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1448. #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1449. #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1450. #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1451. #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1452. #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */
  1453. #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1454. #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */
  1455. #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */
  1456. #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */
  1457. #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */
  1458. #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */
  1459. /******************* Bit definition for ADC_SQR3 register *******************/
  1460. #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1461. #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1462. #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1463. #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1464. #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1465. #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1466. #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1467. #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1468. #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1469. #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1470. #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1471. #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1472. #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1473. #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1474. #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1475. #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1476. #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1477. #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1478. #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1479. #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1480. #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1481. #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1482. #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1483. #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1484. #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1485. #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1486. #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1487. #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1488. #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1489. #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */
  1490. #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1491. #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */
  1492. #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */
  1493. #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */
  1494. #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */
  1495. #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */
  1496. /******************* Bit definition for ADC_JSQR register *******************/
  1497. #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1498. #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1499. #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1500. #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1501. #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1502. #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1503. #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1504. #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1505. #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1506. #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1507. #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1508. #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1509. #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1510. #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1511. #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1512. #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1513. #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1514. #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1515. #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1516. #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1517. #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1518. #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1519. #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1520. #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1521. #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */
  1522. #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1523. #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1524. /******************* Bit definition for ADC_JDR1 register *******************/
  1525. #define ADC_JDR1_JDATA ((uint16_t)0xFFFF) /*!<Injected data */
  1526. /******************* Bit definition for ADC_JDR2 register *******************/
  1527. #define ADC_JDR2_JDATA ((uint16_t)0xFFFF) /*!<Injected data */
  1528. /******************* Bit definition for ADC_JDR3 register *******************/
  1529. #define ADC_JDR3_JDATA ((uint16_t)0xFFFF) /*!<Injected data */
  1530. /******************* Bit definition for ADC_JDR4 register *******************/
  1531. #define ADC_JDR4_JDATA ((uint16_t)0xFFFF) /*!<Injected data */
  1532. /******************** Bit definition for ADC_DR register ********************/
  1533. #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */
  1534. #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */
  1535. /******************* Bit definition for ADC_CSR register ********************/
  1536. #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */
  1537. #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */
  1538. #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */
  1539. #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */
  1540. #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */
  1541. #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */
  1542. #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */
  1543. #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */
  1544. #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */
  1545. #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */
  1546. #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */
  1547. #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */
  1548. #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */
  1549. #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */
  1550. #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */
  1551. #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */
  1552. #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */
  1553. #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */
  1554. /******************* Bit definition for ADC_CCR register ********************/
  1555. #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1556. #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1557. #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1558. #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1559. #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1560. #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1561. #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1562. #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  1563. #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  1564. #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  1565. #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  1566. #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */
  1567. #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1568. #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */
  1569. #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */
  1570. #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1571. #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1572. #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1573. #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */
  1574. #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */
  1575. /******************* Bit definition for ADC_CDR register ********************/
  1576. #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */
  1577. #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */
  1578. /******************************************************************************/
  1579. /* */
  1580. /* Controller Area Network */
  1581. /* */
  1582. /******************************************************************************/
  1583. /*!<CAN control and status registers */
  1584. /******************* Bit definition for CAN_MCR register ********************/
  1585. #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
  1586. #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
  1587. #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
  1588. #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
  1589. #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
  1590. #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
  1591. #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
  1592. #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
  1593. #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
  1594. /******************* Bit definition for CAN_MSR register ********************/
  1595. #define CAN_MSR_INAK ((uint32_t)0x00000001) /*!<Initialization Acknowledge */
  1596. #define CAN_MSR_SLAK ((uint32_t)0x00000002) /*!<Sleep Acknowledge */
  1597. #define CAN_MSR_ERRI ((uint32_t)0x00000004) /*!<Error Interrupt */
  1598. #define CAN_MSR_WKUI ((uint32_t)0x00000008) /*!<Wakeup Interrupt */
  1599. #define CAN_MSR_SLAKI ((uint32_t)0x00000010) /*!<Sleep Acknowledge Interrupt */
  1600. #define CAN_MSR_TXM ((uint32_t)0x00000100) /*!<Transmit Mode */
  1601. #define CAN_MSR_RXM ((uint32_t)0x00000200) /*!<Receive Mode */
  1602. #define CAN_MSR_SAMP ((uint32_t)0x00000400) /*!<Last Sample Point */
  1603. #define CAN_MSR_RX ((uint32_t)0x00000800) /*!<CAN Rx Signal */
  1604. /******************* Bit definition for CAN_TSR register ********************/
  1605. #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
  1606. #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
  1607. #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
  1608. #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
  1609. #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
  1610. #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
  1611. #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
  1612. #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
  1613. #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
  1614. #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
  1615. #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
  1616. #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
  1617. #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
  1618. #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
  1619. #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
  1620. #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
  1621. #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
  1622. #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
  1623. #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
  1624. #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
  1625. #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
  1626. #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
  1627. #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
  1628. #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
  1629. /******************* Bit definition for CAN_RF0R register *******************/
  1630. #define CAN_RF0R_FMP0 ((uint32_t)0x00000003) /*!<FIFO 0 Message Pending */
  1631. #define CAN_RF0R_FULL0 ((uint32_t)0x00000008) /*!<FIFO 0 Full */
  1632. #define CAN_RF0R_FOVR0 ((uint32_t)0x00000010) /*!<FIFO 0 Overrun */
  1633. #define CAN_RF0R_RFOM0 ((uint32_t)0x00000020) /*!<Release FIFO 0 Output Mailbox */
  1634. /******************* Bit definition for CAN_RF1R register *******************/
  1635. #define CAN_RF1R_FMP1 ((uint32_t)0x00000003) /*!<FIFO 1 Message Pending */
  1636. #define CAN_RF1R_FULL1 ((uint32_t)0x00000008) /*!<FIFO 1 Full */
  1637. #define CAN_RF1R_FOVR1 ((uint32_t)0x00000010) /*!<FIFO 1 Overrun */
  1638. #define CAN_RF1R_RFOM1 ((uint32_t)0x00000020) /*!<Release FIFO 1 Output Mailbox */
  1639. /******************** Bit definition for CAN_IER register *******************/
  1640. #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
  1641. #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
  1642. #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
  1643. #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
  1644. #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
  1645. #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
  1646. #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
  1647. #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
  1648. #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
  1649. #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
  1650. #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
  1651. #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
  1652. #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
  1653. #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
  1654. /******************** Bit definition for CAN_ESR register *******************/
  1655. #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
  1656. #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
  1657. #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
  1658. #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
  1659. #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  1660. #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  1661. #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  1662. #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1663. #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
  1664. /******************* Bit definition for CAN_BTR register ********************/
  1665. #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
  1666. #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
  1667. #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1668. #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1669. #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  1670. #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  1671. #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
  1672. #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1673. #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1674. #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1675. #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
  1676. #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1677. #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1678. #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
  1679. #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
  1680. /*!<Mailbox registers */
  1681. /****************** Bit definition for CAN_TI0R register ********************/
  1682. #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1683. #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1684. #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1685. #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1686. #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1687. /****************** Bit definition for CAN_TDT0R register *******************/
  1688. #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1689. #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1690. #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1691. /****************** Bit definition for CAN_TDL0R register *******************/
  1692. #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1693. #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1694. #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1695. #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1696. /****************** Bit definition for CAN_TDH0R register *******************/
  1697. #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1698. #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1699. #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1700. #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1701. /******************* Bit definition for CAN_TI1R register *******************/
  1702. #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1703. #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1704. #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1705. #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1706. #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1707. /******************* Bit definition for CAN_TDT1R register ******************/
  1708. #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1709. #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1710. #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1711. /******************* Bit definition for CAN_TDL1R register ******************/
  1712. #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1713. #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1714. #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1715. #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1716. /******************* Bit definition for CAN_TDH1R register ******************/
  1717. #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1718. #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1719. #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1720. #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1721. /******************* Bit definition for CAN_TI2R register *******************/
  1722. #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1723. #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1724. #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1725. #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
  1726. #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1727. /******************* Bit definition for CAN_TDT2R register ******************/
  1728. #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1729. #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1730. #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1731. /******************* Bit definition for CAN_TDL2R register ******************/
  1732. #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1733. #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1734. #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1735. #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1736. /******************* Bit definition for CAN_TDH2R register ******************/
  1737. #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1738. #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1739. #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1740. #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1741. /******************* Bit definition for CAN_RI0R register *******************/
  1742. #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1743. #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1744. #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1745. #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1746. /******************* Bit definition for CAN_RDT0R register ******************/
  1747. #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1748. #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
  1749. #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1750. /******************* Bit definition for CAN_RDL0R register ******************/
  1751. #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1752. #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1753. #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1754. #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1755. /******************* Bit definition for CAN_RDH0R register ******************/
  1756. #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1757. #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1758. #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1759. #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1760. /******************* Bit definition for CAN_RI1R register *******************/
  1761. #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1762. #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1763. #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
  1764. #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1765. /******************* Bit definition for CAN_RDT1R register ******************/
  1766. #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1767. #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
  1768. #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1769. /******************* Bit definition for CAN_RDL1R register ******************/
  1770. #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1771. #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1772. #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1773. #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1774. /******************* Bit definition for CAN_RDH1R register ******************/
  1775. #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1776. #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1777. #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1778. #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1779. /*!<CAN filter registers */
  1780. /******************* Bit definition for CAN_FMR register ********************/
  1781. #define CAN_FMR_FINIT ((uint8_t)0x01) /*!<Filter Init Mode */
  1782. #define CAN_FMR_CAN2SB ((uint32_t)0x00003F00) /*!<CAN2 start bank */
  1783. /******************* Bit definition for CAN_FM1R register *******************/
  1784. #define CAN_FM1R_FBM ((uint32_t)0x3FFF) /*!<Filter Mode */
  1785. #define CAN_FM1R_FBM0 ((uint32_t)0x0001) /*!<Filter Init Mode bit 0 */
  1786. #define CAN_FM1R_FBM1 ((uint32_t)0x0002) /*!<Filter Init Mode bit 1 */
  1787. #define CAN_FM1R_FBM2 ((uint32_t)0x0004) /*!<Filter Init Mode bit 2 */
  1788. #define CAN_FM1R_FBM3 ((uint32_t)0x0008) /*!<Filter Init Mode bit 3 */
  1789. #define CAN_FM1R_FBM4 ((uint32_t)0x0010) /*!<Filter Init Mode bit 4 */
  1790. #define CAN_FM1R_FBM5 ((uint32_t)0x0020) /*!<Filter Init Mode bit 5 */
  1791. #define CAN_FM1R_FBM6 ((uint32_t)0x0040) /*!<Filter Init Mode bit 6 */
  1792. #define CAN_FM1R_FBM7 ((uint32_t)0x0080) /*!<Filter Init Mode bit 7 */
  1793. #define CAN_FM1R_FBM8 ((uint32_t)0x0100) /*!<Filter Init Mode bit 8 */
  1794. #define CAN_FM1R_FBM9 ((uint32_t)0x0200) /*!<Filter Init Mode bit 9 */
  1795. #define CAN_FM1R_FBM10 ((uint32_t)0x0400) /*!<Filter Init Mode bit 10 */
  1796. #define CAN_FM1R_FBM11 ((uint32_t)0x0800) /*!<Filter Init Mode bit 11 */
  1797. #define CAN_FM1R_FBM12 ((uint32_t)0x1000) /*!<Filter Init Mode bit 12 */
  1798. #define CAN_FM1R_FBM13 ((uint32_t)0x2000) /*!<Filter Init Mode bit 13 */
  1799. /******************* Bit definition for CAN_FS1R register *******************/
  1800. #define CAN_FS1R_FSC ((uint32_t)0x00003FFF) /*!<Filter Scale Configuration */
  1801. #define CAN_FS1R_FSC0 ((uint32_t)0x00000001) /*!<Filter Scale Configuration bit 0 */
  1802. #define CAN_FS1R_FSC1 ((uint32_t)0x00000002) /*!<Filter Scale Configuration bit 1 */
  1803. #define CAN_FS1R_FSC2 ((uint32_t)0x00000004) /*!<Filter Scale Configuration bit 2 */
  1804. #define CAN_FS1R_FSC3 ((uint32_t)0x00000008) /*!<Filter Scale Configuration bit 3 */
  1805. #define CAN_FS1R_FSC4 ((uint32_t)0x00000010) /*!<Filter Scale Configuration bit 4 */
  1806. #define CAN_FS1R_FSC5 ((uint32_t)0x00000020) /*!<Filter Scale Configuration bit 5 */
  1807. #define CAN_FS1R_FSC6 ((uint32_t)0x00000040) /*!<Filter Scale Configuration bit 6 */
  1808. #define CAN_FS1R_FSC7 ((uint32_t)0x00000080) /*!<Filter Scale Configuration bit 7 */
  1809. #define CAN_FS1R_FSC8 ((uint32_t)0x00000100) /*!<Filter Scale Configuration bit 8 */
  1810. #define CAN_FS1R_FSC9 ((uint32_t)0x00000200) /*!<Filter Scale Configuration bit 9 */
  1811. #define CAN_FS1R_FSC10 ((uint32_t)0x00000400) /*!<Filter Scale Configuration bit 10 */
  1812. #define CAN_FS1R_FSC11 ((uint32_t)0x00000800) /*!<Filter Scale Configuration bit 11 */
  1813. #define CAN_FS1R_FSC12 ((uint32_t)0x00001000) /*!<Filter Scale Configuration bit 12 */
  1814. #define CAN_FS1R_FSC13 ((uint32_t)0x00002000) /*!<Filter Scale Configuration bit 13 */
  1815. /****************** Bit definition for CAN_FFA1R register *******************/
  1816. #define CAN_FFA1R_FFA ((uint32_t)0x00003FFF) /*!<Filter FIFO Assignment */
  1817. #define CAN_FFA1R_FFA0 ((uint32_t)0x00000001) /*!<Filter FIFO Assignment for Filter 0 */
  1818. #define CAN_FFA1R_FFA1 ((uint32_t)0x00000002) /*!<Filter FIFO Assignment for Filter 1 */
  1819. #define CAN_FFA1R_FFA2 ((uint32_t)0x00000004) /*!<Filter FIFO Assignment for Filter 2 */
  1820. #define CAN_FFA1R_FFA3 ((uint32_t)0x00000008) /*!<Filter FIFO Assignment for Filter 3 */
  1821. #define CAN_FFA1R_FFA4 ((uint32_t)0x00000010) /*!<Filter FIFO Assignment for Filter 4 */
  1822. #define CAN_FFA1R_FFA5 ((uint32_t)0x00000020) /*!<Filter FIFO Assignment for Filter 5 */
  1823. #define CAN_FFA1R_FFA6 ((uint32_t)0x00000040) /*!<Filter FIFO Assignment for Filter 6 */
  1824. #define CAN_FFA1R_FFA7 ((uint32_t)0x00000080) /*!<Filter FIFO Assignment for Filter 7 */
  1825. #define CAN_FFA1R_FFA8 ((uint32_t)0x00000100) /*!<Filter FIFO Assignment for Filter 8 */
  1826. #define CAN_FFA1R_FFA9 ((uint32_t)0x00000200) /*!<Filter FIFO Assignment for Filter 9 */
  1827. #define CAN_FFA1R_FFA10 ((uint32_t)0x00000400) /*!<Filter FIFO Assignment for Filter 10 */
  1828. #define CAN_FFA1R_FFA11 ((uint32_t)0x00000800) /*!<Filter FIFO Assignment for Filter 11 */
  1829. #define CAN_FFA1R_FFA12 ((uint32_t)0x00001000) /*!<Filter FIFO Assignment for Filter 12 */
  1830. #define CAN_FFA1R_FFA13 ((uint32_t)0x00002000) /*!<Filter FIFO Assignment for Filter 13 */
  1831. /******************* Bit definition for CAN_FA1R register *******************/
  1832. #define CAN_FA1R_FACT ((uint32_t)0x00003FFF) /*!<Filter Active */
  1833. #define CAN_FA1R_FACT0 ((uint32_t)0x00000001) /*!<Filter 0 Active */
  1834. #define CAN_FA1R_FACT1 ((uint32_t)0x00000002) /*!<Filter 1 Active */
  1835. #define CAN_FA1R_FACT2 ((uint32_t)0x00000004) /*!<Filter 2 Active */
  1836. #define CAN_FA1R_FACT3 ((uint32_t)0x00000008) /*!<Filter 3 Active */
  1837. #define CAN_FA1R_FACT4 ((uint32_t)0x00000010) /*!<Filter 4 Active */
  1838. #define CAN_FA1R_FACT5 ((uint32_t)0x00000020) /*!<Filter 5 Active */
  1839. #define CAN_FA1R_FACT6 ((uint32_t)0x00000040) /*!<Filter 6 Active */
  1840. #define CAN_FA1R_FACT7 ((uint32_t)0x00000080) /*!<Filter 7 Active */
  1841. #define CAN_FA1R_FACT8 ((uint32_t)0x00000100) /*!<Filter 8 Active */
  1842. #define CAN_FA1R_FACT9 ((uint32_t)0x00000200) /*!<Filter 9 Active */
  1843. #define CAN_FA1R_FACT10 ((uint32_t)0x00000400) /*!<Filter 10 Active */
  1844. #define CAN_FA1R_FACT11 ((uint32_t)0x00000800) /*!<Filter 11 Active */
  1845. #define CAN_FA1R_FACT12 ((uint32_t)0x00001000) /*!<Filter 12 Active */
  1846. #define CAN_FA1R_FACT13 ((uint32_t)0x00002000) /*!<Filter 13 Active */
  1847. /******************* Bit definition for CAN_F0R1 register *******************/
  1848. #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1849. #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1850. #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1851. #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1852. #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1853. #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1854. #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1855. #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1856. #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1857. #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1858. #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1859. #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1860. #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1861. #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1862. #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1863. #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1864. #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1865. #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1866. #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1867. #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1868. #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1869. #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1870. #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1871. #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1872. #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1873. #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1874. #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1875. #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1876. #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1877. #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1878. #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1879. #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1880. /******************* Bit definition for CAN_F1R1 register *******************/
  1881. #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1882. #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1883. #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1884. #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1885. #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1886. #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1887. #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1888. #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1889. #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1890. #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1891. #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1892. #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1893. #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1894. #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1895. #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1896. #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1897. #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1898. #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1899. #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1900. #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1901. #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1902. #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1903. #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1904. #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1905. #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1906. #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1907. #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1908. #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1909. #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1910. #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1911. #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1912. #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1913. /******************* Bit definition for CAN_F2R1 register *******************/
  1914. #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1915. #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1916. #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1917. #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1918. #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1919. #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1920. #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1921. #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1922. #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1923. #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1924. #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1925. #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1926. #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1927. #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1928. #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1929. #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1930. #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1931. #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1932. #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1933. #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1934. #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1935. #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1936. #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1937. #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1938. #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1939. #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1940. #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1941. #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1942. #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1943. #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1944. #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1945. #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1946. /******************* Bit definition for CAN_F3R1 register *******************/
  1947. #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1948. #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1949. #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1950. #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1951. #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1952. #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1953. #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1954. #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1955. #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1956. #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1957. #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1958. #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1959. #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1960. #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1961. #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1962. #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1963. #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1964. #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1965. #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1966. #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1967. #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1968. #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1969. #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1970. #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1971. #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1972. #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1973. #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1974. #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1975. #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1976. #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1977. #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1978. #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1979. /******************* Bit definition for CAN_F4R1 register *******************/
  1980. #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1981. #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1982. #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1983. #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1984. #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1985. #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1986. #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1987. #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1988. #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1989. #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1990. #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1991. #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1992. #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1993. #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1994. #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1995. #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1996. #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1997. #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1998. #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1999. #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2000. #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2001. #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2002. #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2003. #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2004. #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2005. #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2006. #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2007. #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2008. #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2009. #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2010. #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2011. #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2012. /******************* Bit definition for CAN_F5R1 register *******************/
  2013. #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2014. #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2015. #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2016. #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2017. #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2018. #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2019. #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2020. #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2021. #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2022. #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2023. #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2024. #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2025. #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2026. #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2027. #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2028. #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2029. #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2030. #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2031. #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2032. #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2033. #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2034. #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2035. #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2036. #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2037. #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2038. #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2039. #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2040. #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2041. #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2042. #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2043. #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2044. #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2045. /******************* Bit definition for CAN_F6R1 register *******************/
  2046. #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2047. #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2048. #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2049. #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2050. #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2051. #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2052. #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2053. #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2054. #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2055. #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2056. #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2057. #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2058. #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2059. #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2060. #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2061. #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2062. #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2063. #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2064. #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2065. #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2066. #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2067. #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2068. #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2069. #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2070. #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2071. #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2072. #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2073. #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2074. #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2075. #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2076. #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2077. #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2078. /******************* Bit definition for CAN_F7R1 register *******************/
  2079. #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2080. #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2081. #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2082. #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2083. #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2084. #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2085. #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2086. #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2087. #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2088. #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2089. #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2090. #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2091. #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2092. #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2093. #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2094. #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2095. #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2096. #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2097. #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2098. #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2099. #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2100. #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2101. #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2102. #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2103. #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2104. #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2105. #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2106. #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2107. #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2108. #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2109. #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2110. #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2111. /******************* Bit definition for CAN_F8R1 register *******************/
  2112. #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2113. #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2114. #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2115. #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2116. #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2117. #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2118. #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2119. #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2120. #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2121. #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2122. #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2123. #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2124. #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2125. #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2126. #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2127. #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2128. #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2129. #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2130. #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2131. #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2132. #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2133. #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2134. #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2135. #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2136. #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2137. #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2138. #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2139. #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2140. #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2141. #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2142. #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2143. #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2144. /******************* Bit definition for CAN_F9R1 register *******************/
  2145. #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2146. #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2147. #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2148. #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2149. #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2150. #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2151. #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2152. #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2153. #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2154. #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2155. #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2156. #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2157. #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2158. #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2159. #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2160. #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2161. #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2162. #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2163. #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2164. #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2165. #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2166. #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2167. #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2168. #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2169. #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2170. #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2171. #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2172. #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2173. #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2174. #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2175. #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2176. #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2177. /******************* Bit definition for CAN_F10R1 register ******************/
  2178. #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2179. #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2180. #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2181. #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2182. #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2183. #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2184. #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2185. #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2186. #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2187. #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2188. #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2189. #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2190. #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2191. #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2192. #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2193. #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2194. #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2195. #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2196. #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2197. #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2198. #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2199. #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2200. #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2201. #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2202. #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2203. #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2204. #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2205. #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2206. #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2207. #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2208. #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2209. #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2210. /******************* Bit definition for CAN_F11R1 register ******************/
  2211. #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2212. #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2213. #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2214. #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2215. #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2216. #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2217. #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2218. #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2219. #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2220. #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2221. #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2222. #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2223. #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2224. #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2225. #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2226. #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2227. #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2228. #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2229. #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2230. #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2231. #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2232. #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2233. #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2234. #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2235. #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2236. #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2237. #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2238. #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2239. #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2240. #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2241. #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2242. #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2243. /******************* Bit definition for CAN_F12R1 register ******************/
  2244. #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2245. #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2246. #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2247. #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2248. #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2249. #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2250. #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2251. #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2252. #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2253. #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2254. #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2255. #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2256. #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2257. #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2258. #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2259. #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2260. #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2261. #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2262. #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2263. #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2264. #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2265. #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2266. #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2267. #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2268. #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2269. #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2270. #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2271. #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2272. #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2273. #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2274. #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2275. #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2276. /******************* Bit definition for CAN_F13R1 register ******************/
  2277. #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2278. #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2279. #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2280. #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2281. #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2282. #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2283. #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2284. #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2285. #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2286. #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2287. #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2288. #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2289. #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2290. #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2291. #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2292. #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2293. #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2294. #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2295. #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2296. #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2297. #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2298. #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2299. #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2300. #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2301. #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2302. #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2303. #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2304. #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2305. #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2306. #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2307. #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2308. #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2309. /******************* Bit definition for CAN_F0R2 register *******************/
  2310. #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2311. #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2312. #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2313. #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2314. #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2315. #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2316. #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2317. #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2318. #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2319. #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2320. #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2321. #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2322. #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2323. #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2324. #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2325. #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2326. #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2327. #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2328. #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2329. #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2330. #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2331. #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2332. #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2333. #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2334. #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2335. #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2336. #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2337. #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2338. #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2339. #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2340. #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2341. #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2342. /******************* Bit definition for CAN_F1R2 register *******************/
  2343. #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2344. #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2345. #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2346. #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2347. #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2348. #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2349. #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2350. #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2351. #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2352. #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2353. #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2354. #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2355. #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2356. #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2357. #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2358. #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2359. #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2360. #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2361. #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2362. #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2363. #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2364. #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2365. #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2366. #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2367. #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2368. #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2369. #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2370. #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2371. #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2372. #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2373. #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2374. #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2375. /******************* Bit definition for CAN_F2R2 register *******************/
  2376. #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2377. #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2378. #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2379. #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2380. #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2381. #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2382. #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2383. #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2384. #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2385. #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2386. #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2387. #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2388. #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2389. #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2390. #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2391. #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2392. #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2393. #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2394. #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2395. #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2396. #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2397. #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2398. #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2399. #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2400. #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2401. #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2402. #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2403. #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2404. #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2405. #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2406. #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2407. #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2408. /******************* Bit definition for CAN_F3R2 register *******************/
  2409. #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2410. #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2411. #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2412. #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2413. #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2414. #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2415. #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2416. #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2417. #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2418. #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2419. #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2420. #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2421. #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2422. #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2423. #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2424. #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2425. #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2426. #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2427. #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2428. #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2429. #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2430. #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2431. #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2432. #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2433. #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2434. #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2435. #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2436. #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2437. #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2438. #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2439. #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2440. #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2441. /******************* Bit definition for CAN_F4R2 register *******************/
  2442. #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2443. #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2444. #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2445. #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2446. #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2447. #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2448. #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2449. #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2450. #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2451. #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2452. #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2453. #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2454. #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2455. #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2456. #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2457. #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2458. #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2459. #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2460. #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2461. #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2462. #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2463. #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2464. #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2465. #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2466. #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2467. #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2468. #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2469. #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2470. #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2471. #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2472. #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2473. #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2474. /******************* Bit definition for CAN_F5R2 register *******************/
  2475. #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2476. #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2477. #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2478. #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2479. #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2480. #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2481. #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2482. #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2483. #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2484. #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2485. #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2486. #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2487. #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2488. #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2489. #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2490. #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2491. #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2492. #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2493. #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2494. #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2495. #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2496. #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2497. #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2498. #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2499. #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2500. #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2501. #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2502. #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2503. #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2504. #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2505. #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2506. #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2507. /******************* Bit definition for CAN_F6R2 register *******************/
  2508. #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2509. #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2510. #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2511. #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2512. #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2513. #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2514. #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2515. #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2516. #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2517. #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2518. #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2519. #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2520. #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2521. #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2522. #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2523. #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2524. #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2525. #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2526. #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2527. #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2528. #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2529. #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2530. #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2531. #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2532. #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2533. #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2534. #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2535. #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2536. #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2537. #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2538. #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2539. #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2540. /******************* Bit definition for CAN_F7R2 register *******************/
  2541. #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2542. #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2543. #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2544. #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2545. #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2546. #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2547. #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2548. #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2549. #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2550. #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2551. #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2552. #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2553. #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2554. #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2555. #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2556. #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2557. #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2558. #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2559. #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2560. #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2561. #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2562. #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2563. #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2564. #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2565. #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2566. #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2567. #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2568. #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2569. #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2570. #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2571. #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2572. #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2573. /******************* Bit definition for CAN_F8R2 register *******************/
  2574. #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2575. #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2576. #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2577. #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2578. #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2579. #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2580. #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2581. #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2582. #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2583. #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2584. #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2585. #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2586. #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2587. #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2588. #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2589. #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2590. #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2591. #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2592. #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2593. #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2594. #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2595. #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2596. #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2597. #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2598. #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2599. #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2600. #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2601. #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2602. #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2603. #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2604. #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2605. #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2606. /******************* Bit definition for CAN_F9R2 register *******************/
  2607. #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2608. #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2609. #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2610. #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2611. #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2612. #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2613. #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2614. #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2615. #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2616. #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2617. #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2618. #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2619. #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2620. #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2621. #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2622. #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2623. #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2624. #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2625. #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2626. #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2627. #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2628. #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2629. #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2630. #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2631. #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2632. #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2633. #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2634. #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2635. #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2636. #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2637. #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2638. #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2639. /******************* Bit definition for CAN_F10R2 register ******************/
  2640. #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2641. #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2642. #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2643. #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2644. #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2645. #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2646. #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2647. #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2648. #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2649. #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2650. #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2651. #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2652. #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2653. #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2654. #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2655. #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2656. #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2657. #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2658. #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2659. #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2660. #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2661. #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2662. #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2663. #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2664. #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2665. #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2666. #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2667. #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2668. #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2669. #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2670. #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2671. #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2672. /******************* Bit definition for CAN_F11R2 register ******************/
  2673. #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2674. #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2675. #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2676. #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2677. #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2678. #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2679. #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2680. #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2681. #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2682. #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2683. #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2684. #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2685. #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2686. #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2687. #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2688. #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2689. #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2690. #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2691. #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2692. #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2693. #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2694. #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2695. #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2696. #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2697. #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2698. #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2699. #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2700. #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2701. #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2702. #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2703. #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2704. #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2705. /******************* Bit definition for CAN_F12R2 register ******************/
  2706. #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2707. #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2708. #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2709. #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2710. #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2711. #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2712. #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2713. #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2714. #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2715. #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2716. #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2717. #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2718. #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2719. #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2720. #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2721. #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2722. #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2723. #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2724. #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2725. #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2726. #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2727. #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2728. #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2729. #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2730. #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2731. #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2732. #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2733. #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2734. #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2735. #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2736. #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2737. #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2738. /******************* Bit definition for CAN_F13R2 register ******************/
  2739. #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2740. #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2741. #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2742. #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2743. #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2744. #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2745. #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2746. #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2747. #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2748. #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2749. #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2750. #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2751. #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2752. #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2753. #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2754. #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2755. #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2756. #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2757. #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2758. #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2759. #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2760. #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2761. #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2762. #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2763. #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2764. #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2765. #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2766. #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2767. #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2768. #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2769. #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2770. #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2771. /******************************************************************************/
  2772. /* */
  2773. /* HDMI-CEC (CEC) */
  2774. /* */
  2775. /******************************************************************************/
  2776. /******************* Bit definition for CEC_CR register *********************/
  2777. #define CEC_CR_CECEN ((uint32_t)0x00000001) /*!< CEC Enable */
  2778. #define CEC_CR_TXSOM ((uint32_t)0x00000002) /*!< CEC Tx Start Of Message */
  2779. #define CEC_CR_TXEOM ((uint32_t)0x00000004) /*!< CEC Tx End Of Message */
  2780. /******************* Bit definition for CEC_CFGR register *******************/
  2781. #define CEC_CFGR_SFT ((uint32_t)0x00000007) /*!< CEC Signal Free Time */
  2782. #define CEC_CFGR_RXTOL ((uint32_t)0x00000008) /*!< CEC Tolerance */
  2783. #define CEC_CFGR_BRESTP ((uint32_t)0x00000010) /*!< CEC Rx Stop */
  2784. #define CEC_CFGR_BREGEN ((uint32_t)0x00000020) /*!< CEC Bit Rising Error generation */
  2785. #define CEC_CFGR_LBPEGEN ((uint32_t)0x00000040) /*!< CEC Long Period Error generation */
  2786. #define CEC_CFGR_BRDNOGEN ((uint32_t)0x00000080) /*!< CEC Broadcast no Error generation */
  2787. #define CEC_CFGR_SFTOPT ((uint32_t)0x00000100) /*!< CEC Signal Free Time optional */
  2788. #define CEC_CFGR_OAR ((uint32_t)0x7FFF0000) /*!< CEC Own Address */
  2789. #define CEC_CFGR_LSTN ((uint32_t)0x80000000) /*!< CEC Listen mode */
  2790. /******************* Bit definition for CEC_TXDR register *******************/
  2791. #define CEC_TXDR_TXD ((uint32_t)0x000000FF) /*!< CEC Tx Data */
  2792. /******************* Bit definition for CEC_RXDR register *******************/
  2793. #define CEC_TXDR_RXD ((uint32_t)0x000000FF) /*!< CEC Rx Data */
  2794. /******************* Bit definition for CEC_ISR register ********************/
  2795. #define CEC_ISR_RXBR ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received */
  2796. #define CEC_ISR_RXEND ((uint32_t)0x00000002) /*!< CEC End Of Reception */
  2797. #define CEC_ISR_RXOVR ((uint32_t)0x00000004) /*!< CEC Rx-Overrun */
  2798. #define CEC_ISR_BRE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error */
  2799. #define CEC_ISR_SBPE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error */
  2800. #define CEC_ISR_LBPE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error */
  2801. #define CEC_ISR_RXACKE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge */
  2802. #define CEC_ISR_ARBLST ((uint32_t)0x00000080) /*!< CEC Arbitration Lost */
  2803. #define CEC_ISR_TXBR ((uint32_t)0x00000100) /*!< CEC Tx Byte Request */
  2804. #define CEC_ISR_TXEND ((uint32_t)0x00000200) /*!< CEC End of Transmission */
  2805. #define CEC_ISR_TXUDR ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun */
  2806. #define CEC_ISR_TXERR ((uint32_t)0x00000800) /*!< CEC Tx-Error */
  2807. #define CEC_ISR_TXACKE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge */
  2808. /******************* Bit definition for CEC_IER register ********************/
  2809. #define CEC_IER_RXBRIE ((uint32_t)0x00000001) /*!< CEC Rx-Byte Received IT Enable */
  2810. #define CEC_IER_RXENDIE ((uint32_t)0x00000002) /*!< CEC End Of Reception IT Enable */
  2811. #define CEC_IER_RXOVRIE ((uint32_t)0x00000004) /*!< CEC Rx-Overrun IT Enable */
  2812. #define CEC_IER_BREIE ((uint32_t)0x00000008) /*!< CEC Rx Bit Rising Error IT Enable */
  2813. #define CEC_IER_SBPEIE ((uint32_t)0x00000010) /*!< CEC Rx Short Bit period Error IT Enable*/
  2814. #define CEC_IER_LBPEIE ((uint32_t)0x00000020) /*!< CEC Rx Long Bit period Error IT Enable */
  2815. #define CEC_IER_RXACKEIE ((uint32_t)0x00000040) /*!< CEC Rx Missing Acknowledge IT Enable */
  2816. #define CEC_IER_ARBLSTIE ((uint32_t)0x00000080) /*!< CEC Arbitration Lost IT Enable */
  2817. #define CEC_IER_TXBRIE ((uint32_t)0x00000100) /*!< CEC Tx Byte Request IT Enable */
  2818. #define CEC_IER_TXENDIE ((uint32_t)0x00000200) /*!< CEC End of Transmission IT Enable */
  2819. #define CEC_IER_TXUDRIE ((uint32_t)0x00000400) /*!< CEC Tx-Buffer Underrun IT Enable */
  2820. #define CEC_IER_TXERRIE ((uint32_t)0x00000800) /*!< CEC Tx-Error IT Enable */
  2821. #define CEC_IER_TXACKEIE ((uint32_t)0x00001000) /*!< CEC Tx Missing Acknowledge IT Enable */
  2822. /******************************************************************************/
  2823. /* */
  2824. /* CRC calculation unit */
  2825. /* */
  2826. /******************************************************************************/
  2827. /******************* Bit definition for CRC_DR register *********************/
  2828. #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
  2829. /******************* Bit definition for CRC_IDR register ********************/
  2830. #define CRC_IDR_IDR ((uint32_t)0x000000FF) /*!< General-purpose 8-bit data register bits */
  2831. /******************** Bit definition for CRC_CR register ********************/
  2832. #define CRC_CR_RESET ((uint32_t)0x00000001) /*!< RESET the CRC computation unit bit */
  2833. #define CRC_CR_POLYSIZE ((uint32_t)0x00000018) /*!< Polynomial size bits */
  2834. #define CRC_CR_POLYSIZE_0 ((uint32_t)0x00000008) /*!< Polynomial size bit 0 */
  2835. #define CRC_CR_POLYSIZE_1 ((uint32_t)0x00000010) /*!< Polynomial size bit 1 */
  2836. #define CRC_CR_REV_IN ((uint32_t)0x00000060) /*!< REV_IN Reverse Input Data bits */
  2837. #define CRC_CR_REV_IN_0 ((uint32_t)0x00000020) /*!< Bit 0 */
  2838. #define CRC_CR_REV_IN_1 ((uint32_t)0x00000040) /*!< Bit 1 */
  2839. #define CRC_CR_REV_OUT ((uint32_t)0x00000080) /*!< REV_OUT Reverse Output Data bits */
  2840. /******************* Bit definition for CRC_INIT register *******************/
  2841. #define CRC_INIT_INIT ((uint32_t)0xFFFFFFFF) /*!< Initial CRC value bits */
  2842. /******************* Bit definition for CRC_POL register ********************/
  2843. #define CRC_POL_POL ((uint32_t)0xFFFFFFFF) /*!< Coefficients of the polynomial */
  2844. /******************************************************************************/
  2845. /* */
  2846. /* Digital to Analog Converter */
  2847. /* */
  2848. /******************************************************************************/
  2849. /******************** Bit definition for DAC_CR register ********************/
  2850. #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */
  2851. #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */
  2852. #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */
  2853. #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  2854. #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  2855. #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  2856. #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  2857. #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  2858. #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  2859. #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  2860. #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  2861. #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  2862. #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  2863. #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  2864. #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  2865. #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */
  2866. #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */
  2867. #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */
  2868. #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */
  2869. #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  2870. #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */
  2871. #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */
  2872. #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */
  2873. #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  2874. #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  2875. #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  2876. #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  2877. #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  2878. #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  2879. #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  2880. #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  2881. #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */
  2882. /***************** Bit definition for DAC_SWTRIGR register ******************/
  2883. #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x01) /*!<DAC channel1 software trigger */
  2884. #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x02) /*!<DAC channel2 software trigger */
  2885. /***************** Bit definition for DAC_DHR12R1 register ******************/
  2886. #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */
  2887. /***************** Bit definition for DAC_DHR12L1 register ******************/
  2888. #define DAC_DHR12L1_DACC1DHR ((uint32_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */
  2889. /****************** Bit definition for DAC_DHR8R1 register ******************/
  2890. #define DAC_DHR8R1_DACC1DHR ((uint32_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */
  2891. /***************** Bit definition for DAC_DHR12R2 register ******************/
  2892. #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */
  2893. /***************** Bit definition for DAC_DHR12L2 register ******************/
  2894. #define DAC_DHR12L2_DACC2DHR ((uint32_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */
  2895. /****************** Bit definition for DAC_DHR8R2 register ******************/
  2896. #define DAC_DHR8R2_DACC2DHR ((uint32_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */
  2897. /***************** Bit definition for DAC_DHR12RD register ******************/
  2898. #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */
  2899. #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */
  2900. /***************** Bit definition for DAC_DHR12LD register ******************/
  2901. #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */
  2902. #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */
  2903. /****************** Bit definition for DAC_DHR8RD register ******************/
  2904. #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */
  2905. #define DAC_DHR8RD_DACC2DHR ((uint32_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */
  2906. /******************* Bit definition for DAC_DOR1 register *******************/
  2907. #define DAC_DOR1_DACC1DOR ((uint32_t)0x0FFF) /*!<DAC channel1 data output */
  2908. /******************* Bit definition for DAC_DOR2 register *******************/
  2909. #define DAC_DOR2_DACC2DOR ((uint32_t)0x0FFF) /*!<DAC channel2 data output */
  2910. /******************** Bit definition for DAC_SR register ********************/
  2911. #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */
  2912. #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */
  2913. /******************************************************************************/
  2914. /* */
  2915. /* Debug MCU */
  2916. /* */
  2917. /******************************************************************************/
  2918. /******************************************************************************/
  2919. /* */
  2920. /* DCMI */
  2921. /* */
  2922. /******************************************************************************/
  2923. /******************** Bits definition for DCMI_CR register ******************/
  2924. #define DCMI_CR_CAPTURE ((uint32_t)0x00000001)
  2925. #define DCMI_CR_CM ((uint32_t)0x00000002)
  2926. #define DCMI_CR_CROP ((uint32_t)0x00000004)
  2927. #define DCMI_CR_JPEG ((uint32_t)0x00000008)
  2928. #define DCMI_CR_ESS ((uint32_t)0x00000010)
  2929. #define DCMI_CR_PCKPOL ((uint32_t)0x00000020)
  2930. #define DCMI_CR_HSPOL ((uint32_t)0x00000040)
  2931. #define DCMI_CR_VSPOL ((uint32_t)0x00000080)
  2932. #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100)
  2933. #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200)
  2934. #define DCMI_CR_EDM_0 ((uint32_t)0x00000400)
  2935. #define DCMI_CR_EDM_1 ((uint32_t)0x00000800)
  2936. #define DCMI_CR_CRE ((uint32_t)0x00001000)
  2937. #define DCMI_CR_ENABLE ((uint32_t)0x00004000)
  2938. #define DCMI_CR_BSM ((uint32_t)0x00030000)
  2939. #define DCMI_CR_BSM_0 ((uint32_t)0x00010000)
  2940. #define DCMI_CR_BSM_1 ((uint32_t)0x00020000)
  2941. #define DCMI_CR_OEBS ((uint32_t)0x00040000)
  2942. #define DCMI_CR_LSM ((uint32_t)0x00080000)
  2943. #define DCMI_CR_OELS ((uint32_t)0x00100000)
  2944. /******************** Bits definition for DCMI_SR register ******************/
  2945. #define DCMI_SR_HSYNC ((uint32_t)0x00000001)
  2946. #define DCMI_SR_VSYNC ((uint32_t)0x00000002)
  2947. #define DCMI_SR_FNE ((uint32_t)0x00000004)
  2948. /******************** Bits definition for DCMI_RISR register ****************/
  2949. #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001)
  2950. #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002)
  2951. #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004)
  2952. #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008)
  2953. #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010)
  2954. /******************** Bits definition for DCMI_IER register *****************/
  2955. #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001)
  2956. #define DCMI_IER_OVF_IE ((uint32_t)0x00000002)
  2957. #define DCMI_IER_ERR_IE ((uint32_t)0x00000004)
  2958. #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008)
  2959. #define DCMI_IER_LINE_IE ((uint32_t)0x00000010)
  2960. /******************** Bits definition for DCMI_MISR register ****************/
  2961. #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001)
  2962. #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002)
  2963. #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004)
  2964. #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008)
  2965. #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010)
  2966. /******************** Bits definition for DCMI_ICR register *****************/
  2967. #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001)
  2968. #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002)
  2969. #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004)
  2970. #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008)
  2971. #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010)
  2972. /******************************************************************************/
  2973. /* */
  2974. /* DMA Controller */
  2975. /* */
  2976. /******************************************************************************/
  2977. /******************** Bits definition for DMA_SxCR register *****************/
  2978. #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000)
  2979. #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000)
  2980. #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000)
  2981. #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000)
  2982. #define DMA_SxCR_MBURST ((uint32_t)0x01800000)
  2983. #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000)
  2984. #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000)
  2985. #define DMA_SxCR_PBURST ((uint32_t)0x00600000)
  2986. #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000)
  2987. #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000)
  2988. #define DMA_SxCR_ACK ((uint32_t)0x00100000)
  2989. #define DMA_SxCR_CT ((uint32_t)0x00080000)
  2990. #define DMA_SxCR_DBM ((uint32_t)0x00040000)
  2991. #define DMA_SxCR_PL ((uint32_t)0x00030000)
  2992. #define DMA_SxCR_PL_0 ((uint32_t)0x00010000)
  2993. #define DMA_SxCR_PL_1 ((uint32_t)0x00020000)
  2994. #define DMA_SxCR_PINCOS ((uint32_t)0x00008000)
  2995. #define DMA_SxCR_MSIZE ((uint32_t)0x00006000)
  2996. #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000)
  2997. #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000)
  2998. #define DMA_SxCR_PSIZE ((uint32_t)0x00001800)
  2999. #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800)
  3000. #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000)
  3001. #define DMA_SxCR_MINC ((uint32_t)0x00000400)
  3002. #define DMA_SxCR_PINC ((uint32_t)0x00000200)
  3003. #define DMA_SxCR_CIRC ((uint32_t)0x00000100)
  3004. #define DMA_SxCR_DIR ((uint32_t)0x000000C0)
  3005. #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040)
  3006. #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080)
  3007. #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020)
  3008. #define DMA_SxCR_TCIE ((uint32_t)0x00000010)
  3009. #define DMA_SxCR_HTIE ((uint32_t)0x00000008)
  3010. #define DMA_SxCR_TEIE ((uint32_t)0x00000004)
  3011. #define DMA_SxCR_DMEIE ((uint32_t)0x00000002)
  3012. #define DMA_SxCR_EN ((uint32_t)0x00000001)
  3013. /******************** Bits definition for DMA_SxCNDTR register **************/
  3014. #define DMA_SxNDT ((uint32_t)0x0000FFFF)
  3015. #define DMA_SxNDT_0 ((uint32_t)0x00000001)
  3016. #define DMA_SxNDT_1 ((uint32_t)0x00000002)
  3017. #define DMA_SxNDT_2 ((uint32_t)0x00000004)
  3018. #define DMA_SxNDT_3 ((uint32_t)0x00000008)
  3019. #define DMA_SxNDT_4 ((uint32_t)0x00000010)
  3020. #define DMA_SxNDT_5 ((uint32_t)0x00000020)
  3021. #define DMA_SxNDT_6 ((uint32_t)0x00000040)
  3022. #define DMA_SxNDT_7 ((uint32_t)0x00000080)
  3023. #define DMA_SxNDT_8 ((uint32_t)0x00000100)
  3024. #define DMA_SxNDT_9 ((uint32_t)0x00000200)
  3025. #define DMA_SxNDT_10 ((uint32_t)0x00000400)
  3026. #define DMA_SxNDT_11 ((uint32_t)0x00000800)
  3027. #define DMA_SxNDT_12 ((uint32_t)0x00001000)
  3028. #define DMA_SxNDT_13 ((uint32_t)0x00002000)
  3029. #define DMA_SxNDT_14 ((uint32_t)0x00004000)
  3030. #define DMA_SxNDT_15 ((uint32_t)0x00008000)
  3031. /******************** Bits definition for DMA_SxFCR register ****************/
  3032. #define DMA_SxFCR_FEIE ((uint32_t)0x00000080)
  3033. #define DMA_SxFCR_FS ((uint32_t)0x00000038)
  3034. #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008)
  3035. #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010)
  3036. #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020)
  3037. #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004)
  3038. #define DMA_SxFCR_FTH ((uint32_t)0x00000003)
  3039. #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001)
  3040. #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002)
  3041. /******************** Bits definition for DMA_LISR register *****************/
  3042. #define DMA_LISR_TCIF3 ((uint32_t)0x08000000)
  3043. #define DMA_LISR_HTIF3 ((uint32_t)0x04000000)
  3044. #define DMA_LISR_TEIF3 ((uint32_t)0x02000000)
  3045. #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000)
  3046. #define DMA_LISR_FEIF3 ((uint32_t)0x00400000)
  3047. #define DMA_LISR_TCIF2 ((uint32_t)0x00200000)
  3048. #define DMA_LISR_HTIF2 ((uint32_t)0x00100000)
  3049. #define DMA_LISR_TEIF2 ((uint32_t)0x00080000)
  3050. #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000)
  3051. #define DMA_LISR_FEIF2 ((uint32_t)0x00010000)
  3052. #define DMA_LISR_TCIF1 ((uint32_t)0x00000800)
  3053. #define DMA_LISR_HTIF1 ((uint32_t)0x00000400)
  3054. #define DMA_LISR_TEIF1 ((uint32_t)0x00000200)
  3055. #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100)
  3056. #define DMA_LISR_FEIF1 ((uint32_t)0x00000040)
  3057. #define DMA_LISR_TCIF0 ((uint32_t)0x00000020)
  3058. #define DMA_LISR_HTIF0 ((uint32_t)0x00000010)
  3059. #define DMA_LISR_TEIF0 ((uint32_t)0x00000008)
  3060. #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004)
  3061. #define DMA_LISR_FEIF0 ((uint32_t)0x00000001)
  3062. /******************** Bits definition for DMA_HISR register *****************/
  3063. #define DMA_HISR_TCIF7 ((uint32_t)0x08000000)
  3064. #define DMA_HISR_HTIF7 ((uint32_t)0x04000000)
  3065. #define DMA_HISR_TEIF7 ((uint32_t)0x02000000)
  3066. #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000)
  3067. #define DMA_HISR_FEIF7 ((uint32_t)0x00400000)
  3068. #define DMA_HISR_TCIF6 ((uint32_t)0x00200000)
  3069. #define DMA_HISR_HTIF6 ((uint32_t)0x00100000)
  3070. #define DMA_HISR_TEIF6 ((uint32_t)0x00080000)
  3071. #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000)
  3072. #define DMA_HISR_FEIF6 ((uint32_t)0x00010000)
  3073. #define DMA_HISR_TCIF5 ((uint32_t)0x00000800)
  3074. #define DMA_HISR_HTIF5 ((uint32_t)0x00000400)
  3075. #define DMA_HISR_TEIF5 ((uint32_t)0x00000200)
  3076. #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100)
  3077. #define DMA_HISR_FEIF5 ((uint32_t)0x00000040)
  3078. #define DMA_HISR_TCIF4 ((uint32_t)0x00000020)
  3079. #define DMA_HISR_HTIF4 ((uint32_t)0x00000010)
  3080. #define DMA_HISR_TEIF4 ((uint32_t)0x00000008)
  3081. #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004)
  3082. #define DMA_HISR_FEIF4 ((uint32_t)0x00000001)
  3083. /******************** Bits definition for DMA_LIFCR register ****************/
  3084. #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000)
  3085. #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000)
  3086. #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000)
  3087. #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000)
  3088. #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000)
  3089. #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000)
  3090. #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000)
  3091. #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000)
  3092. #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000)
  3093. #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000)
  3094. #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800)
  3095. #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400)
  3096. #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200)
  3097. #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100)
  3098. #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040)
  3099. #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020)
  3100. #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010)
  3101. #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008)
  3102. #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004)
  3103. #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001)
  3104. /******************** Bits definition for DMA_HIFCR register ****************/
  3105. #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000)
  3106. #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000)
  3107. #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000)
  3108. #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000)
  3109. #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000)
  3110. #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000)
  3111. #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000)
  3112. #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000)
  3113. #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000)
  3114. #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000)
  3115. #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800)
  3116. #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400)
  3117. #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200)
  3118. #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100)
  3119. #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040)
  3120. #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020)
  3121. #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010)
  3122. #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008)
  3123. #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004)
  3124. #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001)
  3125. /******************************************************************************/
  3126. /* */
  3127. /* AHB Master DMA2D Controller (DMA2D) */
  3128. /* */
  3129. /******************************************************************************/
  3130. /******************** Bit definition for DMA2D_CR register ******************/
  3131. #define DMA2D_CR_START ((uint32_t)0x00000001) /*!< Start transfer */
  3132. #define DMA2D_CR_SUSP ((uint32_t)0x00000002) /*!< Suspend transfer */
  3133. #define DMA2D_CR_ABORT ((uint32_t)0x00000004) /*!< Abort transfer */
  3134. #define DMA2D_CR_TEIE ((uint32_t)0x00000100) /*!< Transfer Error Interrupt Enable */
  3135. #define DMA2D_CR_TCIE ((uint32_t)0x00000200) /*!< Transfer Complete Interrupt Enable */
  3136. #define DMA2D_CR_TWIE ((uint32_t)0x00000400) /*!< Transfer Watermark Interrupt Enable */
  3137. #define DMA2D_CR_CAEIE ((uint32_t)0x00000800) /*!< CLUT Access Error Interrupt Enable */
  3138. #define DMA2D_CR_CTCIE ((uint32_t)0x00001000) /*!< CLUT Transfer Complete Interrupt Enable */
  3139. #define DMA2D_CR_CEIE ((uint32_t)0x00002000) /*!< Configuration Error Interrupt Enable */
  3140. #define DMA2D_CR_MODE ((uint32_t)0x00030000) /*!< DMA2D Mode */
  3141. /******************** Bit definition for DMA2D_ISR register *****************/
  3142. #define DMA2D_ISR_TEIF ((uint32_t)0x00000001) /*!< Transfer Error Interrupt Flag */
  3143. #define DMA2D_ISR_TCIF ((uint32_t)0x00000002) /*!< Transfer Complete Interrupt Flag */
  3144. #define DMA2D_ISR_TWIF ((uint32_t)0x00000004) /*!< Transfer Watermark Interrupt Flag */
  3145. #define DMA2D_ISR_CAEIF ((uint32_t)0x00000008) /*!< CLUT Access Error Interrupt Flag */
  3146. #define DMA2D_ISR_CTCIF ((uint32_t)0x00000010) /*!< CLUT Transfer Complete Interrupt Flag */
  3147. #define DMA2D_ISR_CEIF ((uint32_t)0x00000020) /*!< Configuration Error Interrupt Flag */
  3148. /******************** Bit definition for DMA2D_IFSR register ****************/
  3149. #define DMA2D_IFSR_CTEIF ((uint32_t)0x00000001) /*!< Clears Transfer Error Interrupt Flag */
  3150. #define DMA2D_IFSR_CTCIF ((uint32_t)0x00000002) /*!< Clears Transfer Complete Interrupt Flag */
  3151. #define DMA2D_IFSR_CTWIF ((uint32_t)0x00000004) /*!< Clears Transfer Watermark Interrupt Flag */
  3152. #define DMA2D_IFSR_CCAEIF ((uint32_t)0x00000008) /*!< Clears CLUT Access Error Interrupt Flag */
  3153. #define DMA2D_IFSR_CCTCIF ((uint32_t)0x00000010) /*!< Clears CLUT Transfer Complete Interrupt Flag */
  3154. #define DMA2D_IFSR_CCEIF ((uint32_t)0x00000020) /*!< Clears Configuration Error Interrupt Flag */
  3155. /******************** Bit definition for DMA2D_FGMAR register ***************/
  3156. #define DMA2D_FGMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
  3157. /******************** Bit definition for DMA2D_FGOR register ****************/
  3158. #define DMA2D_FGOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
  3159. /******************** Bit definition for DMA2D_BGMAR register ***************/
  3160. #define DMA2D_BGMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
  3161. /******************** Bit definition for DMA2D_BGOR register ****************/
  3162. #define DMA2D_BGOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
  3163. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  3164. #define DMA2D_FGPFCCR_CM ((uint32_t)0x0000000F) /*!< Color mode */
  3165. #define DMA2D_FGPFCCR_CCM ((uint32_t)0x00000010) /*!< CLUT Color mode */
  3166. #define DMA2D_FGPFCCR_START ((uint32_t)0x00000020) /*!< Start */
  3167. #define DMA2D_FGPFCCR_CS ((uint32_t)0x0000FF00) /*!< CLUT size */
  3168. #define DMA2D_FGPFCCR_AM ((uint32_t)0x00030000) /*!< Alpha mode */
  3169. #define DMA2D_FGPFCCR_ALPHA ((uint32_t)0xFF000000) /*!< Alpha value */
  3170. /******************** Bit definition for DMA2D_FGCOLR register **************/
  3171. #define DMA2D_FGCOLR_BLUE ((uint32_t)0x000000FF) /*!< Blue Value */
  3172. #define DMA2D_FGCOLR_GREEN ((uint32_t)0x0000FF00) /*!< Green Value */
  3173. #define DMA2D_FGCOLR_RED ((uint32_t)0x00FF0000) /*!< Red Value */
  3174. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  3175. #define DMA2D_BGPFCCR_CM ((uint32_t)0x0000000F) /*!< Color mode */
  3176. #define DMA2D_BGPFCCR_CCM ((uint32_t)0x00000010) /*!< CLUT Color mode */
  3177. #define DMA2D_BGPFCCR_START ((uint32_t)0x00000020) /*!< Start */
  3178. #define DMA2D_BGPFCCR_CS ((uint32_t)0x0000FF00) /*!< CLUT size */
  3179. #define DMA2D_BGPFCCR_AM ((uint32_t)0x00030000) /*!< Alpha Mode */
  3180. #define DMA2D_BGPFCCR_ALPHA ((uint32_t)0xFF000000) /*!< Alpha value */
  3181. /******************** Bit definition for DMA2D_BGCOLR register **************/
  3182. #define DMA2D_BGCOLR_BLUE ((uint32_t)0x000000FF) /*!< Blue Value */
  3183. #define DMA2D_BGCOLR_GREEN ((uint32_t)0x0000FF00) /*!< Green Value */
  3184. #define DMA2D_BGCOLR_RED ((uint32_t)0x00FF0000) /*!< Red Value */
  3185. /******************** Bit definition for DMA2D_FGCMAR register **************/
  3186. #define DMA2D_FGCMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
  3187. /******************** Bit definition for DMA2D_BGCMAR register **************/
  3188. #define DMA2D_BGCMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
  3189. /******************** Bit definition for DMA2D_OPFCCR register **************/
  3190. #define DMA2D_OPFCCR_CM ((uint32_t)0x00000007) /*!< Color mode */
  3191. /******************** Bit definition for DMA2D_OCOLR register ***************/
  3192. /*!<Mode_ARGB8888/RGB888 */
  3193. #define DMA2D_OCOLR_BLUE_1 ((uint32_t)0x000000FF) /*!< BLUE Value */
  3194. #define DMA2D_OCOLR_GREEN_1 ((uint32_t)0x0000FF00) /*!< GREEN Value */
  3195. #define DMA2D_OCOLR_RED_1 ((uint32_t)0x00FF0000) /*!< Red Value */
  3196. #define DMA2D_OCOLR_ALPHA_1 ((uint32_t)0xFF000000) /*!< Alpha Channel Value */
  3197. /*!<Mode_RGB565 */
  3198. #define DMA2D_OCOLR_BLUE_2 ((uint32_t)0x0000001F) /*!< BLUE Value */
  3199. #define DMA2D_OCOLR_GREEN_2 ((uint32_t)0x000007E0) /*!< GREEN Value */
  3200. #define DMA2D_OCOLR_RED_2 ((uint32_t)0x0000F800) /*!< Red Value */
  3201. /*!<Mode_ARGB1555 */
  3202. #define DMA2D_OCOLR_BLUE_3 ((uint32_t)0x0000001F) /*!< BLUE Value */
  3203. #define DMA2D_OCOLR_GREEN_3 ((uint32_t)0x000003E0) /*!< GREEN Value */
  3204. #define DMA2D_OCOLR_RED_3 ((uint32_t)0x00007C00) /*!< Red Value */
  3205. #define DMA2D_OCOLR_ALPHA_3 ((uint32_t)0x00008000) /*!< Alpha Channel Value */
  3206. /*!<Mode_ARGB4444 */
  3207. #define DMA2D_OCOLR_BLUE_4 ((uint32_t)0x0000000F) /*!< BLUE Value */
  3208. #define DMA2D_OCOLR_GREEN_4 ((uint32_t)0x000000F0) /*!< GREEN Value */
  3209. #define DMA2D_OCOLR_RED_4 ((uint32_t)0x00000F00) /*!< Red Value */
  3210. #define DMA2D_OCOLR_ALPHA_4 ((uint32_t)0x0000F000) /*!< Alpha Channel Value */
  3211. /******************** Bit definition for DMA2D_OMAR register ****************/
  3212. #define DMA2D_OMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
  3213. /******************** Bit definition for DMA2D_OOR register *****************/
  3214. #define DMA2D_OOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
  3215. /******************** Bit definition for DMA2D_NLR register *****************/
  3216. #define DMA2D_NLR_NL ((uint32_t)0x0000FFFF) /*!< Number of Lines */
  3217. #define DMA2D_NLR_PL ((uint32_t)0x3FFF0000) /*!< Pixel per Lines */
  3218. /******************** Bit definition for DMA2D_LWR register *****************/
  3219. #define DMA2D_LWR_LW ((uint32_t)0x0000FFFF) /*!< Line Watermark */
  3220. /******************** Bit definition for DMA2D_AMTCR register ***************/
  3221. #define DMA2D_AMTCR_EN ((uint32_t)0x00000001) /*!< Enable */
  3222. #define DMA2D_AMTCR_DT ((uint32_t)0x0000FF00) /*!< Dead Time */
  3223. /******************** Bit definition for DMA2D_FGCLUT register **************/
  3224. /******************** Bit definition for DMA2D_BGCLUT register **************/
  3225. /******************************************************************************/
  3226. /* */
  3227. /* External Interrupt/Event Controller */
  3228. /* */
  3229. /******************************************************************************/
  3230. /******************* Bit definition for EXTI_IMR register *******************/
  3231. #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
  3232. #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
  3233. #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
  3234. #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
  3235. #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
  3236. #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
  3237. #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
  3238. #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
  3239. #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
  3240. #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
  3241. #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
  3242. #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
  3243. #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
  3244. #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
  3245. #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
  3246. #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
  3247. #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
  3248. #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
  3249. #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
  3250. #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
  3251. #define EXTI_IMR_MR20 ((uint32_t)0x00100000) /*!< Interrupt Mask on line 20 */
  3252. #define EXTI_IMR_MR21 ((uint32_t)0x00200000) /*!< Interrupt Mask on line 21 */
  3253. #define EXTI_IMR_MR22 ((uint32_t)0x00400000) /*!< Interrupt Mask on line 22 */
  3254. #define EXTI_IMR_MR23 ((uint32_t)0x00800000) /*!< Interrupt Mask on line 23 */
  3255. /******************* Bit definition for EXTI_EMR register *******************/
  3256. #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
  3257. #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
  3258. #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
  3259. #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
  3260. #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
  3261. #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
  3262. #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
  3263. #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
  3264. #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
  3265. #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
  3266. #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
  3267. #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
  3268. #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
  3269. #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
  3270. #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
  3271. #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
  3272. #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
  3273. #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
  3274. #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
  3275. #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
  3276. #define EXTI_EMR_MR20 ((uint32_t)0x00100000) /*!< Event Mask on line 20 */
  3277. #define EXTI_EMR_MR21 ((uint32_t)0x00200000) /*!< Event Mask on line 21 */
  3278. #define EXTI_EMR_MR22 ((uint32_t)0x00400000) /*!< Event Mask on line 22 */
  3279. #define EXTI_EMR_MR23 ((uint32_t)0x00800000) /*!< Event Mask on line 23 */
  3280. /****************** Bit definition for EXTI_RTSR register *******************/
  3281. #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
  3282. #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
  3283. #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
  3284. #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
  3285. #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
  3286. #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
  3287. #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
  3288. #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
  3289. #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
  3290. #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
  3291. #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
  3292. #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
  3293. #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
  3294. #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
  3295. #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
  3296. #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
  3297. #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
  3298. #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
  3299. #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */
  3300. #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
  3301. #define EXTI_RTSR_TR20 ((uint32_t)0x00100000) /*!< Rising trigger event configuration bit of line 20 */
  3302. #define EXTI_RTSR_TR21 ((uint32_t)0x00200000) /*!< Rising trigger event configuration bit of line 21 */
  3303. #define EXTI_RTSR_TR22 ((uint32_t)0x00400000) /*!< Rising trigger event configuration bit of line 22 */
  3304. #define EXTI_RTSR_TR23 ((uint32_t)0x00800000) /*!< Rising trigger event configuration bit of line 23 */
  3305. /****************** Bit definition for EXTI_FTSR register *******************/
  3306. #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
  3307. #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
  3308. #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
  3309. #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
  3310. #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
  3311. #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
  3312. #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
  3313. #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
  3314. #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
  3315. #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
  3316. #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
  3317. #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
  3318. #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
  3319. #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
  3320. #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
  3321. #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
  3322. #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
  3323. #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
  3324. #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */
  3325. #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
  3326. #define EXTI_FTSR_TR20 ((uint32_t)0x00100000) /*!< Falling trigger event configuration bit of line 20 */
  3327. #define EXTI_FTSR_TR21 ((uint32_t)0x00200000) /*!< Falling trigger event configuration bit of line 21 */
  3328. #define EXTI_FTSR_TR22 ((uint32_t)0x00400000) /*!< Falling trigger event configuration bit of line 22 */
  3329. #define EXTI_FTSR_TR23 ((uint32_t)0x00800000) /*!< Falling trigger event configuration bit of line 23 */
  3330. /****************** Bit definition for EXTI_SWIER register ******************/
  3331. #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
  3332. #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
  3333. #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
  3334. #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
  3335. #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
  3336. #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
  3337. #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
  3338. #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
  3339. #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
  3340. #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
  3341. #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
  3342. #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
  3343. #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
  3344. #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
  3345. #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
  3346. #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
  3347. #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
  3348. #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
  3349. #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */
  3350. #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
  3351. #define EXTI_SWIER_SWIER20 ((uint32_t)0x00100000) /*!< Software Interrupt on line 20 */
  3352. #define EXTI_SWIER_SWIER21 ((uint32_t)0x00200000) /*!< Software Interrupt on line 21 */
  3353. #define EXTI_SWIER_SWIER22 ((uint32_t)0x00400000) /*!< Software Interrupt on line 22 */
  3354. #define EXTI_SWIER_SWIER23 ((uint32_t)0x00800000) /*!< Software Interrupt on line 23 */
  3355. /******************* Bit definition for EXTI_PR register ********************/
  3356. #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */
  3357. #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */
  3358. #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */
  3359. #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */
  3360. #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */
  3361. #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */
  3362. #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */
  3363. #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */
  3364. #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */
  3365. #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */
  3366. #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */
  3367. #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */
  3368. #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */
  3369. #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */
  3370. #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */
  3371. #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */
  3372. #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */
  3373. #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */
  3374. #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */
  3375. #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */
  3376. #define EXTI_PR_PR20 ((uint32_t)0x00100000) /*!< Pending bit for line 20 */
  3377. #define EXTI_PR_PR21 ((uint32_t)0x00200000) /*!< Pending bit for line 21 */
  3378. #define EXTI_PR_PR22 ((uint32_t)0x00400000) /*!< Pending bit for line 22 */
  3379. #define EXTI_PR_PR23 ((uint32_t)0x00800000) /*!< Pending bit for line 23 */
  3380. /******************************************************************************/
  3381. /* */
  3382. /* FLASH */
  3383. /* */
  3384. /******************************************************************************/
  3385. /******************* Bits definition for FLASH_ACR register *****************/
  3386. #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F)
  3387. #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000)
  3388. #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001)
  3389. #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002)
  3390. #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003)
  3391. #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004)
  3392. #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005)
  3393. #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006)
  3394. #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007)
  3395. #define FLASH_ACR_LATENCY_8WS ((uint32_t)0x00000008)
  3396. #define FLASH_ACR_LATENCY_9WS ((uint32_t)0x00000009)
  3397. #define FLASH_ACR_LATENCY_10WS ((uint32_t)0x0000000A)
  3398. #define FLASH_ACR_LATENCY_11WS ((uint32_t)0x0000000B)
  3399. #define FLASH_ACR_LATENCY_12WS ((uint32_t)0x0000000C)
  3400. #define FLASH_ACR_LATENCY_13WS ((uint32_t)0x0000000D)
  3401. #define FLASH_ACR_LATENCY_14WS ((uint32_t)0x0000000E)
  3402. #define FLASH_ACR_LATENCY_15WS ((uint32_t)0x0000000F)
  3403. #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100)
  3404. #define FLASH_ACR_ARTEN ((uint32_t)0x00000200)
  3405. #define FLASH_ACR_ARTRST ((uint32_t)0x00000800)
  3406. /******************* Bits definition for FLASH_SR register ******************/
  3407. #define FLASH_SR_EOP ((uint32_t)0x00000001)
  3408. #define FLASH_SR_OPERR ((uint32_t)0x00000002)
  3409. #define FLASH_SR_WRPERR ((uint32_t)0x00000010)
  3410. #define FLASH_SR_PGAERR ((uint32_t)0x00000020)
  3411. #define FLASH_SR_PGPERR ((uint32_t)0x00000040)
  3412. #define FLASH_SR_ERSERR ((uint32_t)0x00000080)
  3413. #define FLASH_SR_BSY ((uint32_t)0x00010000)
  3414. /******************* Bits definition for FLASH_CR register ******************/
  3415. #define FLASH_CR_PG ((uint32_t)0x00000001)
  3416. #define FLASH_CR_SER ((uint32_t)0x00000002)
  3417. #define FLASH_CR_MER ((uint32_t)0x00000004)
  3418. #define FLASH_CR_SNB ((uint32_t)0x00000078)
  3419. #define FLASH_CR_SNB_0 ((uint32_t)0x00000008)
  3420. #define FLASH_CR_SNB_1 ((uint32_t)0x00000010)
  3421. #define FLASH_CR_SNB_2 ((uint32_t)0x00000020)
  3422. #define FLASH_CR_SNB_3 ((uint32_t)0x00000040)
  3423. #define FLASH_CR_PSIZE ((uint32_t)0x00000300)
  3424. #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100)
  3425. #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200)
  3426. #define FLASH_CR_STRT ((uint32_t)0x00010000)
  3427. #define FLASH_CR_EOPIE ((uint32_t)0x01000000)
  3428. #define FLASH_CR_ERRIE ((uint32_t)0x02000000)
  3429. #define FLASH_CR_LOCK ((uint32_t)0x80000000)
  3430. /******************* Bits definition for FLASH_OPTCR register ***************/
  3431. #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001)
  3432. #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002)
  3433. #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C)
  3434. #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004)
  3435. #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008)
  3436. #define FLASH_OPTCR_WWDG_SW ((uint32_t)0x00000010)
  3437. #define FLASH_OPTCR_IWDG_SW ((uint32_t)0x00000020)
  3438. #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040)
  3439. #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080)
  3440. #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00)
  3441. #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100)
  3442. #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200)
  3443. #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400)
  3444. #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800)
  3445. #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000)
  3446. #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000)
  3447. #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000)
  3448. #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000)
  3449. #define FLASH_OPTCR_nWRP ((uint32_t)0x00FF0000)
  3450. #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000)
  3451. #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000)
  3452. #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000)
  3453. #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000)
  3454. #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000)
  3455. #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000)
  3456. #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000)
  3457. #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000)
  3458. #define FLASH_OPTCR_IWDG_STDBY ((uint32_t)0x40000000)
  3459. #define FLASH_OPTCR_IWDG_STOP ((uint32_t)0x80000000)
  3460. /******************* Bits definition for FLASH_OPTCR1 register ***************/
  3461. #define FLASH_OPTCR1_BOOT_ADD0 ((uint32_t)0x0000FFFF)
  3462. #define FLASH_OPTCR1_BOOT_ADD1 ((uint32_t)0xFFFF0000)
  3463. /******************************************************************************/
  3464. /* */
  3465. /* Flexible Memory Controller */
  3466. /* */
  3467. /******************************************************************************/
  3468. /****************** Bit definition for FMC_BCR1 register *******************/
  3469. #define FMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3470. #define FMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3471. #define FMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3472. #define FMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3473. #define FMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3474. #define FMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3475. #define FMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3476. #define FMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3477. #define FMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3478. #define FMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3479. #define FMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3480. #define FMC_BCR1_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3481. #define FMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3482. #define FMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3483. #define FMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3484. #define FMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3485. #define FMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3486. #define FMC_BCR1_CPSIZE ((uint32_t)0x00070000) /*!<CRAM page size */
  3487. #define FMC_BCR1_CPSIZE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3488. #define FMC_BCR1_CPSIZE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3489. #define FMC_BCR1_CPSIZE_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3490. #define FMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3491. #define FMC_BCR1_CCLKEN ((uint32_t)0x00100000) /*!<Continous clock enable */
  3492. #define FMC_BCR1_WFDIS ((uint32_t)0x00200000) /*!<Write FIFO Disable */
  3493. /****************** Bit definition for FMC_BCR2 register *******************/
  3494. #define FMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3495. #define FMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3496. #define FMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3497. #define FMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3498. #define FMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3499. #define FMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3500. #define FMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3501. #define FMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3502. #define FMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3503. #define FMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3504. #define FMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3505. #define FMC_BCR2_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3506. #define FMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3507. #define FMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3508. #define FMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3509. #define FMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3510. #define FMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3511. #define FMC_BCR2_CPSIZE ((uint32_t)0x00070000) /*!<CRAM page size */
  3512. #define FMC_BCR2_CPSIZE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3513. #define FMC_BCR2_CPSIZE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3514. #define FMC_BCR2_CPSIZE_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3515. #define FMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3516. /****************** Bit definition for FMC_BCR3 register *******************/
  3517. #define FMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3518. #define FMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3519. #define FMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3520. #define FMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3521. #define FMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3522. #define FMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3523. #define FMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3524. #define FMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3525. #define FMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3526. #define FMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3527. #define FMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3528. #define FMC_BCR3_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3529. #define FMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3530. #define FMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3531. #define FMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3532. #define FMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3533. #define FMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3534. #define FMC_BCR3_CPSIZE ((uint32_t)0x00070000) /*!<CRAM page size */
  3535. #define FMC_BCR3_CPSIZE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3536. #define FMC_BCR3_CPSIZE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3537. #define FMC_BCR3_CPSIZE_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3538. #define FMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3539. /****************** Bit definition for FMC_BCR4 register *******************/
  3540. #define FMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3541. #define FMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3542. #define FMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3543. #define FMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3544. #define FMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3545. #define FMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3546. #define FMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3547. #define FMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3548. #define FMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3549. #define FMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3550. #define FMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3551. #define FMC_BCR4_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3552. #define FMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3553. #define FMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3554. #define FMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3555. #define FMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3556. #define FMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3557. #define FMC_BCR4_CPSIZE ((uint32_t)0x00070000) /*!<CRAM page size */
  3558. #define FMC_BCR4_CPSIZE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3559. #define FMC_BCR4_CPSIZE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3560. #define FMC_BCR4_CPSIZE_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3561. #define FMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3562. /****************** Bit definition for FMC_BTR1 register ******************/
  3563. #define FMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3564. #define FMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3565. #define FMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3566. #define FMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3567. #define FMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3568. #define FMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3569. #define FMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3570. #define FMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3571. #define FMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3572. #define FMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3573. #define FMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3574. #define FMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3575. #define FMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3576. #define FMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3577. #define FMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3578. #define FMC_BTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3579. #define FMC_BTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3580. #define FMC_BTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3581. #define FMC_BTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3582. #define FMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3583. #define FMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3584. #define FMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3585. #define FMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3586. #define FMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3587. #define FMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3588. #define FMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3589. #define FMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3590. #define FMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3591. #define FMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3592. #define FMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3593. #define FMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3594. #define FMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3595. #define FMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3596. #define FMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3597. #define FMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3598. #define FMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3599. #define FMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3600. /****************** Bit definition for FMC_BTR2 register *******************/
  3601. #define FMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3602. #define FMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3603. #define FMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3604. #define FMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3605. #define FMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3606. #define FMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3607. #define FMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3608. #define FMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3609. #define FMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3610. #define FMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3611. #define FMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3612. #define FMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3613. #define FMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3614. #define FMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3615. #define FMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3616. #define FMC_BTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3617. #define FMC_BTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3618. #define FMC_BTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3619. #define FMC_BTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3620. #define FMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3621. #define FMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3622. #define FMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3623. #define FMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3624. #define FMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3625. #define FMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3626. #define FMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3627. #define FMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3628. #define FMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3629. #define FMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3630. #define FMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3631. #define FMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3632. #define FMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3633. #define FMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3634. #define FMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3635. #define FMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3636. #define FMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3637. #define FMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3638. /******************* Bit definition for FMC_BTR3 register *******************/
  3639. #define FMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3640. #define FMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3641. #define FMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3642. #define FMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3643. #define FMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3644. #define FMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3645. #define FMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3646. #define FMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3647. #define FMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3648. #define FMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3649. #define FMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3650. #define FMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3651. #define FMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3652. #define FMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3653. #define FMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3654. #define FMC_BTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3655. #define FMC_BTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3656. #define FMC_BTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3657. #define FMC_BTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3658. #define FMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3659. #define FMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3660. #define FMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3661. #define FMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3662. #define FMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3663. #define FMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3664. #define FMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3665. #define FMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3666. #define FMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3667. #define FMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3668. #define FMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3669. #define FMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3670. #define FMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3671. #define FMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3672. #define FMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3673. #define FMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3674. #define FMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3675. #define FMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3676. /****************** Bit definition for FMC_BTR4 register *******************/
  3677. #define FMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3678. #define FMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3679. #define FMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3680. #define FMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3681. #define FMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3682. #define FMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3683. #define FMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3684. #define FMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3685. #define FMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3686. #define FMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3687. #define FMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3688. #define FMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3689. #define FMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3690. #define FMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3691. #define FMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3692. #define FMC_BTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3693. #define FMC_BTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3694. #define FMC_BTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3695. #define FMC_BTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3696. #define FMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3697. #define FMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3698. #define FMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3699. #define FMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3700. #define FMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3701. #define FMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3702. #define FMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3703. #define FMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3704. #define FMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3705. #define FMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3706. #define FMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3707. #define FMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3708. #define FMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3709. #define FMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3710. #define FMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3711. #define FMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3712. #define FMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3713. #define FMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3714. /****************** Bit definition for FMC_BWTR1 register ******************/
  3715. #define FMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3716. #define FMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3717. #define FMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3718. #define FMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3719. #define FMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3720. #define FMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3721. #define FMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3722. #define FMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3723. #define FMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3724. #define FMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3725. #define FMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3726. #define FMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3727. #define FMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3728. #define FMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3729. #define FMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3730. #define FMC_BWTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3731. #define FMC_BWTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3732. #define FMC_BWTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3733. #define FMC_BWTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3734. #define FMC_BWTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3735. #define FMC_BWTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3736. #define FMC_BWTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3737. #define FMC_BWTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3738. #define FMC_BWTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3739. #define FMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3740. #define FMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3741. #define FMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3742. /****************** Bit definition for FMC_BWTR2 register ******************/
  3743. #define FMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3744. #define FMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3745. #define FMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3746. #define FMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3747. #define FMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3748. #define FMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3749. #define FMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3750. #define FMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3751. #define FMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3752. #define FMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3753. #define FMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3754. #define FMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3755. #define FMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3756. #define FMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3757. #define FMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3758. #define FMC_BWTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3759. #define FMC_BWTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3760. #define FMC_BWTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3761. #define FMC_BWTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3762. #define FMC_BWTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3763. #define FMC_BWTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3764. #define FMC_BWTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3765. #define FMC_BWTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3766. #define FMC_BWTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3767. #define FMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3768. #define FMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3769. #define FMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3770. /****************** Bit definition for FMC_BWTR3 register ******************/
  3771. #define FMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3772. #define FMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3773. #define FMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3774. #define FMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3775. #define FMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3776. #define FMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3777. #define FMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3778. #define FMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3779. #define FMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3780. #define FMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3781. #define FMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3782. #define FMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3783. #define FMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3784. #define FMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3785. #define FMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3786. #define FMC_BWTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3787. #define FMC_BWTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3788. #define FMC_BWTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3789. #define FMC_BWTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3790. #define FMC_BWTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3791. #define FMC_BWTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3792. #define FMC_BWTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3793. #define FMC_BWTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3794. #define FMC_BWTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3795. #define FMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3796. #define FMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3797. #define FMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3798. /****************** Bit definition for FMC_BWTR4 register ******************/
  3799. #define FMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3800. #define FMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3801. #define FMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3802. #define FMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3803. #define FMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3804. #define FMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3805. #define FMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3806. #define FMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3807. #define FMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3808. #define FMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3809. #define FMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3810. #define FMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3811. #define FMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3812. #define FMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3813. #define FMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3814. #define FMC_BWTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3815. #define FMC_BWTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3816. #define FMC_BWTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3817. #define FMC_BWTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3818. #define FMC_BWTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3819. #define FMC_BWTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3820. #define FMC_BWTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3821. #define FMC_BWTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3822. #define FMC_BWTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3823. #define FMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3824. #define FMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3825. #define FMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3826. /****************** Bit definition for FMC_PCR register *******************/
  3827. #define FMC_PCR_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
  3828. #define FMC_PCR_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
  3829. #define FMC_PCR_PTYP ((uint32_t)0x00000008) /*!<Memory type */
  3830. #define FMC_PCR_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
  3831. #define FMC_PCR_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3832. #define FMC_PCR_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3833. #define FMC_PCR_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
  3834. #define FMC_PCR_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
  3835. #define FMC_PCR_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  3836. #define FMC_PCR_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  3837. #define FMC_PCR_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  3838. #define FMC_PCR_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
  3839. #define FMC_PCR_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
  3840. #define FMC_PCR_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3841. #define FMC_PCR_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3842. #define FMC_PCR_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  3843. #define FMC_PCR_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  3844. #define FMC_PCR_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
  3845. #define FMC_PCR_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  3846. #define FMC_PCR_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  3847. #define FMC_PCR_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  3848. /******************* Bit definition for FMC_SR register *******************/
  3849. #define FMC_SR_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
  3850. #define FMC_SR_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
  3851. #define FMC_SR_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
  3852. #define FMC_SR_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
  3853. #define FMC_SR_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
  3854. #define FMC_SR_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
  3855. #define FMC_SR_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
  3856. /****************** Bit definition for FMC_PMEM register ******************/
  3857. #define FMC_PMEM_MEMSET3 ((uint32_t)0x000000FF) /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
  3858. #define FMC_PMEM_MEMSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3859. #define FMC_PMEM_MEMSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3860. #define FMC_PMEM_MEMSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3861. #define FMC_PMEM_MEMSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3862. #define FMC_PMEM_MEMSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3863. #define FMC_PMEM_MEMSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3864. #define FMC_PMEM_MEMSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3865. #define FMC_PMEM_MEMSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3866. #define FMC_PMEM_MEMWAIT3 ((uint32_t)0x0000FF00) /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
  3867. #define FMC_PMEM_MEMWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3868. #define FMC_PMEM_MEMWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3869. #define FMC_PMEM_MEMWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3870. #define FMC_PMEM_MEMWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3871. #define FMC_PMEM_MEMWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3872. #define FMC_PMEM_MEMWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3873. #define FMC_PMEM_MEMWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3874. #define FMC_PMEM_MEMWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3875. #define FMC_PMEM_MEMHOLD3 ((uint32_t)0x00FF0000) /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
  3876. #define FMC_PMEM_MEMHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3877. #define FMC_PMEM_MEMHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3878. #define FMC_PMEM_MEMHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3879. #define FMC_PMEM_MEMHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3880. #define FMC_PMEM_MEMHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3881. #define FMC_PMEM_MEMHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3882. #define FMC_PMEM_MEMHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3883. #define FMC_PMEM_MEMHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3884. #define FMC_PMEM_MEMHIZ3 ((uint32_t)0xFF000000) /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
  3885. #define FMC_PMEM_MEMHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3886. #define FMC_PMEM_MEMHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3887. #define FMC_PMEM_MEMHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3888. #define FMC_PMEM_MEMHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3889. #define FMC_PMEM_MEMHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3890. #define FMC_PMEM_MEMHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3891. #define FMC_PMEM_MEMHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3892. #define FMC_PMEM_MEMHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3893. /****************** Bit definition for FMC_PATT register ******************/
  3894. #define FMC_PATT_ATTSET3 ((uint32_t)0x000000FF) /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
  3895. #define FMC_PATT_ATTSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3896. #define FMC_PATT_ATTSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3897. #define FMC_PATT_ATTSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3898. #define FMC_PATT_ATTSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3899. #define FMC_PATT_ATTSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3900. #define FMC_PATT_ATTSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3901. #define FMC_PATT_ATTSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3902. #define FMC_PATT_ATTSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3903. #define FMC_PATT_ATTWAIT3 ((uint32_t)0x0000FF00) /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
  3904. #define FMC_PATT_ATTWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3905. #define FMC_PATT_ATTWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3906. #define FMC_PATT_ATTWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3907. #define FMC_PATT_ATTWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3908. #define FMC_PATT_ATTWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3909. #define FMC_PATT_ATTWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3910. #define FMC_PATT_ATTWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3911. #define FMC_PATT_ATTWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3912. #define FMC_PATT_ATTHOLD3 ((uint32_t)0x00FF0000) /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
  3913. #define FMC_PATT_ATTHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3914. #define FMC_PATT_ATTHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3915. #define FMC_PATT_ATTHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3916. #define FMC_PATT_ATTHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3917. #define FMC_PATT_ATTHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3918. #define FMC_PATT_ATTHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3919. #define FMC_PATT_ATTHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3920. #define FMC_PATT_ATTHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3921. #define FMC_PATT_ATTHIZ3 ((uint32_t)0xFF000000) /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
  3922. #define FMC_PATT_ATTHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3923. #define FMC_PATT_ATTHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3924. #define FMC_PATT_ATTHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3925. #define FMC_PATT_ATTHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3926. #define FMC_PATT_ATTHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3927. #define FMC_PATT_ATTHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3928. #define FMC_PATT_ATTHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3929. #define FMC_PATT_ATTHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3930. /****************** Bit definition for FMC_ECCR register ******************/
  3931. #define FMC_ECCR_ECC3 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
  3932. /****************** Bit definition for FMC_SDCR1 register ******************/
  3933. #define FMC_SDCR1_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
  3934. #define FMC_SDCR1_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3935. #define FMC_SDCR1_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3936. #define FMC_SDCR1_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
  3937. #define FMC_SDCR1_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3938. #define FMC_SDCR1_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3939. #define FMC_SDCR1_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
  3940. #define FMC_SDCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3941. #define FMC_SDCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3942. #define FMC_SDCR1_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
  3943. #define FMC_SDCR1_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
  3944. #define FMC_SDCR1_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
  3945. #define FMC_SDCR1_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
  3946. #define FMC_SDCR1_WP ((uint32_t)0x00000200) /*!<Write protection */
  3947. #define FMC_SDCR1_SDCLK ((uint32_t)0x00000C00) /*!<SDRAM clock configuration */
  3948. #define FMC_SDCR1_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  3949. #define FMC_SDCR1_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  3950. #define FMC_SDCR1_RBURST ((uint32_t)0x00001000) /*!<Read burst */
  3951. #define FMC_SDCR1_RPIPE ((uint32_t)0x00006000) /*!<Write protection */
  3952. #define FMC_SDCR1_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3953. #define FMC_SDCR1_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3954. /****************** Bit definition for FMC_SDCR2 register ******************/
  3955. #define FMC_SDCR2_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
  3956. #define FMC_SDCR2_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3957. #define FMC_SDCR2_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3958. #define FMC_SDCR2_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
  3959. #define FMC_SDCR2_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3960. #define FMC_SDCR2_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3961. #define FMC_SDCR2_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
  3962. #define FMC_SDCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3963. #define FMC_SDCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3964. #define FMC_SDCR2_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
  3965. #define FMC_SDCR2_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
  3966. #define FMC_SDCR2_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
  3967. #define FMC_SDCR2_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
  3968. #define FMC_SDCR2_WP ((uint32_t)0x00000200) /*!<Write protection */
  3969. #define FMC_SDCR2_SDCLK ((uint32_t)0x00000C00) /*!<SDCLK[1:0] (SDRAM clock configuration) */
  3970. #define FMC_SDCR2_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  3971. #define FMC_SDCR2_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  3972. #define FMC_SDCR2_RBURST ((uint32_t)0x00001000) /*!<Read burst */
  3973. #define FMC_SDCR2_RPIPE ((uint32_t)0x00006000) /*!<RPIPE[1:0](Read pipe) */
  3974. #define FMC_SDCR2_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3975. #define FMC_SDCR2_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3976. /****************** Bit definition for FMC_SDTR1 register ******************/
  3977. #define FMC_SDTR1_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
  3978. #define FMC_SDTR1_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3979. #define FMC_SDTR1_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3980. #define FMC_SDTR1_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3981. #define FMC_SDTR1_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3982. #define FMC_SDTR1_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
  3983. #define FMC_SDTR1_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3984. #define FMC_SDTR1_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3985. #define FMC_SDTR1_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3986. #define FMC_SDTR1_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3987. #define FMC_SDTR1_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
  3988. #define FMC_SDTR1_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3989. #define FMC_SDTR1_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3990. #define FMC_SDTR1_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3991. #define FMC_SDTR1_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3992. #define FMC_SDTR1_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
  3993. #define FMC_SDTR1_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  3994. #define FMC_SDTR1_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  3995. #define FMC_SDTR1_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  3996. #define FMC_SDTR1_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
  3997. #define FMC_SDTR1_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3998. #define FMC_SDTR1_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3999. #define FMC_SDTR1_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  4000. #define FMC_SDTR1_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
  4001. #define FMC_SDTR1_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  4002. #define FMC_SDTR1_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  4003. #define FMC_SDTR1_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  4004. #define FMC_SDTR1_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
  4005. #define FMC_SDTR1_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  4006. #define FMC_SDTR1_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  4007. #define FMC_SDTR1_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  4008. /****************** Bit definition for FMC_SDTR2 register ******************/
  4009. #define FMC_SDTR2_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
  4010. #define FMC_SDTR2_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  4011. #define FMC_SDTR2_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  4012. #define FMC_SDTR2_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  4013. #define FMC_SDTR2_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  4014. #define FMC_SDTR2_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
  4015. #define FMC_SDTR2_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  4016. #define FMC_SDTR2_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  4017. #define FMC_SDTR2_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  4018. #define FMC_SDTR2_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  4019. #define FMC_SDTR2_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
  4020. #define FMC_SDTR2_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  4021. #define FMC_SDTR2_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  4022. #define FMC_SDTR2_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  4023. #define FMC_SDTR2_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  4024. #define FMC_SDTR2_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
  4025. #define FMC_SDTR2_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  4026. #define FMC_SDTR2_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  4027. #define FMC_SDTR2_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  4028. #define FMC_SDTR2_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
  4029. #define FMC_SDTR2_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  4030. #define FMC_SDTR2_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  4031. #define FMC_SDTR2_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  4032. #define FMC_SDTR2_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
  4033. #define FMC_SDTR2_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  4034. #define FMC_SDTR2_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  4035. #define FMC_SDTR2_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  4036. #define FMC_SDTR2_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
  4037. #define FMC_SDTR2_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  4038. #define FMC_SDTR2_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  4039. #define FMC_SDTR2_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  4040. /****************** Bit definition for FMC_SDCMR register ******************/
  4041. #define FMC_SDCMR_MODE ((uint32_t)0x00000007) /*!<MODE[2:0] bits (Command mode) */
  4042. #define FMC_SDCMR_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  4043. #define FMC_SDCMR_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  4044. #define FMC_SDCMR_MODE_2 ((uint32_t)0x00000003) /*!<Bit 2 */
  4045. #define FMC_SDCMR_CTB2 ((uint32_t)0x00000008) /*!<Command target 2 */
  4046. #define FMC_SDCMR_CTB1 ((uint32_t)0x00000010) /*!<Command target 1 */
  4047. #define FMC_SDCMR_NRFS ((uint32_t)0x000001E0) /*!<NRFS[3:0] bits (Number of auto-refresh) */
  4048. #define FMC_SDCMR_NRFS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  4049. #define FMC_SDCMR_NRFS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  4050. #define FMC_SDCMR_NRFS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  4051. #define FMC_SDCMR_NRFS_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  4052. #define FMC_SDCMR_MRD ((uint32_t)0x003FFE00) /*!<MRD[12:0] bits (Mode register definition) */
  4053. /****************** Bit definition for FMC_SDRTR register ******************/
  4054. #define FMC_SDRTR_CRE ((uint32_t)0x00000001) /*!<Clear refresh error flag */
  4055. #define FMC_SDRTR_COUNT ((uint32_t)0x00003FFE) /*!<COUNT[12:0] bits (Refresh timer count) */
  4056. #define FMC_SDRTR_REIE ((uint32_t)0x00004000) /*!<RES interupt enable */
  4057. /****************** Bit definition for FMC_SDSR register ******************/
  4058. #define FMC_SDSR_RE ((uint32_t)0x00000001) /*!<Refresh error flag */
  4059. #define FMC_SDSR_MODES1 ((uint32_t)0x00000006) /*!<MODES1[1:0]bits (Status mode for bank 1) */
  4060. #define FMC_SDSR_MODES1_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  4061. #define FMC_SDSR_MODES1_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  4062. #define FMC_SDSR_MODES2 ((uint32_t)0x00000018) /*!<MODES2[1:0]bits (Status mode for bank 2) */
  4063. #define FMC_SDSR_MODES2_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  4064. #define FMC_SDSR_MODES2_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  4065. #define FMC_SDSR_BUSY ((uint32_t)0x00000020) /*!<Busy status */
  4066. /******************************************************************************/
  4067. /* */
  4068. /* General Purpose I/O */
  4069. /* */
  4070. /******************************************************************************/
  4071. /****************** Bits definition for GPIO_MODER register *****************/
  4072. #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
  4073. #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
  4074. #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
  4075. #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
  4076. #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
  4077. #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
  4078. #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
  4079. #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
  4080. #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
  4081. #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
  4082. #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
  4083. #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
  4084. #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
  4085. #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
  4086. #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
  4087. #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
  4088. #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
  4089. #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
  4090. #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
  4091. #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
  4092. #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
  4093. #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
  4094. #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
  4095. #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
  4096. #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
  4097. #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
  4098. #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
  4099. #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
  4100. #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
  4101. #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
  4102. #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
  4103. #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
  4104. #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
  4105. #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
  4106. #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
  4107. #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
  4108. #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
  4109. #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
  4110. #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
  4111. #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
  4112. #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
  4113. #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
  4114. #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
  4115. #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
  4116. #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
  4117. #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
  4118. #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
  4119. #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
  4120. /****************** Bits definition for GPIO_OTYPER register ****************/
  4121. #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
  4122. #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
  4123. #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
  4124. #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
  4125. #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
  4126. #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
  4127. #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
  4128. #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
  4129. #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
  4130. #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
  4131. #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
  4132. #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
  4133. #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
  4134. #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
  4135. #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
  4136. #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
  4137. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4138. #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003)
  4139. #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001)
  4140. #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002)
  4141. #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C)
  4142. #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004)
  4143. #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008)
  4144. #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030)
  4145. #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010)
  4146. #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020)
  4147. #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0)
  4148. #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040)
  4149. #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080)
  4150. #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300)
  4151. #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100)
  4152. #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200)
  4153. #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00)
  4154. #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400)
  4155. #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800)
  4156. #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000)
  4157. #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000)
  4158. #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000)
  4159. #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000)
  4160. #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000)
  4161. #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000)
  4162. #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000)
  4163. #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000)
  4164. #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000)
  4165. #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000)
  4166. #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000)
  4167. #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000)
  4168. #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000)
  4169. #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000)
  4170. #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000)
  4171. #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000)
  4172. #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000)
  4173. #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000)
  4174. #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000)
  4175. #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000)
  4176. #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000)
  4177. #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000)
  4178. #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000)
  4179. #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000)
  4180. #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000)
  4181. #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000)
  4182. #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000)
  4183. #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000)
  4184. #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000)
  4185. #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000)
  4186. /****************** Bits definition for GPIO_PUPDR register *****************/
  4187. #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
  4188. #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
  4189. #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
  4190. #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
  4191. #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
  4192. #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
  4193. #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
  4194. #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
  4195. #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
  4196. #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
  4197. #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
  4198. #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
  4199. #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
  4200. #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
  4201. #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
  4202. #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
  4203. #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
  4204. #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
  4205. #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
  4206. #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
  4207. #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
  4208. #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
  4209. #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
  4210. #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
  4211. #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
  4212. #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
  4213. #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
  4214. #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
  4215. #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
  4216. #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
  4217. #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
  4218. #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
  4219. #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
  4220. #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
  4221. #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
  4222. #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
  4223. #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
  4224. #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
  4225. #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
  4226. #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
  4227. #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
  4228. #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
  4229. #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
  4230. #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
  4231. #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
  4232. #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
  4233. #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
  4234. #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
  4235. /****************** Bits definition for GPIO_IDR register *******************/
  4236. #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001)
  4237. #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002)
  4238. #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004)
  4239. #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008)
  4240. #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010)
  4241. #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020)
  4242. #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040)
  4243. #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080)
  4244. #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100)
  4245. #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200)
  4246. #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400)
  4247. #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800)
  4248. #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000)
  4249. #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000)
  4250. #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000)
  4251. #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000)
  4252. /****************** Bits definition for GPIO_ODR register *******************/
  4253. #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001)
  4254. #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002)
  4255. #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004)
  4256. #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008)
  4257. #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010)
  4258. #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020)
  4259. #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040)
  4260. #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080)
  4261. #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100)
  4262. #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200)
  4263. #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400)
  4264. #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800)
  4265. #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000)
  4266. #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000)
  4267. #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000)
  4268. #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000)
  4269. /****************** Bits definition for GPIO_BSRR register ******************/
  4270. #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
  4271. #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
  4272. #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
  4273. #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
  4274. #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
  4275. #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
  4276. #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
  4277. #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
  4278. #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
  4279. #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
  4280. #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
  4281. #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
  4282. #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
  4283. #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
  4284. #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
  4285. #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
  4286. #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
  4287. #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
  4288. #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
  4289. #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
  4290. #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
  4291. #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
  4292. #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
  4293. #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
  4294. #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
  4295. #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
  4296. #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
  4297. #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
  4298. #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
  4299. #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
  4300. #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
  4301. #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
  4302. /****************** Bit definition for GPIO_LCKR register *********************/
  4303. #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
  4304. #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
  4305. #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
  4306. #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
  4307. #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
  4308. #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
  4309. #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
  4310. #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
  4311. #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
  4312. #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
  4313. #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
  4314. #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
  4315. #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
  4316. #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
  4317. #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
  4318. #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
  4319. #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
  4320. /******************************************************************************/
  4321. /* */
  4322. /* Inter-integrated Circuit Interface (I2C) */
  4323. /* */
  4324. /******************************************************************************/
  4325. /******************* Bit definition for I2C_CR1 register *******************/
  4326. #define I2C_CR1_PE ((uint32_t)0x00000001) /*!< Peripheral enable */
  4327. #define I2C_CR1_TXIE ((uint32_t)0x00000002) /*!< TX interrupt enable */
  4328. #define I2C_CR1_RXIE ((uint32_t)0x00000004) /*!< RX interrupt enable */
  4329. #define I2C_CR1_ADDRIE ((uint32_t)0x00000008) /*!< Address match interrupt enable */
  4330. #define I2C_CR1_NACKIE ((uint32_t)0x00000010) /*!< NACK received interrupt enable */
  4331. #define I2C_CR1_STOPIE ((uint32_t)0x00000020) /*!< STOP detection interrupt enable */
  4332. #define I2C_CR1_TCIE ((uint32_t)0x00000040) /*!< Transfer complete interrupt enable */
  4333. #define I2C_CR1_ERRIE ((uint32_t)0x00000080) /*!< Errors interrupt enable */
  4334. #define I2C_CR1_DFN ((uint32_t)0x00000F00) /*!< Digital noise filter */
  4335. #define I2C_CR1_ANFOFF ((uint32_t)0x00001000) /*!< Analog noise filter OFF */
  4336. #define I2C_CR1_SWRST ((uint32_t)0x00002000) /*!< Software reset */
  4337. #define I2C_CR1_TXDMAEN ((uint32_t)0x00004000) /*!< DMA transmission requests enable */
  4338. #define I2C_CR1_RXDMAEN ((uint32_t)0x00008000) /*!< DMA reception requests enable */
  4339. #define I2C_CR1_SBC ((uint32_t)0x00010000) /*!< Slave byte control */
  4340. #define I2C_CR1_NOSTRETCH ((uint32_t)0x00020000) /*!< Clock stretching disable */
  4341. #define I2C_CR1_WUPEN ((uint32_t)0x00040000) /*!< Wakeup from STOP enable */
  4342. #define I2C_CR1_GCEN ((uint32_t)0x00080000) /*!< General call enable */
  4343. #define I2C_CR1_SMBHEN ((uint32_t)0x00100000) /*!< SMBus host address enable */
  4344. #define I2C_CR1_SMBDEN ((uint32_t)0x00200000) /*!< SMBus device default address enable */
  4345. #define I2C_CR1_ALERTEN ((uint32_t)0x00400000) /*!< SMBus alert enable */
  4346. #define I2C_CR1_PECEN ((uint32_t)0x00800000) /*!< PEC enable */
  4347. /****************** Bit definition for I2C_CR2 register ********************/
  4348. #define I2C_CR2_SADD ((uint32_t)0x000003FF) /*!< Slave address (master mode) */
  4349. #define I2C_CR2_RD_WRN ((uint32_t)0x00000400) /*!< Transfer direction (master mode) */
  4350. #define I2C_CR2_ADD10 ((uint32_t)0x00000800) /*!< 10-bit addressing mode (master mode) */
  4351. #define I2C_CR2_HEAD10R ((uint32_t)0x00001000) /*!< 10-bit address header only read direction (master mode) */
  4352. #define I2C_CR2_START ((uint32_t)0x00002000) /*!< START generation */
  4353. #define I2C_CR2_STOP ((uint32_t)0x00004000) /*!< STOP generation (master mode) */
  4354. #define I2C_CR2_NACK ((uint32_t)0x00008000) /*!< NACK generation (slave mode) */
  4355. #define I2C_CR2_NBYTES ((uint32_t)0x00FF0000) /*!< Number of bytes */
  4356. #define I2C_CR2_RELOAD ((uint32_t)0x01000000) /*!< NBYTES reload mode */
  4357. #define I2C_CR2_AUTOEND ((uint32_t)0x02000000) /*!< Automatic end mode (master mode) */
  4358. #define I2C_CR2_PECBYTE ((uint32_t)0x04000000) /*!< Packet error checking byte */
  4359. /******************* Bit definition for I2C_OAR1 register ******************/
  4360. #define I2C_OAR1_OA1 ((uint32_t)0x000003FF) /*!< Interface own address 1 */
  4361. #define I2C_OAR1_OA1MODE ((uint32_t)0x00000400) /*!< Own address 1 10-bit mode */
  4362. #define I2C_OAR1_OA1EN ((uint32_t)0x00008000) /*!< Own address 1 enable */
  4363. /******************* Bit definition for I2C_OAR2 register ******************/
  4364. #define I2C_OAR2_OA2 ((uint32_t)0x000000FE) /*!< Interface own address 2 */
  4365. #define I2C_OAR2_OA2MSK ((uint32_t)0x00000700) /*!< Own address 2 masks */
  4366. #define I2C_OAR2_OA2NOMASK ((uint32_t)0x00000000) /*!< No mask */
  4367. #define I2C_OAR2_OA2MASK01 ((uint32_t)0x00000100) /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  4368. #define I2C_OAR2_OA2MASK02 ((uint32_t)0x00000200) /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  4369. #define I2C_OAR2_OA2MASK03 ((uint32_t)0x00000300) /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  4370. #define I2C_OAR2_OA2MASK04 ((uint32_t)0x00000400) /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  4371. #define I2C_OAR2_OA2MASK05 ((uint32_t)0x00000500) /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  4372. #define I2C_OAR2_OA2MASK06 ((uint32_t)0x00000600) /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  4373. #define I2C_OAR2_OA2MASK07 ((uint32_t)0x00000700) /*!< OA2[7:1] is masked, No comparison is done */
  4374. #define I2C_OAR2_OA2EN ((uint32_t)0x00008000) /*!< Own address 2 enable */
  4375. /******************* Bit definition for I2C_TIMINGR register *******************/
  4376. #define I2C_TIMINGR_SCLL ((uint32_t)0x000000FF) /*!< SCL low period (master mode) */
  4377. #define I2C_TIMINGR_SCLH ((uint32_t)0x0000FF00) /*!< SCL high period (master mode) */
  4378. #define I2C_TIMINGR_SDADEL ((uint32_t)0x000F0000) /*!< Data hold time */
  4379. #define I2C_TIMINGR_SCLDEL ((uint32_t)0x00F00000) /*!< Data setup time */
  4380. #define I2C_TIMINGR_PRESC ((uint32_t)0xF0000000) /*!< Timings prescaler */
  4381. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  4382. #define I2C_TIMEOUTR_TIMEOUTA ((uint32_t)0x00000FFF) /*!< Bus timeout A */
  4383. #define I2C_TIMEOUTR_TIDLE ((uint32_t)0x00001000) /*!< Idle clock timeout detection */
  4384. #define I2C_TIMEOUTR_TIMOUTEN ((uint32_t)0x00008000) /*!< Clock timeout enable */
  4385. #define I2C_TIMEOUTR_TIMEOUTB ((uint32_t)0x0FFF0000) /*!< Bus timeout B */
  4386. #define I2C_TIMEOUTR_TEXTEN ((uint32_t)0x80000000) /*!< Extended clock timeout enable */
  4387. /****************** Bit definition for I2C_ISR register *********************/
  4388. #define I2C_ISR_TXE ((uint32_t)0x00000001) /*!< Transmit data register empty */
  4389. #define I2C_ISR_TXIS ((uint32_t)0x00000002) /*!< Transmit interrupt status */
  4390. #define I2C_ISR_RXNE ((uint32_t)0x00000004) /*!< Receive data register not empty */
  4391. #define I2C_ISR_ADDR ((uint32_t)0x00000008) /*!< Address matched (slave mode) */
  4392. #define I2C_ISR_NACKF ((uint32_t)0x00000010) /*!< NACK received flag */
  4393. #define I2C_ISR_STOPF ((uint32_t)0x00000020) /*!< STOP detection flag */
  4394. #define I2C_ISR_TC ((uint32_t)0x00000040) /*!< Transfer complete (master mode) */
  4395. #define I2C_ISR_TCR ((uint32_t)0x00000080) /*!< Transfer complete reload */
  4396. #define I2C_ISR_BERR ((uint32_t)0x00000100) /*!< Bus error */
  4397. #define I2C_ISR_ARLO ((uint32_t)0x00000200) /*!< Arbitration lost */
  4398. #define I2C_ISR_OVR ((uint32_t)0x00000400) /*!< Overrun/Underrun */
  4399. #define I2C_ISR_PECERR ((uint32_t)0x00000800) /*!< PEC error in reception */
  4400. #define I2C_ISR_TIMEOUT ((uint32_t)0x00001000) /*!< Timeout or Tlow detection flag */
  4401. #define I2C_ISR_ALERT ((uint32_t)0x00002000) /*!< SMBus alert */
  4402. #define I2C_ISR_BUSY ((uint32_t)0x00008000) /*!< Bus busy */
  4403. #define I2C_ISR_DIR ((uint32_t)0x00010000) /*!< Transfer direction (slave mode) */
  4404. #define I2C_ISR_ADDCODE ((uint32_t)0x00FE0000) /*!< Address match code (slave mode) */
  4405. /****************** Bit definition for I2C_ICR register *********************/
  4406. #define I2C_ICR_ADDRCF ((uint32_t)0x00000008) /*!< Address matched clear flag */
  4407. #define I2C_ICR_NACKCF ((uint32_t)0x00000010) /*!< NACK clear flag */
  4408. #define I2C_ICR_STOPCF ((uint32_t)0x00000020) /*!< STOP detection clear flag */
  4409. #define I2C_ICR_BERRCF ((uint32_t)0x00000100) /*!< Bus error clear flag */
  4410. #define I2C_ICR_ARLOCF ((uint32_t)0x00000200) /*!< Arbitration lost clear flag */
  4411. #define I2C_ICR_OVRCF ((uint32_t)0x00000400) /*!< Overrun/Underrun clear flag */
  4412. #define I2C_ICR_PECCF ((uint32_t)0x00000800) /*!< PAC error clear flag */
  4413. #define I2C_ICR_TIMOUTCF ((uint32_t)0x00001000) /*!< Timeout clear flag */
  4414. #define I2C_ICR_ALERTCF ((uint32_t)0x00002000) /*!< Alert clear flag */
  4415. /****************** Bit definition for I2C_PECR register *********************/
  4416. #define I2C_PECR_PEC ((uint32_t)0x000000FF) /*!< PEC register */
  4417. /****************** Bit definition for I2C_RXDR register *********************/
  4418. #define I2C_RXDR_RXDATA ((uint32_t)0x000000FF) /*!< 8-bit receive data */
  4419. /****************** Bit definition for I2C_TXDR register *********************/
  4420. #define I2C_TXDR_TXDATA ((uint32_t)0x000000FF) /*!< 8-bit transmit data */
  4421. /******************************************************************************/
  4422. /* */
  4423. /* Independent WATCHDOG */
  4424. /* */
  4425. /******************************************************************************/
  4426. /******************* Bit definition for IWDG_KR register ********************/
  4427. #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!<Key value (write only, read 0000h) */
  4428. /******************* Bit definition for IWDG_PR register ********************/
  4429. #define IWDG_PR_PR ((uint32_t)0x07) /*!<PR[2:0] (Prescaler divider) */
  4430. #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!<Bit 0 */
  4431. #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!<Bit 1 */
  4432. #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!<Bit 2 */
  4433. /******************* Bit definition for IWDG_RLR register *******************/
  4434. #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!<Watchdog counter reload value */
  4435. /******************* Bit definition for IWDG_SR register ********************/
  4436. #define IWDG_SR_PVU ((uint32_t)0x01) /*!< Watchdog prescaler value update */
  4437. #define IWDG_SR_RVU ((uint32_t)0x02) /*!< Watchdog counter reload value update */
  4438. #define IWDG_SR_WVU ((uint32_t)0x04) /*!< Watchdog counter window value update */
  4439. /******************* Bit definition for IWDG_KR register ********************/
  4440. #define IWDG_WINR_WIN ((uint32_t)0x0FFF) /*!< Watchdog counter window value */
  4441. /******************************************************************************/
  4442. /* */
  4443. /* Power Control */
  4444. /* */
  4445. /******************************************************************************/
  4446. /******************** Bit definition for PWR_CR1 register ********************/
  4447. #define PWR_CR1_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */
  4448. #define PWR_CR1_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
  4449. #define PWR_CR1_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
  4450. #define PWR_CR1_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
  4451. #define PWR_CR1_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
  4452. #define PWR_CR1_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
  4453. #define PWR_CR1_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
  4454. #define PWR_CR1_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
  4455. /*!< PVD level configuration */
  4456. #define PWR_CR1_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
  4457. #define PWR_CR1_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
  4458. #define PWR_CR1_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
  4459. #define PWR_CR1_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
  4460. #define PWR_CR1_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
  4461. #define PWR_CR1_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
  4462. #define PWR_CR1_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
  4463. #define PWR_CR1_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
  4464. #define PWR_CR1_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
  4465. #define PWR_CR1_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */
  4466. #define PWR_CR1_LPUDS ((uint32_t)0x00000400) /*!< Low-power regulator in deepsleep under-drive mode */
  4467. #define PWR_CR1_MRUDS ((uint32_t)0x00000800) /*!< Main regulator in deepsleep under-drive mode */
  4468. #define PWR_CR1_ADCDC1 ((uint32_t)0x00002000) /*!< Refer to AN4073 on how to use this bit */
  4469. #define PWR_CR1_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  4470. #define PWR_CR1_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */
  4471. #define PWR_CR1_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */
  4472. #define PWR_CR1_ODEN ((uint32_t)0x00010000) /*!< Over Drive enable */
  4473. #define PWR_CR1_ODSWEN ((uint32_t)0x00020000) /*!< Over Drive switch enabled */
  4474. #define PWR_CR1_UDEN ((uint32_t)0x000C0000) /*!< Under Drive enable in stop mode */
  4475. #define PWR_CR1_UDEN_0 ((uint32_t)0x00040000) /*!< Bit 0 */
  4476. #define PWR_CR1_UDEN_1 ((uint32_t)0x00080000) /*!< Bit 1 */
  4477. /******************* Bit definition for PWR_CSR1 register ********************/
  4478. #define PWR_CSR1_WUIF ((uint32_t)0x00000001) /*!< Wake up internal Flag */
  4479. #define PWR_CSR1_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
  4480. #define PWR_CSR1_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
  4481. #define PWR_CSR1_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */
  4482. #define PWR_CSR1_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */
  4483. #define PWR_CSR1_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */
  4484. #define PWR_CSR1_ODRDY ((uint32_t)0x00010000) /*!< Over Drive generator ready */
  4485. #define PWR_CSR1_ODSWRDY ((uint32_t)0x00020000) /*!< Over Drive Switch ready */
  4486. #define PWR_CSR1_UDSWRDY ((uint32_t)0x000C0000) /*!< Under Drive ready */
  4487. /******************** Bit definition for PWR_CR2 register ********************/
  4488. #define PWR_CR2_CWUPF1 ((uint32_t)0x00000001) /*!< Clear Wakeup Pin Flag for PA0 */
  4489. #define PWR_CR2_CWUPF2 ((uint32_t)0x00000002) /*!< Clear Wakeup Pin Flag for PA2 */
  4490. #define PWR_CR2_CWUPF3 ((uint32_t)0x00000004) /*!< Clear Wakeup Pin Flag for PC1 */
  4491. #define PWR_CR2_CWUPF4 ((uint32_t)0x00000008) /*!< Clear Wakeup Pin Flag for PC13 */
  4492. #define PWR_CR2_CWUPF5 ((uint32_t)0x00000010) /*!< Clear Wakeup Pin Flag for PI8 */
  4493. #define PWR_CR2_CWUPF6 ((uint32_t)0x00000020) /*!< Clear Wakeup Pin Flag for PI11 */
  4494. #define PWR_CR2_WUPP1 ((uint32_t)0x00000100) /*!< Wakeup Pin Polarity bit for PA0 */
  4495. #define PWR_CR2_WUPP2 ((uint32_t)0x00000200) /*!< Wakeup Pin Polarity bit for PA2 */
  4496. #define PWR_CR2_WUPP3 ((uint32_t)0x00000400) /*!< Wakeup Pin Polarity bit for PC1 */
  4497. #define PWR_CR2_WUPP4 ((uint32_t)0x00000800) /*!< Wakeup Pin Polarity bit for PC13 */
  4498. #define PWR_CR2_WUPP5 ((uint32_t)0x00001000) /*!< Wakeup Pin Polarity bit for PI8 */
  4499. #define PWR_CR2_WUPP6 ((uint32_t)0x00002000) /*!< Wakeup Pin Polarity bit for PI11 */
  4500. /******************* Bit definition for PWR_CSR2 register ********************/
  4501. #define PWR_CSR2_WUPF1 ((uint32_t)0x00000001) /*!< Wakeup Pin Flag for PA0 */
  4502. #define PWR_CSR2_WUPF2 ((uint32_t)0x00000002) /*!< Wakeup Pin Flag for PA2 */
  4503. #define PWR_CSR2_WUPF3 ((uint32_t)0x00000004) /*!< Wakeup Pin Flag for PC1 */
  4504. #define PWR_CSR2_WUPF4 ((uint32_t)0x00000008) /*!< Wakeup Pin Flag for PC13 */
  4505. #define PWR_CSR2_WUPF5 ((uint32_t)0x00000010) /*!< Wakeup Pin Flag for PI8 */
  4506. #define PWR_CSR2_WUPF6 ((uint32_t)0x00000020) /*!< Wakeup Pin Flag for PI11 */
  4507. #define PWR_CSR2_EWUP1 ((uint32_t)0x00000100) /*!< Enable Wakeup Pin PA0 */
  4508. #define PWR_CSR2_EWUP2 ((uint32_t)0x00000200) /*!< Enable Wakeup Pin PA2 */
  4509. #define PWR_CSR2_EWUP3 ((uint32_t)0x00000400) /*!< Enable Wakeup Pin PC1 */
  4510. #define PWR_CSR2_EWUP4 ((uint32_t)0x00000800) /*!< Enable Wakeup Pin PC13 */
  4511. #define PWR_CSR2_EWUP5 ((uint32_t)0x00001000) /*!< Enable Wakeup Pin PI8 */
  4512. #define PWR_CSR2_EWUP6 ((uint32_t)0x00002000) /*!< Enable Wakeup Pin PI11 */
  4513. /******************************************************************************/
  4514. /* */
  4515. /* QUADSPI */
  4516. /* */
  4517. /******************************************************************************/
  4518. /***************** Bit definition for QUADSPI_CR register *******************/
  4519. #define QUADSPI_CR_EN ((uint32_t)0x00000001) /*!< Enable */
  4520. #define QUADSPI_CR_ABORT ((uint32_t)0x00000002) /*!< Abort request */
  4521. #define QUADSPI_CR_DMAEN ((uint32_t)0x00000004) /*!< DMA Enable */
  4522. #define QUADSPI_CR_TCEN ((uint32_t)0x00000008) /*!< Timeout Counter Enable */
  4523. #define QUADSPI_CR_SSHIFT ((uint32_t)0x00000010) /*!< Sample Shift */
  4524. #define QUADSPI_CR_DFM ((uint32_t)0x00000040) /*!< Dual Flash Mode */
  4525. #define QUADSPI_CR_FSEL ((uint32_t)0x00000080) /*!< Flash Select */
  4526. #define QUADSPI_CR_FTHRES ((uint32_t)0x00000F00) /*!< FTHRES[3:0] FIFO Level */
  4527. #define QUADSPI_CR_FTHRES_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  4528. #define QUADSPI_CR_FTHRES_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  4529. #define QUADSPI_CR_FTHRES_2 ((uint32_t)0x00000400) /*!< Bit 2 */
  4530. #define QUADSPI_CR_FTHRES_3 ((uint32_t)0x00000800) /*!< Bit 3 */
  4531. #define QUADSPI_CR_TEIE ((uint32_t)0x00010000) /*!< Transfer Error Interrupt Enable */
  4532. #define QUADSPI_CR_TCIE ((uint32_t)0x00020000) /*!< Transfer Complete Interrupt Enable */
  4533. #define QUADSPI_CR_FTIE ((uint32_t)0x00040000) /*!< FIFO Threshold Interrupt Enable */
  4534. #define QUADSPI_CR_SMIE ((uint32_t)0x00080000) /*!< Status Match Interrupt Enable */
  4535. #define QUADSPI_CR_TOIE ((uint32_t)0x00100000) /*!< TimeOut Interrupt Enable */
  4536. #define QUADSPI_CR_APMS ((uint32_t)0x00400000) /*!< Bit 1 */
  4537. #define QUADSPI_CR_PMM ((uint32_t)0x00800000) /*!< Polling Match Mode */
  4538. #define QUADSPI_CR_PRESCALER ((uint32_t)0xFF000000) /*!< PRESCALER[7:0] Clock prescaler */
  4539. #define QUADSPI_CR_PRESCALER_0 ((uint32_t)0x01000000) /*!< Bit 0 */
  4540. #define QUADSPI_CR_PRESCALER_1 ((uint32_t)0x02000000) /*!< Bit 1 */
  4541. #define QUADSPI_CR_PRESCALER_2 ((uint32_t)0x04000000) /*!< Bit 2 */
  4542. #define QUADSPI_CR_PRESCALER_3 ((uint32_t)0x08000000) /*!< Bit 3 */
  4543. #define QUADSPI_CR_PRESCALER_4 ((uint32_t)0x10000000) /*!< Bit 4 */
  4544. #define QUADSPI_CR_PRESCALER_5 ((uint32_t)0x20000000) /*!< Bit 5 */
  4545. #define QUADSPI_CR_PRESCALER_6 ((uint32_t)0x40000000) /*!< Bit 6 */
  4546. #define QUADSPI_CR_PRESCALER_7 ((uint32_t)0x80000000) /*!< Bit 7 */
  4547. /***************** Bit definition for QUADSPI_DCR register ******************/
  4548. #define QUADSPI_DCR_CKMODE ((uint32_t)0x00000001) /*!< Mode 0 / Mode 3 */
  4549. #define QUADSPI_DCR_CSHT ((uint32_t)0x00000700) /*!< CSHT[2:0]: ChipSelect High Time */
  4550. #define QUADSPI_DCR_CSHT_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  4551. #define QUADSPI_DCR_CSHT_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  4552. #define QUADSPI_DCR_CSHT_2 ((uint32_t)0x00000400) /*!< Bit 2 */
  4553. #define QUADSPI_DCR_FSIZE ((uint32_t)0x001F0000) /*!< FSIZE[4:0]: Flash Size */
  4554. #define QUADSPI_DCR_FSIZE_0 ((uint32_t)0x00010000) /*!< Bit 0 */
  4555. #define QUADSPI_DCR_FSIZE_1 ((uint32_t)0x00020000) /*!< Bit 1 */
  4556. #define QUADSPI_DCR_FSIZE_2 ((uint32_t)0x00040000) /*!< Bit 2 */
  4557. #define QUADSPI_DCR_FSIZE_3 ((uint32_t)0x00080000) /*!< Bit 3 */
  4558. #define QUADSPI_DCR_FSIZE_4 ((uint32_t)0x00100000) /*!< Bit 4 */
  4559. /****************** Bit definition for QUADSPI_SR register *******************/
  4560. #define QUADSPI_SR_TEF ((uint32_t)0x00000001) /*!< Transfer Error Flag */
  4561. #define QUADSPI_SR_TCF ((uint32_t)0x00000002) /*!< Transfer Complete Flag */
  4562. #define QUADSPI_SR_FTF ((uint32_t)0x00000004) /*!< FIFO Threshlod Flag */
  4563. #define QUADSPI_SR_SMF ((uint32_t)0x00000008) /*!< Status Match Flag */
  4564. #define QUADSPI_SR_TOF ((uint32_t)0x00000010) /*!< Timeout Flag */
  4565. #define QUADSPI_SR_BUSY ((uint32_t)0x00000020) /*!< Busy */
  4566. #define QUADSPI_SR_FLEVEL ((uint32_t)0x00001F00) /*!< FIFO Threshlod Flag */
  4567. #define QUADSPI_SR_FLEVEL_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  4568. #define QUADSPI_SR_FLEVEL_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  4569. #define QUADSPI_SR_FLEVEL_2 ((uint32_t)0x00000400) /*!< Bit 2 */
  4570. #define QUADSPI_SR_FLEVEL_3 ((uint32_t)0x00000800) /*!< Bit 3 */
  4571. #define QUADSPI_SR_FLEVEL_4 ((uint32_t)0x00001000) /*!< Bit 4 */
  4572. /****************** Bit definition for QUADSPI_FCR register ******************/
  4573. #define QUADSPI_FCR_CTEF ((uint32_t)0x00000001) /*!< Clear Transfer Error Flag */
  4574. #define QUADSPI_FCR_CTCF ((uint32_t)0x00000002) /*!< Clear Transfer Complete Flag */
  4575. #define QUADSPI_FCR_CSMF ((uint32_t)0x00000008) /*!< Clear Status Match Flag */
  4576. #define QUADSPI_FCR_CTOF ((uint32_t)0x00000010) /*!< Clear Timeout Flag */
  4577. /****************** Bit definition for QUADSPI_DLR register ******************/
  4578. #define QUADSPI_DLR_DL ((uint32_t)0xFFFFFFFF) /*!< DL[31:0]: Data Length */
  4579. /****************** Bit definition for QUADSPI_CCR register ******************/
  4580. #define QUADSPI_CCR_INSTRUCTION ((uint32_t)0x000000FF) /*!< INSTRUCTION[7:0]: Instruction */
  4581. #define QUADSPI_CCR_INSTRUCTION_0 ((uint32_t)0x00000001) /*!< Bit 0 */
  4582. #define QUADSPI_CCR_INSTRUCTION_1 ((uint32_t)0x00000002) /*!< Bit 1 */
  4583. #define QUADSPI_CCR_INSTRUCTION_2 ((uint32_t)0x00000004) /*!< Bit 2 */
  4584. #define QUADSPI_CCR_INSTRUCTION_3 ((uint32_t)0x00000008) /*!< Bit 3 */
  4585. #define QUADSPI_CCR_INSTRUCTION_4 ((uint32_t)0x00000010) /*!< Bit 4 */
  4586. #define QUADSPI_CCR_INSTRUCTION_5 ((uint32_t)0x00000020) /*!< Bit 5 */
  4587. #define QUADSPI_CCR_INSTRUCTION_6 ((uint32_t)0x00000040) /*!< Bit 6 */
  4588. #define QUADSPI_CCR_INSTRUCTION_7 ((uint32_t)0x00000080) /*!< Bit 7 */
  4589. #define QUADSPI_CCR_IMODE ((uint32_t)0x00000300) /*!< IMODE[1:0]: Instruction Mode */
  4590. #define QUADSPI_CCR_IMODE_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  4591. #define QUADSPI_CCR_IMODE_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  4592. #define QUADSPI_CCR_ADMODE ((uint32_t)0x00000C00) /*!< ADMODE[1:0]: Address Mode */
  4593. #define QUADSPI_CCR_ADMODE_0 ((uint32_t)0x00000400) /*!< Bit 0 */
  4594. #define QUADSPI_CCR_ADMODE_1 ((uint32_t)0x00000800) /*!< Bit 1 */
  4595. #define QUADSPI_CCR_ADSIZE ((uint32_t)0x00003000) /*!< ADSIZE[1:0]: Address Size */
  4596. #define QUADSPI_CCR_ADSIZE_0 ((uint32_t)0x00001000) /*!< Bit 0 */
  4597. #define QUADSPI_CCR_ADSIZE_1 ((uint32_t)0x00002000) /*!< Bit 1 */
  4598. #define QUADSPI_CCR_ABMODE ((uint32_t)0x0000C000) /*!< ABMODE[1:0]: Alternate Bytes Mode */
  4599. #define QUADSPI_CCR_ABMODE_0 ((uint32_t)0x00004000) /*!< Bit 0 */
  4600. #define QUADSPI_CCR_ABMODE_1 ((uint32_t)0x00008000) /*!< Bit 1 */
  4601. #define QUADSPI_CCR_ABSIZE ((uint32_t)0x00030000) /*!< ABSIZE[1:0]: Instruction Mode */
  4602. #define QUADSPI_CCR_ABSIZE_0 ((uint32_t)0x00010000) /*!< Bit 0 */
  4603. #define QUADSPI_CCR_ABSIZE_1 ((uint32_t)0x00020000) /*!< Bit 1 */
  4604. #define QUADSPI_CCR_DCYC ((uint32_t)0x007C0000) /*!< DCYC[4:0]: Dummy Cycles */
  4605. #define QUADSPI_CCR_DCYC_0 ((uint32_t)0x00040000) /*!< Bit 0 */
  4606. #define QUADSPI_CCR_DCYC_1 ((uint32_t)0x00080000) /*!< Bit 1 */
  4607. #define QUADSPI_CCR_DCYC_2 ((uint32_t)0x00100000) /*!< Bit 2 */
  4608. #define QUADSPI_CCR_DCYC_3 ((uint32_t)0x00200000) /*!< Bit 3 */
  4609. #define QUADSPI_CCR_DCYC_4 ((uint32_t)0x00400000) /*!< Bit 4 */
  4610. #define QUADSPI_CCR_DMODE ((uint32_t)0x03000000) /*!< DMODE[1:0]: Data Mode */
  4611. #define QUADSPI_CCR_DMODE_0 ((uint32_t)0x01000000) /*!< Bit 0 */
  4612. #define QUADSPI_CCR_DMODE_1 ((uint32_t)0x02000000) /*!< Bit 1 */
  4613. #define QUADSPI_CCR_FMODE ((uint32_t)0x0C000000) /*!< FMODE[1:0]: Functional Mode */
  4614. #define QUADSPI_CCR_FMODE_0 ((uint32_t)0x04000000) /*!< Bit 0 */
  4615. #define QUADSPI_CCR_FMODE_1 ((uint32_t)0x08000000) /*!< Bit 1 */
  4616. #define QUADSPI_CCR_SIOO ((uint32_t)0x10000000) /*!< SIOO: Send Instruction Only Once Mode */
  4617. #define QUADSPI_CCR_DHHC ((uint32_t)0x40000000) /*!< DHHC: Delay Half Hclk Cycle */
  4618. #define QUADSPI_CCR_DDRM ((uint32_t)0x80000000) /*!< DDRM: Double Data Rate Mode */
  4619. /****************** Bit definition for QUADSPI_AR register *******************/
  4620. #define QUADSPI_AR_ADDRESS ((uint32_t)0xFFFFFFFF) /*!< ADDRESS[31:0]: Address */
  4621. /****************** Bit definition for QUADSPI_ABR register ******************/
  4622. #define QUADSPI_ABR_ALTERNATE ((uint32_t)0xFFFFFFFF) /*!< ALTERNATE[31:0]: Alternate Bytes */
  4623. /****************** Bit definition for QUADSPI_DR register *******************/
  4624. #define QUADSPI_DR_DATA ((uint32_t)0xFFFFFFFF) /*!< DATA[31:0]: Data */
  4625. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  4626. #define QUADSPI_PSMKR_MASK ((uint32_t)0xFFFFFFFF) /*!< MASK[31:0]: Status Mask */
  4627. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  4628. #define QUADSPI_PSMAR_MATCH ((uint32_t)0xFFFFFFFF) /*!< MATCH[31:0]: Status Match */
  4629. /****************** Bit definition for QUADSPI_PIR register *****************/
  4630. #define QUADSPI_PIR_INTERVAL ((uint32_t)0x0000FFFF) /*!< INTERVAL[15:0]: Polling Interval */
  4631. /****************** Bit definition for QUADSPI_LPTR register *****************/
  4632. #define QUADSPI_LPTR_TIMEOUT ((uint32_t)0x0000FFFF) /*!< TIMEOUT[15:0]: Timeout period */
  4633. /******************************************************************************/
  4634. /* */
  4635. /* Reset and Clock Control */
  4636. /* */
  4637. /******************************************************************************/
  4638. /******************** Bit definition for RCC_CR register ********************/
  4639. #define RCC_CR_HSION ((uint32_t)0x00000001)
  4640. #define RCC_CR_HSIRDY ((uint32_t)0x00000002)
  4641. #define RCC_CR_HSITRIM ((uint32_t)0x000000F8)
  4642. #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  4643. #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  4644. #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  4645. #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040) /*!<Bit 3 */
  4646. #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080) /*!<Bit 4 */
  4647. #define RCC_CR_HSICAL ((uint32_t)0x0000FF00)
  4648. #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  4649. #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  4650. #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  4651. #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  4652. #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  4653. #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  4654. #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  4655. #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  4656. #define RCC_CR_HSEON ((uint32_t)0x00010000)
  4657. #define RCC_CR_HSERDY ((uint32_t)0x00020000)
  4658. #define RCC_CR_HSEBYP ((uint32_t)0x00040000)
  4659. #define RCC_CR_CSSON ((uint32_t)0x00080000)
  4660. #define RCC_CR_PLLON ((uint32_t)0x01000000)
  4661. #define RCC_CR_PLLRDY ((uint32_t)0x02000000)
  4662. #define RCC_CR_PLLI2SON ((uint32_t)0x04000000)
  4663. #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000)
  4664. #define RCC_CR_PLLSAION ((uint32_t)0x10000000)
  4665. #define RCC_CR_PLLSAIRDY ((uint32_t)0x20000000)
  4666. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4667. #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F)
  4668. #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001)
  4669. #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002)
  4670. #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004)
  4671. #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008)
  4672. #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010)
  4673. #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020)
  4674. #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0)
  4675. #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040)
  4676. #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080)
  4677. #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100)
  4678. #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200)
  4679. #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400)
  4680. #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800)
  4681. #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000)
  4682. #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000)
  4683. #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000)
  4684. #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000)
  4685. #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000)
  4686. #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000)
  4687. #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000)
  4688. #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000)
  4689. #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000)
  4690. #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000)
  4691. #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000)
  4692. #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000)
  4693. #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000)
  4694. #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000)
  4695. /******************** Bit definition for RCC_CFGR register ******************/
  4696. /*!< SW configuration */
  4697. #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
  4698. #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
  4699. #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
  4700. #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
  4701. #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
  4702. #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
  4703. /*!< SWS configuration */
  4704. #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
  4705. #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
  4706. #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
  4707. #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
  4708. #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
  4709. #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
  4710. /*!< HPRE configuration */
  4711. #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
  4712. #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
  4713. #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
  4714. #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
  4715. #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
  4716. #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
  4717. #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
  4718. #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
  4719. #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
  4720. #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
  4721. #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
  4722. #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
  4723. #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
  4724. #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
  4725. /*!< PPRE1 configuration */
  4726. #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */
  4727. #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */
  4728. #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */
  4729. #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */
  4730. #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  4731. #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */
  4732. #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */
  4733. #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */
  4734. #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */
  4735. /*!< PPRE2 configuration */
  4736. #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */
  4737. #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */
  4738. #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */
  4739. #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */
  4740. #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  4741. #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */
  4742. #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */
  4743. #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */
  4744. #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */
  4745. /*!< RTCPRE configuration */
  4746. #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000)
  4747. #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000)
  4748. #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000)
  4749. #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000)
  4750. #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000)
  4751. #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000)
  4752. /*!< MCO1 configuration */
  4753. #define RCC_CFGR_MCO1 ((uint32_t)0x00600000)
  4754. #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000)
  4755. #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000)
  4756. #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000)
  4757. #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000)
  4758. #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000)
  4759. #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000)
  4760. #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000)
  4761. #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000)
  4762. #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000)
  4763. #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000)
  4764. #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000)
  4765. #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000)
  4766. #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000)
  4767. #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000)
  4768. /******************** Bit definition for RCC_CIR register *******************/
  4769. #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001)
  4770. #define RCC_CIR_LSERDYF ((uint32_t)0x00000002)
  4771. #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004)
  4772. #define RCC_CIR_HSERDYF ((uint32_t)0x00000008)
  4773. #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010)
  4774. #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020)
  4775. #define RCC_CIR_PLLSAIRDYF ((uint32_t)0x00000040)
  4776. #define RCC_CIR_CSSF ((uint32_t)0x00000080)
  4777. #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100)
  4778. #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200)
  4779. #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400)
  4780. #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800)
  4781. #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000)
  4782. #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000)
  4783. #define RCC_CIR_PLLSAIRDYIE ((uint32_t)0x00004000)
  4784. #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000)
  4785. #define RCC_CIR_LSERDYC ((uint32_t)0x00020000)
  4786. #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000)
  4787. #define RCC_CIR_HSERDYC ((uint32_t)0x00080000)
  4788. #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000)
  4789. #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000)
  4790. #define RCC_CIR_PLLSAIRDYC ((uint32_t)0x00400000)
  4791. #define RCC_CIR_CSSC ((uint32_t)0x00800000)
  4792. /******************** Bit definition for RCC_AHB1RSTR register **************/
  4793. #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001)
  4794. #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002)
  4795. #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004)
  4796. #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008)
  4797. #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010)
  4798. #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020)
  4799. #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040)
  4800. #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080)
  4801. #define RCC_AHB1RSTR_GPIOIRST ((uint32_t)0x00000100)
  4802. #define RCC_AHB1RSTR_GPIOJRST ((uint32_t)0x00000200)
  4803. #define RCC_AHB1RSTR_GPIOKRST ((uint32_t)0x00000400)
  4804. #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000)
  4805. #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000)
  4806. #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000)
  4807. #define RCC_AHB1RSTR_DMA2DRST ((uint32_t)0x00800000)
  4808. #define RCC_AHB1RSTR_ETHMACRST ((uint32_t)0x02000000)
  4809. #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x20000000)
  4810. /******************** Bit definition for RCC_AHB2RSTR register **************/
  4811. #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001)
  4812. #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00000040)
  4813. #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080)
  4814. /******************** Bit definition for RCC_AHB3RSTR register **************/
  4815. #define RCC_AHB3RSTR_FMCRST ((uint32_t)0x00000001)
  4816. #define RCC_AHB3RSTR_QSPIRST ((uint32_t)0x00000002)
  4817. /******************** Bit definition for RCC_APB1RSTR register **************/
  4818. #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001)
  4819. #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002)
  4820. #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004)
  4821. #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008)
  4822. #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010)
  4823. #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020)
  4824. #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040)
  4825. #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080)
  4826. #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100)
  4827. #define RCC_APB1RSTR_LPTIM1RST ((uint32_t)0x00000200)
  4828. #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800)
  4829. #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000)
  4830. #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000)
  4831. #define RCC_APB1RSTR_SPDIFRXRST ((uint32_t)0x00010000)
  4832. #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000)
  4833. #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000)
  4834. #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000)
  4835. #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000)
  4836. #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000)
  4837. #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000)
  4838. #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000)
  4839. #define RCC_APB1RSTR_I2C4RST ((uint32_t)0x01000000)
  4840. #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000)
  4841. #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000)
  4842. #define RCC_APB1RSTR_CECRST ((uint32_t)0x08000000)
  4843. #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000)
  4844. #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000)
  4845. #define RCC_APB1RSTR_UART7RST ((uint32_t)0x40000000)
  4846. #define RCC_APB1RSTR_UART8RST ((uint32_t)0x80000000)
  4847. /******************** Bit definition for RCC_APB2RSTR register **************/
  4848. #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001)
  4849. #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002)
  4850. #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010)
  4851. #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020)
  4852. #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100)
  4853. #define RCC_APB2RSTR_SDMMC1RST ((uint32_t)0x00000800)
  4854. #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000)
  4855. #define RCC_APB2RSTR_SPI4RST ((uint32_t)0x00002000)
  4856. #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000)
  4857. #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000)
  4858. #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000)
  4859. #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000)
  4860. #define RCC_APB2RSTR_SPI5RST ((uint32_t)0x00100000)
  4861. #define RCC_APB2RSTR_SPI6RST ((uint32_t)0x00200000)
  4862. #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00400000)
  4863. #define RCC_APB2RSTR_SAI2RST ((uint32_t)0x00800000)
  4864. /******************** Bit definition for RCC_AHB1ENR register ***************/
  4865. #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001)
  4866. #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002)
  4867. #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004)
  4868. #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008)
  4869. #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010)
  4870. #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020)
  4871. #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040)
  4872. #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080)
  4873. #define RCC_AHB1ENR_GPIOIEN ((uint32_t)0x00000100)
  4874. #define RCC_AHB1ENR_GPIOJEN ((uint32_t)0x00000200)
  4875. #define RCC_AHB1ENR_GPIOKEN ((uint32_t)0x00000400)
  4876. #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000)
  4877. #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000)
  4878. #define RCC_AHB1ENR_DTCMRAMEN ((uint32_t)0x00100000)
  4879. #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000)
  4880. #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000)
  4881. #define RCC_AHB1ENR_DMA2DEN ((uint32_t)0x00800000)
  4882. #define RCC_AHB1ENR_ETHMACEN ((uint32_t)0x02000000)
  4883. #define RCC_AHB1ENR_ETHMACTXEN ((uint32_t)0x04000000)
  4884. #define RCC_AHB1ENR_ETHMACRXEN ((uint32_t)0x08000000)
  4885. #define RCC_AHB1ENR_ETHMACPTPEN ((uint32_t)0x10000000)
  4886. #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000)
  4887. #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000)
  4888. /******************** Bit definition for RCC_AHB2ENR register ***************/
  4889. #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001)
  4890. #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00000040)
  4891. #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080)
  4892. /******************** Bit definition for RCC_AHB3ENR register ***************/
  4893. #define RCC_AHB3ENR_FMCEN ((uint32_t)0x00000001)
  4894. #define RCC_AHB3ENR_QSPIEN ((uint32_t)0x00000002)
  4895. /******************** Bit definition for RCC_APB1ENR register ***************/
  4896. #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001)
  4897. #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002)
  4898. #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004)
  4899. #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008)
  4900. #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010)
  4901. #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020)
  4902. #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040)
  4903. #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080)
  4904. #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100)
  4905. #define RCC_APB1ENR_LPTIM1EN ((uint32_t)0x00000200)
  4906. #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800)
  4907. #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000)
  4908. #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000)
  4909. #define RCC_APB1ENR_SPDIFRXEN ((uint32_t)0x00010000)
  4910. #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000)
  4911. #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000)
  4912. #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000)
  4913. #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000)
  4914. #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000)
  4915. #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000)
  4916. #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000)
  4917. #define RCC_APB1ENR_I2C4EN ((uint32_t)0x01000000)
  4918. #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000)
  4919. #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000)
  4920. #define RCC_APB1ENR_CECEN ((uint32_t)0x08000000)
  4921. #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000)
  4922. #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000)
  4923. #define RCC_APB1ENR_UART7EN ((uint32_t)0x40000000)
  4924. #define RCC_APB1ENR_UART8EN ((uint32_t)0x80000000)
  4925. /******************** Bit definition for RCC_APB2ENR register ***************/
  4926. #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001)
  4927. #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002)
  4928. #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010)
  4929. #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020)
  4930. #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100)
  4931. #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200)
  4932. #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400)
  4933. #define RCC_APB2ENR_SDMMC1EN ((uint32_t)0x00000800)
  4934. #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000)
  4935. #define RCC_APB2ENR_SPI4EN ((uint32_t)0x00002000)
  4936. #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000)
  4937. #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000)
  4938. #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000)
  4939. #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000)
  4940. #define RCC_APB2ENR_SPI5EN ((uint32_t)0x00100000)
  4941. #define RCC_APB2ENR_SPI6EN ((uint32_t)0x00200000)
  4942. #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00400000)
  4943. #define RCC_APB2ENR_SAI2EN ((uint32_t)0x00800000)
  4944. /******************** Bit definition for RCC_AHB1LPENR register *************/
  4945. #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001)
  4946. #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002)
  4947. #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004)
  4948. #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008)
  4949. #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010)
  4950. #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020)
  4951. #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040)
  4952. #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080)
  4953. #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100)
  4954. #define RCC_AHB1LPENR_GPIOJLPEN ((uint32_t)0x00000200)
  4955. #define RCC_AHB1LPENR_GPIOKLPEN ((uint32_t)0x00000400)
  4956. #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000)
  4957. #define RCC_AHB1LPENR_AXILPEN ((uint32_t)0x00002000)
  4958. #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000)
  4959. #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000)
  4960. #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000)
  4961. #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000)
  4962. #define RCC_AHB1LPENR_DTCMLPEN ((uint32_t)0x00100000)
  4963. #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000)
  4964. #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000)
  4965. #define RCC_AHB1LPENR_DMA2DLPEN ((uint32_t)0x00800000)
  4966. #define RCC_AHB1LPENR_ETHMACLPEN ((uint32_t)0x02000000)
  4967. #define RCC_AHB1LPENR_ETHMACTXLPEN ((uint32_t)0x04000000)
  4968. #define RCC_AHB1LPENR_ETHMACRXLPEN ((uint32_t)0x08000000)
  4969. #define RCC_AHB1LPENR_ETHMACPTPLPEN ((uint32_t)0x10000000)
  4970. #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000)
  4971. #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000)
  4972. /******************** Bit definition for RCC_AHB2LPENR register *************/
  4973. #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001)
  4974. #define RCC_AHB2LPENR_RNGLPEN ((uint32_t)0x00000040)
  4975. #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080)
  4976. /******************** Bit definition for RCC_AHB3LPENR register *************/
  4977. #define RCC_AHB3LPENR_FMCLPEN ((uint32_t)0x00000001)
  4978. #define RCC_AHB3LPENR_QSPILPEN ((uint32_t)0x00000002)
  4979. /******************** Bit definition for RCC_APB1LPENR register *************/
  4980. #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001)
  4981. #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002)
  4982. #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004)
  4983. #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008)
  4984. #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010)
  4985. #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020)
  4986. #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040)
  4987. #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080)
  4988. #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100)
  4989. #define RCC_APB1LPENR_LPTIM1LPEN ((uint32_t)0x00000200)
  4990. #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800)
  4991. #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000)
  4992. #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000)
  4993. #define RCC_APB1LPENR_SPDIFRXLPEN ((uint32_t)0x00010000)
  4994. #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000)
  4995. #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000)
  4996. #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000)
  4997. #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000)
  4998. #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000)
  4999. #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000)
  5000. #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000)
  5001. #define RCC_APB1LPENR_I2C4LPEN ((uint32_t)0x01000000)
  5002. #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000)
  5003. #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000)
  5004. #define RCC_APB1LPENR_CECLPEN ((uint32_t)0x08000000)
  5005. #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000)
  5006. #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000)
  5007. #define RCC_APB1LPENR_UART7LPEN ((uint32_t)0x40000000)
  5008. #define RCC_APB1LPENR_UART8LPEN ((uint32_t)0x80000000)
  5009. /******************** Bit definition for RCC_APB2LPENR register *************/
  5010. #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001)
  5011. #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002)
  5012. #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010)
  5013. #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020)
  5014. #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100)
  5015. #define RCC_APB2LPENR_ADC2LPEN ((uint32_t)0x00000200)
  5016. #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400)
  5017. #define RCC_APB2LPENR_SDMMC1LPEN ((uint32_t)0x00000800)
  5018. #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000)
  5019. #define RCC_APB2LPENR_SPI4LPEN ((uint32_t)0x00002000)
  5020. #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000)
  5021. #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000)
  5022. #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000)
  5023. #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000)
  5024. #define RCC_APB2LPENR_SPI5LPEN ((uint32_t)0x00100000)
  5025. #define RCC_APB2LPENR_SPI6LPEN ((uint32_t)0x00200000)
  5026. #define RCC_APB2LPENR_SAI1LPEN ((uint32_t)0x00400000)
  5027. #define RCC_APB2LPENR_SAI2LPEN ((uint32_t)0x00800000)
  5028. /******************** Bit definition for RCC_BDCR register ******************/
  5029. #define RCC_BDCR_LSEON ((uint32_t)0x00000001)
  5030. #define RCC_BDCR_LSERDY ((uint32_t)0x00000002)
  5031. #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004)
  5032. #define RCC_BDCR_LSEDRV ((uint32_t)0x00000018)
  5033. #define RCC_BDCR_LSEDRV_0 ((uint32_t)0x00000008)
  5034. #define RCC_BDCR_LSEDRV_1 ((uint32_t)0x00000010)
  5035. #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300)
  5036. #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100)
  5037. #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200)
  5038. #define RCC_BDCR_RTCEN ((uint32_t)0x00008000)
  5039. #define RCC_BDCR_BDRST ((uint32_t)0x00010000)
  5040. /******************** Bit definition for RCC_CSR register *******************/
  5041. #define RCC_CSR_LSION ((uint32_t)0x00000001)
  5042. #define RCC_CSR_LSIRDY ((uint32_t)0x00000002)
  5043. #define RCC_CSR_RMVF ((uint32_t)0x01000000)
  5044. #define RCC_CSR_BORRSTF ((uint32_t)0x02000000)
  5045. #define RCC_CSR_PINRSTF ((uint32_t)0x04000000)
  5046. #define RCC_CSR_PORRSTF ((uint32_t)0x08000000)
  5047. #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000)
  5048. #define RCC_CSR_IWDGRSTF ((uint32_t)0x20000000)
  5049. #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000)
  5050. #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000)
  5051. /******************** Bit definition for RCC_SSCGR register *****************/
  5052. #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF)
  5053. #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000)
  5054. #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000)
  5055. #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000)
  5056. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  5057. #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0)
  5058. #define RCC_PLLI2SCFGR_PLLI2SN_0 ((uint32_t)0x00000040)
  5059. #define RCC_PLLI2SCFGR_PLLI2SN_1 ((uint32_t)0x00000080)
  5060. #define RCC_PLLI2SCFGR_PLLI2SN_2 ((uint32_t)0x00000100)
  5061. #define RCC_PLLI2SCFGR_PLLI2SN_3 ((uint32_t)0x00000200)
  5062. #define RCC_PLLI2SCFGR_PLLI2SN_4 ((uint32_t)0x00000400)
  5063. #define RCC_PLLI2SCFGR_PLLI2SN_5 ((uint32_t)0x00000800)
  5064. #define RCC_PLLI2SCFGR_PLLI2SN_6 ((uint32_t)0x00001000)
  5065. #define RCC_PLLI2SCFGR_PLLI2SN_7 ((uint32_t)0x00002000)
  5066. #define RCC_PLLI2SCFGR_PLLI2SN_8 ((uint32_t)0x00004000)
  5067. #define RCC_PLLI2SCFGR_PLLI2SP ((uint32_t)0x00030000)
  5068. #define RCC_PLLI2SCFGR_PLLI2SP_0 ((uint32_t)0x00010000)
  5069. #define RCC_PLLI2SCFGR_PLLI2SP_1 ((uint32_t)0x00020000)
  5070. #define RCC_PLLI2SCFGR_PLLI2SQ ((uint32_t)0x0F000000)
  5071. #define RCC_PLLI2SCFGR_PLLI2SQ_0 ((uint32_t)0x01000000)
  5072. #define RCC_PLLI2SCFGR_PLLI2SQ_1 ((uint32_t)0x02000000)
  5073. #define RCC_PLLI2SCFGR_PLLI2SQ_2 ((uint32_t)0x04000000)
  5074. #define RCC_PLLI2SCFGR_PLLI2SQ_3 ((uint32_t)0x08000000)
  5075. #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000)
  5076. #define RCC_PLLI2SCFGR_PLLI2SR_0 ((uint32_t)0x10000000)
  5077. #define RCC_PLLI2SCFGR_PLLI2SR_1 ((uint32_t)0x20000000)
  5078. #define RCC_PLLI2SCFGR_PLLI2SR_2 ((uint32_t)0x40000000)
  5079. /******************** Bit definition for RCC_PLLSAICFGR register ************/
  5080. #define RCC_PLLSAICFGR_PLLSAIN ((uint32_t)0x00007FC0)
  5081. #define RCC_PLLSAICFGR_PLLSAIN_0 ((uint32_t)0x00000040)
  5082. #define RCC_PLLSAICFGR_PLLSAIN_1 ((uint32_t)0x00000080)
  5083. #define RCC_PLLSAICFGR_PLLSAIN_2 ((uint32_t)0x00000100)
  5084. #define RCC_PLLSAICFGR_PLLSAIN_3 ((uint32_t)0x00000200)
  5085. #define RCC_PLLSAICFGR_PLLSAIN_4 ((uint32_t)0x00000400)
  5086. #define RCC_PLLSAICFGR_PLLSAIN_5 ((uint32_t)0x00000800)
  5087. #define RCC_PLLSAICFGR_PLLSAIN_6 ((uint32_t)0x00001000)
  5088. #define RCC_PLLSAICFGR_PLLSAIN_7 ((uint32_t)0x00002000)
  5089. #define RCC_PLLSAICFGR_PLLSAIN_8 ((uint32_t)0x00004000)
  5090. #define RCC_PLLSAICFGR_PLLSAIP ((uint32_t)0x00030000)
  5091. #define RCC_PLLSAICFGR_PLLSAIP_0 ((uint32_t)0x00010000)
  5092. #define RCC_PLLSAICFGR_PLLSAIP_1 ((uint32_t)0x00020000)
  5093. #define RCC_PLLSAICFGR_PLLSAIQ ((uint32_t)0x0F000000)
  5094. #define RCC_PLLSAICFGR_PLLSAIQ_0 ((uint32_t)0x01000000)
  5095. #define RCC_PLLSAICFGR_PLLSAIQ_1 ((uint32_t)0x02000000)
  5096. #define RCC_PLLSAICFGR_PLLSAIQ_2 ((uint32_t)0x04000000)
  5097. #define RCC_PLLSAICFGR_PLLSAIQ_3 ((uint32_t)0x08000000)
  5098. #define RCC_PLLSAICFGR_PLLSAIR ((uint32_t)0x70000000)
  5099. #define RCC_PLLSAICFGR_PLLSAIR_0 ((uint32_t)0x10000000)
  5100. #define RCC_PLLSAICFGR_PLLSAIR_1 ((uint32_t)0x20000000)
  5101. #define RCC_PLLSAICFGR_PLLSAIR_2 ((uint32_t)0x40000000)
  5102. /******************** Bit definition for RCC_DCKCFGR1 register ***************/
  5103. #define RCC_DCKCFGR1_PLLI2SDIVQ ((uint32_t)0x0000001F)
  5104. #define RCC_DCKCFGR1_PLLI2SDIVQ_0 ((uint32_t)0x00000001)
  5105. #define RCC_DCKCFGR1_PLLI2SDIVQ_1 ((uint32_t)0x00000002)
  5106. #define RCC_DCKCFGR1_PLLI2SDIVQ_2 ((uint32_t)0x00000004)
  5107. #define RCC_DCKCFGR1_PLLI2SDIVQ_3 ((uint32_t)0x00000008)
  5108. #define RCC_DCKCFGR1_PLLI2SDIVQ_4 ((uint32_t)0x00000010)
  5109. #define RCC_DCKCFGR1_PLLSAIDIVQ ((uint32_t)0x00001F00)
  5110. #define RCC_DCKCFGR1_PLLSAIDIVQ_0 ((uint32_t)0x00000100)
  5111. #define RCC_DCKCFGR1_PLLSAIDIVQ_1 ((uint32_t)0x00000200)
  5112. #define RCC_DCKCFGR1_PLLSAIDIVQ_2 ((uint32_t)0x00000400)
  5113. #define RCC_DCKCFGR1_PLLSAIDIVQ_3 ((uint32_t)0x00000800)
  5114. #define RCC_DCKCFGR1_PLLSAIDIVQ_4 ((uint32_t)0x00001000)
  5115. #define RCC_DCKCFGR1_PLLSAIDIVR ((uint32_t)0x00030000)
  5116. #define RCC_DCKCFGR1_PLLSAIDIVR_0 ((uint32_t)0x00010000)
  5117. #define RCC_DCKCFGR1_PLLSAIDIVR_1 ((uint32_t)0x00020000)
  5118. #define RCC_DCKCFGR1_SAI1SEL ((uint32_t)0x00300000)
  5119. #define RCC_DCKCFGR1_SAI1SEL_0 ((uint32_t)0x00100000)
  5120. #define RCC_DCKCFGR1_SAI1SEL_1 ((uint32_t)0x00200000)
  5121. #define RCC_DCKCFGR1_SAI2SEL ((uint32_t)0x00C00000)
  5122. #define RCC_DCKCFGR1_SAI2SEL_0 ((uint32_t)0x00400000)
  5123. #define RCC_DCKCFGR1_SAI2SEL_1 ((uint32_t)0x00800000)
  5124. #define RCC_DCKCFGR1_TIMPRE ((uint32_t)0x01000000)
  5125. /******************** Bit definition for RCC_DCKCFGR2 register ***************/
  5126. #define RCC_DCKCFGR2_USART1SEL ((uint32_t)0x00000003)
  5127. #define RCC_DCKCFGR2_USART1SEL_0 ((uint32_t)0x00000001)
  5128. #define RCC_DCKCFGR2_USART1SEL_1 ((uint32_t)0x00000002)
  5129. #define RCC_DCKCFGR2_USART2SEL ((uint32_t)0x0000000C)
  5130. #define RCC_DCKCFGR2_USART2SEL_0 ((uint32_t)0x00000004)
  5131. #define RCC_DCKCFGR2_USART2SEL_1 ((uint32_t)0x00000008)
  5132. #define RCC_DCKCFGR2_USART3SEL ((uint32_t)0x00000030)
  5133. #define RCC_DCKCFGR2_USART3SEL_0 ((uint32_t)0x00000010)
  5134. #define RCC_DCKCFGR2_USART3SEL_1 ((uint32_t)0x00000020)
  5135. #define RCC_DCKCFGR2_UART4SEL ((uint32_t)0x000000C0)
  5136. #define RCC_DCKCFGR2_UART4SEL_0 ((uint32_t)0x00000040)
  5137. #define RCC_DCKCFGR2_UART4SEL_1 ((uint32_t)0x00000080)
  5138. #define RCC_DCKCFGR2_UART5SEL ((uint32_t)0x00000300)
  5139. #define RCC_DCKCFGR2_UART5SEL_0 ((uint32_t)0x00000100)
  5140. #define RCC_DCKCFGR2_UART5SEL_1 ((uint32_t)0x00000200)
  5141. #define RCC_DCKCFGR2_USART6SEL ((uint32_t)0x00000C00)
  5142. #define RCC_DCKCFGR2_USART6SEL_0 ((uint32_t)0x00000400)
  5143. #define RCC_DCKCFGR2_USART6SEL_1 ((uint32_t)0x00000800)
  5144. #define RCC_DCKCFGR2_UART7SEL ((uint32_t)0x00003000)
  5145. #define RCC_DCKCFGR2_UART7SEL_0 ((uint32_t)0x00001000)
  5146. #define RCC_DCKCFGR2_UART7SEL_1 ((uint32_t)0x00002000)
  5147. #define RCC_DCKCFGR2_UART8SEL ((uint32_t)0x0000C000)
  5148. #define RCC_DCKCFGR2_UART8SEL_0 ((uint32_t)0x00004000)
  5149. #define RCC_DCKCFGR2_UART8SEL_1 ((uint32_t)0x00008000)
  5150. #define RCC_DCKCFGR2_I2C1SEL ((uint32_t)0x00030000)
  5151. #define RCC_DCKCFGR2_I2C1SEL_0 ((uint32_t)0x00010000)
  5152. #define RCC_DCKCFGR2_I2C1SEL_1 ((uint32_t)0x00020000)
  5153. #define RCC_DCKCFGR2_I2C2SEL ((uint32_t)0x000C0000)
  5154. #define RCC_DCKCFGR2_I2C2SEL_0 ((uint32_t)0x00040000)
  5155. #define RCC_DCKCFGR2_I2C2SEL_1 ((uint32_t)0x00080000)
  5156. #define RCC_DCKCFGR2_I2C3SEL ((uint32_t)0x00300000)
  5157. #define RCC_DCKCFGR2_I2C3SEL_0 ((uint32_t)0x00100000)
  5158. #define RCC_DCKCFGR2_I2C3SEL_1 ((uint32_t)0x00200000)
  5159. #define RCC_DCKCFGR2_I2C4SEL ((uint32_t)0x00C00000)
  5160. #define RCC_DCKCFGR2_I2C4SEL_0 ((uint32_t)0x00400000)
  5161. #define RCC_DCKCFGR2_I2C4SEL_1 ((uint32_t)0x00800000)
  5162. #define RCC_DCKCFGR2_LPTIM1SEL ((uint32_t)0x03000000)
  5163. #define RCC_DCKCFGR2_LPTIM1SEL_0 ((uint32_t)0x01000000)
  5164. #define RCC_DCKCFGR2_LPTIM1SEL_1 ((uint32_t)0x02000000)
  5165. #define RCC_DCKCFGR2_CECSEL ((uint32_t)0x04000000)
  5166. #define RCC_DCKCFGR2_CK48MSEL ((uint32_t)0x08000000)
  5167. #define RCC_DCKCFGR2_SDMMC1SEL ((uint32_t)0x10000000)
  5168. /******************************************************************************/
  5169. /* */
  5170. /* RNG */
  5171. /* */
  5172. /******************************************************************************/
  5173. /******************** Bits definition for RNG_CR register *******************/
  5174. #define RNG_CR_RNGEN ((uint32_t)0x00000004)
  5175. #define RNG_CR_IE ((uint32_t)0x00000008)
  5176. /******************** Bits definition for RNG_SR register *******************/
  5177. #define RNG_SR_DRDY ((uint32_t)0x00000001)
  5178. #define RNG_SR_CECS ((uint32_t)0x00000002)
  5179. #define RNG_SR_SECS ((uint32_t)0x00000004)
  5180. #define RNG_SR_CEIS ((uint32_t)0x00000020)
  5181. #define RNG_SR_SEIS ((uint32_t)0x00000040)
  5182. /******************************************************************************/
  5183. /* */
  5184. /* Real-Time Clock (RTC) */
  5185. /* */
  5186. /******************************************************************************/
  5187. /******************** Bits definition for RTC_TR register *******************/
  5188. #define RTC_TR_PM ((uint32_t)0x00400000)
  5189. #define RTC_TR_HT ((uint32_t)0x00300000)
  5190. #define RTC_TR_HT_0 ((uint32_t)0x00100000)
  5191. #define RTC_TR_HT_1 ((uint32_t)0x00200000)
  5192. #define RTC_TR_HU ((uint32_t)0x000F0000)
  5193. #define RTC_TR_HU_0 ((uint32_t)0x00010000)
  5194. #define RTC_TR_HU_1 ((uint32_t)0x00020000)
  5195. #define RTC_TR_HU_2 ((uint32_t)0x00040000)
  5196. #define RTC_TR_HU_3 ((uint32_t)0x00080000)
  5197. #define RTC_TR_MNT ((uint32_t)0x00007000)
  5198. #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
  5199. #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
  5200. #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
  5201. #define RTC_TR_MNU ((uint32_t)0x00000F00)
  5202. #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
  5203. #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
  5204. #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
  5205. #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
  5206. #define RTC_TR_ST ((uint32_t)0x00000070)
  5207. #define RTC_TR_ST_0 ((uint32_t)0x00000010)
  5208. #define RTC_TR_ST_1 ((uint32_t)0x00000020)
  5209. #define RTC_TR_ST_2 ((uint32_t)0x00000040)
  5210. #define RTC_TR_SU ((uint32_t)0x0000000F)
  5211. #define RTC_TR_SU_0 ((uint32_t)0x00000001)
  5212. #define RTC_TR_SU_1 ((uint32_t)0x00000002)
  5213. #define RTC_TR_SU_2 ((uint32_t)0x00000004)
  5214. #define RTC_TR_SU_3 ((uint32_t)0x00000008)
  5215. /******************** Bits definition for RTC_DR register *******************/
  5216. #define RTC_DR_YT ((uint32_t)0x00F00000)
  5217. #define RTC_DR_YT_0 ((uint32_t)0x00100000)
  5218. #define RTC_DR_YT_1 ((uint32_t)0x00200000)
  5219. #define RTC_DR_YT_2 ((uint32_t)0x00400000)
  5220. #define RTC_DR_YT_3 ((uint32_t)0x00800000)
  5221. #define RTC_DR_YU ((uint32_t)0x000F0000)
  5222. #define RTC_DR_YU_0 ((uint32_t)0x00010000)
  5223. #define RTC_DR_YU_1 ((uint32_t)0x00020000)
  5224. #define RTC_DR_YU_2 ((uint32_t)0x00040000)
  5225. #define RTC_DR_YU_3 ((uint32_t)0x00080000)
  5226. #define RTC_DR_WDU ((uint32_t)0x0000E000)
  5227. #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
  5228. #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
  5229. #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
  5230. #define RTC_DR_MT ((uint32_t)0x00001000)
  5231. #define RTC_DR_MU ((uint32_t)0x00000F00)
  5232. #define RTC_DR_MU_0 ((uint32_t)0x00000100)
  5233. #define RTC_DR_MU_1 ((uint32_t)0x00000200)
  5234. #define RTC_DR_MU_2 ((uint32_t)0x00000400)
  5235. #define RTC_DR_MU_3 ((uint32_t)0x00000800)
  5236. #define RTC_DR_DT ((uint32_t)0x00000030)
  5237. #define RTC_DR_DT_0 ((uint32_t)0x00000010)
  5238. #define RTC_DR_DT_1 ((uint32_t)0x00000020)
  5239. #define RTC_DR_DU ((uint32_t)0x0000000F)
  5240. #define RTC_DR_DU_0 ((uint32_t)0x00000001)
  5241. #define RTC_DR_DU_1 ((uint32_t)0x00000002)
  5242. #define RTC_DR_DU_2 ((uint32_t)0x00000004)
  5243. #define RTC_DR_DU_3 ((uint32_t)0x00000008)
  5244. /******************** Bits definition for RTC_CR register *******************/
  5245. #define RTC_CR_ITSE ((uint32_t)0x01000000)
  5246. #define RTC_CR_COE ((uint32_t)0x00800000)
  5247. #define RTC_CR_OSEL ((uint32_t)0x00600000)
  5248. #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
  5249. #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
  5250. #define RTC_CR_POL ((uint32_t)0x00100000)
  5251. #define RTC_CR_COSEL ((uint32_t)0x00080000)
  5252. #define RTC_CR_BCK ((uint32_t)0x00040000)
  5253. #define RTC_CR_SUB1H ((uint32_t)0x00020000)
  5254. #define RTC_CR_ADD1H ((uint32_t)0x00010000)
  5255. #define RTC_CR_TSIE ((uint32_t)0x00008000)
  5256. #define RTC_CR_WUTIE ((uint32_t)0x00004000)
  5257. #define RTC_CR_ALRBIE ((uint32_t)0x00002000)
  5258. #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
  5259. #define RTC_CR_TSE ((uint32_t)0x00000800)
  5260. #define RTC_CR_WUTE ((uint32_t)0x00000400)
  5261. #define RTC_CR_ALRBE ((uint32_t)0x00000200)
  5262. #define RTC_CR_ALRAE ((uint32_t)0x00000100)
  5263. #define RTC_CR_FMT ((uint32_t)0x00000040)
  5264. #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
  5265. #define RTC_CR_REFCKON ((uint32_t)0x00000010)
  5266. #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
  5267. #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
  5268. #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
  5269. #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
  5270. #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
  5271. /******************** Bits definition for RTC_ISR register ******************/
  5272. #define RTC_ISR_ITSF ((uint32_t)0x00020000)
  5273. #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
  5274. #define RTC_ISR_TAMP3F ((uint32_t)0x00008000)
  5275. #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
  5276. #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
  5277. #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
  5278. #define RTC_ISR_TSF ((uint32_t)0x00000800)
  5279. #define RTC_ISR_WUTF ((uint32_t)0x00000400)
  5280. #define RTC_ISR_ALRBF ((uint32_t)0x00000200)
  5281. #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
  5282. #define RTC_ISR_INIT ((uint32_t)0x00000080)
  5283. #define RTC_ISR_INITF ((uint32_t)0x00000040)
  5284. #define RTC_ISR_RSF ((uint32_t)0x00000020)
  5285. #define RTC_ISR_INITS ((uint32_t)0x00000010)
  5286. #define RTC_ISR_SHPF ((uint32_t)0x00000008)
  5287. #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
  5288. #define RTC_ISR_ALRBWF ((uint32_t)0x00000002)
  5289. #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
  5290. /******************** Bits definition for RTC_PRER register *****************/
  5291. #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
  5292. #define RTC_PRER_PREDIV_S ((uint32_t)0x00007FFF)
  5293. /******************** Bits definition for RTC_WUTR register *****************/
  5294. #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
  5295. /******************** Bits definition for RTC_ALRMAR register ***************/
  5296. #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
  5297. #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
  5298. #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
  5299. #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
  5300. #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
  5301. #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
  5302. #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
  5303. #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
  5304. #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
  5305. #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
  5306. #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
  5307. #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
  5308. #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
  5309. #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
  5310. #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
  5311. #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
  5312. #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
  5313. #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
  5314. #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
  5315. #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
  5316. #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
  5317. #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
  5318. #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
  5319. #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
  5320. #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
  5321. #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
  5322. #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
  5323. #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
  5324. #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
  5325. #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
  5326. #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
  5327. #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
  5328. #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
  5329. #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
  5330. #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
  5331. #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
  5332. #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
  5333. #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
  5334. #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
  5335. #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
  5336. /******************** Bits definition for RTC_ALRMBR register ***************/
  5337. #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000)
  5338. #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000)
  5339. #define RTC_ALRMBR_DT ((uint32_t)0x30000000)
  5340. #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000)
  5341. #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000)
  5342. #define RTC_ALRMBR_DU ((uint32_t)0x0F000000)
  5343. #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000)
  5344. #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000)
  5345. #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000)
  5346. #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000)
  5347. #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000)
  5348. #define RTC_ALRMBR_PM ((uint32_t)0x00400000)
  5349. #define RTC_ALRMBR_HT ((uint32_t)0x00300000)
  5350. #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000)
  5351. #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000)
  5352. #define RTC_ALRMBR_HU ((uint32_t)0x000F0000)
  5353. #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000)
  5354. #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000)
  5355. #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000)
  5356. #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000)
  5357. #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000)
  5358. #define RTC_ALRMBR_MNT ((uint32_t)0x00007000)
  5359. #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000)
  5360. #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000)
  5361. #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000)
  5362. #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00)
  5363. #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100)
  5364. #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200)
  5365. #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400)
  5366. #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800)
  5367. #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080)
  5368. #define RTC_ALRMBR_ST ((uint32_t)0x00000070)
  5369. #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010)
  5370. #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020)
  5371. #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040)
  5372. #define RTC_ALRMBR_SU ((uint32_t)0x0000000F)
  5373. #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001)
  5374. #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002)
  5375. #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004)
  5376. #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008)
  5377. /******************** Bits definition for RTC_WPR register ******************/
  5378. #define RTC_WPR_KEY ((uint32_t)0x000000FF)
  5379. /******************** Bits definition for RTC_SSR register ******************/
  5380. #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
  5381. /******************** Bits definition for RTC_SHIFTR register ***************/
  5382. #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
  5383. #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
  5384. /******************** Bits definition for RTC_TSTR register *****************/
  5385. #define RTC_TSTR_PM ((uint32_t)0x00400000)
  5386. #define RTC_TSTR_HT ((uint32_t)0x00300000)
  5387. #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
  5388. #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
  5389. #define RTC_TSTR_HU ((uint32_t)0x000F0000)
  5390. #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
  5391. #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
  5392. #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
  5393. #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
  5394. #define RTC_TSTR_MNT ((uint32_t)0x00007000)
  5395. #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
  5396. #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
  5397. #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
  5398. #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
  5399. #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
  5400. #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
  5401. #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
  5402. #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
  5403. #define RTC_TSTR_ST ((uint32_t)0x00000070)
  5404. #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
  5405. #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
  5406. #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
  5407. #define RTC_TSTR_SU ((uint32_t)0x0000000F)
  5408. #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
  5409. #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
  5410. #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
  5411. #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
  5412. /******************** Bits definition for RTC_TSDR register *****************/
  5413. #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
  5414. #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
  5415. #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
  5416. #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
  5417. #define RTC_TSDR_MT ((uint32_t)0x00001000)
  5418. #define RTC_TSDR_MU ((uint32_t)0x00000F00)
  5419. #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
  5420. #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
  5421. #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
  5422. #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
  5423. #define RTC_TSDR_DT ((uint32_t)0x00000030)
  5424. #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
  5425. #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
  5426. #define RTC_TSDR_DU ((uint32_t)0x0000000F)
  5427. #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
  5428. #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
  5429. #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
  5430. #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
  5431. /******************** Bits definition for RTC_TSSSR register ****************/
  5432. #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
  5433. /******************** Bits definition for RTC_CAL register *****************/
  5434. #define RTC_CALR_CALP ((uint32_t)0x00008000)
  5435. #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
  5436. #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
  5437. #define RTC_CALR_CALM ((uint32_t)0x000001FF)
  5438. #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
  5439. #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
  5440. #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
  5441. #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
  5442. #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
  5443. #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
  5444. #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
  5445. #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
  5446. #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
  5447. /******************** Bits definition for RTC_TAMPCR register ****************/
  5448. #define RTC_TAMPCR_TAMP3MF ((uint32_t)0x01000000)
  5449. #define RTC_TAMPCR_TAMP3NOERASE ((uint32_t)0x00800000)
  5450. #define RTC_TAMPCR_TAMP3IE ((uint32_t)0x00400000)
  5451. #define RTC_TAMPCR_TAMP2MF ((uint32_t)0x00200000)
  5452. #define RTC_TAMPCR_TAMP2NOERASE ((uint32_t)0x00100000)
  5453. #define RTC_TAMPCR_TAMP2IE ((uint32_t)0x00080000)
  5454. #define RTC_TAMPCR_TAMP1MF ((uint32_t)0x00040000)
  5455. #define RTC_TAMPCR_TAMP1NOERASE ((uint32_t)0x00020000)
  5456. #define RTC_TAMPCR_TAMP1IE ((uint32_t)0x00010000)
  5457. #define RTC_TAMPCR_TAMPPUDIS ((uint32_t)0x00008000)
  5458. #define RTC_TAMPCR_TAMPPRCH ((uint32_t)0x00006000)
  5459. #define RTC_TAMPCR_TAMPPRCH_0 ((uint32_t)0x00002000)
  5460. #define RTC_TAMPCR_TAMPPRCH_1 ((uint32_t)0x00004000)
  5461. #define RTC_TAMPCR_TAMPFLT ((uint32_t)0x00001800)
  5462. #define RTC_TAMPCR_TAMPFLT_0 ((uint32_t)0x00000800)
  5463. #define RTC_TAMPCR_TAMPFLT_1 ((uint32_t)0x00001000)
  5464. #define RTC_TAMPCR_TAMPFREQ ((uint32_t)0x00000700)
  5465. #define RTC_TAMPCR_TAMPFREQ_0 ((uint32_t)0x00000100)
  5466. #define RTC_TAMPCR_TAMPFREQ_1 ((uint32_t)0x00000200)
  5467. #define RTC_TAMPCR_TAMPFREQ_2 ((uint32_t)0x00000400)
  5468. #define RTC_TAMPCR_TAMPTS ((uint32_t)0x00000080)
  5469. #define RTC_TAMPCR_TAMP3_TRG ((uint32_t)0x00000040)
  5470. #define RTC_TAMPCR_TAMP3E ((uint32_t)0x00000020)
  5471. #define RTC_TAMPCR_TAMP2_TRG ((uint32_t)0x00000010)
  5472. #define RTC_TAMPCR_TAMP2E ((uint32_t)0x00000008)
  5473. #define RTC_TAMPCR_TAMPIE ((uint32_t)0x00000004)
  5474. #define RTC_TAMPCR_TAMP1_TRG ((uint32_t)0x00000002)
  5475. #define RTC_TAMPCR_TAMP1E ((uint32_t)0x00000001)
  5476. /******************** Bits definition for RTC_ALRMASSR register *************/
  5477. #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
  5478. #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
  5479. #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
  5480. #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
  5481. #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
  5482. #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
  5483. /******************** Bits definition for RTC_ALRMBSSR register *************/
  5484. #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
  5485. #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
  5486. #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
  5487. #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
  5488. #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
  5489. #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
  5490. /******************** Bits definition for RTC_OR register ****************/
  5491. #define RTC_OR_TSINSEL ((uint32_t)0x00000006)
  5492. #define RTC_OR_TSINSEL_0 ((uint32_t)0x00000002)
  5493. #define RTC_OR_TSINSEL_1 ((uint32_t)0x00000004)
  5494. #define RTC_OR_ALARMTYPE ((uint32_t)0x00000008)
  5495. /******************** Bits definition for RTC_BKP0R register ****************/
  5496. #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
  5497. /******************** Bits definition for RTC_BKP1R register ****************/
  5498. #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
  5499. /******************** Bits definition for RTC_BKP2R register ****************/
  5500. #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
  5501. /******************** Bits definition for RTC_BKP3R register ****************/
  5502. #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
  5503. /******************** Bits definition for RTC_BKP4R register ****************/
  5504. #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
  5505. /******************** Bits definition for RTC_BKP5R register ****************/
  5506. #define RTC_BKP5R ((uint32_t)0xFFFFFFFF)
  5507. /******************** Bits definition for RTC_BKP6R register ****************/
  5508. #define RTC_BKP6R ((uint32_t)0xFFFFFFFF)
  5509. /******************** Bits definition for RTC_BKP7R register ****************/
  5510. #define RTC_BKP7R ((uint32_t)0xFFFFFFFF)
  5511. /******************** Bits definition for RTC_BKP8R register ****************/
  5512. #define RTC_BKP8R ((uint32_t)0xFFFFFFFF)
  5513. /******************** Bits definition for RTC_BKP9R register ****************/
  5514. #define RTC_BKP9R ((uint32_t)0xFFFFFFFF)
  5515. /******************** Bits definition for RTC_BKP10R register ***************/
  5516. #define RTC_BKP10R ((uint32_t)0xFFFFFFFF)
  5517. /******************** Bits definition for RTC_BKP11R register ***************/
  5518. #define RTC_BKP11R ((uint32_t)0xFFFFFFFF)
  5519. /******************** Bits definition for RTC_BKP12R register ***************/
  5520. #define RTC_BKP12R ((uint32_t)0xFFFFFFFF)
  5521. /******************** Bits definition for RTC_BKP13R register ***************/
  5522. #define RTC_BKP13R ((uint32_t)0xFFFFFFFF)
  5523. /******************** Bits definition for RTC_BKP14R register ***************/
  5524. #define RTC_BKP14R ((uint32_t)0xFFFFFFFF)
  5525. /******************** Bits definition for RTC_BKP15R register ***************/
  5526. #define RTC_BKP15R ((uint32_t)0xFFFFFFFF)
  5527. /******************** Bits definition for RTC_BKP16R register ***************/
  5528. #define RTC_BKP16R ((uint32_t)0xFFFFFFFF)
  5529. /******************** Bits definition for RTC_BKP17R register ***************/
  5530. #define RTC_BKP17R ((uint32_t)0xFFFFFFFF)
  5531. /******************** Bits definition for RTC_BKP18R register ***************/
  5532. #define RTC_BKP18R ((uint32_t)0xFFFFFFFF)
  5533. /******************** Bits definition for RTC_BKP19R register ***************/
  5534. #define RTC_BKP19R ((uint32_t)0xFFFFFFFF)
  5535. /******************** Bits definition for RTC_BKP20R register ***************/
  5536. #define RTC_BKP20R ((uint32_t)0xFFFFFFFF)
  5537. /******************** Bits definition for RTC_BKP21R register ***************/
  5538. #define RTC_BKP21R ((uint32_t)0xFFFFFFFF)
  5539. /******************** Bits definition for RTC_BKP22R register ***************/
  5540. #define RTC_BKP22R ((uint32_t)0xFFFFFFFF)
  5541. /******************** Bits definition for RTC_BKP23R register ***************/
  5542. #define RTC_BKP23R ((uint32_t)0xFFFFFFFF)
  5543. /******************** Bits definition for RTC_BKP24R register ***************/
  5544. #define RTC_BKP24R ((uint32_t)0xFFFFFFFF)
  5545. /******************** Bits definition for RTC_BKP25R register ***************/
  5546. #define RTC_BKP25R ((uint32_t)0xFFFFFFFF)
  5547. /******************** Bits definition for RTC_BKP26R register ***************/
  5548. #define RTC_BKP26R ((uint32_t)0xFFFFFFFF)
  5549. /******************** Bits definition for RTC_BKP27R register ***************/
  5550. #define RTC_BKP27R ((uint32_t)0xFFFFFFFF)
  5551. /******************** Bits definition for RTC_BKP28R register ***************/
  5552. #define RTC_BKP28R ((uint32_t)0xFFFFFFFF)
  5553. /******************** Bits definition for RTC_BKP29R register ***************/
  5554. #define RTC_BKP29R ((uint32_t)0xFFFFFFFF)
  5555. /******************** Bits definition for RTC_BKP30R register ***************/
  5556. #define RTC_BKP30R ((uint32_t)0xFFFFFFFF)
  5557. /******************** Bits definition for RTC_BKP31R register ***************/
  5558. #define RTC_BKP31R ((uint32_t)0xFFFFFFFF)
  5559. /******************** Number of backup registers ******************************/
  5560. #define RTC_BKP_NUMBER ((uint32_t)0x00000020)
  5561. /******************************************************************************/
  5562. /* */
  5563. /* Serial Audio Interface */
  5564. /* */
  5565. /******************************************************************************/
  5566. /******************** Bit definition for SAI_GCR register *******************/
  5567. #define SAI_GCR_SYNCIN ((uint32_t)0x00000003) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  5568. #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  5569. #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  5570. #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  5571. #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  5572. #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  5573. /******************* Bit definition for SAI_xCR1 register *******************/
  5574. #define SAI_xCR1_MODE ((uint32_t)0x00000003) /*!<MODE[1:0] bits (Audio Block Mode) */
  5575. #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  5576. #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  5577. #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000C) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  5578. #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  5579. #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  5580. #define SAI_xCR1_DS ((uint32_t)0x000000E0) /*!<DS[1:0] bits (Data Size) */
  5581. #define SAI_xCR1_DS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  5582. #define SAI_xCR1_DS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  5583. #define SAI_xCR1_DS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  5584. #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100) /*!<LSB First Configuration */
  5585. #define SAI_xCR1_CKSTR ((uint32_t)0x00000200) /*!<ClocK STRobing edge */
  5586. #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00) /*!<SYNCEN[1:0](SYNChronization ENable) */
  5587. #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  5588. #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  5589. #define SAI_xCR1_MONO ((uint32_t)0x00001000) /*!<Mono mode */
  5590. #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000) /*!<Output Drive */
  5591. #define SAI_xCR1_SAIEN ((uint32_t)0x00010000) /*!<Audio Block enable */
  5592. #define SAI_xCR1_DMAEN ((uint32_t)0x00020000) /*!<DMA enable */
  5593. #define SAI_xCR1_NODIV ((uint32_t)0x00080000) /*!<No Divider Configuration */
  5594. #define SAI_xCR1_MCKDIV ((uint32_t)0x00F00000) /*!<MCKDIV[3:0] (Master ClocK Divider) */
  5595. #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  5596. #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  5597. #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  5598. #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  5599. /******************* Bit definition for SAI_xCR2 register *******************/
  5600. #define SAI_xCR2_FTH ((uint32_t)0x00000007) /*!<FTH[2:0](Fifo THreshold) */
  5601. #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  5602. #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  5603. #define SAI_xCR2_FTH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  5604. #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008) /*!<Fifo FLUSH */
  5605. #define SAI_xCR2_TRIS ((uint32_t)0x00000010) /*!<TRIState Management on data line */
  5606. #define SAI_xCR2_MUTE ((uint32_t)0x00000020) /*!<Mute mode */
  5607. #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040) /*!<Muate value */
  5608. #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80) /*!<MUTECNT[5:0] (MUTE counter) */
  5609. #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080) /*!<Bit 0 */
  5610. #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100) /*!<Bit 1 */
  5611. #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200) /*!<Bit 2 */
  5612. #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400) /*!<Bit 3 */
  5613. #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800) /*!<Bit 4 */
  5614. #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000) /*!<Bit 5 */
  5615. #define SAI_xCR2_CPL ((uint32_t)0x00080000) /*!< Complement Bit */
  5616. #define SAI_xCR2_COMP ((uint32_t)0x0000C000) /*!<COMP[1:0] (Companding mode) */
  5617. #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000) /*!<Bit 0 */
  5618. #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000) /*!<Bit 1 */
  5619. /****************** Bit definition for SAI_xFRCR register *******************/
  5620. #define SAI_xFRCR_FRL ((uint32_t)0x000000FF) /*!<FRL[1:0](Frame length) */
  5621. #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  5622. #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  5623. #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  5624. #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  5625. #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  5626. #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  5627. #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  5628. #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  5629. #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00) /*!<FRL[1:0] (Frame synchronization active level length) */
  5630. #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  5631. #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  5632. #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  5633. #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  5634. #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  5635. #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  5636. #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  5637. #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000) /*!< Frame Synchronization Definition */
  5638. #define SAI_xFRCR_FSPO ((uint32_t)0x00020000) /*!<Frame Synchronization POLarity */
  5639. #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000) /*!<Frame Synchronization OFFset */
  5640. /****************** Bit definition for SAI_xSLOTR register *******************/
  5641. #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001F) /*!<FRL[4:0](First Bit Offset) */
  5642. #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  5643. #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  5644. #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  5645. #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  5646. #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  5647. #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0) /*!<SLOTSZ[1:0] (Slot size) */
  5648. #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  5649. #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  5650. #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  5651. #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  5652. #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  5653. #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  5654. #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  5655. #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000) /*!<SLOTEN[15:0] (Slot Enable) */
  5656. /******************* Bit definition for SAI_xIMR register *******************/
  5657. #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001) /*!<Overrun underrun interrupt enable */
  5658. #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002) /*!<Mute detection interrupt enable */
  5659. #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004) /*!<Wrong Clock Configuration interrupt enable */
  5660. #define SAI_xIMR_FREQIE ((uint32_t)0x00000008) /*!<FIFO request interrupt enable */
  5661. #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010) /*!<Codec not ready interrupt enable */
  5662. #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection interrupt enable */
  5663. #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040) /*!<Late frame synchronization detection interrupt enable */
  5664. /******************** Bit definition for SAI_xSR register *******************/
  5665. #define SAI_xSR_OVRUDR ((uint32_t)0x00000001) /*!<Overrun underrun */
  5666. #define SAI_xSR_MUTEDET ((uint32_t)0x00000002) /*!<Mute detection */
  5667. #define SAI_xSR_WCKCFG ((uint32_t)0x00000004) /*!<Wrong Clock Configuration */
  5668. #define SAI_xSR_FREQ ((uint32_t)0x00000008) /*!<FIFO request */
  5669. #define SAI_xSR_CNRDY ((uint32_t)0x00000010) /*!<Codec not ready */
  5670. #define SAI_xSR_AFSDET ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection */
  5671. #define SAI_xSR_LFSDET ((uint32_t)0x00000040) /*!<Late frame synchronization detection */
  5672. #define SAI_xSR_FLVL ((uint32_t)0x00070000) /*!<FLVL[2:0] (FIFO Level Threshold) */
  5673. #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  5674. #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  5675. #define SAI_xSR_FLVL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  5676. /****************** Bit definition for SAI_xCLRFR register ******************/
  5677. #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001) /*!<Clear Overrun underrun */
  5678. #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002) /*!<Clear Mute detection */
  5679. #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004) /*!<Clear Wrong Clock Configuration */
  5680. #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008) /*!<Clear FIFO request */
  5681. #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010) /*!<Clear Codec not ready */
  5682. #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020) /*!<Clear Anticipated frame synchronization detection */
  5683. #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040) /*!<Clear Late frame synchronization detection */
  5684. /****************** Bit definition for SAI_xDR register *********************/
  5685. #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFF)
  5686. /******************************************************************************/
  5687. /* */
  5688. /* SPDIF-RX Interface */
  5689. /* */
  5690. /******************************************************************************/
  5691. /******************** Bit definition for SPDIF_CR register *******************/
  5692. #define SPDIFRX_CR_SPDIFEN ((uint32_t)0x00000003) /*!<Peripheral Block Enable */
  5693. #define SPDIFRX_CR_RXDMAEN ((uint32_t)0x00000004) /*!<Receiver DMA Enable for data flow */
  5694. #define SPDIFRX_CR_RXSTEO ((uint32_t)0x00000008) /*!<Stereo Mode */
  5695. #define SPDIFRX_CR_DRFMT ((uint32_t)0x00000030) /*!<RX Data format */
  5696. #define SPDIFRX_CR_PMSK ((uint32_t)0x00000040) /*!<Mask Parity error bit */
  5697. #define SPDIFRX_CR_VMSK ((uint32_t)0x00000080) /*!<Mask of Validity bit */
  5698. #define SPDIFRX_CR_CUMSK ((uint32_t)0x00000100) /*!<Mask of channel status and user bits */
  5699. #define SPDIFRX_CR_PTMSK ((uint32_t)0x00000200) /*!<Mask of Preamble Type bits */
  5700. #define SPDIFRX_CR_CBDMAEN ((uint32_t)0x00000400) /*!<Control Buffer DMA ENable for control flow */
  5701. #define SPDIFRX_CR_CHSEL ((uint32_t)0x00000800) /*!<Channel Selection */
  5702. #define SPDIFRX_CR_NBTR ((uint32_t)0x00003000) /*!<Maximum allowed re-tries during synchronization phase */
  5703. #define SPDIFRX_CR_WFA ((uint32_t)0x00004000) /*!<Wait For Activity */
  5704. #define SPDIFRX_CR_INSEL ((uint32_t)0x00070000) /*!<SPDIF input selection */
  5705. /******************* Bit definition for SPDIFRX_IMR register *******************/
  5706. #define SPDIFRX_IMR_RXNEIE ((uint32_t)0x00000001) /*!<RXNE interrupt enable */
  5707. #define SPDIFRX_IMR_CSRNEIE ((uint32_t)0x00000002) /*!<Control Buffer Ready Interrupt Enable */
  5708. #define SPDIFRX_IMR_PERRIE ((uint32_t)0x00000004) /*!<Parity error interrupt enable */
  5709. #define SPDIFRX_IMR_OVRIE ((uint32_t)0x00000008) /*!<Overrun error Interrupt Enable */
  5710. #define SPDIFRX_IMR_SBLKIE ((uint32_t)0x00000010) /*!<Synchronization Block Detected Interrupt Enable */
  5711. #define SPDIFRX_IMR_SYNCDIE ((uint32_t)0x00000020) /*!<Synchronization Done */
  5712. #define SPDIFRX_IMR_IFEIE ((uint32_t)0x00000040) /*!<Serial Interface Error Interrupt Enable */
  5713. /******************* Bit definition for SPDIFRX_SR register *******************/
  5714. #define SPDIFRX_SR_RXNE ((uint32_t)0x00000001) /*!<Read data register not empty */
  5715. #define SPDIFRX_SR_CSRNE ((uint32_t)0x00000002) /*!<The Control Buffer register is not empty */
  5716. #define SPDIFRX_SR_PERR ((uint32_t)0x00000004) /*!<Parity error */
  5717. #define SPDIFRX_SR_OVR ((uint32_t)0x00000008) /*!<Overrun error */
  5718. #define SPDIFRX_SR_SBD ((uint32_t)0x00000010) /*!<Synchronization Block Detected */
  5719. #define SPDIFRX_SR_SYNCD ((uint32_t)0x00000020) /*!<Synchronization Done */
  5720. #define SPDIFRX_SR_FERR ((uint32_t)0x00000040) /*!<Framing error */
  5721. #define SPDIFRX_SR_SERR ((uint32_t)0x00000080) /*!<Synchronization error */
  5722. #define SPDIFRX_SR_TERR ((uint32_t)0x00000100) /*!<Time-out error */
  5723. #define SPDIFRX_SR_WIDTH5 ((uint32_t)0x7FFF0000) /*!<Duration of 5 symbols counted with spdif_clk */
  5724. /******************* Bit definition for SPDIFRX_IFCR register *******************/
  5725. #define SPDIFRX_IFCR_PERRCF ((uint32_t)0x00000004) /*!<Clears the Parity error flag */
  5726. #define SPDIFRX_IFCR_OVRCF ((uint32_t)0x00000008) /*!<Clears the Overrun error flag */
  5727. #define SPDIFRX_IFCR_SBDCF ((uint32_t)0x00000010) /*!<Clears the Synchronization Block Detected flag */
  5728. #define SPDIFRX_IFCR_SYNCDCF ((uint32_t)0x00000020) /*!<Clears the Synchronization Done flag */
  5729. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
  5730. #define SPDIFRX_DR0_DR ((uint32_t)0x00FFFFFF) /*!<Data value */
  5731. #define SPDIFRX_DR0_PE ((uint32_t)0x01000000) /*!<Parity Error bit */
  5732. #define SPDIFRX_DR0_V ((uint32_t)0x02000000) /*!<Validity bit */
  5733. #define SPDIFRX_DR0_U ((uint32_t)0x04000000) /*!<User bit */
  5734. #define SPDIFRX_DR0_C ((uint32_t)0x08000000) /*!<Channel Status bit */
  5735. #define SPDIFRX_DR0_PT ((uint32_t)0x30000000) /*!<Preamble Type */
  5736. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
  5737. #define SPDIFRX_DR1_DR ((uint32_t)0xFFFFFF00) /*!<Data value */
  5738. #define SPDIFRX_DR1_PT ((uint32_t)0x00000030) /*!<Preamble Type */
  5739. #define SPDIFRX_DR1_C ((uint32_t)0x00000008) /*!<Channel Status bit */
  5740. #define SPDIFRX_DR1_U ((uint32_t)0x00000004) /*!<User bit */
  5741. #define SPDIFRX_DR1_V ((uint32_t)0x00000002) /*!<Validity bit */
  5742. #define SPDIFRX_DR1_PE ((uint32_t)0x00000001) /*!<Parity Error bit */
  5743. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
  5744. #define SPDIFRX_DR1_DRNL1 ((uint32_t)0xFFFF0000) /*!<Data value Channel B */
  5745. #define SPDIFRX_DR1_DRNL2 ((uint32_t)0x0000FFFF) /*!<Data value Channel A */
  5746. /******************* Bit definition for SPDIFRX_CSR register *******************/
  5747. #define SPDIFRX_CSR_USR ((uint32_t)0x0000FFFF) /*!<User data information */
  5748. #define SPDIFRX_CSR_CS ((uint32_t)0x00FF0000) /*!<Channel A status information */
  5749. #define SPDIFRX_CSR_SOB ((uint32_t)0x01000000) /*!<Start Of Block */
  5750. /******************* Bit definition for SPDIFRX_DIR register *******************/
  5751. #define SPDIFRX_DIR_THI ((uint32_t)0x000013FF) /*!<Threshold LOW */
  5752. #define SPDIFRX_DIR_TLO ((uint32_t)0x1FFF0000) /*!<Threshold HIGH */
  5753. /******************************************************************************/
  5754. /* */
  5755. /* SD host Interface */
  5756. /* */
  5757. /******************************************************************************/
  5758. /****************** Bit definition for SDMMC_POWER register ******************/
  5759. #define SDMMC_POWER_PWRCTRL ((uint32_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  5760. #define SDMMC_POWER_PWRCTRL_0 ((uint32_t)0x01) /*!<Bit 0 */
  5761. #define SDMMC_POWER_PWRCTRL_1 ((uint32_t)0x02) /*!<Bit 1 */
  5762. /****************** Bit definition for SDMMC_CLKCR register ******************/
  5763. #define SDMMC_CLKCR_CLKDIV ((uint32_t)0x00FF) /*!<Clock divide factor */
  5764. #define SDMMC_CLKCR_CLKEN ((uint32_t)0x0100) /*!<Clock enable bit */
  5765. #define SDMMC_CLKCR_PWRSAV ((uint32_t)0x0200) /*!<Power saving configuration bit */
  5766. #define SDMMC_CLKCR_BYPASS ((uint32_t)0x0400) /*!<Clock divider bypass enable bit */
  5767. #define SDMMC_CLKCR_WIDBUS ((uint32_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5768. #define SDMMC_CLKCR_WIDBUS_0 ((uint32_t)0x0800) /*!<Bit 0 */
  5769. #define SDMMC_CLKCR_WIDBUS_1 ((uint32_t)0x1000) /*!<Bit 1 */
  5770. #define SDMMC_CLKCR_NEGEDGE ((uint32_t)0x2000) /*!<SDMMC_CK dephasing selection bit */
  5771. #define SDMMC_CLKCR_HWFC_EN ((uint32_t)0x4000) /*!<HW Flow Control enable */
  5772. /******************* Bit definition for SDMMC_ARG register *******************/
  5773. #define SDMMC_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */
  5774. /******************* Bit definition for SDMMC_CMD register *******************/
  5775. #define SDMMC_CMD_CMDINDEX ((uint32_t)0x003F) /*!<Command Index */
  5776. #define SDMMC_CMD_WAITRESP ((uint32_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */
  5777. #define SDMMC_CMD_WAITRESP_0 ((uint32_t)0x0040) /*!< Bit 0 */
  5778. #define SDMMC_CMD_WAITRESP_1 ((uint32_t)0x0080) /*!< Bit 1 */
  5779. #define SDMMC_CMD_WAITINT ((uint32_t)0x0100) /*!<CPSM Waits for Interrupt Request */
  5780. #define SDMMC_CMD_WAITPEND ((uint32_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5781. #define SDMMC_CMD_CPSMEN ((uint32_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */
  5782. #define SDMMC_CMD_SDIOSUSPEND ((uint32_t)0x0800) /*!<SD I/O suspend command */
  5783. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  5784. #define SDMMC_RESPCMD_RESPCMD ((uint32_t)0x3F) /*!<Response command index */
  5785. /****************** Bit definition for SDMMC_RESP0 register ******************/
  5786. #define SDMMC_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5787. /****************** Bit definition for SDMMC_RESP1 register ******************/
  5788. #define SDMMC_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5789. /****************** Bit definition for SDMMC_RESP2 register ******************/
  5790. #define SDMMC_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5791. /****************** Bit definition for SDMMC_RESP3 register ******************/
  5792. #define SDMMC_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5793. /****************** Bit definition for SDMMC_RESP4 register ******************/
  5794. #define SDMMC_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5795. /****************** Bit definition for SDMMC_DTIMER register *****************/
  5796. #define SDMMC_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */
  5797. /****************** Bit definition for SDMMC_DLEN register *******************/
  5798. #define SDMMC_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */
  5799. /****************** Bit definition for SDMMC_DCTRL register ******************/
  5800. #define SDMMC_DCTRL_DTEN ((uint32_t)0x0001) /*!<Data transfer enabled bit */
  5801. #define SDMMC_DCTRL_DTDIR ((uint32_t)0x0002) /*!<Data transfer direction selection */
  5802. #define SDMMC_DCTRL_DTMODE ((uint32_t)0x0004) /*!<Data transfer mode selection */
  5803. #define SDMMC_DCTRL_DMAEN ((uint32_t)0x0008) /*!<DMA enabled bit */
  5804. #define SDMMC_DCTRL_DBLOCKSIZE ((uint32_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  5805. #define SDMMC_DCTRL_DBLOCKSIZE_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5806. #define SDMMC_DCTRL_DBLOCKSIZE_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5807. #define SDMMC_DCTRL_DBLOCKSIZE_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5808. #define SDMMC_DCTRL_DBLOCKSIZE_3 ((uint32_t)0x0080) /*!<Bit 3 */
  5809. #define SDMMC_DCTRL_RWSTART ((uint32_t)0x0100) /*!<Read wait start */
  5810. #define SDMMC_DCTRL_RWSTOP ((uint32_t)0x0200) /*!<Read wait stop */
  5811. #define SDMMC_DCTRL_RWMOD ((uint32_t)0x0400) /*!<Read wait mode */
  5812. #define SDMMC_DCTRL_SDIOEN ((uint32_t)0x0800) /*!<SD I/O enable functions */
  5813. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  5814. #define SDMMC_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */
  5815. /****************** Bit definition for SDMMC_STA register ********************/
  5816. #define SDMMC_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */
  5817. #define SDMMC_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */
  5818. #define SDMMC_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */
  5819. #define SDMMC_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */
  5820. #define SDMMC_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */
  5821. #define SDMMC_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */
  5822. #define SDMMC_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */
  5823. #define SDMMC_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */
  5824. #define SDMMC_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */
  5825. #define SDMMC_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */
  5826. #define SDMMC_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */
  5827. #define SDMMC_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */
  5828. #define SDMMC_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */
  5829. #define SDMMC_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5830. #define SDMMC_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5831. #define SDMMC_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */
  5832. #define SDMMC_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */
  5833. #define SDMMC_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */
  5834. #define SDMMC_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */
  5835. #define SDMMC_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */
  5836. #define SDMMC_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */
  5837. #define SDMMC_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDMMC interrupt received */
  5838. /******************* Bit definition for SDMMC_ICR register *******************/
  5839. #define SDMMC_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */
  5840. #define SDMMC_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */
  5841. #define SDMMC_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */
  5842. #define SDMMC_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */
  5843. #define SDMMC_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */
  5844. #define SDMMC_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */
  5845. #define SDMMC_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */
  5846. #define SDMMC_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */
  5847. #define SDMMC_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */
  5848. #define SDMMC_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */
  5849. #define SDMMC_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDMMCIT flag clear bit */
  5850. /****************** Bit definition for SDMMC_MASK register *******************/
  5851. #define SDMMC_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */
  5852. #define SDMMC_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */
  5853. #define SDMMC_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */
  5854. #define SDMMC_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */
  5855. #define SDMMC_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */
  5856. #define SDMMC_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */
  5857. #define SDMMC_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */
  5858. #define SDMMC_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */
  5859. #define SDMMC_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */
  5860. #define SDMMC_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */
  5861. #define SDMMC_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */
  5862. #define SDMMC_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */
  5863. #define SDMMC_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */
  5864. #define SDMMC_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */
  5865. #define SDMMC_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */
  5866. #define SDMMC_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */
  5867. #define SDMMC_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */
  5868. #define SDMMC_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */
  5869. #define SDMMC_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */
  5870. #define SDMMC_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */
  5871. #define SDMMC_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */
  5872. #define SDMMC_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDMMC Mode Interrupt Received interrupt Enable */
  5873. /***************** Bit definition for SDMMC_FIFOCNT register *****************/
  5874. #define SDMMC_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */
  5875. /****************** Bit definition for SDMMC_FIFO register *******************/
  5876. #define SDMMC_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */
  5877. /******************************************************************************/
  5878. /* */
  5879. /* Serial Peripheral Interface (SPI) */
  5880. /* */
  5881. /******************************************************************************/
  5882. /******************* Bit definition for SPI_CR1 register ********************/
  5883. #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!< Clock Phase */
  5884. #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!< Clock Polarity */
  5885. #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!< Master Selection */
  5886. #define SPI_CR1_BR ((uint32_t)0x00000038) /*!< BR[2:0] bits (Baud Rate Control) */
  5887. #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!< Bit 0 */
  5888. #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!< Bit 1 */
  5889. #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!< Bit 2 */
  5890. #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!< SPI Enable */
  5891. #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!< Frame Format */
  5892. #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!< Internal slave select */
  5893. #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!< Software slave management */
  5894. #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!< Receive only */
  5895. #define SPI_CR1_CRCL ((uint32_t)0x00000800) /*!< CRC Length */
  5896. #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!< Transmit CRC next */
  5897. #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!< Hardware CRC calculation enable */
  5898. #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!< Output enable in bidirectional mode */
  5899. #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!< Bidirectional data mode enable */
  5900. /******************* Bit definition for SPI_CR2 register ********************/
  5901. #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!< Rx Buffer DMA Enable */
  5902. #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!< Tx Buffer DMA Enable */
  5903. #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!< SS Output Enable */
  5904. #define SPI_CR2_NSSP ((uint32_t)0x00000008) /*!< NSS pulse management Enable */
  5905. #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!< Frame Format Enable */
  5906. #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!< Error Interrupt Enable */
  5907. #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!< RX buffer Not Empty Interrupt Enable */
  5908. #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!< Tx buffer Empty Interrupt Enable */
  5909. #define SPI_CR2_DS ((uint32_t)0x00000F00) /*!< DS[3:0] Data Size */
  5910. #define SPI_CR2_DS_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  5911. #define SPI_CR2_DS_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  5912. #define SPI_CR2_DS_2 ((uint32_t)0x00000400) /*!< Bit 2 */
  5913. #define SPI_CR2_DS_3 ((uint32_t)0x00000800) /*!< Bit 3 */
  5914. #define SPI_CR2_FRXTH ((uint32_t)0x00001000) /*!< FIFO reception Threshold */
  5915. #define SPI_CR2_LDMARX ((uint32_t)0x00002000) /*!< Last DMA transfer for reception */
  5916. #define SPI_CR2_LDMATX ((uint32_t)0x00004000) /*!< Last DMA transfer for transmission */
  5917. /******************** Bit definition for SPI_SR register ********************/
  5918. #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!< Receive buffer Not Empty */
  5919. #define SPI_SR_TXE ((uint32_t)0x00000002) /*!< Transmit buffer Empty */
  5920. #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!< Channel side */
  5921. #define SPI_SR_UDR ((uint32_t)0x00000008) /*!< Underrun flag */
  5922. #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!< CRC Error flag */
  5923. #define SPI_SR_MODF ((uint32_t)0x00000020) /*!< Mode fault */
  5924. #define SPI_SR_OVR ((uint32_t)0x00000040) /*!< Overrun flag */
  5925. #define SPI_SR_BSY ((uint32_t)0x00000080) /*!< Busy flag */
  5926. #define SPI_SR_FRE ((uint32_t)0x00000100) /*!< TI frame format error */
  5927. #define SPI_SR_FRLVL ((uint32_t)0x00000600) /*!< FIFO Reception Level */
  5928. #define SPI_SR_FRLVL_0 ((uint32_t)0x00000200) /*!< Bit 0 */
  5929. #define SPI_SR_FRLVL_1 ((uint32_t)0x00000400) /*!< Bit 1 */
  5930. #define SPI_SR_FTLVL ((uint32_t)0x00001800) /*!< FIFO Transmission Level */
  5931. #define SPI_SR_FTLVL_0 ((uint32_t)0x00000800) /*!< Bit 0 */
  5932. #define SPI_SR_FTLVL_1 ((uint32_t)0x00001000) /*!< Bit 1 */
  5933. /******************** Bit definition for SPI_DR register ********************/
  5934. #define SPI_DR_DR ((uint32_t)0xFFFF) /*!< Data Register */
  5935. /******************* Bit definition for SPI_CRCPR register ******************/
  5936. #define SPI_CRCPR_CRCPOLY ((uint32_t)0xFFFF) /*!< CRC polynomial register */
  5937. /****************** Bit definition for SPI_RXCRCR register ******************/
  5938. #define SPI_RXCRCR_RXCRC ((uint32_t)0xFFFF) /*!< Rx CRC Register */
  5939. /****************** Bit definition for SPI_TXCRCR register ******************/
  5940. #define SPI_TXCRCR_TXCRC ((uint32_t)0xFFFF) /*!< Tx CRC Register */
  5941. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5942. #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
  5943. #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5944. #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  5945. #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  5946. #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
  5947. #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5948. #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  5949. #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  5950. #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
  5951. #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5952. #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  5953. #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  5954. #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
  5955. #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
  5956. #define SPI_I2SCFGR_ASTRTEN ((uint32_t)0x00001000) /*!<Asynchronous start enable */
  5957. /****************** Bit definition for SPI_I2SPR register *******************/
  5958. #define SPI_I2SPR_I2SDIV ((uint32_t)0x00FF) /*!<I2S Linear prescaler */
  5959. #define SPI_I2SPR_ODD ((uint32_t)0x0100) /*!<Odd factor for the prescaler */
  5960. #define SPI_I2SPR_MCKOE ((uint32_t)0x0200) /*!<Master Clock Output Enable */
  5961. /******************************************************************************/
  5962. /* */
  5963. /* SYSCFG */
  5964. /* */
  5965. /******************************************************************************/
  5966. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5967. #define SYSCFG_MEMRMP_MEM_BOOT ((uint32_t)0x00000001) /*!< Boot information after Reset */
  5968. #define SYSCFG_MEMRMP_SWP_FMC ((uint32_t)0x00000C00) /*!< FMC Memory Mapping swapping */
  5969. #define SYSCFG_MEMRMP_SWP_FMC_0 ((uint32_t)0x00000400)
  5970. #define SYSCFG_MEMRMP_SWP_FMC_1 ((uint32_t)0x00000800)
  5971. /****************** Bit definition for SYSCFG_PMC register ******************/
  5972. #define SYSCFG_PMC_ADCxDC2 ((uint32_t)0x00070000) /*!< Refer to AN4073 on how to use this bit */
  5973. #define SYSCFG_PMC_ADC1DC2 ((uint32_t)0x00010000) /*!< Refer to AN4073 on how to use this bit */
  5974. #define SYSCFG_PMC_ADC2DC2 ((uint32_t)0x00020000) /*!< Refer to AN4073 on how to use this bit */
  5975. #define SYSCFG_PMC_ADC3DC2 ((uint32_t)0x00040000) /*!< Refer to AN4073 on how to use this bit */
  5976. #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */
  5977. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5978. #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x000F) /*!<EXTI 0 configuration */
  5979. #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00F0) /*!<EXTI 1 configuration */
  5980. #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x0F00) /*!<EXTI 2 configuration */
  5981. #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0xF000) /*!<EXTI 3 configuration */
  5982. /**
  5983. * @brief EXTI0 configuration
  5984. */
  5985. #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x0000) /*!<PA[0] pin */
  5986. #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x0001) /*!<PB[0] pin */
  5987. #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x0002) /*!<PC[0] pin */
  5988. #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x0003) /*!<PD[0] pin */
  5989. #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x0004) /*!<PE[0] pin */
  5990. #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x0005) /*!<PF[0] pin */
  5991. #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x0006) /*!<PG[0] pin */
  5992. #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x0007) /*!<PH[0] pin */
  5993. #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x0008) /*!<PI[0] pin */
  5994. #define SYSCFG_EXTICR1_EXTI0_PJ ((uint32_t)0x0009) /*!<PJ[0] pin */
  5995. #define SYSCFG_EXTICR1_EXTI0_PK ((uint32_t)0x000A) /*!<PK[0] pin */
  5996. /**
  5997. * @brief EXTI1 configuration
  5998. */
  5999. #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x0000) /*!<PA[1] pin */
  6000. #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x0010) /*!<PB[1] pin */
  6001. #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x0020) /*!<PC[1] pin */
  6002. #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x0030) /*!<PD[1] pin */
  6003. #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x0040) /*!<PE[1] pin */
  6004. #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x0050) /*!<PF[1] pin */
  6005. #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x0060) /*!<PG[1] pin */
  6006. #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x0070) /*!<PH[1] pin */
  6007. #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x0080) /*!<PI[1] pin */
  6008. #define SYSCFG_EXTICR1_EXTI1_PJ ((uint32_t)0x0090) /*!<PJ[1] pin */
  6009. #define SYSCFG_EXTICR1_EXTI1_PK ((uint32_t)0x00A0) /*!<PK[1] pin */
  6010. /**
  6011. * @brief EXTI2 configuration
  6012. */
  6013. #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x0000) /*!<PA[2] pin */
  6014. #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x0100) /*!<PB[2] pin */
  6015. #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x0200) /*!<PC[2] pin */
  6016. #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x0300) /*!<PD[2] pin */
  6017. #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x0400) /*!<PE[2] pin */
  6018. #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x0500) /*!<PF[2] pin */
  6019. #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x0600) /*!<PG[2] pin */
  6020. #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x0700) /*!<PH[2] pin */
  6021. #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x0800) /*!<PI[2] pin */
  6022. #define SYSCFG_EXTICR1_EXTI2_PJ ((uint32_t)0x0900) /*!<PJ[2] pin */
  6023. #define SYSCFG_EXTICR1_EXTI2_PK ((uint32_t)0x0A00) /*!<PK[2] pin */
  6024. /**
  6025. * @brief EXTI3 configuration
  6026. */
  6027. #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x0000) /*!<PA[3] pin */
  6028. #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x1000) /*!<PB[3] pin */
  6029. #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x2000) /*!<PC[3] pin */
  6030. #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x3000) /*!<PD[3] pin */
  6031. #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x4000) /*!<PE[3] pin */
  6032. #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x5000) /*!<PF[3] pin */
  6033. #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x6000) /*!<PG[3] pin */
  6034. #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x7000) /*!<PH[3] pin */
  6035. #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x8000) /*!<PI[3] pin */
  6036. #define SYSCFG_EXTICR1_EXTI3_PJ ((uint32_t)0x9000) /*!<PJ[3] pin */
  6037. #define SYSCFG_EXTICR1_EXTI3_PK ((uint32_t)0xA000) /*!<PK[3] pin */
  6038. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  6039. #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x000F) /*!<EXTI 4 configuration */
  6040. #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00F0) /*!<EXTI 5 configuration */
  6041. #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x0F00) /*!<EXTI 6 configuration */
  6042. #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0xF000) /*!<EXTI 7 configuration */
  6043. /**
  6044. * @brief EXTI4 configuration
  6045. */
  6046. #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x0000) /*!<PA[4] pin */
  6047. #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x0001) /*!<PB[4] pin */
  6048. #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x0002) /*!<PC[4] pin */
  6049. #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x0003) /*!<PD[4] pin */
  6050. #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x0004) /*!<PE[4] pin */
  6051. #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x0005) /*!<PF[4] pin */
  6052. #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x0006) /*!<PG[4] pin */
  6053. #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x0007) /*!<PH[4] pin */
  6054. #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x0008) /*!<PI[4] pin */
  6055. #define SYSCFG_EXTICR2_EXTI4_PJ ((uint32_t)0x0009) /*!<PJ[4] pin */
  6056. #define SYSCFG_EXTICR2_EXTI4_PK ((uint32_t)0x000A) /*!<PK[4] pin */
  6057. /**
  6058. * @brief EXTI5 configuration
  6059. */
  6060. #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x0000) /*!<PA[5] pin */
  6061. #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x0010) /*!<PB[5] pin */
  6062. #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x0020) /*!<PC[5] pin */
  6063. #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x0030) /*!<PD[5] pin */
  6064. #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x0040) /*!<PE[5] pin */
  6065. #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x0050) /*!<PF[5] pin */
  6066. #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x0060) /*!<PG[5] pin */
  6067. #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x0070) /*!<PH[5] pin */
  6068. #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x0080) /*!<PI[5] pin */
  6069. #define SYSCFG_EXTICR2_EXTI5_PJ ((uint32_t)0x0090) /*!<PJ[5] pin */
  6070. #define SYSCFG_EXTICR2_EXTI5_PK ((uint32_t)0x00A0) /*!<PK[5] pin */
  6071. /**
  6072. * @brief EXTI6 configuration
  6073. */
  6074. #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x0000) /*!<PA[6] pin */
  6075. #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x0100) /*!<PB[6] pin */
  6076. #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x0200) /*!<PC[6] pin */
  6077. #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x0300) /*!<PD[6] pin */
  6078. #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x0400) /*!<PE[6] pin */
  6079. #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x0500) /*!<PF[6] pin */
  6080. #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x0600) /*!<PG[6] pin */
  6081. #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x0700) /*!<PH[6] pin */
  6082. #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x0800) /*!<PI[6] pin */
  6083. #define SYSCFG_EXTICR2_EXTI6_PJ ((uint32_t)0x0900) /*!<PJ[6] pin */
  6084. #define SYSCFG_EXTICR2_EXTI6_PK ((uint32_t)0x0A00) /*!<PK[6] pin */
  6085. /**
  6086. * @brief EXTI7 configuration
  6087. */
  6088. #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x0000) /*!<PA[7] pin */
  6089. #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x1000) /*!<PB[7] pin */
  6090. #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x2000) /*!<PC[7] pin */
  6091. #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x3000) /*!<PD[7] pin */
  6092. #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x4000) /*!<PE[7] pin */
  6093. #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x5000) /*!<PF[7] pin */
  6094. #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x6000) /*!<PG[7] pin */
  6095. #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x7000) /*!<PH[7] pin */
  6096. #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x8000) /*!<PI[7] pin */
  6097. #define SYSCFG_EXTICR2_EXTI7_PJ ((uint32_t)0x9000) /*!<PJ[7] pin */
  6098. #define SYSCFG_EXTICR2_EXTI7_PK ((uint32_t)0xA000) /*!<PK[7] pin */
  6099. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  6100. #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x000F) /*!<EXTI 8 configuration */
  6101. #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00F0) /*!<EXTI 9 configuration */
  6102. #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x0F00) /*!<EXTI 10 configuration */
  6103. #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0xF000) /*!<EXTI 11 configuration */
  6104. /**
  6105. * @brief EXTI8 configuration
  6106. */
  6107. #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x0000) /*!<PA[8] pin */
  6108. #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x0001) /*!<PB[8] pin */
  6109. #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x0002) /*!<PC[8] pin */
  6110. #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x0003) /*!<PD[8] pin */
  6111. #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x0004) /*!<PE[8] pin */
  6112. #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x0005) /*!<PF[8] pin */
  6113. #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x0006) /*!<PG[8] pin */
  6114. #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x0007) /*!<PH[8] pin */
  6115. #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x0008) /*!<PI[8] pin */
  6116. #define SYSCFG_EXTICR3_EXTI8_PJ ((uint32_t)0x0009) /*!<PJ[8] pin */
  6117. /**
  6118. * @brief EXTI9 configuration
  6119. */
  6120. #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x0000) /*!<PA[9] pin */
  6121. #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x0010) /*!<PB[9] pin */
  6122. #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x0020) /*!<PC[9] pin */
  6123. #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x0030) /*!<PD[9] pin */
  6124. #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x0040) /*!<PE[9] pin */
  6125. #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x0050) /*!<PF[9] pin */
  6126. #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x0060) /*!<PG[9] pin */
  6127. #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x0070) /*!<PH[9] pin */
  6128. #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x0080) /*!<PI[9] pin */
  6129. #define SYSCFG_EXTICR3_EXTI9_PJ ((uint32_t)0x0090) /*!<PJ[9] pin */
  6130. /**
  6131. * @brief EXTI10 configuration
  6132. */
  6133. #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x0000) /*!<PA[10] pin */
  6134. #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x0100) /*!<PB[10] pin */
  6135. #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x0200) /*!<PC[10] pin */
  6136. #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x0300) /*!<PD[10] pin */
  6137. #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x0400) /*!<PE[10] pin */
  6138. #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x0500) /*!<PF[10] pin */
  6139. #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x0600) /*!<PG[10] pin */
  6140. #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x0700) /*!<PH[10] pin */
  6141. #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x0800) /*!<PI[10] pin */
  6142. #define SYSCFG_EXTICR3_EXTI10_PJ ((uint32_t)0x0900) /*!<PJ[10] pin */
  6143. /**
  6144. * @brief EXTI11 configuration
  6145. */
  6146. #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x0000) /*!<PA[11] pin */
  6147. #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x1000) /*!<PB[11] pin */
  6148. #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x2000) /*!<PC[11] pin */
  6149. #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x3000) /*!<PD[11] pin */
  6150. #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x4000) /*!<PE[11] pin */
  6151. #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x5000) /*!<PF[11] pin */
  6152. #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x6000) /*!<PG[11] pin */
  6153. #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x7000) /*!<PH[11] pin */
  6154. #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x8000) /*!<PI[11] pin */
  6155. #define SYSCFG_EXTICR3_EXTI11_PJ ((uint32_t)0x9000) /*!<PJ[11] pin */
  6156. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  6157. #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x000F) /*!<EXTI 12 configuration */
  6158. #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00F0) /*!<EXTI 13 configuration */
  6159. #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x0F00) /*!<EXTI 14 configuration */
  6160. #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0xF000) /*!<EXTI 15 configuration */
  6161. /**
  6162. * @brief EXTI12 configuration
  6163. */
  6164. #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x0000) /*!<PA[12] pin */
  6165. #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x0001) /*!<PB[12] pin */
  6166. #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x0002) /*!<PC[12] pin */
  6167. #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x0003) /*!<PD[12] pin */
  6168. #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x0004) /*!<PE[12] pin */
  6169. #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x0005) /*!<PF[12] pin */
  6170. #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x0006) /*!<PG[12] pin */
  6171. #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x0007) /*!<PH[12] pin */
  6172. #define SYSCFG_EXTICR4_EXTI12_PI ((uint32_t)0x0008) /*!<PI[12] pin */
  6173. #define SYSCFG_EXTICR4_EXTI12_PJ ((uint32_t)0x0009) /*!<PJ[12] pin */
  6174. /**
  6175. * @brief EXTI13 configuration
  6176. */
  6177. #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x0000) /*!<PA[13] pin */
  6178. #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x0010) /*!<PB[13] pin */
  6179. #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x0020) /*!<PC[13] pin */
  6180. #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x0030) /*!<PD[13] pin */
  6181. #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x0040) /*!<PE[13] pin */
  6182. #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x0050) /*!<PF[13] pin */
  6183. #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x0060) /*!<PG[13] pin */
  6184. #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x0070) /*!<PH[13] pin */
  6185. #define SYSCFG_EXTICR4_EXTI13_PI ((uint32_t)0x0008) /*!<PI[13] pin */
  6186. #define SYSCFG_EXTICR4_EXTI13_PJ ((uint32_t)0x0009) /*!<PJ[13] pin */
  6187. /**
  6188. * @brief EXTI14 configuration
  6189. */
  6190. #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x0000) /*!<PA[14] pin */
  6191. #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x0100) /*!<PB[14] pin */
  6192. #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x0200) /*!<PC[14] pin */
  6193. #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x0300) /*!<PD[14] pin */
  6194. #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x0400) /*!<PE[14] pin */
  6195. #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x0500) /*!<PF[14] pin */
  6196. #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x0600) /*!<PG[14] pin */
  6197. #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x0700) /*!<PH[14] pin */
  6198. #define SYSCFG_EXTICR4_EXTI14_PI ((uint32_t)0x0800) /*!<PI[14] pin */
  6199. #define SYSCFG_EXTICR4_EXTI14_PJ ((uint32_t)0x0900) /*!<PJ[14] pin */
  6200. /**
  6201. * @brief EXTI15 configuration
  6202. */
  6203. #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x0000) /*!<PA[15] pin */
  6204. #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x1000) /*!<PB[15] pin */
  6205. #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x2000) /*!<PC[15] pin */
  6206. #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x3000) /*!<PD[15] pin */
  6207. #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x4000) /*!<PE[15] pin */
  6208. #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x5000) /*!<PF[15] pin */
  6209. #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x6000) /*!<PG[15] pin */
  6210. #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x7000) /*!<PH[15] pin */
  6211. #define SYSCFG_EXTICR4_EXTI15_PI ((uint32_t)0x8000) /*!<PI[15] pin */
  6212. #define SYSCFG_EXTICR4_EXTI15_PJ ((uint32_t)0x9000) /*!<PJ[15] pin */
  6213. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  6214. #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell power-down */
  6215. #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell ready flag*/
  6216. /******************************************************************************/
  6217. /* */
  6218. /* TIM */
  6219. /* */
  6220. /******************************************************************************/
  6221. /******************* Bit definition for TIM_CR1 register ********************/
  6222. #define TIM_CR1_CEN ((uint32_t)0x0001) /*!<Counter enable */
  6223. #define TIM_CR1_UDIS ((uint32_t)0x0002) /*!<Update disable */
  6224. #define TIM_CR1_URS ((uint32_t)0x0004) /*!<Update request source */
  6225. #define TIM_CR1_OPM ((uint32_t)0x0008) /*!<One pulse mode */
  6226. #define TIM_CR1_DIR ((uint32_t)0x0010) /*!<Direction */
  6227. #define TIM_CR1_CMS ((uint32_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
  6228. #define TIM_CR1_CMS_0 ((uint32_t)0x0020) /*!<Bit 0 */
  6229. #define TIM_CR1_CMS_1 ((uint32_t)0x0040) /*!<Bit 1 */
  6230. #define TIM_CR1_ARPE ((uint32_t)0x0080) /*!<Auto-reload preload enable */
  6231. #define TIM_CR1_CKD ((uint32_t)0x0300) /*!<CKD[1:0] bits (clock division) */
  6232. #define TIM_CR1_CKD_0 ((uint32_t)0x0100) /*!<Bit 0 */
  6233. #define TIM_CR1_CKD_1 ((uint32_t)0x0200) /*!<Bit 1 */
  6234. #define TIM_CR1_UIFREMAP ((uint32_t)0x0800) /*!<UIF status bit */
  6235. /******************* Bit definition for TIM_CR2 register ********************/
  6236. #define TIM_CR2_CCPC ((uint32_t)0x00000001) /*!<Capture/Compare Preloaded Control */
  6237. #define TIM_CR2_CCUS ((uint32_t)0x00000004) /*!<Capture/Compare Control Update Selection */
  6238. #define TIM_CR2_CCDS ((uint32_t)0x00000008) /*!<Capture/Compare DMA Selection */
  6239. #define TIM_CR2_OIS5 ((uint32_t)0x00010000) /*!<Output Idle state 4 (OC4 output) */
  6240. #define TIM_CR2_OIS6 ((uint32_t)0x00040000) /*!<Output Idle state 4 (OC4 output) */
  6241. #define TIM_CR2_MMS ((uint32_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */
  6242. #define TIM_CR2_MMS_0 ((uint32_t)0x0010) /*!<Bit 0 */
  6243. #define TIM_CR2_MMS_1 ((uint32_t)0x0020) /*!<Bit 1 */
  6244. #define TIM_CR2_MMS_2 ((uint32_t)0x0040) /*!<Bit 2 */
  6245. #define TIM_CR2_MMS2 ((uint32_t)0x00F00000) /*!<MMS[2:0] bits (Master Mode Selection) */
  6246. #define TIM_CR2_MMS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  6247. #define TIM_CR2_MMS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  6248. #define TIM_CR2_MMS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  6249. #define TIM_CR2_MMS2_3 ((uint32_t)0x00800000) /*!<Bit 2 */
  6250. #define TIM_CR2_TI1S ((uint32_t)0x0080) /*!<TI1 Selection */
  6251. #define TIM_CR2_OIS1 ((uint32_t)0x0100) /*!<Output Idle state 1 (OC1 output) */
  6252. #define TIM_CR2_OIS1N ((uint32_t)0x0200) /*!<Output Idle state 1 (OC1N output) */
  6253. #define TIM_CR2_OIS2 ((uint32_t)0x0400) /*!<Output Idle state 2 (OC2 output) */
  6254. #define TIM_CR2_OIS2N ((uint32_t)0x0800) /*!<Output Idle state 2 (OC2N output) */
  6255. #define TIM_CR2_OIS3 ((uint32_t)0x1000) /*!<Output Idle state 3 (OC3 output) */
  6256. #define TIM_CR2_OIS3N ((uint32_t)0x2000) /*!<Output Idle state 3 (OC3N output) */
  6257. #define TIM_CR2_OIS4 ((uint32_t)0x4000) /*!<Output Idle state 4 (OC4 output) */
  6258. /******************* Bit definition for TIM_SMCR register *******************/
  6259. #define TIM_SMCR_SMS ((uint32_t)0x00010007) /*!<SMS[2:0] bits (Slave mode selection) */
  6260. #define TIM_SMCR_SMS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6261. #define TIM_SMCR_SMS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6262. #define TIM_SMCR_SMS_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6263. #define TIM_SMCR_SMS_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  6264. #define TIM_SMCR_OCCS ((uint32_t)0x00000008) /*!< OCREF clear selection */
  6265. #define TIM_SMCR_TS ((uint32_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */
  6266. #define TIM_SMCR_TS_0 ((uint32_t)0x0010) /*!<Bit 0 */
  6267. #define TIM_SMCR_TS_1 ((uint32_t)0x0020) /*!<Bit 1 */
  6268. #define TIM_SMCR_TS_2 ((uint32_t)0x0040) /*!<Bit 2 */
  6269. #define TIM_SMCR_MSM ((uint32_t)0x0080) /*!<Master/slave mode */
  6270. #define TIM_SMCR_ETF ((uint32_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */
  6271. #define TIM_SMCR_ETF_0 ((uint32_t)0x0100) /*!<Bit 0 */
  6272. #define TIM_SMCR_ETF_1 ((uint32_t)0x0200) /*!<Bit 1 */
  6273. #define TIM_SMCR_ETF_2 ((uint32_t)0x0400) /*!<Bit 2 */
  6274. #define TIM_SMCR_ETF_3 ((uint32_t)0x0800) /*!<Bit 3 */
  6275. #define TIM_SMCR_ETPS ((uint32_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */
  6276. #define TIM_SMCR_ETPS_0 ((uint32_t)0x1000) /*!<Bit 0 */
  6277. #define TIM_SMCR_ETPS_1 ((uint32_t)0x2000) /*!<Bit 1 */
  6278. #define TIM_SMCR_ECE ((uint32_t)0x4000) /*!<External clock enable */
  6279. #define TIM_SMCR_ETP ((uint32_t)0x8000) /*!<External trigger polarity */
  6280. /******************* Bit definition for TIM_DIER register *******************/
  6281. #define TIM_DIER_UIE ((uint32_t)0x0001) /*!<Update interrupt enable */
  6282. #define TIM_DIER_CC1IE ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt enable */
  6283. #define TIM_DIER_CC2IE ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt enable */
  6284. #define TIM_DIER_CC3IE ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt enable */
  6285. #define TIM_DIER_CC4IE ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt enable */
  6286. #define TIM_DIER_COMIE ((uint32_t)0x0020) /*!<COM interrupt enable */
  6287. #define TIM_DIER_TIE ((uint32_t)0x0040) /*!<Trigger interrupt enable */
  6288. #define TIM_DIER_BIE ((uint32_t)0x0080) /*!<Break interrupt enable */
  6289. #define TIM_DIER_UDE ((uint32_t)0x0100) /*!<Update DMA request enable */
  6290. #define TIM_DIER_CC1DE ((uint32_t)0x0200) /*!<Capture/Compare 1 DMA request enable */
  6291. #define TIM_DIER_CC2DE ((uint32_t)0x0400) /*!<Capture/Compare 2 DMA request enable */
  6292. #define TIM_DIER_CC3DE ((uint32_t)0x0800) /*!<Capture/Compare 3 DMA request enable */
  6293. #define TIM_DIER_CC4DE ((uint32_t)0x1000) /*!<Capture/Compare 4 DMA request enable */
  6294. #define TIM_DIER_COMDE ((uint32_t)0x2000) /*!<COM DMA request enable */
  6295. #define TIM_DIER_TDE ((uint32_t)0x4000) /*!<Trigger DMA request enable */
  6296. /******************** Bit definition for TIM_SR register ********************/
  6297. #define TIM_SR_UIF ((uint32_t)0x0001) /*!<Update interrupt Flag */
  6298. #define TIM_SR_CC1IF ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */
  6299. #define TIM_SR_CC2IF ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */
  6300. #define TIM_SR_CC3IF ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */
  6301. #define TIM_SR_CC4IF ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */
  6302. #define TIM_SR_COMIF ((uint32_t)0x0020) /*!<COM interrupt Flag */
  6303. #define TIM_SR_TIF ((uint32_t)0x0040) /*!<Trigger interrupt Flag */
  6304. #define TIM_SR_BIF ((uint32_t)0x0080) /*!<Break interrupt Flag */
  6305. #define TIM_SR_B2IF ((uint32_t)0x0100) /*!<Break2 interrupt Flag */
  6306. #define TIM_SR_CC1OF ((uint32_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */
  6307. #define TIM_SR_CC2OF ((uint32_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */
  6308. #define TIM_SR_CC3OF ((uint32_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */
  6309. #define TIM_SR_CC4OF ((uint32_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */
  6310. /******************* Bit definition for TIM_EGR register ********************/
  6311. #define TIM_EGR_UG ((uint32_t)0x00000001) /*!<Update Generation */
  6312. #define TIM_EGR_CC1G ((uint32_t)0x00000002) /*!<Capture/Compare 1 Generation */
  6313. #define TIM_EGR_CC2G ((uint32_t)0x00000004) /*!<Capture/Compare 2 Generation */
  6314. #define TIM_EGR_CC3G ((uint32_t)0x00000008) /*!<Capture/Compare 3 Generation */
  6315. #define TIM_EGR_CC4G ((uint32_t)0x00000010) /*!<Capture/Compare 4 Generation */
  6316. #define TIM_EGR_COMG ((uint32_t)0x00000020) /*!<Capture/Compare Control Update Generation */
  6317. #define TIM_EGR_TG ((uint32_t)0x00000040) /*!<Trigger Generation */
  6318. #define TIM_EGR_BG ((uint32_t)0x00000080) /*!<Break Generation */
  6319. #define TIM_EGR_B2G ((uint32_t)0x00000100) /*!<Break2 Generation */
  6320. /****************** Bit definition for TIM_CCMR1 register *******************/
  6321. #define TIM_CCMR1_CC1S ((uint32_t)0x00000003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  6322. #define TIM_CCMR1_CC1S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6323. #define TIM_CCMR1_CC1S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6324. #define TIM_CCMR1_OC1FE ((uint32_t)0x00000004) /*!<Output Compare 1 Fast enable */
  6325. #define TIM_CCMR1_OC1PE ((uint32_t)0x00000008) /*!<Output Compare 1 Preload enable */
  6326. #define TIM_CCMR1_OC1M ((uint32_t)0x00010070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  6327. #define TIM_CCMR1_OC1M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  6328. #define TIM_CCMR1_OC1M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  6329. #define TIM_CCMR1_OC1M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  6330. #define TIM_CCMR1_OC1M_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  6331. #define TIM_CCMR1_OC1CE ((uint32_t)0x00000080) /*!<Output Compare 1Clear Enable */
  6332. #define TIM_CCMR1_CC2S ((uint32_t)0x00000300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  6333. #define TIM_CCMR1_CC2S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  6334. #define TIM_CCMR1_CC2S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  6335. #define TIM_CCMR1_OC2FE ((uint32_t)0x00000400) /*!<Output Compare 2 Fast enable */
  6336. #define TIM_CCMR1_OC2PE ((uint32_t)0x00000800) /*!<Output Compare 2 Preload enable */
  6337. #define TIM_CCMR1_OC2M ((uint32_t)0x01007000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  6338. #define TIM_CCMR1_OC2M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  6339. #define TIM_CCMR1_OC2M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  6340. #define TIM_CCMR1_OC2M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  6341. #define TIM_CCMR1_OC2M_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  6342. #define TIM_CCMR1_OC2CE ((uint32_t)0x00008000) /*!<Output Compare 2 Clear Enable */
  6343. /*----------------------------------------------------------------------------*/
  6344. #define TIM_CCMR1_IC1PSC ((uint32_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  6345. #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
  6346. #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
  6347. #define TIM_CCMR1_IC1F ((uint32_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  6348. #define TIM_CCMR1_IC1F_0 ((uint32_t)0x0010) /*!<Bit 0 */
  6349. #define TIM_CCMR1_IC1F_1 ((uint32_t)0x0020) /*!<Bit 1 */
  6350. #define TIM_CCMR1_IC1F_2 ((uint32_t)0x0040) /*!<Bit 2 */
  6351. #define TIM_CCMR1_IC1F_3 ((uint32_t)0x0080) /*!<Bit 3 */
  6352. #define TIM_CCMR1_IC2PSC ((uint32_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  6353. #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
  6354. #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
  6355. #define TIM_CCMR1_IC2F ((uint32_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  6356. #define TIM_CCMR1_IC2F_0 ((uint32_t)0x1000) /*!<Bit 0 */
  6357. #define TIM_CCMR1_IC2F_1 ((uint32_t)0x2000) /*!<Bit 1 */
  6358. #define TIM_CCMR1_IC2F_2 ((uint32_t)0x4000) /*!<Bit 2 */
  6359. #define TIM_CCMR1_IC2F_3 ((uint32_t)0x8000) /*!<Bit 3 */
  6360. /****************** Bit definition for TIM_CCMR2 register *******************/
  6361. #define TIM_CCMR2_CC3S ((uint32_t)0x00000003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  6362. #define TIM_CCMR2_CC3S_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6363. #define TIM_CCMR2_CC3S_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6364. #define TIM_CCMR2_OC3FE ((uint32_t)0x00000004) /*!<Output Compare 3 Fast enable */
  6365. #define TIM_CCMR2_OC3PE ((uint32_t)0x00000008) /*!<Output Compare 3 Preload enable */
  6366. #define TIM_CCMR2_OC3M ((uint32_t)0x00010070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  6367. #define TIM_CCMR2_OC3M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  6368. #define TIM_CCMR2_OC3M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  6369. #define TIM_CCMR2_OC3M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  6370. #define TIM_CCMR2_OC3M_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  6371. #define TIM_CCMR2_OC3CE ((uint32_t)0x00000080) /*!<Output Compare 3 Clear Enable */
  6372. #define TIM_CCMR2_CC4S ((uint32_t)0x00000300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  6373. #define TIM_CCMR2_CC4S_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  6374. #define TIM_CCMR2_CC4S_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  6375. #define TIM_CCMR2_OC4FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */
  6376. #define TIM_CCMR2_OC4PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */
  6377. #define TIM_CCMR2_OC4M ((uint32_t)0x01007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6378. #define TIM_CCMR2_OC4M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  6379. #define TIM_CCMR2_OC4M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  6380. #define TIM_CCMR2_OC4M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  6381. #define TIM_CCMR2_OC4M_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  6382. #define TIM_CCMR2_OC4CE ((uint32_t)0x8000) /*!<Output Compare 4 Clear Enable */
  6383. /*----------------------------------------------------------------------------*/
  6384. #define TIM_CCMR2_IC3PSC ((uint32_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  6385. #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
  6386. #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
  6387. #define TIM_CCMR2_IC3F ((uint32_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  6388. #define TIM_CCMR2_IC3F_0 ((uint32_t)0x0010) /*!<Bit 0 */
  6389. #define TIM_CCMR2_IC3F_1 ((uint32_t)0x0020) /*!<Bit 1 */
  6390. #define TIM_CCMR2_IC3F_2 ((uint32_t)0x0040) /*!<Bit 2 */
  6391. #define TIM_CCMR2_IC3F_3 ((uint32_t)0x0080) /*!<Bit 3 */
  6392. #define TIM_CCMR2_IC4PSC ((uint32_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  6393. #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
  6394. #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
  6395. #define TIM_CCMR2_IC4F ((uint32_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  6396. #define TIM_CCMR2_IC4F_0 ((uint32_t)0x1000) /*!<Bit 0 */
  6397. #define TIM_CCMR2_IC4F_1 ((uint32_t)0x2000) /*!<Bit 1 */
  6398. #define TIM_CCMR2_IC4F_2 ((uint32_t)0x4000) /*!<Bit 2 */
  6399. #define TIM_CCMR2_IC4F_3 ((uint32_t)0x8000) /*!<Bit 3 */
  6400. /******************* Bit definition for TIM_CCER register *******************/
  6401. #define TIM_CCER_CC1E ((uint32_t)0x00000001) /*!<Capture/Compare 1 output enable */
  6402. #define TIM_CCER_CC1P ((uint32_t)0x00000002) /*!<Capture/Compare 1 output Polarity */
  6403. #define TIM_CCER_CC1NE ((uint32_t)0x00000004) /*!<Capture/Compare 1 Complementary output enable */
  6404. #define TIM_CCER_CC1NP ((uint32_t)0x00000008) /*!<Capture/Compare 1 Complementary output Polarity */
  6405. #define TIM_CCER_CC2E ((uint32_t)0x00000010) /*!<Capture/Compare 2 output enable */
  6406. #define TIM_CCER_CC2P ((uint32_t)0x00000020) /*!<Capture/Compare 2 output Polarity */
  6407. #define TIM_CCER_CC2NE ((uint32_t)0x00000040) /*!<Capture/Compare 2 Complementary output enable */
  6408. #define TIM_CCER_CC2NP ((uint32_t)0x00000080) /*!<Capture/Compare 2 Complementary output Polarity */
  6409. #define TIM_CCER_CC3E ((uint32_t)0x00000100) /*!<Capture/Compare 3 output enable */
  6410. #define TIM_CCER_CC3P ((uint32_t)0x00000200) /*!<Capture/Compare 3 output Polarity */
  6411. #define TIM_CCER_CC3NE ((uint32_t)0x00000400) /*!<Capture/Compare 3 Complementary output enable */
  6412. #define TIM_CCER_CC3NP ((uint32_t)0x00000800) /*!<Capture/Compare 3 Complementary output Polarity */
  6413. #define TIM_CCER_CC4E ((uint32_t)0x00001000) /*!<Capture/Compare 4 output enable */
  6414. #define TIM_CCER_CC4P ((uint32_t)0x00002000) /*!<Capture/Compare 4 output Polarity */
  6415. #define TIM_CCER_CC4NP ((uint32_t)0x00008000) /*!<Capture/Compare 4 Complementary output Polarity */
  6416. #define TIM_CCER_CC5E ((uint32_t)0x00010000) /*!<Capture/Compare 5 output enable */
  6417. #define TIM_CCER_CC5P ((uint32_t)0x00020000) /*!<Capture/Compare 5 output Polarity */
  6418. #define TIM_CCER_CC6E ((uint32_t)0x00100000) /*!<Capture/Compare 6 output enable */
  6419. #define TIM_CCER_CC6P ((uint32_t)0x00200000) /*!<Capture/Compare 6 output Polarity */
  6420. /******************* Bit definition for TIM_CNT register ********************/
  6421. #define TIM_CNT_CNT ((uint32_t)0xFFFF) /*!<Counter Value */
  6422. /******************* Bit definition for TIM_PSC register ********************/
  6423. #define TIM_PSC_PSC ((uint32_t)0xFFFF) /*!<Prescaler Value */
  6424. /******************* Bit definition for TIM_ARR register ********************/
  6425. #define TIM_ARR_ARR ((uint32_t)0xFFFF) /*!<actual auto-reload Value */
  6426. /******************* Bit definition for TIM_RCR register ********************/
  6427. #define TIM_RCR_REP ((uint8_t)0xFF) /*!<Repetition Counter Value */
  6428. /******************* Bit definition for TIM_CCR1 register *******************/
  6429. #define TIM_CCR1_CCR1 ((uint32_t)0xFFFF) /*!<Capture/Compare 1 Value */
  6430. /******************* Bit definition for TIM_CCR2 register *******************/
  6431. #define TIM_CCR2_CCR2 ((uint32_t)0xFFFF) /*!<Capture/Compare 2 Value */
  6432. /******************* Bit definition for TIM_CCR3 register *******************/
  6433. #define TIM_CCR3_CCR3 ((uint32_t)0xFFFF) /*!<Capture/Compare 3 Value */
  6434. /******************* Bit definition for TIM_CCR4 register *******************/
  6435. #define TIM_CCR4_CCR4 ((uint32_t)0xFFFF) /*!<Capture/Compare 4 Value */
  6436. /******************* Bit definition for TIM_BDTR register *******************/
  6437. #define TIM_BDTR_DTG ((uint32_t)0x000000FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  6438. #define TIM_BDTR_DTG_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6439. #define TIM_BDTR_DTG_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6440. #define TIM_BDTR_DTG_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6441. #define TIM_BDTR_DTG_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6442. #define TIM_BDTR_DTG_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  6443. #define TIM_BDTR_DTG_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  6444. #define TIM_BDTR_DTG_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  6445. #define TIM_BDTR_DTG_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  6446. #define TIM_BDTR_LOCK ((uint32_t)0x00000300) /*!<LOCK[1:0] bits (Lock Configuration) */
  6447. #define TIM_BDTR_LOCK_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  6448. #define TIM_BDTR_LOCK_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  6449. #define TIM_BDTR_OSSI ((uint32_t)0x00000400) /*!<Off-State Selection for Idle mode */
  6450. #define TIM_BDTR_OSSR ((uint32_t)0x00000800) /*!<Off-State Selection for Run mode */
  6451. #define TIM_BDTR_BKE ((uint32_t)0x00001000) /*!<Break enable */
  6452. #define TIM_BDTR_BKP ((uint32_t)0x00002000) /*!<Break Polarity */
  6453. #define TIM_BDTR_AOE ((uint32_t)0x00004000) /*!<Automatic Output enable */
  6454. #define TIM_BDTR_MOE ((uint32_t)0x00008000) /*!<Main Output enable */
  6455. #define TIM_BDTR_BKF ((uint32_t)0x000F0000) /*!<Break Filter for Break1 */
  6456. #define TIM_BDTR_BK2F ((uint32_t)0x00F00000) /*!<Break Filter for Break2 */
  6457. #define TIM_BDTR_BK2E ((uint32_t)0x01000000) /*!<Break enable for Break2 */
  6458. #define TIM_BDTR_BK2P ((uint32_t)0x02000000) /*!<Break Polarity for Break2 */
  6459. /******************* Bit definition for TIM_DCR register ********************/
  6460. #define TIM_DCR_DBA ((uint32_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */
  6461. #define TIM_DCR_DBA_0 ((uint32_t)0x0001) /*!<Bit 0 */
  6462. #define TIM_DCR_DBA_1 ((uint32_t)0x0002) /*!<Bit 1 */
  6463. #define TIM_DCR_DBA_2 ((uint32_t)0x0004) /*!<Bit 2 */
  6464. #define TIM_DCR_DBA_3 ((uint32_t)0x0008) /*!<Bit 3 */
  6465. #define TIM_DCR_DBA_4 ((uint32_t)0x0010) /*!<Bit 4 */
  6466. #define TIM_DCR_DBL ((uint32_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */
  6467. #define TIM_DCR_DBL_0 ((uint32_t)0x0100) /*!<Bit 0 */
  6468. #define TIM_DCR_DBL_1 ((uint32_t)0x0200) /*!<Bit 1 */
  6469. #define TIM_DCR_DBL_2 ((uint32_t)0x0400) /*!<Bit 2 */
  6470. #define TIM_DCR_DBL_3 ((uint32_t)0x0800) /*!<Bit 3 */
  6471. #define TIM_DCR_DBL_4 ((uint32_t)0x1000) /*!<Bit 4 */
  6472. /******************* Bit definition for TIM_DMAR register *******************/
  6473. #define TIM_DMAR_DMAB ((uint32_t)0xFFFF) /*!<DMA register for burst accesses */
  6474. /******************* Bit definition for TIM_OR register *********************/
  6475. #define TIM_OR_TI4_RMP ((uint32_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  6476. #define TIM_OR_TI4_RMP_0 ((uint32_t)0x0040) /*!<Bit 0 */
  6477. #define TIM_OR_TI4_RMP_1 ((uint32_t)0x0080) /*!<Bit 1 */
  6478. #define TIM_OR_ITR1_RMP ((uint32_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  6479. #define TIM_OR_ITR1_RMP_0 ((uint32_t)0x0400) /*!<Bit 0 */
  6480. #define TIM_OR_ITR1_RMP_1 ((uint32_t)0x0800) /*!<Bit 1 */
  6481. /****************** Bit definition for TIM_CCMR3 register *******************/
  6482. #define TIM_CCMR3_OC5FE ((uint32_t)0x00000004) /*!<Output Compare 5 Fast enable */
  6483. #define TIM_CCMR3_OC5PE ((uint32_t)0x00000008) /*!<Output Compare 5 Preload enable */
  6484. #define TIM_CCMR3_OC5M ((uint32_t)0x00010070) /*!<OC5M[2:0] bits (Output Compare 5 Mode) */
  6485. #define TIM_CCMR3_OC5M_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  6486. #define TIM_CCMR3_OC5M_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  6487. #define TIM_CCMR3_OC5M_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  6488. #define TIM_CCMR3_OC5M_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  6489. #define TIM_CCMR3_OC5CE ((uint32_t)0x00000080) /*!<Output Compare 5 Clear Enable */
  6490. #define TIM_CCMR3_OC6FE ((uint32_t)0x00000400) /*!<Output Compare 4 Fast enable */
  6491. #define TIM_CCMR3_OC6PE ((uint32_t)0x00000800) /*!<Output Compare 4 Preload enable */
  6492. #define TIM_CCMR3_OC6M ((uint32_t)0x01007000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6493. #define TIM_CCMR3_OC6M_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  6494. #define TIM_CCMR3_OC6M_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  6495. #define TIM_CCMR3_OC6M_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  6496. #define TIM_CCMR3_OC6M_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  6497. #define TIM_CCMR3_OC6CE ((uint32_t)0x00008000) /*!<Output Compare 4 Clear Enable */
  6498. /******************* Bit definition for TIM_CCR5 register *******************/
  6499. #define TIM_CCR5_CCR5 ((uint32_t)0xFFFFFFFF) /*!<Capture/Compare 5 Value */
  6500. #define TIM_CCR5_GC5C1 ((uint32_t)0x20000000) /*!<Group Channel 5 and Channel 1 */
  6501. #define TIM_CCR5_GC5C2 ((uint32_t)0x40000000) /*!<Group Channel 5 and Channel 2 */
  6502. #define TIM_CCR5_GC5C3 ((uint32_t)0x80000000) /*!<Group Channel 5 and Channel 3 */
  6503. /******************* Bit definition for TIM_CCR6 register *******************/
  6504. #define TIM_CCR6_CCR6 ((uint16_t)0xFFFF) /*!<Capture/Compare 6 Value */
  6505. /******************************************************************************/
  6506. /* */
  6507. /* Low Power Timer (LPTIM) */
  6508. /* */
  6509. /******************************************************************************/
  6510. /****************** Bit definition for LPTIM_ISR register *******************/
  6511. #define LPTIM_ISR_CMPM ((uint32_t)0x00000001) /*!< Compare match */
  6512. #define LPTIM_ISR_ARRM ((uint32_t)0x00000002) /*!< Autoreload match */
  6513. #define LPTIM_ISR_EXTTRIG ((uint32_t)0x00000004) /*!< External trigger edge event */
  6514. #define LPTIM_ISR_CMPOK ((uint32_t)0x00000008) /*!< Compare register update OK */
  6515. #define LPTIM_ISR_ARROK ((uint32_t)0x00000010) /*!< Autoreload register update OK */
  6516. #define LPTIM_ISR_UP ((uint32_t)0x00000020) /*!< Counter direction change down to up */
  6517. #define LPTIM_ISR_DOWN ((uint32_t)0x00000040) /*!< Counter direction change up to down */
  6518. /****************** Bit definition for LPTIM_ICR register *******************/
  6519. #define LPTIM_ICR_CMPMCF ((uint32_t)0x00000001) /*!< Compare match Clear Flag */
  6520. #define LPTIM_ICR_ARRMCF ((uint32_t)0x00000002) /*!< Autoreload match Clear Flag */
  6521. #define LPTIM_ICR_EXTTRIGCF ((uint32_t)0x00000004) /*!< External trigger edge event Clear Flag */
  6522. #define LPTIM_ICR_CMPOKCF ((uint32_t)0x00000008) /*!< Compare register update OK Clear Flag */
  6523. #define LPTIM_ICR_ARROKCF ((uint32_t)0x00000010) /*!< Autoreload register update OK Clear Flag */
  6524. #define LPTIM_ICR_UPCF ((uint32_t)0x00000020) /*!< Counter direction change down to up Clear Flag */
  6525. #define LPTIM_ICR_DOWNCF ((uint32_t)0x00000040) /*!< Counter direction change up to down Clear Flag */
  6526. /****************** Bit definition for LPTIM_IER register ********************/
  6527. #define LPTIM_IER_CMPMIE ((uint32_t)0x00000001) /*!< Compare match Interrupt Enable */
  6528. #define LPTIM_IER_ARRMIE ((uint32_t)0x00000002) /*!< Autoreload match Interrupt Enable */
  6529. #define LPTIM_IER_EXTTRIGIE ((uint32_t)0x00000004) /*!< External trigger edge event Interrupt Enable */
  6530. #define LPTIM_IER_CMPOKIE ((uint32_t)0x00000008) /*!< Compare register update OK Interrupt Enable */
  6531. #define LPTIM_IER_ARROKIE ((uint32_t)0x00000010) /*!< Autoreload register update OK Interrupt Enable */
  6532. #define LPTIM_IER_UPIE ((uint32_t)0x00000020) /*!< Counter direction change down to up Interrupt Enable */
  6533. #define LPTIM_IER_DOWNIE ((uint32_t)0x00000040) /*!< Counter direction change up to down Interrupt Enable */
  6534. /****************** Bit definition for LPTIM_CFGR register *******************/
  6535. #define LPTIM_CFGR_CKSEL ((uint32_t)0x00000001) /*!< Clock selector */
  6536. #define LPTIM_CFGR_CKPOL ((uint32_t)0x00000006) /*!< CKPOL[1:0] bits (Clock polarity) */
  6537. #define LPTIM_CFGR_CKPOL_0 ((uint32_t)0x00000002) /*!< Bit 0 */
  6538. #define LPTIM_CFGR_CKPOL_1 ((uint32_t)0x00000004) /*!< Bit 1 */
  6539. #define LPTIM_CFGR_CKFLT ((uint32_t)0x00000018) /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  6540. #define LPTIM_CFGR_CKFLT_0 ((uint32_t)0x00000008) /*!< Bit 0 */
  6541. #define LPTIM_CFGR_CKFLT_1 ((uint32_t)0x00000010) /*!< Bit 1 */
  6542. #define LPTIM_CFGR_TRGFLT ((uint32_t)0x000000C0) /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  6543. #define LPTIM_CFGR_TRGFLT_0 ((uint32_t)0x00000040) /*!< Bit 0 */
  6544. #define LPTIM_CFGR_TRGFLT_1 ((uint32_t)0x00000080) /*!< Bit 1 */
  6545. #define LPTIM_CFGR_PRESC ((uint32_t)0x00000E00) /*!< PRESC[2:0] bits (Clock prescaler) */
  6546. #define LPTIM_CFGR_PRESC_0 ((uint32_t)0x00000200) /*!< Bit 0 */
  6547. #define LPTIM_CFGR_PRESC_1 ((uint32_t)0x00000400) /*!< Bit 1 */
  6548. #define LPTIM_CFGR_PRESC_2 ((uint32_t)0x00000800) /*!< Bit 2 */
  6549. #define LPTIM_CFGR_TRIGSEL ((uint32_t)0x0000E000) /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  6550. #define LPTIM_CFGR_TRIGSEL_0 ((uint32_t)0x00002000) /*!< Bit 0 */
  6551. #define LPTIM_CFGR_TRIGSEL_1 ((uint32_t)0x00004000) /*!< Bit 1 */
  6552. #define LPTIM_CFGR_TRIGSEL_2 ((uint32_t)0x00008000) /*!< Bit 2 */
  6553. #define LPTIM_CFGR_TRIGEN ((uint32_t)0x00060000) /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  6554. #define LPTIM_CFGR_TRIGEN_0 ((uint32_t)0x00020000) /*!< Bit 0 */
  6555. #define LPTIM_CFGR_TRIGEN_1 ((uint32_t)0x00040000) /*!< Bit 1 */
  6556. #define LPTIM_CFGR_TIMOUT ((uint32_t)0x00080000) /*!< Timout enable */
  6557. #define LPTIM_CFGR_WAVE ((uint32_t)0x00100000) /*!< Waveform shape */
  6558. #define LPTIM_CFGR_WAVPOL ((uint32_t)0x00200000) /*!< Waveform shape polarity */
  6559. #define LPTIM_CFGR_PRELOAD ((uint32_t)0x00400000) /*!< Reg update mode */
  6560. #define LPTIM_CFGR_COUNTMODE ((uint32_t)0x00800000) /*!< Counter mode enable */
  6561. #define LPTIM_CFGR_ENC ((uint32_t)0x01000000) /*!< Encoder mode enable */
  6562. /****************** Bit definition for LPTIM_CR register ********************/
  6563. #define LPTIM_CR_ENABLE ((uint32_t)0x00000001) /*!< LPTIMer enable */
  6564. #define LPTIM_CR_SNGSTRT ((uint32_t)0x00080002) /*!< Timer start in single mode */
  6565. #define LPTIM_CR_CNTSTRT ((uint32_t)0x00000004) /*!< Timer start in continuous mode */
  6566. /****************** Bit definition for LPTIM_CMP register *******************/
  6567. #define LPTIM_CMP_CMP ((uint32_t)0x0000FFFF) /*!< Compare register */
  6568. /****************** Bit definition for LPTIM_ARR register *******************/
  6569. #define LPTIM_ARR_ARR ((uint32_t)0x0000FFFF) /*!< Auto reload register */
  6570. /****************** Bit definition for LPTIM_CNT register *******************/
  6571. #define LPTIM_CNT_CNT ((uint32_t)0x0000FFFF) /*!< Counter register */
  6572. /******************************************************************************/
  6573. /* */
  6574. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  6575. /* */
  6576. /******************************************************************************/
  6577. /****************** Bit definition for USART_CR1 register *******************/
  6578. #define USART_CR1_UE ((uint32_t)0x00000001) /*!< USART Enable */
  6579. #define USART_CR1_RE ((uint32_t)0x00000004) /*!< Receiver Enable */
  6580. #define USART_CR1_TE ((uint32_t)0x00000008) /*!< Transmitter Enable */
  6581. #define USART_CR1_IDLEIE ((uint32_t)0x00000010) /*!< IDLE Interrupt Enable */
  6582. #define USART_CR1_RXNEIE ((uint32_t)0x00000020) /*!< RXNE Interrupt Enable */
  6583. #define USART_CR1_TCIE ((uint32_t)0x00000040) /*!< Transmission Complete Interrupt Enable */
  6584. #define USART_CR1_TXEIE ((uint32_t)0x00000080) /*!< TXE Interrupt Enable */
  6585. #define USART_CR1_PEIE ((uint32_t)0x00000100) /*!< PE Interrupt Enable */
  6586. #define USART_CR1_PS ((uint32_t)0x00000200) /*!< Parity Selection */
  6587. #define USART_CR1_PCE ((uint32_t)0x00000400) /*!< Parity Control Enable */
  6588. #define USART_CR1_WAKE ((uint32_t)0x00000800) /*!< Receiver Wakeup method */
  6589. #define USART_CR1_M ((uint32_t)0x10001000) /*!< Word length */
  6590. #define USART_CR1_M_0 ((uint32_t)0x00001000) /*!< Word length - Bit 0 */
  6591. #define USART_CR1_MME ((uint32_t)0x00002000) /*!< Mute Mode Enable */
  6592. #define USART_CR1_CMIE ((uint32_t)0x00004000) /*!< Character match interrupt enable */
  6593. #define USART_CR1_OVER8 ((uint32_t)0x00008000) /*!< Oversampling by 8-bit or 16-bit mode */
  6594. #define USART_CR1_DEDT ((uint32_t)0x001F0000) /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  6595. #define USART_CR1_DEDT_0 ((uint32_t)0x00010000) /*!< Bit 0 */
  6596. #define USART_CR1_DEDT_1 ((uint32_t)0x00020000) /*!< Bit 1 */
  6597. #define USART_CR1_DEDT_2 ((uint32_t)0x00040000) /*!< Bit 2 */
  6598. #define USART_CR1_DEDT_3 ((uint32_t)0x00080000) /*!< Bit 3 */
  6599. #define USART_CR1_DEDT_4 ((uint32_t)0x00100000) /*!< Bit 4 */
  6600. #define USART_CR1_DEAT ((uint32_t)0x03E00000) /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  6601. #define USART_CR1_DEAT_0 ((uint32_t)0x00200000) /*!< Bit 0 */
  6602. #define USART_CR1_DEAT_1 ((uint32_t)0x00400000) /*!< Bit 1 */
  6603. #define USART_CR1_DEAT_2 ((uint32_t)0x00800000) /*!< Bit 2 */
  6604. #define USART_CR1_DEAT_3 ((uint32_t)0x01000000) /*!< Bit 3 */
  6605. #define USART_CR1_DEAT_4 ((uint32_t)0x02000000) /*!< Bit 4 */
  6606. #define USART_CR1_RTOIE ((uint32_t)0x04000000) /*!< Receive Time Out interrupt enable */
  6607. #define USART_CR1_EOBIE ((uint32_t)0x08000000) /*!< End of Block interrupt enable */
  6608. #define USART_CR1_M_1 ((uint32_t)0x10000000) /*!< Word length - Bit 1 */
  6609. /****************** Bit definition for USART_CR2 register *******************/
  6610. #define USART_CR2_ADDM7 ((uint32_t)0x00000010) /*!< 7-bit or 4-bit Address Detection */
  6611. #define USART_CR2_LBDL ((uint32_t)0x00000020) /*!< LIN Break Detection Length */
  6612. #define USART_CR2_LBDIE ((uint32_t)0x00000040) /*!< LIN Break Detection Interrupt Enable */
  6613. #define USART_CR2_LBCL ((uint32_t)0x00000100) /*!< Last Bit Clock pulse */
  6614. #define USART_CR2_CPHA ((uint32_t)0x00000200) /*!< Clock Phase */
  6615. #define USART_CR2_CPOL ((uint32_t)0x00000400) /*!< Clock Polarity */
  6616. #define USART_CR2_CLKEN ((uint32_t)0x00000800) /*!< Clock Enable */
  6617. #define USART_CR2_STOP ((uint32_t)0x00003000) /*!< STOP[1:0] bits (STOP bits) */
  6618. #define USART_CR2_STOP_0 ((uint32_t)0x00001000) /*!< Bit 0 */
  6619. #define USART_CR2_STOP_1 ((uint32_t)0x00002000) /*!< Bit 1 */
  6620. #define USART_CR2_LINEN ((uint32_t)0x00004000) /*!< LIN mode enable */
  6621. #define USART_CR2_SWAP ((uint32_t)0x00008000) /*!< SWAP TX/RX pins */
  6622. #define USART_CR2_RXINV ((uint32_t)0x00010000) /*!< RX pin active level inversion */
  6623. #define USART_CR2_TXINV ((uint32_t)0x00020000) /*!< TX pin active level inversion */
  6624. #define USART_CR2_DATAINV ((uint32_t)0x00040000) /*!< Binary data inversion */
  6625. #define USART_CR2_MSBFIRST ((uint32_t)0x00080000) /*!< Most Significant Bit First */
  6626. #define USART_CR2_ABREN ((uint32_t)0x00100000) /*!< Auto Baud-Rate Enable */
  6627. #define USART_CR2_ABRMODE ((uint32_t)0x00600000) /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  6628. #define USART_CR2_ABRMODE_0 ((uint32_t)0x00200000) /*!< Bit 0 */
  6629. #define USART_CR2_ABRMODE_1 ((uint32_t)0x00400000) /*!< Bit 1 */
  6630. #define USART_CR2_RTOEN ((uint32_t)0x00800000) /*!< Receiver Time-Out enable */
  6631. #define USART_CR2_ADD ((uint32_t)0xFF000000) /*!< Address of the USART node */
  6632. /****************** Bit definition for USART_CR3 register *******************/
  6633. #define USART_CR3_EIE ((uint32_t)0x00000001) /*!< Error Interrupt Enable */
  6634. #define USART_CR3_IREN ((uint32_t)0x00000002) /*!< IrDA mode Enable */
  6635. #define USART_CR3_IRLP ((uint32_t)0x00000004) /*!< IrDA Low-Power */
  6636. #define USART_CR3_HDSEL ((uint32_t)0x00000008) /*!< Half-Duplex Selection */
  6637. #define USART_CR3_NACK ((uint32_t)0x00000010) /*!< SmartCard NACK enable */
  6638. #define USART_CR3_SCEN ((uint32_t)0x00000020) /*!< SmartCard mode enable */
  6639. #define USART_CR3_DMAR ((uint32_t)0x00000040) /*!< DMA Enable Receiver */
  6640. #define USART_CR3_DMAT ((uint32_t)0x00000080) /*!< DMA Enable Transmitter */
  6641. #define USART_CR3_RTSE ((uint32_t)0x00000100) /*!< RTS Enable */
  6642. #define USART_CR3_CTSE ((uint32_t)0x00000200) /*!< CTS Enable */
  6643. #define USART_CR3_CTSIE ((uint32_t)0x00000400) /*!< CTS Interrupt Enable */
  6644. #define USART_CR3_ONEBIT ((uint32_t)0x00000800) /*!< One sample bit method enable */
  6645. #define USART_CR3_OVRDIS ((uint32_t)0x00001000) /*!< Overrun Disable */
  6646. #define USART_CR3_DDRE ((uint32_t)0x00002000) /*!< DMA Disable on Reception Error */
  6647. #define USART_CR3_DEM ((uint32_t)0x00004000) /*!< Driver Enable Mode */
  6648. #define USART_CR3_DEP ((uint32_t)0x00008000) /*!< Driver Enable Polarity Selection */
  6649. #define USART_CR3_SCARCNT ((uint32_t)0x000E0000) /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  6650. #define USART_CR3_SCARCNT_0 ((uint32_t)0x00020000) /*!< Bit 0 */
  6651. #define USART_CR3_SCARCNT_1 ((uint32_t)0x00040000) /*!< Bit 1 */
  6652. #define USART_CR3_SCARCNT_2 ((uint32_t)0x00080000) /*!< Bit 2 */
  6653. /****************** Bit definition for USART_BRR register *******************/
  6654. #define USART_BRR_DIV_FRACTION ((uint32_t)0x000F) /*!< Fraction of USARTDIV */
  6655. #define USART_BRR_DIV_MANTISSA ((uint32_t)0xFFF0) /*!< Mantissa of USARTDIV */
  6656. /****************** Bit definition for USART_GTPR register ******************/
  6657. #define USART_GTPR_PSC ((uint32_t)0x00FF) /*!< PSC[7:0] bits (Prescaler value) */
  6658. #define USART_GTPR_GT ((uint32_t)0xFF00) /*!< GT[7:0] bits (Guard time value) */
  6659. /******************* Bit definition for USART_RTOR register *****************/
  6660. #define USART_RTOR_RTO ((uint32_t)0x00FFFFFF) /*!< Receiver Time Out Value */
  6661. #define USART_RTOR_BLEN ((uint32_t)0xFF000000) /*!< Block Length */
  6662. /******************* Bit definition for USART_RQR register ******************/
  6663. #define USART_RQR_ABRRQ ((uint32_t)0x0001) /*!< Auto-Baud Rate Request */
  6664. #define USART_RQR_SBKRQ ((uint32_t)0x0002) /*!< Send Break Request */
  6665. #define USART_RQR_MMRQ ((uint32_t)0x0004) /*!< Mute Mode Request */
  6666. #define USART_RQR_RXFRQ ((uint32_t)0x0008) /*!< Receive Data flush Request */
  6667. #define USART_RQR_TXFRQ ((uint32_t)0x0010) /*!< Transmit data flush Request */
  6668. /******************* Bit definition for USART_ISR register ******************/
  6669. #define USART_ISR_PE ((uint32_t)0x00000001) /*!< Parity Error */
  6670. #define USART_ISR_FE ((uint32_t)0x00000002) /*!< Framing Error */
  6671. #define USART_ISR_NE ((uint32_t)0x00000004) /*!< Noise detected Flag */
  6672. #define USART_ISR_ORE ((uint32_t)0x00000008) /*!< OverRun Error */
  6673. #define USART_ISR_IDLE ((uint32_t)0x00000010) /*!< IDLE line detected */
  6674. #define USART_ISR_RXNE ((uint32_t)0x00000020) /*!< Read Data Register Not Empty */
  6675. #define USART_ISR_TC ((uint32_t)0x00000040) /*!< Transmission Complete */
  6676. #define USART_ISR_TXE ((uint32_t)0x00000080) /*!< Transmit Data Register Empty */
  6677. #define USART_ISR_LBD ((uint32_t)0x00000100) /*!< LIN Break Detection Flag */
  6678. #define USART_ISR_CTSIF ((uint32_t)0x00000200) /*!< CTS interrupt flag */
  6679. #define USART_ISR_CTS ((uint32_t)0x00000400) /*!< CTS flag */
  6680. #define USART_ISR_RTOF ((uint32_t)0x00000800) /*!< Receiver Time Out */
  6681. #define USART_ISR_EOBF ((uint32_t)0x00001000) /*!< End Of Block Flag */
  6682. #define USART_ISR_ABRE ((uint32_t)0x00004000) /*!< Auto-Baud Rate Error */
  6683. #define USART_ISR_ABRF ((uint32_t)0x00008000) /*!< Auto-Baud Rate Flag */
  6684. #define USART_ISR_BUSY ((uint32_t)0x00010000) /*!< Busy Flag */
  6685. #define USART_ISR_CMF ((uint32_t)0x00020000) /*!< Character Match Flag */
  6686. #define USART_ISR_SBKF ((uint32_t)0x00040000) /*!< Send Break Flag */
  6687. #define USART_ISR_RWU ((uint32_t)0x00080000) /*!< Receive Wake Up from mute mode Flag */
  6688. #define USART_ISR_WUF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Flag */
  6689. #define USART_ISR_TEACK ((uint32_t)0x00200000) /*!< Transmit Enable Acknowledge Flag */
  6690. #define USART_ISR_REACK ((uint32_t)0x00400000) /*!< Receive Enable Acknowledge Flag */
  6691. /******************* Bit definition for USART_ICR register ******************/
  6692. #define USART_ICR_PECF ((uint32_t)0x00000001) /*!< Parity Error Clear Flag */
  6693. #define USART_ICR_FECF ((uint32_t)0x00000002) /*!< Framing Error Clear Flag */
  6694. #define USART_ICR_NCF ((uint32_t)0x00000004) /*!< Noise detected Clear Flag */
  6695. #define USART_ICR_ORECF ((uint32_t)0x00000008) /*!< OverRun Error Clear Flag */
  6696. #define USART_ICR_IDLECF ((uint32_t)0x00000010) /*!< IDLE line detected Clear Flag */
  6697. #define USART_ICR_TCCF ((uint32_t)0x00000040) /*!< Transmission Complete Clear Flag */
  6698. #define USART_ICR_LBDCF ((uint32_t)0x00000100) /*!< LIN Break Detection Clear Flag */
  6699. #define USART_ICR_CTSCF ((uint32_t)0x00000200) /*!< CTS Interrupt Clear Flag */
  6700. #define USART_ICR_RTOCF ((uint32_t)0x00000800) /*!< Receiver Time Out Clear Flag */
  6701. #define USART_ICR_EOBCF ((uint32_t)0x00001000) /*!< End Of Block Clear Flag */
  6702. #define USART_ICR_CMCF ((uint32_t)0x00020000) /*!< Character Match Clear Flag */
  6703. #define USART_ICR_WUCF ((uint32_t)0x00100000) /*!< Wake Up from stop mode Clear Flag */
  6704. /******************* Bit definition for USART_RDR register ******************/
  6705. #define USART_RDR_RDR ((uint32_t)0x01FF) /*!< RDR[8:0] bits (Receive Data value) */
  6706. /******************* Bit definition for USART_TDR register ******************/
  6707. #define USART_TDR_TDR ((uint32_t)0x01FF) /*!< TDR[8:0] bits (Transmit Data value) */
  6708. /******************************************************************************/
  6709. /* */
  6710. /* Window WATCHDOG */
  6711. /* */
  6712. /******************************************************************************/
  6713. /******************* Bit definition for WWDG_CR register ********************/
  6714. #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6715. #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
  6716. #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
  6717. #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
  6718. #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
  6719. #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
  6720. #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
  6721. #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
  6722. #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
  6723. /******************* Bit definition for WWDG_CFR register *******************/
  6724. #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
  6725. #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
  6726. #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
  6727. #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
  6728. #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
  6729. #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
  6730. #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
  6731. #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
  6732. #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
  6733. #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
  6734. #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
  6735. #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
  6736. /******************* Bit definition for WWDG_SR register ********************/
  6737. #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
  6738. /******************************************************************************/
  6739. /* */
  6740. /* DBG */
  6741. /* */
  6742. /******************************************************************************/
  6743. /******************** Bit definition for DBGMCU_IDCODE register *************/
  6744. #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF)
  6745. #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000)
  6746. /******************** Bit definition for DBGMCU_CR register *****************/
  6747. #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001)
  6748. #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002)
  6749. #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004)
  6750. #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020)
  6751. #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0)
  6752. #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  6753. #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  6754. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  6755. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001)
  6756. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002)
  6757. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004)
  6758. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008)
  6759. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010)
  6760. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020)
  6761. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040)
  6762. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080)
  6763. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100)
  6764. #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400)
  6765. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800)
  6766. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000)
  6767. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000)
  6768. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000)
  6769. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000)
  6770. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000)
  6771. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000)
  6772. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  6773. #define DBGMCU_APB1_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001)
  6774. #define DBGMCU_APB1_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002)
  6775. #define DBGMCU_APB1_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000)
  6776. #define DBGMCU_APB1_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000)
  6777. #define DBGMCU_APB1_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000)
  6778. /******************************************************************************/
  6779. /* */
  6780. /* Ethernet MAC Registers bits definitions */
  6781. /* */
  6782. /******************************************************************************/
  6783. /* Bit definition for Ethernet MAC Control Register register */
  6784. #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */
  6785. #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */
  6786. #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */
  6787. #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
  6788. #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
  6789. #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
  6790. #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
  6791. #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
  6792. #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
  6793. #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
  6794. #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
  6795. #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */
  6796. #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */
  6797. #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */
  6798. #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */
  6799. #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */
  6800. #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */
  6801. #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */
  6802. #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */
  6803. #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  6804. a transmission attempt during retries after a collision: 0 =< r <2^k */
  6805. #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */
  6806. #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */
  6807. #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */
  6808. #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */
  6809. #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */
  6810. #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */
  6811. #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */
  6812. /* Bit definition for Ethernet MAC Frame Filter Register */
  6813. #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */
  6814. #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */
  6815. #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */
  6816. #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */
  6817. #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */
  6818. #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */
  6819. #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
  6820. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
  6821. #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */
  6822. #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */
  6823. #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */
  6824. #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */
  6825. #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */
  6826. #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */
  6827. /* Bit definition for Ethernet MAC Hash Table High Register */
  6828. #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */
  6829. /* Bit definition for Ethernet MAC Hash Table Low Register */
  6830. #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */
  6831. /* Bit definition for Ethernet MAC MII Address Register */
  6832. #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */
  6833. #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */
  6834. #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */
  6835. #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  6836. #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  6837. #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  6838. #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  6839. #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  6840. #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */
  6841. #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */
  6842. /* Bit definition for Ethernet MAC MII Data Register */
  6843. #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */
  6844. /* Bit definition for Ethernet MAC Flow Control Register */
  6845. #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */
  6846. #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */
  6847. #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */
  6848. #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */
  6849. #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */
  6850. #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */
  6851. #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */
  6852. #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */
  6853. #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */
  6854. #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */
  6855. #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */
  6856. /* Bit definition for Ethernet MAC VLAN Tag Register */
  6857. #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */
  6858. #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
  6859. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  6860. #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */
  6861. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  6862. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  6863. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  6864. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  6865. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  6866. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  6867. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  6868. RSVD - Filter1 Command - RSVD - Filter0 Command
  6869. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  6870. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  6871. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  6872. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  6873. #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
  6874. #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */
  6875. #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */
  6876. #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */
  6877. #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */
  6878. #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */
  6879. #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */
  6880. /* Bit definition for Ethernet MAC Status Register */
  6881. #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */
  6882. #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */
  6883. #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */
  6884. #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */
  6885. #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */
  6886. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  6887. #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */
  6888. #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */
  6889. /* Bit definition for Ethernet MAC Address0 High Register */
  6890. #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */
  6891. /* Bit definition for Ethernet MAC Address0 Low Register */
  6892. #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */
  6893. /* Bit definition for Ethernet MAC Address1 High Register */
  6894. #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */
  6895. #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */
  6896. #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  6897. #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6898. #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6899. #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6900. #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6901. #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6902. #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */
  6903. #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  6904. /* Bit definition for Ethernet MAC Address1 Low Register */
  6905. #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */
  6906. /* Bit definition for Ethernet MAC Address2 High Register */
  6907. #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */
  6908. #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */
  6909. #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  6910. #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6911. #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6912. #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6913. #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6914. #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6915. #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  6916. #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  6917. /* Bit definition for Ethernet MAC Address2 Low Register */
  6918. #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */
  6919. /* Bit definition for Ethernet MAC Address3 High Register */
  6920. #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */
  6921. #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */
  6922. #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  6923. #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6924. #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6925. #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6926. #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6927. #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6928. #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  6929. #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */
  6930. /* Bit definition for Ethernet MAC Address3 Low Register */
  6931. #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */
  6932. /******************************************************************************/
  6933. /* Ethernet MMC Registers bits definition */
  6934. /******************************************************************************/
  6935. /* Bit definition for Ethernet MMC Contol Register */
  6936. #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */
  6937. #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */
  6938. #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */
  6939. #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */
  6940. #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */
  6941. #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */
  6942. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  6943. #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
  6944. #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
  6945. #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
  6946. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  6947. #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
  6948. #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
  6949. #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
  6950. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  6951. #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  6952. #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  6953. #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  6954. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  6955. #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  6956. #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  6957. #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  6958. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  6959. #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  6960. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  6961. #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  6962. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  6963. #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */
  6964. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  6965. #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */
  6966. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  6967. #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
  6968. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  6969. #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */
  6970. /******************************************************************************/
  6971. /* Ethernet PTP Registers bits definition */
  6972. /******************************************************************************/
  6973. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  6974. #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */
  6975. #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */
  6976. #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */
  6977. #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */
  6978. #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */
  6979. #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */
  6980. #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */
  6981. #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */
  6982. #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */
  6983. #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */
  6984. #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */
  6985. #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */
  6986. #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */
  6987. #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */
  6988. #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */
  6989. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  6990. #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */
  6991. /* Bit definition for Ethernet PTP Time Stamp High Register */
  6992. #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */
  6993. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  6994. #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */
  6995. #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */
  6996. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  6997. #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */
  6998. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  6999. #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */
  7000. #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */
  7001. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  7002. #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */
  7003. /* Bit definition for Ethernet PTP Target Time High Register */
  7004. #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */
  7005. /* Bit definition for Ethernet PTP Target Time Low Register */
  7006. #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */
  7007. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  7008. #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */
  7009. #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */
  7010. /******************************************************************************/
  7011. /* Ethernet DMA Registers bits definition */
  7012. /******************************************************************************/
  7013. /* Bit definition for Ethernet DMA Bus Mode Register */
  7014. #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */
  7015. #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */
  7016. #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */
  7017. #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */
  7018. #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  7019. #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  7020. #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  7021. #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  7022. #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  7023. #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  7024. #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  7025. #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  7026. #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  7027. #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  7028. #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  7029. #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  7030. #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */
  7031. #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  7032. #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */
  7033. #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */
  7034. #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */
  7035. #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  7036. #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */
  7037. #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  7038. #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  7039. #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  7040. #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  7041. #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  7042. #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  7043. #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  7044. #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  7045. #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  7046. #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  7047. #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  7048. #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  7049. #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */
  7050. #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */
  7051. #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */
  7052. #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */
  7053. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  7054. #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */
  7055. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  7056. #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */
  7057. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  7058. #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */
  7059. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  7060. #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */
  7061. /* Bit definition for Ethernet DMA Status Register */
  7062. #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */
  7063. #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */
  7064. #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */
  7065. #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */
  7066. /* combination with EBS[2:0] for GetFlagStatus function */
  7067. #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
  7068. #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
  7069. #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
  7070. #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */
  7071. #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
  7072. #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */
  7073. #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */
  7074. #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */
  7075. #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */
  7076. #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */
  7077. #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */
  7078. #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
  7079. #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */
  7080. #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */
  7081. #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */
  7082. #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */
  7083. #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */
  7084. #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */
  7085. #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */
  7086. #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */
  7087. #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */
  7088. #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */
  7089. #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */
  7090. #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */
  7091. #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */
  7092. #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */
  7093. #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */
  7094. #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */
  7095. #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */
  7096. #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */
  7097. #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */
  7098. #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */
  7099. /* Bit definition for Ethernet DMA Operation Mode Register */
  7100. #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
  7101. #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */
  7102. #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */
  7103. #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */
  7104. #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */
  7105. #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */
  7106. #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  7107. #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  7108. #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  7109. #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  7110. #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  7111. #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  7112. #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  7113. #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  7114. #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */
  7115. #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */
  7116. #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */
  7117. #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */
  7118. #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
  7119. #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
  7120. #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
  7121. #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
  7122. #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */
  7123. #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */
  7124. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  7125. #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */
  7126. #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */
  7127. #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */
  7128. #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */
  7129. #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */
  7130. #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */
  7131. #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */
  7132. #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */
  7133. #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */
  7134. #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */
  7135. #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */
  7136. #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */
  7137. #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */
  7138. #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */
  7139. #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */
  7140. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  7141. #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */
  7142. #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */
  7143. #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */
  7144. #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */
  7145. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  7146. #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */
  7147. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  7148. #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */
  7149. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  7150. #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */
  7151. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  7152. #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */
  7153. /******************************************************************************/
  7154. /* */
  7155. /* USB_OTG */
  7156. /* */
  7157. /******************************************************************************/
  7158. /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
  7159. #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001) /*!< Session request success */
  7160. #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002) /*!< Session request */
  7161. #define USB_OTG_GOTGCTL_VBVALOEN ((uint32_t)0x00000004) /*!< VBUS valid override enable */
  7162. #define USB_OTG_GOTGCTL_VBVALOVAL ((uint32_t)0x00000008) /*!< VBUS valid override value */
  7163. #define USB_OTG_GOTGCTL_AVALOEN ((uint32_t)0x00000010) /*!< A-peripheral session valid override enable */
  7164. #define USB_OTG_GOTGCTL_AVALOVAL ((uint32_t)0x00000020) /*!< A-peripheral session valid override value */
  7165. #define USB_OTG_GOTGCTL_BVALOEN ((uint32_t)0x00000040) /*!< B-peripheral session valid override enable */
  7166. #define USB_OTG_GOTGCTL_BVALOVAL ((uint32_t)0x00000080) /*!< B-peripheral session valid override value */
  7167. #define USB_OTG_GOTGCTL_HNGSCS ((uint32_t)0x00000100) /*!< Host set HNP enable */
  7168. #define USB_OTG_GOTGCTL_HNPRQ ((uint32_t)0x00000200) /*!< HNP request */
  7169. #define USB_OTG_GOTGCTL_HSHNPEN ((uint32_t)0x00000400) /*!< Host set HNP enable */
  7170. #define USB_OTG_GOTGCTL_DHNPEN ((uint32_t)0x00000800) /*!< Device HNP enabled */
  7171. #define USB_OTG_GOTGCTL_EHEN ((uint32_t)0x00001000) /*!< Embedded host enable */
  7172. #define USB_OTG_GOTGCTL_CIDSTS ((uint32_t)0x00010000) /*!< Connector ID status */
  7173. #define USB_OTG_GOTGCTL_DBCT ((uint32_t)0x00020000) /*!< Long/short debounce time */
  7174. #define USB_OTG_GOTGCTL_ASVLD ((uint32_t)0x00040000) /*!< A-session valid */
  7175. #define USB_OTG_GOTGCTL_BSESVLD ((uint32_t)0x00080000) /*!< B-session valid */
  7176. #define USB_OTG_GOTGCTL_OTGVER ((uint32_t)0x00100000) /*!< OTG version */
  7177. /******************** Bit definition for USB_OTG_HCFG register ********************/
  7178. #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003) /*!< FS/LS PHY clock select */
  7179. #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7180. #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7181. #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004) /*!< FS- and LS-only support */
  7182. /******************** Bit definition for USB_OTG_DCFG register ********************/
  7183. #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003) /*!< Device speed */
  7184. #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7185. #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7186. #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004) /*!< Nonzero-length status OUT handshake */
  7187. #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0) /*!< Device address */
  7188. #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  7189. #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  7190. #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  7191. #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  7192. #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100) /*!<Bit 4 */
  7193. #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200) /*!<Bit 5 */
  7194. #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400) /*!<Bit 6 */
  7195. #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800) /*!< Periodic (micro)frame interval */
  7196. #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800) /*!<Bit 0 */
  7197. #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000) /*!<Bit 1 */
  7198. #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000) /*!< Periodic scheduling interval */
  7199. #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  7200. #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  7201. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  7202. #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001) /*!< Stop PHY clock */
  7203. #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002) /*!< Gate HCLK */
  7204. #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010) /*!< PHY suspended */
  7205. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  7206. #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004) /*!< Session end detected */
  7207. #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100) /*!< Session request success status change */
  7208. #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200) /*!< Host negotiation success status change */
  7209. #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000) /*!< Host negotiation detected */
  7210. #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000) /*!< A-device timeout change */
  7211. #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000) /*!< Debounce done */
  7212. #define USB_OTG_GOTGINT_IDCHNG ((uint32_t)0x00100000) /*!< Change in ID pin input value */
  7213. /******************** Bit definition for USB_OTG_DCTL register ********************/
  7214. #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001) /*!< Remote wakeup signaling */
  7215. #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002) /*!< Soft disconnect */
  7216. #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004) /*!< Global IN NAK status */
  7217. #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008) /*!< Global OUT NAK status */
  7218. #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070) /*!< Test control */
  7219. #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  7220. #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  7221. #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  7222. #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080) /*!< Set global IN NAK */
  7223. #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100) /*!< Clear global IN NAK */
  7224. #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200) /*!< Set global OUT NAK */
  7225. #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400) /*!< Clear global OUT NAK */
  7226. #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800) /*!< Power-on programming done */
  7227. /******************** Bit definition for USB_OTG_HFIR register ********************/
  7228. #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFF) /*!< Frame interval */
  7229. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  7230. #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFF) /*!< Frame number */
  7231. #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000) /*!< Frame time remaining */
  7232. /******************** Bit definition for USB_OTG_DSTS register ********************/
  7233. #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001) /*!< Suspend status */
  7234. #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006) /*!< Enumerated speed */
  7235. #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  7236. #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  7237. #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008) /*!< Erratic error */
  7238. #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00) /*!< Frame number of the received SOF */
  7239. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  7240. #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001) /*!< Global interrupt mask */
  7241. #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001E) /*!< Burst length/type */
  7242. #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  7243. #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  7244. #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008) /*!<Bit 2 */
  7245. #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010) /*!<Bit 3 */
  7246. #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020) /*!< DMA enable */
  7247. #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080) /*!< TxFIFO empty level */
  7248. #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100) /*!< Periodic TxFIFO empty level */
  7249. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  7250. #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007) /*!< FS timeout calibration */
  7251. #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7252. #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7253. #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7254. #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  7255. #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100) /*!< SRP-capable */
  7256. #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200) /*!< HNP-capable */
  7257. #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00) /*!< USB turnaround time */
  7258. #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  7259. #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  7260. #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  7261. #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  7262. #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000) /*!< PHY Low-power clock select */
  7263. #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000) /*!< ULPI FS/LS select */
  7264. #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000) /*!< ULPI Auto-resume */
  7265. #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000) /*!< ULPI Clock SuspendM */
  7266. #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000) /*!< ULPI External VBUS Drive */
  7267. #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000) /*!< ULPI external VBUS indicator */
  7268. #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000) /*!< TermSel DLine pulsing selection */
  7269. #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000) /*!< Indicator complement */
  7270. #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000) /*!< Indicator pass through */
  7271. #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000) /*!< ULPI interface protect disable */
  7272. #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000) /*!< Forced host mode */
  7273. #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000) /*!< Forced peripheral mode */
  7274. #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000) /*!< Corrupt Tx packet */
  7275. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  7276. #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001) /*!< Core soft reset */
  7277. #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002) /*!< HCLK soft reset */
  7278. #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004) /*!< Host frame counter reset */
  7279. #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010) /*!< RxFIFO flush */
  7280. #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020) /*!< TxFIFO flush */
  7281. #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0) /*!< TxFIFO number */
  7282. #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  7283. #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  7284. #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  7285. #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200) /*!<Bit 3 */
  7286. #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400) /*!<Bit 4 */
  7287. #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000) /*!< DMA request signal */
  7288. #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000) /*!< AHB master idle */
  7289. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  7290. #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  7291. #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  7292. #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
  7293. #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  7294. #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  7295. #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  7296. #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
  7297. #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  7298. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  7299. #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFF) /*!< Periodic transmit data FIFO space available */
  7300. #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000) /*!< Periodic transmit request queue space available */
  7301. #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  7302. #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  7303. #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  7304. #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  7305. #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  7306. #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  7307. #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  7308. #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  7309. #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000) /*!< Top of the periodic transmit request queue */
  7310. #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  7311. #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  7312. #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  7313. #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  7314. #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  7315. #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  7316. #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  7317. #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  7318. /******************** Bit definition for USB_OTG_HAINT register ********************/
  7319. #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFF) /*!< Channel interrupts */
  7320. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  7321. #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  7322. #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  7323. #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008) /*!< SETUP phase done mask */
  7324. #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled mask */
  7325. #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received mask */
  7326. #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100) /*!< OUT packet error mask */
  7327. #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  7328. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  7329. #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001) /*!< Current mode of operation */
  7330. #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002) /*!< Mode mismatch interrupt */
  7331. #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt */
  7332. #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008) /*!< Start of frame */
  7333. #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010) /*!< RxFIFO nonempty */
  7334. #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty */
  7335. #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040) /*!< Global IN nonperiodic NAK effective */
  7336. #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080) /*!< Global OUT NAK effective */
  7337. #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400) /*!< Early suspend */
  7338. #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800) /*!< USB suspend */
  7339. #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000) /*!< USB reset */
  7340. #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000) /*!< Enumeration done */
  7341. #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt */
  7342. #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000) /*!< End of periodic frame interrupt */
  7343. #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000) /*!< IN endpoint interrupt */
  7344. #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoint interrupt */
  7345. #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer */
  7346. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000) /*!< Incomplete periodic transfer */
  7347. #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000) /*!< Data fetch suspended */
  7348. #define USB_OTG_GINTSTS_RSTDET ((uint32_t)0x00800000) /*!< Reset detected interrupt */
  7349. #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000) /*!< Host port interrupt */
  7350. #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000) /*!< Host channels interrupt */
  7351. #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty */
  7352. #define USB_OTG_GINTSTS_LPMINT ((uint32_t)0x08000000) /*!< LPM interrupt */
  7353. #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000) /*!< Connector ID status change */
  7354. #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt */
  7355. #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt */
  7356. #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt */
  7357. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  7358. #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002) /*!< Mode mismatch interrupt mask */
  7359. #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt mask */
  7360. #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008) /*!< Start of frame mask */
  7361. #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010) /*!< Receive FIFO nonempty mask */
  7362. #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty mask */
  7363. #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040) /*!< Global nonperiodic IN NAK effective mask */
  7364. #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080) /*!< Global OUT NAK effective mask */
  7365. #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400) /*!< Early suspend mask */
  7366. #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800) /*!< USB suspend mask */
  7367. #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000) /*!< USB reset mask */
  7368. #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000) /*!< Enumeration done mask */
  7369. #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt mask */
  7370. #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000) /*!< End of periodic frame interrupt mask */
  7371. #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000) /*!< Endpoint mismatch interrupt mask */
  7372. #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000) /*!< IN endpoints interrupt mask */
  7373. #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoints interrupt mask */
  7374. #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer mask */
  7375. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000) /*!< Incomplete periodic transfer mask */
  7376. #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000) /*!< Data fetch suspended mask */
  7377. #define USB_OTG_GINTMSK_RSTDEM ((uint32_t)0x00800000) /*!< Reset detected interrupt mask */
  7378. #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000) /*!< Host port interrupt mask */
  7379. #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000) /*!< Host channels interrupt mask */
  7380. #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty mask */
  7381. #define USB_OTG_GINTMSK_LPMINTM ((uint32_t)0x08000000) /*!< LPM interrupt Mask */
  7382. #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000) /*!< Connector ID status change mask */
  7383. #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt mask */
  7384. #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt mask */
  7385. #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt mask */
  7386. /******************** Bit definition for USB_OTG_DAINT register ********************/
  7387. #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFF) /*!< IN endpoint interrupt bits */
  7388. #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000) /*!< OUT endpoint interrupt bits */
  7389. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  7390. #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFF) /*!< Channel interrupt mask */
  7391. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  7392. #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000F) /*!< IN EP interrupt mask bits */
  7393. #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0) /*!< OUT EP interrupt mask bits */
  7394. #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000) /*!< OUT EP interrupt mask bits */
  7395. #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000) /*!< OUT EP interrupt mask bits */
  7396. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  7397. #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFF) /*!< IN EP interrupt mask bits */
  7398. #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000) /*!< OUT EP interrupt mask bits */
  7399. /******************** Bit definition for OTG register ********************/
  7400. #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
  7401. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7402. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7403. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7404. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  7405. #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
  7406. #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
  7407. #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  7408. #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  7409. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
  7410. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  7411. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  7412. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  7413. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  7414. #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
  7415. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7416. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7417. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7418. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  7419. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
  7420. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  7421. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  7422. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  7423. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  7424. /******************** Bit definition for OTG register ********************/
  7425. #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
  7426. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7427. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7428. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7429. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  7430. #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
  7431. #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
  7432. #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  7433. #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  7434. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
  7435. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  7436. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  7437. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  7438. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  7439. #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
  7440. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7441. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7442. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7443. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  7444. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
  7445. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  7446. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  7447. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  7448. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  7449. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  7450. #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFF) /*!< RxFIFO depth */
  7451. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  7452. #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFF) /*!< Device VBUS discharge time */
  7453. /******************** Bit definition for OTG register ********************/
  7454. #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFF) /*!< Nonperiodic transmit RAM start address */
  7455. #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000) /*!< Nonperiodic TxFIFO depth */
  7456. #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFF) /*!< Endpoint 0 transmit RAM start address */
  7457. #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000) /*!< Endpoint 0 TxFIFO depth */
  7458. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
  7459. #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFF) /*!< Device VBUS pulsing time */
  7460. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  7461. #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFF) /*!< Nonperiodic TxFIFO space available */
  7462. #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000) /*!< Nonperiodic transmit request queue space available */
  7463. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  7464. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  7465. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  7466. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  7467. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  7468. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  7469. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  7470. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  7471. #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000) /*!< Top of the nonperiodic transmit request queue */
  7472. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  7473. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  7474. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  7475. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  7476. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  7477. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  7478. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  7479. /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
  7480. #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001) /*!< Nonisochronous IN endpoints threshold enable */
  7481. #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002) /*!< ISO IN endpoint threshold enable */
  7482. #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FC) /*!< Transmit threshold length */
  7483. #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  7484. #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  7485. #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010) /*!<Bit 2 */
  7486. #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020) /*!<Bit 3 */
  7487. #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040) /*!<Bit 4 */
  7488. #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080) /*!<Bit 5 */
  7489. #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100) /*!<Bit 6 */
  7490. #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200) /*!<Bit 7 */
  7491. #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400) /*!<Bit 8 */
  7492. #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000) /*!< Receive threshold enable */
  7493. #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000) /*!< Receive threshold length */
  7494. #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  7495. #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  7496. #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  7497. #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  7498. #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000) /*!<Bit 4 */
  7499. #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000) /*!<Bit 5 */
  7500. #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000) /*!<Bit 6 */
  7501. #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000) /*!<Bit 7 */
  7502. #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000) /*!<Bit 8 */
  7503. #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000) /*!< Arbiter parking enable */
  7504. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
  7505. #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFF) /*!< IN EP Tx FIFO empty interrupt mask bits */
  7506. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  7507. #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002) /*!< IN endpoint 1interrupt bit */
  7508. #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000) /*!< OUT endpoint 1 interrupt bit */
  7509. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  7510. #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000) /*!< Power down */
  7511. #define USB_OTG_GCCFG_VBDEN ((uint32_t)0x00200000) /*!< USB VBUS Detection Enable */
  7512. /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
  7513. #define USB_OTG_GPWRDN_ADPMEN ((uint32_t)0x00000001) /*!< ADP module enable */
  7514. #define USB_OTG_GPWRDN_ADPIF ((uint32_t)0x00800000) /*!< ADP Interrupt flag */
  7515. /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
  7516. #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002) /*!< IN Endpoint 1 interrupt mask bit */
  7517. #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000) /*!< OUT Endpoint 1 interrupt mask bit */
  7518. /******************** Bit definition for USB_OTG_CID register ********************/
  7519. #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFF) /*!< Product ID field */
  7520. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  7521. #define USB_OTG_GLPMCFG_LPMEN ((uint32_t)0x00000001) /*!< LPM support enable */
  7522. #define USB_OTG_GLPMCFG_LPMACK ((uint32_t)0x00000002) /*!< LPM Token acknowledge enable */
  7523. #define USB_OTG_GLPMCFG_BESL ((uint32_t)0x0000003C) /*!< BESL value received with last ACKed LPM Token */
  7524. #define USB_OTG_GLPMCFG_REMWAKE ((uint32_t)0x00000040) /*!< bRemoteWake value received with last ACKed LPM Token */
  7525. #define USB_OTG_GLPMCFG_L1SSEN ((uint32_t)0x00000080) /*!< L1 shallow sleep enable */
  7526. #define USB_OTG_GLPMCFG_BESLTHRS ((uint32_t)0x00000F00) /*!< BESL threshold */
  7527. #define USB_OTG_GLPMCFG_L1DSEN ((uint32_t)0x00001000) /*!< L1 deep sleep enable */
  7528. #define USB_OTG_GLPMCFG_LPMRSP ((uint32_t)0x00006000) /*!< LPM response */
  7529. #define USB_OTG_GLPMCFG_SLPSTS ((uint32_t)0x00008000) /*!< Port sleep status */
  7530. #define USB_OTG_GLPMCFG_L1RSMOK ((uint32_t)0x00010000) /*!< Sleep State Resume OK */
  7531. #define USB_OTG_GLPMCFG_LPMCHIDX ((uint32_t)0x001E0000) /*!< LPM Channel Index */
  7532. #define USB_OTG_GLPMCFG_LPMRCNT ((uint32_t)0x00E00000) /*!< LPM retry count */
  7533. #define USB_OTG_GLPMCFG_SNDLPM ((uint32_t)0x01000000) /*!< Send LPM transaction */
  7534. #define USB_OTG_GLPMCFG_LPMRCNTSTS ((uint32_t)0x0E000000) /*!< LPM retry count status */
  7535. #define USB_OTG_GLPMCFG_ENBESL ((uint32_t)0x10000000) /*!< Enable best effort service latency */
  7536. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  7537. #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  7538. #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  7539. #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
  7540. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  7541. #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  7542. #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  7543. #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
  7544. #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  7545. #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
  7546. /******************** Bit definition for USB_OTG_HPRT register ********************/
  7547. #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001) /*!< Port connect status */
  7548. #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002) /*!< Port connect detected */
  7549. #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004) /*!< Port enable */
  7550. #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008) /*!< Port enable/disable change */
  7551. #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010) /*!< Port overcurrent active */
  7552. #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020) /*!< Port overcurrent change */
  7553. #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040) /*!< Port resume */
  7554. #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080) /*!< Port suspend */
  7555. #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100) /*!< Port reset */
  7556. #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00) /*!< Port line status */
  7557. #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  7558. #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  7559. #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000) /*!< Port power */
  7560. #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000) /*!< Port test control */
  7561. #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  7562. #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  7563. #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  7564. #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  7565. #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000) /*!< Port speed */
  7566. #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  7567. #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  7568. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  7569. #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  7570. #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  7571. #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask */
  7572. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  7573. #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  7574. #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  7575. #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< OUT packet error mask */
  7576. #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  7577. #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000) /*!< Bubble error interrupt mask */
  7578. #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
  7579. #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000) /*!< NYET interrupt mask */
  7580. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  7581. #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFF) /*!< Host periodic TxFIFO start address */
  7582. #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000) /*!< Host periodic TxFIFO depth */
  7583. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  7584. #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
  7585. #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
  7586. #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000) /*!< Even/odd frame */
  7587. #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
  7588. #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  7589. #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  7590. #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  7591. #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
  7592. #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000) /*!< TxFIFO number */
  7593. #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  7594. #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  7595. #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000) /*!<Bit 2 */
  7596. #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000) /*!<Bit 3 */
  7597. #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
  7598. #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
  7599. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
  7600. #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
  7601. #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
  7602. #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
  7603. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  7604. #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
  7605. #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800) /*!< Endpoint number */
  7606. #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800) /*!<Bit 0 */
  7607. #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000) /*!<Bit 1 */
  7608. #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000) /*!<Bit 2 */
  7609. #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000) /*!<Bit 3 */
  7610. #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000) /*!< Endpoint direction */
  7611. #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000) /*!< Low-speed device */
  7612. #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  7613. #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  7614. #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  7615. #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000) /*!< Multi Count (MC) / Error Count (EC) */
  7616. #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  7617. #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  7618. #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000) /*!< Device address */
  7619. #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  7620. #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  7621. #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000) /*!<Bit 2 */
  7622. #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000) /*!<Bit 3 */
  7623. #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000) /*!<Bit 4 */
  7624. #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000) /*!<Bit 5 */
  7625. #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000) /*!<Bit 6 */
  7626. #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000) /*!< Odd frame */
  7627. #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000) /*!< Channel disable */
  7628. #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000) /*!< Channel enable */
  7629. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  7630. #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007F) /*!< Port address */
  7631. #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  7632. #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  7633. #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  7634. #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  7635. #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  7636. #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  7637. #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  7638. #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80) /*!< Hub address */
  7639. #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080) /*!<Bit 0 */
  7640. #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100) /*!<Bit 1 */
  7641. #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200) /*!<Bit 2 */
  7642. #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400) /*!<Bit 3 */
  7643. #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800) /*!<Bit 4 */
  7644. #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000) /*!<Bit 5 */
  7645. #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000) /*!<Bit 6 */
  7646. #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000) /*!< XACTPOS */
  7647. #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000) /*!<Bit 0 */
  7648. #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000) /*!<Bit 1 */
  7649. #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000) /*!< Do complete split */
  7650. #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000) /*!< Split enable */
  7651. /******************** Bit definition for USB_OTG_HCINT register ********************/
  7652. #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed */
  7653. #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002) /*!< Channel halted */
  7654. #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
  7655. #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008) /*!< STALL response received interrupt */
  7656. #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010) /*!< NAK response received interrupt */
  7657. #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt */
  7658. #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040) /*!< Response received interrupt */
  7659. #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080) /*!< Transaction error */
  7660. #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100) /*!< Babble error */
  7661. #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200) /*!< Frame overrun */
  7662. #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400) /*!< Data toggle error */
  7663. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  7664. #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
  7665. #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
  7666. #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008) /*!< Timeout condition */
  7667. #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010) /*!< IN token received when TxFIFO is empty */
  7668. #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040) /*!< IN endpoint NAK effective */
  7669. #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080) /*!< Transmit FIFO empty */
  7670. #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100) /*!< Transmit Fifo Underrun */
  7671. #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200) /*!< Buffer not available interrupt */
  7672. #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800) /*!< Packet dropped status */
  7673. #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000) /*!< Babble error interrupt */
  7674. #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000) /*!< NAK interrupt */
  7675. /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
  7676. #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed mask */
  7677. #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002) /*!< Channel halted mask */
  7678. #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
  7679. #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008) /*!< STALL response received interrupt mask */
  7680. #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010) /*!< NAK response received interrupt mask */
  7681. #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt mask */
  7682. #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040) /*!< response received interrupt mask */
  7683. #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080) /*!< Transaction error mask */
  7684. #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100) /*!< Babble error mask */
  7685. #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200) /*!< Frame overrun mask */
  7686. #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400) /*!< Data toggle error mask */
  7687. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  7688. #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  7689. #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  7690. #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000) /*!< Packet count */
  7691. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  7692. #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  7693. #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  7694. #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000) /*!< Do PING */
  7695. #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000) /*!< Data PID */
  7696. #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000) /*!<Bit 0 */
  7697. #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000) /*!<Bit 1 */
  7698. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  7699. #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
  7700. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  7701. #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
  7702. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  7703. #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFF) /*!< IN endpoint TxFIFO space available */
  7704. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  7705. #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFF) /*!< IN endpoint FIFOx transmit RAM start address */
  7706. #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000) /*!< IN endpoint TxFIFO depth */
  7707. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  7708. #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */ /*!<Bit 1 */
  7709. #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
  7710. #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
  7711. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
  7712. #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
  7713. #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  7714. #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  7715. #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  7716. #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000) /*!< Snoop mode */
  7717. #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
  7718. #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
  7719. #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
  7720. #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
  7721. #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
  7722. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  7723. #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
  7724. #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
  7725. #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008) /*!< SETUP phase done */
  7726. #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled */
  7727. #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received */
  7728. #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000) /*!< NYET interrupt */
  7729. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  7730. #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  7731. #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  7732. #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000) /*!< SETUP packet count */
  7733. #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000) /*!<Bit 0 */
  7734. #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000) /*!<Bit 1 */
  7735. /******************** Bit definition for PCGCCTL register ********************/
  7736. #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001) /*!< SETUP packet count */
  7737. #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002) /*!<Bit 0 */
  7738. #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010) /*!<Bit 1 */
  7739. /**
  7740. * @}
  7741. */
  7742. /**
  7743. * @}
  7744. */
  7745. /** @addtogroup Exported_macros
  7746. * @{
  7747. */
  7748. /******************************* ADC Instances ********************************/
  7749. #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \
  7750. ((__INSTANCE__) == ADC2) || \
  7751. ((__INSTANCE__) == ADC3))
  7752. /******************************* CAN Instances ********************************/
  7753. #define IS_CAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == CAN1) || \
  7754. ((__INSTANCE__) == CAN2))
  7755. /******************************* CRC Instances ********************************/
  7756. #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC)
  7757. /******************************* DAC Instances ********************************/
  7758. #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC)
  7759. /******************************* DCMI Instances *******************************/
  7760. #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
  7761. /******************************* DMA2D Instances *******************************/
  7762. #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
  7763. /******************************** DMA Instances *******************************/
  7764. #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \
  7765. ((__INSTANCE__) == DMA1_Stream1) || \
  7766. ((__INSTANCE__) == DMA1_Stream2) || \
  7767. ((__INSTANCE__) == DMA1_Stream3) || \
  7768. ((__INSTANCE__) == DMA1_Stream4) || \
  7769. ((__INSTANCE__) == DMA1_Stream5) || \
  7770. ((__INSTANCE__) == DMA1_Stream6) || \
  7771. ((__INSTANCE__) == DMA1_Stream7) || \
  7772. ((__INSTANCE__) == DMA2_Stream0) || \
  7773. ((__INSTANCE__) == DMA2_Stream1) || \
  7774. ((__INSTANCE__) == DMA2_Stream2) || \
  7775. ((__INSTANCE__) == DMA2_Stream3) || \
  7776. ((__INSTANCE__) == DMA2_Stream4) || \
  7777. ((__INSTANCE__) == DMA2_Stream5) || \
  7778. ((__INSTANCE__) == DMA2_Stream6) || \
  7779. ((__INSTANCE__) == DMA2_Stream7))
  7780. /******************************* GPIO Instances *******************************/
  7781. #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  7782. ((__INSTANCE__) == GPIOB) || \
  7783. ((__INSTANCE__) == GPIOC) || \
  7784. ((__INSTANCE__) == GPIOD) || \
  7785. ((__INSTANCE__) == GPIOE) || \
  7786. ((__INSTANCE__) == GPIOF) || \
  7787. ((__INSTANCE__) == GPIOG) || \
  7788. ((__INSTANCE__) == GPIOH) || \
  7789. ((__INSTANCE__) == GPIOI) || \
  7790. ((__INSTANCE__) == GPIOJ) || \
  7791. ((__INSTANCE__) == GPIOK))
  7792. #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  7793. ((__INSTANCE__) == GPIOB) || \
  7794. ((__INSTANCE__) == GPIOC) || \
  7795. ((__INSTANCE__) == GPIOD) || \
  7796. ((__INSTANCE__) == GPIOE) || \
  7797. ((__INSTANCE__) == GPIOF) || \
  7798. ((__INSTANCE__) == GPIOG) || \
  7799. ((__INSTANCE__) == GPIOH) || \
  7800. ((__INSTANCE__) == GPIOI) || \
  7801. ((__INSTANCE__) == GPIOJ) || \
  7802. ((__INSTANCE__) == GPIOK))
  7803. /****************************** CEC Instances *********************************/
  7804. #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
  7805. /****************************** QSPI Instances *********************************/
  7806. #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
  7807. /******************************** I2C Instances *******************************/
  7808. #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
  7809. ((__INSTANCE__) == I2C2) || \
  7810. ((__INSTANCE__) == I2C3) || \
  7811. ((__INSTANCE__) == I2C4))
  7812. /******************************** I2S Instances *******************************/
  7813. #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  7814. ((__INSTANCE__) == SPI2) || \
  7815. ((__INSTANCE__) == SPI3))
  7816. /******************************* LPTIM Instances ********************************/
  7817. #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1)
  7818. /******************************* RNG Instances ********************************/
  7819. #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG)
  7820. /****************************** RTC Instances *********************************/
  7821. #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC)
  7822. /******************************* SAI Instances ********************************/
  7823. #define IS_SAI_BLOCK_PERIPH(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \
  7824. ((__PERIPH__) == SAI1_Block_B) || \
  7825. ((__PERIPH__) == SAI2_Block_A) || \
  7826. ((__PERIPH__) == SAI2_Block_B))
  7827. /******************************** SDMMC Instances *******************************/
  7828. #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SDMMC1)
  7829. /****************************** SPDIFRX Instances *********************************/
  7830. #define IS_SPDIFRX_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPDIFRX)
  7831. /******************************** SPI Instances *******************************/
  7832. #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  7833. ((__INSTANCE__) == SPI2) || \
  7834. ((__INSTANCE__) == SPI3) || \
  7835. ((__INSTANCE__) == SPI4) || \
  7836. ((__INSTANCE__) == SPI5) || \
  7837. ((__INSTANCE__) == SPI6))
  7838. /****************** TIM Instances : All supported instances *******************/
  7839. #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7840. ((__INSTANCE__) == TIM2) || \
  7841. ((__INSTANCE__) == TIM3) || \
  7842. ((__INSTANCE__) == TIM4) || \
  7843. ((__INSTANCE__) == TIM5) || \
  7844. ((__INSTANCE__) == TIM6) || \
  7845. ((__INSTANCE__) == TIM7) || \
  7846. ((__INSTANCE__) == TIM8) || \
  7847. ((__INSTANCE__) == TIM9) || \
  7848. ((__INSTANCE__) == TIM10) || \
  7849. ((__INSTANCE__) == TIM11) || \
  7850. ((__INSTANCE__) == TIM12) || \
  7851. ((__INSTANCE__) == TIM13) || \
  7852. ((__INSTANCE__) == TIM14))
  7853. /************* TIM Instances : at least 1 capture/compare channel *************/
  7854. #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7855. ((__INSTANCE__) == TIM2) || \
  7856. ((__INSTANCE__) == TIM3) || \
  7857. ((__INSTANCE__) == TIM4) || \
  7858. ((__INSTANCE__) == TIM5) || \
  7859. ((__INSTANCE__) == TIM8) || \
  7860. ((__INSTANCE__) == TIM9) || \
  7861. ((__INSTANCE__) == TIM10) || \
  7862. ((__INSTANCE__) == TIM11) || \
  7863. ((__INSTANCE__) == TIM12) || \
  7864. ((__INSTANCE__) == TIM13) || \
  7865. ((__INSTANCE__) == TIM14))
  7866. /************ TIM Instances : at least 2 capture/compare channels *************/
  7867. #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7868. ((__INSTANCE__) == TIM2) || \
  7869. ((__INSTANCE__) == TIM3) || \
  7870. ((__INSTANCE__) == TIM4) || \
  7871. ((__INSTANCE__) == TIM5) || \
  7872. ((__INSTANCE__) == TIM8) || \
  7873. ((__INSTANCE__) == TIM9) || \
  7874. ((__INSTANCE__) == TIM12))
  7875. /************ TIM Instances : at least 3 capture/compare channels *************/
  7876. #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7877. ((__INSTANCE__) == TIM2) || \
  7878. ((__INSTANCE__) == TIM3) || \
  7879. ((__INSTANCE__) == TIM4) || \
  7880. ((__INSTANCE__) == TIM5) || \
  7881. ((__INSTANCE__) == TIM8))
  7882. /************ TIM Instances : at least 4 capture/compare channels *************/
  7883. #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7884. ((__INSTANCE__) == TIM2) || \
  7885. ((__INSTANCE__) == TIM3) || \
  7886. ((__INSTANCE__) == TIM4) || \
  7887. ((__INSTANCE__) == TIM5) || \
  7888. ((__INSTANCE__) == TIM8))
  7889. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  7890. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \
  7891. (((__INSTANCE__) == TIM1) || \
  7892. ((__INSTANCE__) == TIM8))
  7893. /****************** TIM Instances : supporting OCxREF clear *******************/
  7894. #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\
  7895. (((__INSTANCE__) == TIM1) || \
  7896. ((__INSTANCE__) == TIM2) || \
  7897. ((__INSTANCE__) == TIM3) || \
  7898. ((__INSTANCE__) == TIM4) || \
  7899. ((__INSTANCE__) == TIM8))
  7900. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  7901. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\
  7902. (((__INSTANCE__) == TIM1) || \
  7903. ((__INSTANCE__) == TIM2) || \
  7904. ((__INSTANCE__) == TIM3) || \
  7905. ((__INSTANCE__) == TIM4) || \
  7906. ((__INSTANCE__) == TIM5) || \
  7907. ((__INSTANCE__) == TIM8))
  7908. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  7909. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\
  7910. (((__INSTANCE__) == TIM1) || \
  7911. ((__INSTANCE__) == TIM2) || \
  7912. ((__INSTANCE__) == TIM3) || \
  7913. ((__INSTANCE__) == TIM4) || \
  7914. ((__INSTANCE__) == TIM5) || \
  7915. ((__INSTANCE__) == TIM8))
  7916. /****************** TIM Instances : at least 5 capture/compare channels *******/
  7917. #define IS_TIM_CC5_INSTANCE(__INSTANCE__)\
  7918. (((__INSTANCE__) == TIM1) || \
  7919. ((__INSTANCE__) == TIM8) )
  7920. /****************** TIM Instances : at least 6 capture/compare channels *******/
  7921. #define IS_TIM_CC6_INSTANCE(__INSTANCE__)\
  7922. (((__INSTANCE__) == TIM1) || \
  7923. ((__INSTANCE__) == TIM8))
  7924. /******************** TIM Instances : Advanced-control timers *****************/
  7925. #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7926. ((__INSTANCE__) == TIM8))
  7927. /****************** TIM Instances : supporting 2 break inputs *****************/
  7928. #define IS_TIM_BREAK_INSTANCE(__INSTANCE__)\
  7929. (((__INSTANCE__) == TIM1) || \
  7930. ((__INSTANCE__) == TIM8))
  7931. /******************* TIM Instances : Timer input XOR function *****************/
  7932. #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7933. ((__INSTANCE__) == TIM2) || \
  7934. ((__INSTANCE__) == TIM3) || \
  7935. ((__INSTANCE__) == TIM4) || \
  7936. ((__INSTANCE__) == TIM5) || \
  7937. ((__INSTANCE__) == TIM8))
  7938. /****************** TIM Instances : DMA requests generation (UDE) *************/
  7939. #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7940. ((__INSTANCE__) == TIM2) || \
  7941. ((__INSTANCE__) == TIM3) || \
  7942. ((__INSTANCE__) == TIM4) || \
  7943. ((__INSTANCE__) == TIM5) || \
  7944. ((__INSTANCE__) == TIM6) || \
  7945. ((__INSTANCE__) == TIM7) || \
  7946. ((__INSTANCE__) == TIM8))
  7947. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  7948. #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7949. ((__INSTANCE__) == TIM2) || \
  7950. ((__INSTANCE__) == TIM3) || \
  7951. ((__INSTANCE__) == TIM4) || \
  7952. ((__INSTANCE__) == TIM5) || \
  7953. ((__INSTANCE__) == TIM8))
  7954. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  7955. #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7956. ((__INSTANCE__) == TIM2) || \
  7957. ((__INSTANCE__) == TIM3) || \
  7958. ((__INSTANCE__) == TIM4) || \
  7959. ((__INSTANCE__) == TIM5) || \
  7960. ((__INSTANCE__) == TIM8))
  7961. /******************** TIM Instances : DMA burst feature ***********************/
  7962. #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7963. ((__INSTANCE__) == TIM2) || \
  7964. ((__INSTANCE__) == TIM3) || \
  7965. ((__INSTANCE__) == TIM4) || \
  7966. ((__INSTANCE__) == TIM5) || \
  7967. ((__INSTANCE__) == TIM8))
  7968. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  7969. #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7970. ((__INSTANCE__) == TIM2) || \
  7971. ((__INSTANCE__) == TIM3) || \
  7972. ((__INSTANCE__) == TIM4) || \
  7973. ((__INSTANCE__) == TIM5) || \
  7974. ((__INSTANCE__) == TIM6) || \
  7975. ((__INSTANCE__) == TIM7) || \
  7976. ((__INSTANCE__) == TIM8) || \
  7977. ((__INSTANCE__) == TIM13) || \
  7978. ((__INSTANCE__) == TIM14))
  7979. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  7980. #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7981. ((__INSTANCE__) == TIM2) || \
  7982. ((__INSTANCE__) == TIM3) || \
  7983. ((__INSTANCE__) == TIM4) || \
  7984. ((__INSTANCE__) == TIM5) || \
  7985. ((__INSTANCE__) == TIM8) || \
  7986. ((__INSTANCE__) == TIM9) || \
  7987. ((__INSTANCE__) == TIM12))
  7988. /********************** TIM Instances : 32 bit Counter ************************/
  7989. #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__)(((__INSTANCE__) == TIM2) || \
  7990. ((__INSTANCE__) == TIM5))
  7991. /***************** TIM Instances : external trigger input available ************/
  7992. #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  7993. ((__INSTANCE__) == TIM2) || \
  7994. ((__INSTANCE__) == TIM3) || \
  7995. ((__INSTANCE__) == TIM4) || \
  7996. ((__INSTANCE__) == TIM5) || \
  7997. ((__INSTANCE__) == TIM8))
  7998. /****************** TIM Instances : remapping capability **********************/
  7999. #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
  8000. ((__INSTANCE__) == TIM5) || \
  8001. ((__INSTANCE__) == TIM11))
  8002. /******************* TIM Instances : output(s) available **********************/
  8003. #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \
  8004. ((((__INSTANCE__) == TIM1) && \
  8005. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8006. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8007. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8008. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8009. || \
  8010. (((__INSTANCE__) == TIM2) && \
  8011. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8012. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8013. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8014. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8015. || \
  8016. (((__INSTANCE__) == TIM3) && \
  8017. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8018. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8019. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8020. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8021. || \
  8022. (((__INSTANCE__) == TIM4) && \
  8023. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8024. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8025. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8026. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8027. || \
  8028. (((__INSTANCE__) == TIM5) && \
  8029. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8030. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8031. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8032. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8033. || \
  8034. (((__INSTANCE__) == TIM8) && \
  8035. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8036. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8037. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8038. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8039. || \
  8040. (((__INSTANCE__) == TIM9) && \
  8041. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8042. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  8043. || \
  8044. (((__INSTANCE__) == TIM10) && \
  8045. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8046. || \
  8047. (((__INSTANCE__) == TIM11) && \
  8048. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8049. || \
  8050. (((__INSTANCE__) == TIM12) && \
  8051. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8052. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  8053. || \
  8054. (((__INSTANCE__) == TIM13) && \
  8055. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8056. || \
  8057. (((__INSTANCE__) == TIM14) && \
  8058. (((__CHANNEL__) == TIM_CHANNEL_1))))
  8059. /************ TIM Instances : complementary output(s) available ***************/
  8060. #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \
  8061. ((((__INSTANCE__) == TIM1) && \
  8062. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8063. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8064. ((__CHANNEL__) == TIM_CHANNEL_3))) \
  8065. || \
  8066. (((__INSTANCE__) == TIM8) && \
  8067. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8068. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8069. ((__CHANNEL__) == TIM_CHANNEL_3))))
  8070. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  8071. #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\
  8072. (((__INSTANCE__) == TIM1) || \
  8073. ((__INSTANCE__) == TIM8) )
  8074. /****************** TIM Instances : supporting synchronization ****************/
  8075. #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
  8076. (((__INSTANCE__) == TIM1) || \
  8077. ((__INSTANCE__) == TIM2) || \
  8078. ((__INSTANCE__) == TIM3) || \
  8079. ((__INSTANCE__) == TIM4) || \
  8080. ((__INSTANCE__) == TIM5) || \
  8081. ((__INSTANCE__) == TIM6) || \
  8082. ((__INSTANCE__) == TIM7) || \
  8083. ((__INSTANCE__) == TIM8))
  8084. /******************** USART Instances : Synchronous mode **********************/
  8085. #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8086. ((__INSTANCE__) == USART2) || \
  8087. ((__INSTANCE__) == USART3) || \
  8088. ((__INSTANCE__) == USART6))
  8089. /******************** UART Instances : Asynchronous mode **********************/
  8090. #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8091. ((__INSTANCE__) == USART2) || \
  8092. ((__INSTANCE__) == USART3) || \
  8093. ((__INSTANCE__) == UART4) || \
  8094. ((__INSTANCE__) == UART5) || \
  8095. ((__INSTANCE__) == USART6) || \
  8096. ((__INSTANCE__) == UART7) || \
  8097. ((__INSTANCE__) == UART8))
  8098. /****************** UART Instances : Hardware Flow control ********************/
  8099. #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8100. ((__INSTANCE__) == USART2) || \
  8101. ((__INSTANCE__) == USART3) || \
  8102. ((__INSTANCE__) == UART4) || \
  8103. ((__INSTANCE__) == UART5) || \
  8104. ((__INSTANCE__) == USART6) || \
  8105. ((__INSTANCE__) == UART7) || \
  8106. ((__INSTANCE__) == UART8))
  8107. /********************* UART Instances : Smart card mode ***********************/
  8108. #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8109. ((__INSTANCE__) == USART2) || \
  8110. ((__INSTANCE__) == USART3) || \
  8111. ((__INSTANCE__) == USART6))
  8112. /*********************** UART Instances : IRDA mode ***************************/
  8113. #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8114. ((__INSTANCE__) == USART2) || \
  8115. ((__INSTANCE__) == USART3) || \
  8116. ((__INSTANCE__) == UART4) || \
  8117. ((__INSTANCE__) == UART5) || \
  8118. ((__INSTANCE__) == USART6) || \
  8119. ((__INSTANCE__) == UART7) || \
  8120. ((__INSTANCE__) == UART8))
  8121. /****************************** IWDG Instances ********************************/
  8122. #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG)
  8123. /****************************** WWDG Instances ********************************/
  8124. #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG)
  8125. /******************************************************************************/
  8126. /* For a painless codes migration between the STM32F7xx device product */
  8127. /* lines, the aliases defined below are put in place to overcome the */
  8128. /* differences in the interrupt handlers and IRQn definitions. */
  8129. /* No need to update developed interrupt code when moving across */
  8130. /* product lines within the same STM32F7 Family */
  8131. /******************************************************************************/
  8132. /* Aliases for __IRQn */
  8133. #define HASH_RNG_IRQn RNG_IRQn
  8134. /* Aliases for __IRQHandler */
  8135. #define HASH_RNG_IRQHandler RNG_IRQHandler
  8136. /**
  8137. * @}
  8138. */
  8139. /**
  8140. * @}
  8141. */
  8142. /**
  8143. * @}
  8144. */
  8145. #ifdef __cplusplus
  8146. }
  8147. #endif /* __cplusplus */
  8148. #endif /* __STM32F745xx_H */
  8149. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/