You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

609 lines
28 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_flash_ex.h
  4. * @author MCD Application Team
  5. * @version V1.1.2
  6. * @date 23-September-2016
  7. * @brief Header file of FLASH HAL Extension module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F7xx_HAL_FLASH_EX_H
  39. #define __STM32F7xx_HAL_FLASH_EX_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f7xx_hal_def.h"
  45. /** @addtogroup STM32F7xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup FLASHEx
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup FLASHEx_Exported_Types FLASH Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief FLASH Erase structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t TypeErase; /*!< Mass erase or sector Erase.
  61. This parameter can be a value of @ref FLASHEx_Type_Erase */
  62. #if defined (FLASH_OPTCR_nDBANK)
  63. uint32_t Banks; /*!< Select banks to erase when Mass erase is enabled.
  64. This parameter must be a value of @ref FLASHEx_Banks */
  65. #endif /* FLASH_OPTCR_nDBANK */
  66. uint32_t Sector; /*!< Initial FLASH sector to erase when Mass erase is disabled
  67. This parameter must be a value of @ref FLASHEx_Sectors */
  68. uint32_t NbSectors; /*!< Number of sectors to be erased.
  69. This parameter must be a value between 1 and (max number of sectors - value of Initial sector)*/
  70. uint32_t VoltageRange;/*!< The device voltage range which defines the erase parallelism
  71. This parameter must be a value of @ref FLASHEx_Voltage_Range */
  72. } FLASH_EraseInitTypeDef;
  73. /**
  74. * @brief FLASH Option Bytes Program structure definition
  75. */
  76. typedef struct
  77. {
  78. uint32_t OptionType; /*!< Option byte to be configured.
  79. This parameter can be a value of @ref FLASHEx_Option_Type */
  80. uint32_t WRPState; /*!< Write protection activation or deactivation.
  81. This parameter can be a value of @ref FLASHEx_WRP_State */
  82. uint32_t WRPSector; /*!< Specifies the sector(s) to be write protected.
  83. The value of this parameter depend on device used within the same series */
  84. uint32_t RDPLevel; /*!< Set the read protection level.
  85. This parameter can be a value of @ref FLASHEx_Option_Bytes_Read_Protection */
  86. uint32_t BORLevel; /*!< Set the BOR Level.
  87. This parameter can be a value of @ref FLASHEx_BOR_Reset_Level */
  88. uint32_t USERConfig; /*!< Program the FLASH User Option Byte: WWDG_SW / IWDG_SW / RST_STOP / RST_STDBY /
  89. IWDG_FREEZE_STOP / IWDG_FREEZE_SANDBY / nDBANK / nDBOOT.
  90. nDBANK / nDBOOT are only available for STM32F76xxx/STM32F77xxx devices */
  91. uint32_t BootAddr0; /*!< Boot base address when Boot pin = 0.
  92. This parameter can be a value of @ref FLASHEx_Boot_Address */
  93. uint32_t BootAddr1; /*!< Boot base address when Boot pin = 1.
  94. This parameter can be a value of @ref FLASHEx_Boot_Address */
  95. } FLASH_OBProgramInitTypeDef;
  96. /**
  97. * @}
  98. */
  99. /* Exported constants --------------------------------------------------------*/
  100. /** @defgroup FLASHEx_Exported_Constants FLASH Exported Constants
  101. * @{
  102. */
  103. /** @defgroup FLASHEx_Type_Erase FLASH Type Erase
  104. * @{
  105. */
  106. #define FLASH_TYPEERASE_SECTORS ((uint32_t)0x00U) /*!< Sectors erase only */
  107. #define FLASH_TYPEERASE_MASSERASE ((uint32_t)0x01U) /*!< Flash Mass erase activation */
  108. /**
  109. * @}
  110. */
  111. /** @defgroup FLASHEx_Voltage_Range FLASH Voltage Range
  112. * @{
  113. */
  114. #define FLASH_VOLTAGE_RANGE_1 ((uint32_t)0x00U) /*!< Device operating range: 1.8V to 2.1V */
  115. #define FLASH_VOLTAGE_RANGE_2 ((uint32_t)0x01U) /*!< Device operating range: 2.1V to 2.7V */
  116. #define FLASH_VOLTAGE_RANGE_3 ((uint32_t)0x02U) /*!< Device operating range: 2.7V to 3.6V */
  117. #define FLASH_VOLTAGE_RANGE_4 ((uint32_t)0x03U) /*!< Device operating range: 2.7V to 3.6V + External Vpp */
  118. /**
  119. * @}
  120. */
  121. /** @defgroup FLASHEx_WRP_State FLASH WRP State
  122. * @{
  123. */
  124. #define OB_WRPSTATE_DISABLE ((uint32_t)0x00U) /*!< Disable the write protection of the desired bank 1 sectors */
  125. #define OB_WRPSTATE_ENABLE ((uint32_t)0x01U) /*!< Enable the write protection of the desired bank 1 sectors */
  126. /**
  127. * @}
  128. */
  129. /** @defgroup FLASHEx_Option_Type FLASH Option Type
  130. * @{
  131. */
  132. #define OPTIONBYTE_WRP ((uint32_t)0x01U) /*!< WRP option byte configuration */
  133. #define OPTIONBYTE_RDP ((uint32_t)0x02U) /*!< RDP option byte configuration */
  134. #define OPTIONBYTE_USER ((uint32_t)0x04U) /*!< USER option byte configuration */
  135. #define OPTIONBYTE_BOR ((uint32_t)0x08U) /*!< BOR option byte configuration */
  136. #define OPTIONBYTE_BOOTADDR_0 ((uint32_t)0x10U) /*!< Boot 0 Address configuration */
  137. #define OPTIONBYTE_BOOTADDR_1 ((uint32_t)0x20U) /*!< Boot 1 Address configuration */
  138. /**
  139. * @}
  140. */
  141. /** @defgroup FLASHEx_Option_Bytes_Read_Protection FLASH Option Bytes Read Protection
  142. * @{
  143. */
  144. #define OB_RDP_LEVEL_0 ((uint8_t)0xAAU)
  145. #define OB_RDP_LEVEL_1 ((uint8_t)0x55U)
  146. #define OB_RDP_LEVEL_2 ((uint8_t)0xCCU) /*!< Warning: When enabling read protection level 2
  147. it s no more possible to go back to level 1 or 0 */
  148. /**
  149. * @}
  150. */
  151. /** @defgroup FLASHEx_Option_Bytes_WWatchdog FLASH Option Bytes WWatchdog
  152. * @{
  153. */
  154. #define OB_WWDG_SW ((uint32_t)0x10U) /*!< Software WWDG selected */
  155. #define OB_WWDG_HW ((uint32_t)0x00U) /*!< Hardware WWDG selected */
  156. /**
  157. * @}
  158. */
  159. /** @defgroup FLASHEx_Option_Bytes_IWatchdog FLASH Option Bytes IWatchdog
  160. * @{
  161. */
  162. #define OB_IWDG_SW ((uint32_t)0x20U) /*!< Software IWDG selected */
  163. #define OB_IWDG_HW ((uint32_t)0x00U) /*!< Hardware IWDG selected */
  164. /**
  165. * @}
  166. */
  167. /** @defgroup FLASHEx_Option_Bytes_nRST_STOP FLASH Option Bytes nRST_STOP
  168. * @{
  169. */
  170. #define OB_STOP_NO_RST ((uint32_t)0x40U) /*!< No reset generated when entering in STOP */
  171. #define OB_STOP_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STOP */
  172. /**
  173. * @}
  174. */
  175. /** @defgroup FLASHEx_Option_Bytes_nRST_STDBY FLASH Option Bytes nRST_STDBY
  176. * @{
  177. */
  178. #define OB_STDBY_NO_RST ((uint32_t)0x80U) /*!< No reset generated when entering in STANDBY */
  179. #define OB_STDBY_RST ((uint32_t)0x00U) /*!< Reset generated when entering in STANDBY */
  180. /**
  181. * @}
  182. */
  183. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_STOP FLASH IWDG Counter Freeze in STOP
  184. * @{
  185. */
  186. #define OB_IWDG_STOP_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STOP mode */
  187. #define OB_IWDG_STOP_ACTIVE ((uint32_t)0x80000000U) /*!< IWDG counter active in STOP mode */
  188. /**
  189. * @}
  190. */
  191. /** @defgroup FLASHEx_Option_Bytes_IWDG_FREEZE_SANDBY FLASH IWDG Counter Freeze in STANDBY
  192. * @{
  193. */
  194. #define OB_IWDG_STDBY_FREEZE ((uint32_t)0x00000000U) /*!< Freeze IWDG counter in STANDBY mode */
  195. #define OB_IWDG_STDBY_ACTIVE ((uint32_t)0x40000000U) /*!< IWDG counter active in STANDBY mode */
  196. /**
  197. * @}
  198. */
  199. /** @defgroup FLASHEx_BOR_Reset_Level FLASH BOR Reset Level
  200. * @{
  201. */
  202. #define OB_BOR_LEVEL3 ((uint32_t)0x00U) /*!< Supply voltage ranges from 2.70 to 3.60 V */
  203. #define OB_BOR_LEVEL2 ((uint32_t)0x04U) /*!< Supply voltage ranges from 2.40 to 2.70 V */
  204. #define OB_BOR_LEVEL1 ((uint32_t)0x08U) /*!< Supply voltage ranges from 2.10 to 2.40 V */
  205. #define OB_BOR_OFF ((uint32_t)0x0CU) /*!< Supply voltage ranges from 1.62 to 2.10 V */
  206. /**
  207. * @}
  208. */
  209. #if defined (FLASH_OPTCR_nDBOOT)
  210. /** @defgroup FLASHEx_Option_Bytes_nDBOOT FLASH Option Bytes nDBOOT
  211. * @{
  212. */
  213. #define OB_DUAL_BOOT_DISABLE ((uint32_t)0x10000000U) /* !< Dual Boot disable. Boot according to boot address option */
  214. #define OB_DUAL_BOOT_ENABLE ((uint32_t)0x00000000U) /* !< Dual Boot enable. Boot always from system memory if boot address in flash
  215. (Dual bank Boot mode), or RAM if Boot address option in RAM */
  216. /**
  217. * @}
  218. */
  219. #endif /* FLASH_OPTCR_nDBOOT */
  220. #if defined (FLASH_OPTCR_nDBANK)
  221. /** @defgroup FLASHEx_Option_Bytes_nDBank FLASH Single Bank or Dual Bank
  222. * @{
  223. */
  224. #define OB_NDBANK_SINGLE_BANK ((uint32_t)0x20000000U) /*!< NDBANK bit is set : Single Bank mode */
  225. #define OB_NDBANK_DUAL_BANK ((uint32_t)0x00000000U) /*!< NDBANK bit is reset : Dual Bank mode */
  226. /**
  227. * @}
  228. */
  229. #endif /* FLASH_OPTCR_nDBANK */
  230. /** @defgroup FLASHEx_Boot_Address FLASH Boot Address
  231. * @{
  232. */
  233. #define OB_BOOTADDR_ITCM_RAM ((uint32_t)0x0000U) /*!< Boot from ITCM RAM (0x00000000) */
  234. #define OB_BOOTADDR_SYSTEM ((uint32_t)0x0040U) /*!< Boot from System memory bootloader (0x00100000) */
  235. #define OB_BOOTADDR_ITCM_FLASH ((uint32_t)0x0080U) /*!< Boot from Flash on ITCM interface (0x00200000) */
  236. #define OB_BOOTADDR_AXIM_FLASH ((uint32_t)0x2000U) /*!< Boot from Flash on AXIM interface (0x08000000) */
  237. #define OB_BOOTADDR_DTCM_RAM ((uint32_t)0x8000U) /*!< Boot from DTCM RAM (0x20000000) */
  238. #define OB_BOOTADDR_SRAM1 ((uint32_t)0x8004U) /*!< Boot from SRAM1 (0x20010000) */
  239. #define OB_BOOTADDR_SRAM2 ((uint32_t)0x8013U) /*!< Boot from SRAM2 (0x2004C000) */
  240. /**
  241. * @}
  242. */
  243. /** @defgroup FLASH_Latency FLASH Latency
  244. * @{
  245. */
  246. #define FLASH_LATENCY_0 FLASH_ACR_LATENCY_0WS /*!< FLASH Zero Latency cycle */
  247. #define FLASH_LATENCY_1 FLASH_ACR_LATENCY_1WS /*!< FLASH One Latency cycle */
  248. #define FLASH_LATENCY_2 FLASH_ACR_LATENCY_2WS /*!< FLASH Two Latency cycles */
  249. #define FLASH_LATENCY_3 FLASH_ACR_LATENCY_3WS /*!< FLASH Three Latency cycles */
  250. #define FLASH_LATENCY_4 FLASH_ACR_LATENCY_4WS /*!< FLASH Four Latency cycles */
  251. #define FLASH_LATENCY_5 FLASH_ACR_LATENCY_5WS /*!< FLASH Five Latency cycles */
  252. #define FLASH_LATENCY_6 FLASH_ACR_LATENCY_6WS /*!< FLASH Six Latency cycles */
  253. #define FLASH_LATENCY_7 FLASH_ACR_LATENCY_7WS /*!< FLASH Seven Latency cycles */
  254. #define FLASH_LATENCY_8 FLASH_ACR_LATENCY_8WS /*!< FLASH Eight Latency cycles */
  255. #define FLASH_LATENCY_9 FLASH_ACR_LATENCY_9WS /*!< FLASH Nine Latency cycles */
  256. #define FLASH_LATENCY_10 FLASH_ACR_LATENCY_10WS /*!< FLASH Ten Latency cycles */
  257. #define FLASH_LATENCY_11 FLASH_ACR_LATENCY_11WS /*!< FLASH Eleven Latency cycles */
  258. #define FLASH_LATENCY_12 FLASH_ACR_LATENCY_12WS /*!< FLASH Twelve Latency cycles */
  259. #define FLASH_LATENCY_13 FLASH_ACR_LATENCY_13WS /*!< FLASH Thirteen Latency cycles */
  260. #define FLASH_LATENCY_14 FLASH_ACR_LATENCY_14WS /*!< FLASH Fourteen Latency cycles */
  261. #define FLASH_LATENCY_15 FLASH_ACR_LATENCY_15WS /*!< FLASH Fifteen Latency cycles */
  262. /**
  263. * @}
  264. */
  265. #if defined (FLASH_OPTCR_nDBANK)
  266. /** @defgroup FLASHEx_Banks FLASH Banks
  267. * @{
  268. */
  269. #define FLASH_BANK_1 ((uint32_t)0x01U) /*!< Bank 1 */
  270. #define FLASH_BANK_2 ((uint32_t)0x02U) /*!< Bank 2 */
  271. #define FLASH_BANK_BOTH ((uint32_t)(FLASH_BANK_1 | FLASH_BANK_2)) /*!< Bank1 and Bank2 */
  272. /**
  273. * @}
  274. */
  275. #endif /* FLASH_OPTCR_nDBANK */
  276. /** @defgroup FLASHEx_MassErase_bit FLASH Mass Erase bit
  277. * @{
  278. */
  279. #if defined (FLASH_OPTCR_nDBANK)
  280. #define FLASH_MER_BIT (FLASH_CR_MER1 | FLASH_CR_MER2) /*!< 2 MER bits */
  281. #else
  282. #define FLASH_MER_BIT (FLASH_CR_MER) /*!< only 1 MER bit */
  283. #endif /* FLASH_OPTCR_nDBANK */
  284. /**
  285. * @}
  286. */
  287. /** @defgroup FLASHEx_Sectors FLASH Sectors
  288. * @{
  289. */
  290. #if (FLASH_SECTOR_TOTAL == 24)
  291. #define FLASH_SECTOR_8 ((uint32_t)8U) /*!< Sector Number 8 */
  292. #define FLASH_SECTOR_9 ((uint32_t)9U) /*!< Sector Number 9 */
  293. #define FLASH_SECTOR_10 ((uint32_t)10U) /*!< Sector Number 10 */
  294. #define FLASH_SECTOR_11 ((uint32_t)11U) /*!< Sector Number 11 */
  295. #define FLASH_SECTOR_12 ((uint32_t)12U) /*!< Sector Number 12 */
  296. #define FLASH_SECTOR_13 ((uint32_t)13U) /*!< Sector Number 13 */
  297. #define FLASH_SECTOR_14 ((uint32_t)14U) /*!< Sector Number 14 */
  298. #define FLASH_SECTOR_15 ((uint32_t)15U) /*!< Sector Number 15 */
  299. #define FLASH_SECTOR_16 ((uint32_t)16U) /*!< Sector Number 16 */
  300. #define FLASH_SECTOR_17 ((uint32_t)17U) /*!< Sector Number 17 */
  301. #define FLASH_SECTOR_18 ((uint32_t)18U) /*!< Sector Number 18 */
  302. #define FLASH_SECTOR_19 ((uint32_t)19U) /*!< Sector Number 19 */
  303. #define FLASH_SECTOR_20 ((uint32_t)20U) /*!< Sector Number 20 */
  304. #define FLASH_SECTOR_21 ((uint32_t)21U) /*!< Sector Number 21 */
  305. #define FLASH_SECTOR_22 ((uint32_t)22U) /*!< Sector Number 22 */
  306. #define FLASH_SECTOR_23 ((uint32_t)23U) /*!< Sector Number 23 */
  307. #endif /* FLASH_SECTOR_TOTAL == 24 */
  308. /**
  309. * @}
  310. */
  311. #if (FLASH_SECTOR_TOTAL == 24)
  312. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  313. * @note For Single Bank mode, use OB_WRP_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  314. * nWRP[11:0] bits contain the value of the write-protection option bytes for sectors 0 to 11.
  315. * For Dual Bank mode, use OB_WRP_DB_SECTOR_x defines: In fact, in FLASH_OPTCR register,
  316. * nWRP[11:0] bits are divided on two groups, one group dedicated for bank 1 and
  317. * a second one dedicated for bank 2 (nWRP[i] activates Write protection on sector 2*i and 2*i+1).
  318. * This behavior is applicable only for STM32F76xxx / STM32F77xxx devices.
  319. * @{
  320. */
  321. /* Single Bank Sectors */
  322. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Single Bank Sector0 */
  323. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Single Bank Sector1 */
  324. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Single Bank Sector2 */
  325. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Single Bank Sector3 */
  326. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Single Bank Sector4 */
  327. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Single Bank Sector5 */
  328. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Single Bank Sector6 */
  329. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Single Bank Sector7 */
  330. #define OB_WRP_SECTOR_8 ((uint32_t)0x01000000U) /*!< Write protection of Single Bank Sector8 */
  331. #define OB_WRP_SECTOR_9 ((uint32_t)0x02000000U) /*!< Write protection of Single Bank Sector9 */
  332. #define OB_WRP_SECTOR_10 ((uint32_t)0x04000000U) /*!< Write protection of Single Bank Sector10 */
  333. #define OB_WRP_SECTOR_11 ((uint32_t)0x08000000U) /*!< Write protection of Single Bank Sector11 */
  334. #define OB_WRP_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Single Bank Flash */
  335. /* Dual Bank Sectors */
  336. #define OB_WRP_DB_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector0 */
  337. #define OB_WRP_DB_SECTOR_1 ((uint32_t)0x00010000U) /*!< Write protection of Dual Bank Sector1 */
  338. #define OB_WRP_DB_SECTOR_2 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector2 */
  339. #define OB_WRP_DB_SECTOR_3 ((uint32_t)0x00020000U) /*!< Write protection of Dual Bank Sector3 */
  340. #define OB_WRP_DB_SECTOR_4 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector4 */
  341. #define OB_WRP_DB_SECTOR_5 ((uint32_t)0x00040000U) /*!< Write protection of Dual Bank Sector5 */
  342. #define OB_WRP_DB_SECTOR_6 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector6 */
  343. #define OB_WRP_DB_SECTOR_7 ((uint32_t)0x00080000U) /*!< Write protection of Dual Bank Sector7 */
  344. #define OB_WRP_DB_SECTOR_8 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector8 */
  345. #define OB_WRP_DB_SECTOR_9 ((uint32_t)0x00100000U) /*!< Write protection of Dual Bank Sector9 */
  346. #define OB_WRP_DB_SECTOR_10 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector10 */
  347. #define OB_WRP_DB_SECTOR_11 ((uint32_t)0x00200000U) /*!< Write protection of Dual Bank Sector11 */
  348. #define OB_WRP_DB_SECTOR_12 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector12 */
  349. #define OB_WRP_DB_SECTOR_13 ((uint32_t)0x00400000U) /*!< Write protection of Dual Bank Sector13 */
  350. #define OB_WRP_DB_SECTOR_14 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector14 */
  351. #define OB_WRP_DB_SECTOR_15 ((uint32_t)0x00800000U) /*!< Write protection of Dual Bank Sector15 */
  352. #define OB_WRP_DB_SECTOR_16 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector16 */
  353. #define OB_WRP_DB_SECTOR_17 ((uint32_t)0x01000000U) /*!< Write protection of Dual Bank Sector17 */
  354. #define OB_WRP_DB_SECTOR_18 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector18 */
  355. #define OB_WRP_DB_SECTOR_19 ((uint32_t)0x02000000U) /*!< Write protection of Dual Bank Sector19 */
  356. #define OB_WRP_DB_SECTOR_20 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector20 */
  357. #define OB_WRP_DB_SECTOR_21 ((uint32_t)0x04000000U) /*!< Write protection of Dual Bank Sector21 */
  358. #define OB_WRP_DB_SECTOR_22 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector22 */
  359. #define OB_WRP_DB_SECTOR_23 ((uint32_t)0x08000000U) /*!< Write protection of Dual Bank Sector23 */
  360. #define OB_WRP_DB_SECTOR_All ((uint32_t)0x0FFF0000U) /*!< Write protection of all Sectors for Dual Bank Flash */
  361. /**
  362. * @}
  363. */
  364. #endif /* FLASH_SECTOR_TOTAL == 24 */
  365. #if (FLASH_SECTOR_TOTAL == 8)
  366. /** @defgroup FLASHEx_Option_Bytes_Write_Protection FLASH Option Bytes Write Protection
  367. * @{
  368. */
  369. #define OB_WRP_SECTOR_0 ((uint32_t)0x00010000U) /*!< Write protection of Sector0 */
  370. #define OB_WRP_SECTOR_1 ((uint32_t)0x00020000U) /*!< Write protection of Sector1 */
  371. #define OB_WRP_SECTOR_2 ((uint32_t)0x00040000U) /*!< Write protection of Sector2 */
  372. #define OB_WRP_SECTOR_3 ((uint32_t)0x00080000U) /*!< Write protection of Sector3 */
  373. #define OB_WRP_SECTOR_4 ((uint32_t)0x00100000U) /*!< Write protection of Sector4 */
  374. #define OB_WRP_SECTOR_5 ((uint32_t)0x00200000U) /*!< Write protection of Sector5 */
  375. #define OB_WRP_SECTOR_6 ((uint32_t)0x00400000U) /*!< Write protection of Sector6 */
  376. #define OB_WRP_SECTOR_7 ((uint32_t)0x00800000U) /*!< Write protection of Sector7 */
  377. #define OB_WRP_SECTOR_All ((uint32_t)0x00FF0000U) /*!< Write protection of all Sectors */
  378. /**
  379. * @}
  380. */
  381. #endif /* FLASH_SECTOR_TOTAL == 8 */
  382. /**
  383. * @}
  384. */
  385. /* Exported macro ------------------------------------------------------------*/
  386. /** @defgroup FLASH_Exported_Macros FLASH Exported Macros
  387. * @{
  388. */
  389. /**
  390. * @brief Calculate the FLASH Boot Base Adress (BOOT_ADD0 or BOOT_ADD1)
  391. * @note Returned value BOOT_ADDx[15:0] corresponds to boot address [29:14].
  392. * @param __ADDRESS__: FLASH Boot Address (in the range 0x0000 0000 to 0x2004 FFFF with a granularity of 16KB)
  393. * @retval The FLASH Boot Base Adress
  394. */
  395. #define __HAL_FLASH_CALC_BOOT_BASE_ADR(__ADDRESS__) ((__ADDRESS__) >> 14)
  396. /**
  397. * @}
  398. */
  399. /* Exported functions --------------------------------------------------------*/
  400. /** @addtogroup FLASHEx_Exported_Functions
  401. * @{
  402. */
  403. /** @addtogroup FLASHEx_Exported_Functions_Group1
  404. * @{
  405. */
  406. /* Extension Program operation functions *************************************/
  407. HAL_StatusTypeDef HAL_FLASHEx_Erase(FLASH_EraseInitTypeDef *pEraseInit, uint32_t *SectorError);
  408. HAL_StatusTypeDef HAL_FLASHEx_Erase_IT(FLASH_EraseInitTypeDef *pEraseInit);
  409. HAL_StatusTypeDef HAL_FLASHEx_OBProgram(FLASH_OBProgramInitTypeDef *pOBInit);
  410. void HAL_FLASHEx_OBGetConfig(FLASH_OBProgramInitTypeDef *pOBInit);
  411. /**
  412. * @}
  413. */
  414. /**
  415. * @}
  416. */
  417. /* Private types -------------------------------------------------------------*/
  418. /* Private variables ---------------------------------------------------------*/
  419. /* Private constants ---------------------------------------------------------*/
  420. /* Private macros ------------------------------------------------------------*/
  421. /** @defgroup FLASHEx_Private_Macros FLASH Private Macros
  422. * @{
  423. */
  424. /** @defgroup FLASHEx_IS_FLASH_Definitions FLASH Private macros to check input parameters
  425. * @{
  426. */
  427. #define IS_FLASH_TYPEERASE(VALUE)(((VALUE) == FLASH_TYPEERASE_SECTORS) || \
  428. ((VALUE) == FLASH_TYPEERASE_MASSERASE))
  429. #define IS_VOLTAGERANGE(RANGE)(((RANGE) == FLASH_VOLTAGE_RANGE_1) || \
  430. ((RANGE) == FLASH_VOLTAGE_RANGE_2) || \
  431. ((RANGE) == FLASH_VOLTAGE_RANGE_3) || \
  432. ((RANGE) == FLASH_VOLTAGE_RANGE_4))
  433. #define IS_WRPSTATE(VALUE)(((VALUE) == OB_WRPSTATE_DISABLE) || \
  434. ((VALUE) == OB_WRPSTATE_ENABLE))
  435. #define IS_OPTIONBYTE(VALUE)(((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER |\
  436. OPTIONBYTE_BOR | OPTIONBYTE_BOOTADDR_0 | OPTIONBYTE_BOOTADDR_1)))
  437. #define IS_OB_BOOT_ADDRESS(ADDRESS) ((ADDRESS) <= 0x8013)
  438. #define IS_OB_RDP_LEVEL(LEVEL) (((LEVEL) == OB_RDP_LEVEL_0) ||\
  439. ((LEVEL) == OB_RDP_LEVEL_1) ||\
  440. ((LEVEL) == OB_RDP_LEVEL_2))
  441. #define IS_OB_WWDG_SOURCE(SOURCE) (((SOURCE) == OB_WWDG_SW) || ((SOURCE) == OB_WWDG_HW))
  442. #define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
  443. #define IS_OB_STOP_SOURCE(SOURCE) (((SOURCE) == OB_STOP_NO_RST) || ((SOURCE) == OB_STOP_RST))
  444. #define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NO_RST) || ((SOURCE) == OB_STDBY_RST))
  445. #define IS_OB_IWDG_STOP_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STOP_FREEZE) || ((FREEZE) == OB_IWDG_STOP_ACTIVE))
  446. #define IS_OB_IWDG_STDBY_FREEZE(FREEZE) (((FREEZE) == OB_IWDG_STDBY_FREEZE) || ((FREEZE) == OB_IWDG_STDBY_ACTIVE))
  447. #define IS_OB_BOR_LEVEL(LEVEL) (((LEVEL) == OB_BOR_LEVEL1) || ((LEVEL) == OB_BOR_LEVEL2) ||\
  448. ((LEVEL) == OB_BOR_LEVEL3) || ((LEVEL) == OB_BOR_OFF))
  449. #define IS_FLASH_LATENCY(LATENCY) (((LATENCY) == FLASH_LATENCY_0) || \
  450. ((LATENCY) == FLASH_LATENCY_1) || \
  451. ((LATENCY) == FLASH_LATENCY_2) || \
  452. ((LATENCY) == FLASH_LATENCY_3) || \
  453. ((LATENCY) == FLASH_LATENCY_4) || \
  454. ((LATENCY) == FLASH_LATENCY_5) || \
  455. ((LATENCY) == FLASH_LATENCY_6) || \
  456. ((LATENCY) == FLASH_LATENCY_7) || \
  457. ((LATENCY) == FLASH_LATENCY_8) || \
  458. ((LATENCY) == FLASH_LATENCY_9) || \
  459. ((LATENCY) == FLASH_LATENCY_10) || \
  460. ((LATENCY) == FLASH_LATENCY_11) || \
  461. ((LATENCY) == FLASH_LATENCY_12) || \
  462. ((LATENCY) == FLASH_LATENCY_13) || \
  463. ((LATENCY) == FLASH_LATENCY_14) || \
  464. ((LATENCY) == FLASH_LATENCY_15))
  465. #define IS_FLASH_ADDRESS(ADDRESS) (((ADDRESS) >= FLASH_BASE) && ((ADDRESS) <= FLASH_END))
  466. #define IS_FLASH_NBSECTORS(NBSECTORS) (((NBSECTORS) != 0U) && ((NBSECTORS) <= FLASH_SECTOR_TOTAL))
  467. #if (FLASH_SECTOR_TOTAL == 8)
  468. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  469. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  470. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  471. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7))
  472. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xFF00FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  473. #endif /* FLASH_SECTOR_TOTAL == 8 */
  474. #if (FLASH_SECTOR_TOTAL == 24)
  475. #define IS_FLASH_SECTOR(SECTOR) (((SECTOR) == FLASH_SECTOR_0) || ((SECTOR) == FLASH_SECTOR_1) ||\
  476. ((SECTOR) == FLASH_SECTOR_2) || ((SECTOR) == FLASH_SECTOR_3) ||\
  477. ((SECTOR) == FLASH_SECTOR_4) || ((SECTOR) == FLASH_SECTOR_5) ||\
  478. ((SECTOR) == FLASH_SECTOR_6) || ((SECTOR) == FLASH_SECTOR_7) ||\
  479. ((SECTOR) == FLASH_SECTOR_8) || ((SECTOR) == FLASH_SECTOR_9) ||\
  480. ((SECTOR) == FLASH_SECTOR_10) || ((SECTOR) == FLASH_SECTOR_11) ||\
  481. ((SECTOR) == FLASH_SECTOR_12) || ((SECTOR) == FLASH_SECTOR_13) ||\
  482. ((SECTOR) == FLASH_SECTOR_14) || ((SECTOR) == FLASH_SECTOR_15) ||\
  483. ((SECTOR) == FLASH_SECTOR_16) || ((SECTOR) == FLASH_SECTOR_17) ||\
  484. ((SECTOR) == FLASH_SECTOR_18) || ((SECTOR) == FLASH_SECTOR_19) ||\
  485. ((SECTOR) == FLASH_SECTOR_20) || ((SECTOR) == FLASH_SECTOR_21) ||\
  486. ((SECTOR) == FLASH_SECTOR_22) || ((SECTOR) == FLASH_SECTOR_23))
  487. #define IS_OB_WRP_SECTOR(SECTOR) ((((SECTOR) & 0xF000FFFFU) == 0x00000000U) && ((SECTOR) != 0x00000000U))
  488. #endif /* FLASH_SECTOR_TOTAL == 24 */
  489. #if defined (FLASH_OPTCR_nDBANK)
  490. #define IS_OB_NDBANK(VALUE) (((VALUE) == OB_NDBANK_SINGLE_BANK) || \
  491. ((VALUE) == OB_NDBANK_DUAL_BANK))
  492. #define IS_FLASH_BANK(BANK) (((BANK) == FLASH_BANK_1) || \
  493. ((BANK) == FLASH_BANK_2) || \
  494. ((BANK) == FLASH_BANK_BOTH))
  495. #endif /* FLASH_OPTCR_nDBANK */
  496. #if defined (FLASH_OPTCR_nDBOOT)
  497. #define IS_OB_NDBOOT(VALUE) (((VALUE) == OB_DUAL_BOOT_DISABLE) || \
  498. ((VALUE) == OB_DUAL_BOOT_ENABLE))
  499. #endif /* FLASH_OPTCR_nDBOOT */
  500. /**
  501. * @}
  502. */
  503. /**
  504. * @}
  505. */
  506. /* Private functions ---------------------------------------------------------*/
  507. /** @defgroup FLASHEx_Private_Functions FLASH Private Functions
  508. * @{
  509. */
  510. void FLASH_Erase_Sector(uint32_t Sector, uint8_t VoltageRange);
  511. /**
  512. * @}
  513. */
  514. /**
  515. * @}
  516. */
  517. /**
  518. * @}
  519. */
  520. #ifdef __cplusplus
  521. }
  522. #endif
  523. #endif /* __STM32F7xx_HAL_FLASH_EX_H */
  524. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/