You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

10058 lines
714 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f767xx.h
  4. * @author MCD Application Team
  5. * @version V1.1.2
  6. * @date 23-September-2016
  7. * @brief CMSIS Cortex-M7 Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32f767xx
  47. * @{
  48. */
  49. #ifndef __STM32F767xx_H
  50. #define __STM32F767xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief STM32F7xx Interrupt Number Definition, according to the selected device
  59. * in @ref Library_configuration_section
  60. */
  61. typedef enum
  62. {
  63. /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/
  64. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  65. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M7 Memory Management Interrupt */
  66. BusFault_IRQn = -11, /*!< 5 Cortex-M7 Bus Fault Interrupt */
  67. UsageFault_IRQn = -10, /*!< 6 Cortex-M7 Usage Fault Interrupt */
  68. SVCall_IRQn = -5, /*!< 11 Cortex-M7 SV Call Interrupt */
  69. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M7 Debug Monitor Interrupt */
  70. PendSV_IRQn = -2, /*!< 14 Cortex-M7 Pend SV Interrupt */
  71. SysTick_IRQn = -1, /*!< 15 Cortex-M7 System Tick Interrupt */
  72. /****** STM32 specific Interrupt Numbers **********************************************************************/
  73. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  74. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  75. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  76. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  77. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  78. RCC_IRQn = 5, /*!< RCC global Interrupt */
  79. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  80. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  81. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  82. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  83. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  84. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  85. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  86. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  87. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  88. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  89. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  90. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  91. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  92. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  93. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  94. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  95. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  96. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  97. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  98. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  99. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  100. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  101. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  102. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  103. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  104. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  105. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  106. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  107. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  108. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  109. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  110. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  111. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  112. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  113. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  114. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  115. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  116. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  117. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  118. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  119. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  120. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  121. FMC_IRQn = 48, /*!< FMC global Interrupt */
  122. SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
  123. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  124. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  125. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  126. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  127. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  128. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  129. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  130. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  131. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  132. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  133. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  134. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  135. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  136. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  137. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  138. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  139. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  140. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  141. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  142. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  143. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  144. USART6_IRQn = 71, /*!< USART6 global interrupt */
  145. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  146. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  147. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  148. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  149. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  150. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  151. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  152. RNG_IRQn = 80, /*!< RNG global interrupt */
  153. FPU_IRQn = 81, /*!< FPU global interrupt */
  154. UART7_IRQn = 82, /*!< UART7 global interrupt */
  155. UART8_IRQn = 83, /*!< UART8 global interrupt */
  156. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  157. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  158. SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
  159. SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
  160. LTDC_IRQn = 88, /*!< LTDC global Interrupt */
  161. LTDC_ER_IRQn = 89, /*!< LTDC Error global Interrupt */
  162. DMA2D_IRQn = 90, /*!< DMA2D global Interrupt */
  163. SAI2_IRQn = 91, /*!< SAI2 global Interrupt */
  164. QUADSPI_IRQn = 92, /*!< Quad SPI global interrupt */
  165. LPTIM1_IRQn = 93, /*!< LP TIM1 interrupt */
  166. CEC_IRQn = 94, /*!< HDMI-CEC global Interrupt */
  167. I2C4_EV_IRQn = 95, /*!< I2C4 Event Interrupt */
  168. I2C4_ER_IRQn = 96, /*!< I2C4 Error Interrupt */
  169. SPDIF_RX_IRQn = 97, /*!< SPDIF-RX global Interrupt */
  170. DFSDM1_FLT0_IRQn = 99, /*!< DFSDM1 Filter 0 global Interrupt */
  171. DFSDM1_FLT1_IRQn = 100, /*!< DFSDM1 Filter 1 global Interrupt */
  172. DFSDM1_FLT2_IRQn = 101, /*!< DFSDM1 Filter 2 global Interrupt */
  173. DFSDM1_FLT3_IRQn = 102, /*!< DFSDM1 Filter 3 global Interrupt */
  174. SDMMC2_IRQn = 103, /*!< SDMMC2 global Interrupt */
  175. CAN3_TX_IRQn = 104, /*!< CAN3 TX Interrupt */
  176. CAN3_RX0_IRQn = 105, /*!< CAN3 RX0 Interrupt */
  177. CAN3_RX1_IRQn = 106, /*!< CAN3 RX1 Interrupt */
  178. CAN3_SCE_IRQn = 107, /*!< CAN3 SCE Interrupt */
  179. JPEG_IRQn = 108, /*!< JPEG global Interrupt */
  180. MDIOS_IRQn = 109 /*!< MDIO Slave global Interrupt */
  181. } IRQn_Type;
  182. /**
  183. * @}
  184. */
  185. /**
  186. * @brief Configuration of the Cortex-M7 Processor and Core Peripherals
  187. */
  188. #define __CM7_REV 0x0100U /*!< Cortex-M7 revision r1p0 */
  189. #define __MPU_PRESENT 1 /*!< CM7 provides an MPU */
  190. #define __NVIC_PRIO_BITS 4 /*!< CM7 uses 4 Bits for the Priority Levels */
  191. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  192. #define __FPU_PRESENT 1 /*!< FPU present */
  193. #define __ICACHE_PRESENT 1 /*!< CM7 instruction cache present */
  194. #define __DCACHE_PRESENT 1 /*!< CM7 data cache present */
  195. #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */
  196. #include "system_stm32f7xx.h"
  197. #include <stdint.h>
  198. /** @addtogroup Peripheral_registers_structures
  199. * @{
  200. */
  201. /**
  202. * @brief Analog to Digital Converter
  203. */
  204. typedef struct
  205. {
  206. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  207. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  208. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  209. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  210. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  211. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  212. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  213. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  214. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  215. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  216. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  217. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  218. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  219. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  220. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  221. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  222. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  223. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  224. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  225. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  226. } ADC_TypeDef;
  227. typedef struct
  228. {
  229. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  230. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  231. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  232. AND triple modes, Address offset: ADC1 base address + 0x308 */
  233. } ADC_Common_TypeDef;
  234. /**
  235. * @brief Controller Area Network TxMailBox
  236. */
  237. typedef struct
  238. {
  239. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  240. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  241. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  242. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  243. } CAN_TxMailBox_TypeDef;
  244. /**
  245. * @brief Controller Area Network FIFOMailBox
  246. */
  247. typedef struct
  248. {
  249. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  250. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  251. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  252. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  253. } CAN_FIFOMailBox_TypeDef;
  254. /**
  255. * @brief Controller Area Network FilterRegister
  256. */
  257. typedef struct
  258. {
  259. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  260. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  261. } CAN_FilterRegister_TypeDef;
  262. /**
  263. * @brief Controller Area Network
  264. */
  265. typedef struct
  266. {
  267. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  268. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  269. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  270. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  271. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  272. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  273. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  274. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  275. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  276. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  277. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  278. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  279. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  280. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  281. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  282. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  283. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  284. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  285. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  286. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  287. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  288. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  289. } CAN_TypeDef;
  290. /**
  291. * @brief HDMI-CEC
  292. */
  293. typedef struct
  294. {
  295. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  296. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  297. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  298. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  299. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  300. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  301. }CEC_TypeDef;
  302. /**
  303. * @brief CRC calculation unit
  304. */
  305. typedef struct
  306. {
  307. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  308. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  309. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  310. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  311. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  312. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  313. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  314. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  315. } CRC_TypeDef;
  316. /**
  317. * @brief Digital to Analog Converter
  318. */
  319. typedef struct
  320. {
  321. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  322. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  323. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  324. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  325. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  326. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  327. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  328. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  329. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  330. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  331. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  332. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  333. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  334. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  335. } DAC_TypeDef;
  336. /**
  337. * @brief DFSDM module registers
  338. */
  339. typedef struct
  340. {
  341. __IO uint32_t FLTCR1; /*!< DFSDM control register1, Address offset: 0x100 */
  342. __IO uint32_t FLTCR2; /*!< DFSDM control register2, Address offset: 0x104 */
  343. __IO uint32_t FLTISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
  344. __IO uint32_t FLTICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
  345. __IO uint32_t FLTJCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
  346. __IO uint32_t FLTFCR; /*!< DFSDM filter control register, Address offset: 0x114 */
  347. __IO uint32_t FLTJDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
  348. __IO uint32_t FLTRDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
  349. __IO uint32_t FLTAWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
  350. __IO uint32_t FLTAWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
  351. __IO uint32_t FLTAWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
  352. __IO uint32_t FLTAWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
  353. __IO uint32_t FLTEXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
  354. __IO uint32_t FLTEXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
  355. __IO uint32_t FLTCNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
  356. } DFSDM_Filter_TypeDef;
  357. /**
  358. * @brief DFSDM channel configuration registers
  359. */
  360. typedef struct
  361. {
  362. __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
  363. __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
  364. __IO uint32_t CHAWSCDR; /*!< DFSDM channel analog watchdog and
  365. short circuit detector register, Address offset: 0x08 */
  366. __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
  367. __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
  368. } DFSDM_Channel_TypeDef;
  369. /**
  370. * @brief Debug MCU
  371. */
  372. typedef struct
  373. {
  374. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  375. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  376. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  377. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  378. }DBGMCU_TypeDef;
  379. /**
  380. * @brief DCMI
  381. */
  382. typedef struct
  383. {
  384. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  385. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  386. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  387. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  388. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  389. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  390. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  391. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  392. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  393. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  394. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  395. } DCMI_TypeDef;
  396. /**
  397. * @brief DMA Controller
  398. */
  399. typedef struct
  400. {
  401. __IO uint32_t CR; /*!< DMA stream x configuration register */
  402. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  403. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  404. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  405. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  406. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  407. } DMA_Stream_TypeDef;
  408. typedef struct
  409. {
  410. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  411. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  412. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  413. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  414. } DMA_TypeDef;
  415. /**
  416. * @brief DMA2D Controller
  417. */
  418. typedef struct
  419. {
  420. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  421. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  422. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  423. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  424. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  425. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  426. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  427. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  428. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  429. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  430. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  431. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  432. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  433. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  434. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  435. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  436. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  437. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  438. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  439. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  440. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
  441. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
  442. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
  443. } DMA2D_TypeDef;
  444. /**
  445. * @brief Ethernet MAC
  446. */
  447. typedef struct
  448. {
  449. __IO uint32_t MACCR;
  450. __IO uint32_t MACFFR;
  451. __IO uint32_t MACHTHR;
  452. __IO uint32_t MACHTLR;
  453. __IO uint32_t MACMIIAR;
  454. __IO uint32_t MACMIIDR;
  455. __IO uint32_t MACFCR;
  456. __IO uint32_t MACVLANTR; /* 8 */
  457. uint32_t RESERVED0[2];
  458. __IO uint32_t MACRWUFFR; /* 11 */
  459. __IO uint32_t MACPMTCSR;
  460. uint32_t RESERVED1[2];
  461. __IO uint32_t MACSR; /* 15 */
  462. __IO uint32_t MACIMR;
  463. __IO uint32_t MACA0HR;
  464. __IO uint32_t MACA0LR;
  465. __IO uint32_t MACA1HR;
  466. __IO uint32_t MACA1LR;
  467. __IO uint32_t MACA2HR;
  468. __IO uint32_t MACA2LR;
  469. __IO uint32_t MACA3HR;
  470. __IO uint32_t MACA3LR; /* 24 */
  471. uint32_t RESERVED2[40];
  472. __IO uint32_t MMCCR; /* 65 */
  473. __IO uint32_t MMCRIR;
  474. __IO uint32_t MMCTIR;
  475. __IO uint32_t MMCRIMR;
  476. __IO uint32_t MMCTIMR; /* 69 */
  477. uint32_t RESERVED3[14];
  478. __IO uint32_t MMCTGFSCCR; /* 84 */
  479. __IO uint32_t MMCTGFMSCCR;
  480. uint32_t RESERVED4[5];
  481. __IO uint32_t MMCTGFCR;
  482. uint32_t RESERVED5[10];
  483. __IO uint32_t MMCRFCECR;
  484. __IO uint32_t MMCRFAECR;
  485. uint32_t RESERVED6[10];
  486. __IO uint32_t MMCRGUFCR;
  487. uint32_t RESERVED7[334];
  488. __IO uint32_t PTPTSCR;
  489. __IO uint32_t PTPSSIR;
  490. __IO uint32_t PTPTSHR;
  491. __IO uint32_t PTPTSLR;
  492. __IO uint32_t PTPTSHUR;
  493. __IO uint32_t PTPTSLUR;
  494. __IO uint32_t PTPTSAR;
  495. __IO uint32_t PTPTTHR;
  496. __IO uint32_t PTPTTLR;
  497. __IO uint32_t RESERVED8;
  498. __IO uint32_t PTPTSSR;
  499. uint32_t RESERVED9[565];
  500. __IO uint32_t DMABMR;
  501. __IO uint32_t DMATPDR;
  502. __IO uint32_t DMARPDR;
  503. __IO uint32_t DMARDLAR;
  504. __IO uint32_t DMATDLAR;
  505. __IO uint32_t DMASR;
  506. __IO uint32_t DMAOMR;
  507. __IO uint32_t DMAIER;
  508. __IO uint32_t DMAMFBOCR;
  509. __IO uint32_t DMARSWTR;
  510. uint32_t RESERVED10[8];
  511. __IO uint32_t DMACHTDR;
  512. __IO uint32_t DMACHRDR;
  513. __IO uint32_t DMACHTBAR;
  514. __IO uint32_t DMACHRBAR;
  515. } ETH_TypeDef;
  516. /**
  517. * @brief External Interrupt/Event Controller
  518. */
  519. typedef struct
  520. {
  521. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  522. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  523. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  524. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  525. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  526. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  527. } EXTI_TypeDef;
  528. /**
  529. * @brief FLASH Registers
  530. */
  531. typedef struct
  532. {
  533. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  534. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  535. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  536. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  537. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  538. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  539. __IO uint32_t OPTCR1; /*!< FLASH option control register 1 , Address offset: 0x18 */
  540. } FLASH_TypeDef;
  541. /**
  542. * @brief Flexible Memory Controller
  543. */
  544. typedef struct
  545. {
  546. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  547. } FMC_Bank1_TypeDef;
  548. /**
  549. * @brief Flexible Memory Controller Bank1E
  550. */
  551. typedef struct
  552. {
  553. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  554. } FMC_Bank1E_TypeDef;
  555. /**
  556. * @brief Flexible Memory Controller Bank3
  557. */
  558. typedef struct
  559. {
  560. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  561. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  562. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  563. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  564. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  565. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  566. } FMC_Bank3_TypeDef;
  567. /**
  568. * @brief Flexible Memory Controller Bank5_6
  569. */
  570. typedef struct
  571. {
  572. __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
  573. __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
  574. __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
  575. __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
  576. __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
  577. } FMC_Bank5_6_TypeDef;
  578. /**
  579. * @brief General Purpose I/O
  580. */
  581. typedef struct
  582. {
  583. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  584. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  585. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  586. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  587. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  588. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  589. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  590. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  591. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  592. } GPIO_TypeDef;
  593. /**
  594. * @brief System configuration controller
  595. */
  596. typedef struct
  597. {
  598. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  599. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  600. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  601. uint32_t RESERVED; /*!< Reserved, 0x18 */
  602. __IO uint32_t CBR; /*!< SYSCFG Class B register, Address offset: 0x1C */
  603. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  604. } SYSCFG_TypeDef;
  605. /**
  606. * @brief Inter-integrated Circuit Interface
  607. */
  608. typedef struct
  609. {
  610. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  611. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  612. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  613. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  614. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  615. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  616. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  617. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  618. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  619. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  620. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  621. } I2C_TypeDef;
  622. /**
  623. * @brief Independent WATCHDOG
  624. */
  625. typedef struct
  626. {
  627. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  628. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  629. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  630. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  631. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  632. } IWDG_TypeDef;
  633. /**
  634. * @brief LCD-TFT Display Controller
  635. */
  636. typedef struct
  637. {
  638. uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */
  639. __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */
  640. __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */
  641. __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */
  642. __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */
  643. __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */
  644. uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */
  645. __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */
  646. uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */
  647. __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */
  648. uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */
  649. __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */
  650. __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */
  651. __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */
  652. __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
  653. __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */
  654. __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */
  655. } LTDC_TypeDef;
  656. /**
  657. * @brief LCD-TFT Display layer x Controller
  658. */
  659. typedef struct
  660. {
  661. __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */
  662. __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
  663. __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */
  664. __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */
  665. __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */
  666. __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */
  667. __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */
  668. __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */
  669. uint32_t RESERVED0[2]; /*!< Reserved */
  670. __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */
  671. __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */
  672. __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */
  673. uint32_t RESERVED1[3]; /*!< Reserved */
  674. __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */
  675. } LTDC_Layer_TypeDef;
  676. /**
  677. * @brief Power Control
  678. */
  679. typedef struct
  680. {
  681. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  682. __IO uint32_t CSR1; /*!< PWR power control/status register 2, Address offset: 0x04 */
  683. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x08 */
  684. __IO uint32_t CSR2; /*!< PWR power control/status register 2, Address offset: 0x0C */
  685. } PWR_TypeDef;
  686. /**
  687. * @brief Reset and Clock Control
  688. */
  689. typedef struct
  690. {
  691. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  692. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  693. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  694. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  695. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  696. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  697. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  698. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  699. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  700. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  701. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  702. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  703. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  704. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  705. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  706. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  707. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  708. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  709. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  710. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  711. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  712. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  713. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  714. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  715. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  716. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  717. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  718. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  719. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  720. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  721. __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
  722. __IO uint32_t DCKCFGR1; /*!< RCC Dedicated Clocks configuration register1, Address offset: 0x8C */
  723. __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x90 */
  724. } RCC_TypeDef;
  725. /**
  726. * @brief Real-Time Clock
  727. */
  728. typedef struct
  729. {
  730. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  731. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  732. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  733. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  734. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  735. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  736. uint32_t reserved; /*!< Reserved */
  737. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  738. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  739. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  740. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  741. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  742. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  743. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  744. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  745. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  746. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  747. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  748. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  749. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
  750. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  751. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  752. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  753. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  754. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  755. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  756. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  757. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  758. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  759. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  760. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  761. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  762. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  763. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  764. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  765. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  766. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  767. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  768. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  769. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  770. __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
  771. __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
  772. __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
  773. __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
  774. __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
  775. __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
  776. __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
  777. __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
  778. __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
  779. __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
  780. __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
  781. __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
  782. } RTC_TypeDef;
  783. /**
  784. * @brief Serial Audio Interface
  785. */
  786. typedef struct
  787. {
  788. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  789. } SAI_TypeDef;
  790. typedef struct
  791. {
  792. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  793. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  794. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  795. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  796. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  797. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  798. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  799. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  800. } SAI_Block_TypeDef;
  801. /**
  802. * @brief SPDIF-RX Interface
  803. */
  804. typedef struct
  805. {
  806. __IO uint32_t CR; /*!< Control register, Address offset: 0x00 */
  807. __IO uint32_t IMR; /*!< Interrupt mask register, Address offset: 0x04 */
  808. __IO uint32_t SR; /*!< Status register, Address offset: 0x08 */
  809. __IO uint32_t IFCR; /*!< Interrupt Flag Clear register, Address offset: 0x0C */
  810. __IO uint32_t DR; /*!< Data input register, Address offset: 0x10 */
  811. __IO uint32_t CSR; /*!< Channel Status register, Address offset: 0x14 */
  812. __IO uint32_t DIR; /*!< Debug Information register, Address offset: 0x18 */
  813. } SPDIFRX_TypeDef;
  814. /**
  815. * @brief SD host Interface
  816. */
  817. typedef struct
  818. {
  819. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  820. __IO uint32_t CLKCR; /*!< SDMMClock control register, Address offset: 0x04 */
  821. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  822. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  823. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  824. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  825. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  826. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  827. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  828. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  829. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  830. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  831. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  832. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  833. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  834. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  835. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  836. __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
  837. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  838. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  839. } SDMMC_TypeDef;
  840. /**
  841. * @brief Serial Peripheral Interface
  842. */
  843. typedef struct
  844. {
  845. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  846. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  847. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  848. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  849. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  850. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  851. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  852. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  853. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  854. } SPI_TypeDef;
  855. /**
  856. * @brief QUAD Serial Peripheral Interface
  857. */
  858. typedef struct
  859. {
  860. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  861. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  862. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  863. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  864. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  865. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  866. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  867. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  868. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  869. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  870. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  871. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  872. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  873. } QUADSPI_TypeDef;
  874. /**
  875. * @brief TIM
  876. */
  877. typedef struct
  878. {
  879. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  880. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  881. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  882. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  883. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  884. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  885. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  886. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  887. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  888. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  889. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  890. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  891. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  892. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  893. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  894. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  895. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  896. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  897. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  898. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  899. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  900. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  901. __IO uint32_t CCR5; /*!< TIM capture/compare mode register5, Address offset: 0x58 */
  902. __IO uint32_t CCR6; /*!< TIM capture/compare mode register6, Address offset: 0x5C */
  903. __IO uint32_t AF1; /*!< TIM Alternate function option register 1, Address offset: 0x60 */
  904. __IO uint32_t AF2; /*!< TIM Alternate function option register 2, Address offset: 0x64 */
  905. } TIM_TypeDef;
  906. /**
  907. * @brief LPTIMIMER
  908. */
  909. typedef struct
  910. {
  911. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  912. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  913. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  914. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  915. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  916. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  917. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  918. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  919. } LPTIM_TypeDef;
  920. /**
  921. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  922. */
  923. typedef struct
  924. {
  925. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  926. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  927. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  928. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  929. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  930. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  931. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  932. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  933. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  934. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  935. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  936. } USART_TypeDef;
  937. /**
  938. * @brief Window WATCHDOG
  939. */
  940. typedef struct
  941. {
  942. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  943. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  944. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  945. } WWDG_TypeDef;
  946. /**
  947. * @brief RNG
  948. */
  949. typedef struct
  950. {
  951. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  952. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  953. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  954. } RNG_TypeDef;
  955. /**
  956. * @}
  957. */
  958. /**
  959. * @brief USB_OTG_Core_Registers
  960. */
  961. typedef struct
  962. {
  963. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  964. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  965. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  966. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  967. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  968. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  969. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  970. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  971. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  972. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  973. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  974. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  975. uint32_t Reserved30[2]; /*!< Reserved 030h */
  976. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  977. __IO uint32_t CID; /*!< User ID Register 03Ch */
  978. uint32_t Reserved5[3]; /*!< Reserved 040h-048h */
  979. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
  980. uint32_t Reserved6; /*!< Reserved 050h */
  981. __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
  982. __IO uint32_t GPWRDN; /*!< Power Down Register 058h */
  983. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  984. __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register 60Ch */
  985. uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
  986. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  987. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  988. } USB_OTG_GlobalTypeDef;
  989. /**
  990. * @brief USB_OTG_device_Registers
  991. */
  992. typedef struct
  993. {
  994. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  995. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  996. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  997. uint32_t Reserved0C; /*!< Reserved 80Ch */
  998. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  999. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  1000. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  1001. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  1002. uint32_t Reserved20; /*!< Reserved 820h */
  1003. uint32_t Reserved9; /*!< Reserved 824h */
  1004. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  1005. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  1006. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  1007. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  1008. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  1009. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  1010. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  1011. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  1012. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  1013. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  1014. } USB_OTG_DeviceTypeDef;
  1015. /**
  1016. * @brief USB_OTG_IN_Endpoint-Specific_Register
  1017. */
  1018. typedef struct
  1019. {
  1020. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  1021. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  1022. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  1023. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  1024. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  1025. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  1026. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  1027. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  1028. } USB_OTG_INEndpointTypeDef;
  1029. /**
  1030. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  1031. */
  1032. typedef struct
  1033. {
  1034. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  1035. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  1036. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  1037. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  1038. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  1039. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  1040. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  1041. } USB_OTG_OUTEndpointTypeDef;
  1042. /**
  1043. * @brief USB_OTG_Host_Mode_Register_Structures
  1044. */
  1045. typedef struct
  1046. {
  1047. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  1048. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  1049. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  1050. uint32_t Reserved40C; /*!< Reserved 40Ch */
  1051. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  1052. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  1053. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  1054. } USB_OTG_HostTypeDef;
  1055. /**
  1056. * @brief USB_OTG_Host_Channel_Specific_Registers
  1057. */
  1058. typedef struct
  1059. {
  1060. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  1061. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  1062. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  1063. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  1064. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  1065. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  1066. uint32_t Reserved[2]; /*!< Reserved */
  1067. } USB_OTG_HostChannelTypeDef;
  1068. /**
  1069. * @}
  1070. */
  1071. /**
  1072. * @brief JPEG Codec
  1073. */
  1074. typedef struct
  1075. {
  1076. __IO uint32_t CONFR0; /*!< JPEG Codec Control Register (JPEG_CONFR0), Address offset: 00h */
  1077. __IO uint32_t CONFR1; /*!< JPEG Codec Control Register (JPEG_CONFR1), Address offset: 04h */
  1078. __IO uint32_t CONFR2; /*!< JPEG Codec Control Register (JPEG_CONFR2), Address offset: 08h */
  1079. __IO uint32_t CONFR3; /*!< JPEG Codec Control Register (JPEG_CONFR3), Address offset: 0Ch */
  1080. __IO uint32_t CONFR4; /*!< JPEG Codec Control Register (JPEG_CONFR4), Address offset: 10h */
  1081. __IO uint32_t CONFR5; /*!< JPEG Codec Control Register (JPEG_CONFR5), Address offset: 14h */
  1082. __IO uint32_t CONFR6; /*!< JPEG Codec Control Register (JPEG_CONFR6), Address offset: 18h */
  1083. __IO uint32_t CONFR7; /*!< JPEG Codec Control Register (JPEG_CONFR7), Address offset: 1Ch */
  1084. uint32_t Reserved20[4]; /* Reserved Address offset: 20h-2Ch */
  1085. __IO uint32_t CR; /*!< JPEG Control Register (JPEG_CR), Address offset: 30h */
  1086. __IO uint32_t SR; /*!< JPEG Status Register (JPEG_SR), Address offset: 34h */
  1087. __IO uint32_t CFR; /*!< JPEG Clear Flag Register (JPEG_CFR), Address offset: 38h */
  1088. uint32_t Reserved3c; /* Reserved Address offset: 3Ch */
  1089. __IO uint32_t DIR; /*!< JPEG Data Input Register (JPEG_DIR), Address offset: 40h */
  1090. __IO uint32_t DOR; /*!< JPEG Data Output Register (JPEG_DOR), Address offset: 44h */
  1091. uint32_t Reserved48[2]; /* Reserved Address offset: 48h-4Ch */
  1092. __IO uint32_t QMEM0[16]; /*!< JPEG quantization tables 0, Address offset: 50h-8Ch */
  1093. __IO uint32_t QMEM1[16]; /*!< JPEG quantization tables 1, Address offset: 90h-CCh */
  1094. __IO uint32_t QMEM2[16]; /*!< JPEG quantization tables 2, Address offset: D0h-10Ch */
  1095. __IO uint32_t QMEM3[16]; /*!< JPEG quantization tables 3, Address offset: 110h-14Ch */
  1096. __IO uint32_t HUFFMIN[16]; /*!< JPEG HuffMin tables, Address offset: 150h-18Ch */
  1097. __IO uint32_t HUFFBASE[32]; /*!< JPEG HuffSymb tables, Address offset: 190h-20Ch */
  1098. __IO uint32_t HUFFSYMB[84]; /*!< JPEG HUFFSYMB tables, Address offset: 210h-35Ch */
  1099. __IO uint32_t DHTMEM[103]; /*!< JPEG DHTMem tables, Address offset: 360h-4F8h */
  1100. uint32_t Reserved4FC; /* Reserved Address offset: 4FCh */
  1101. __IO uint32_t HUFFENC_AC0[88]; /*!< JPEG encoder, AC Huffman table 0, Address offset: 500h-65Ch */
  1102. __IO uint32_t HUFFENC_AC1[88]; /*!< JPEG encoder, AC Huffman table 1, Address offset: 660h-7BCh */
  1103. __IO uint32_t HUFFENC_DC0[8]; /*!< JPEG encoder, DC Huffman table 0, Address offset: 7C0h-7DCh */
  1104. __IO uint32_t HUFFENC_DC1[8]; /*!< JPEG encoder, DC Huffman table 1, Address offset: 7E0h-7FCh */
  1105. } JPEG_TypeDef;
  1106. /**
  1107. * @brief MDIOS
  1108. */
  1109. typedef struct
  1110. {
  1111. __IO uint32_t CR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 00h */
  1112. __IO uint32_t WRFR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 04h */
  1113. __IO uint32_t CWRFR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 08h */
  1114. __IO uint32_t RDFR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 0Ch */
  1115. __IO uint32_t CRDFR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 10h */
  1116. __IO uint32_t SR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 14h */
  1117. __IO uint32_t CLRFR; /*!< MDIOS Configuration Register (MDIOS_CR), Address offset: 18h */
  1118. uint32_t RESERVED0[57]; /* Reserved Address offset: 1Ch */
  1119. __IO uint32_t DINR0; /*!< MDIOS Input Data Register (MDIOS_DINR0), Address offset: 100h */
  1120. __IO uint32_t DINR1; /*!< MDIOS Input Data Register (MDIOS_DINR1), Address offset: 104h */
  1121. __IO uint32_t DINR2; /*!< MDIOS Input Data Register (MDIOS_DINR2), Address offset: 108h */
  1122. __IO uint32_t DINR3; /*!< MDIOS Input Data Register (MDIOS_DINR3), Address offset: 10Ch */
  1123. __IO uint32_t DINR4; /*!< MDIOS Input Data Register (MDIOS_DINR4), Address offset: 110h */
  1124. __IO uint32_t DINR5; /*!< MDIOS Input Data Register (MDIOS_DINR5), Address offset: 114h */
  1125. __IO uint32_t DINR6; /*!< MDIOS Input Data Register (MDIOS_DINR6), Address offset: 118h */
  1126. __IO uint32_t DINR7; /*!< MDIOS Input Data Register (MDIOS_DINR7), Address offset: 11Ch */
  1127. __IO uint32_t DINR8; /*!< MDIOS Input Data Register (MDIOS_DINR8), Address offset: 120h */
  1128. __IO uint32_t DINR9; /*!< MDIOS Input Data Register (MDIOS_DINR9), Address offset: 124h */
  1129. __IO uint32_t DINR10; /*!< MDIOS Input Data Register (MDIOS_DINR10), Address offset: 128h */
  1130. __IO uint32_t DINR11; /*!< MDIOS Input Data Register (MDIOS_DINR11), Address offset: 12Ch */
  1131. __IO uint32_t DINR12; /*!< MDIOS Input Data Register (MDIOS_DINR12), Address offset: 130h */
  1132. __IO uint32_t DINR13; /*!< MDIOS Input Data Register (MDIOS_DINR13), Address offset: 134h */
  1133. __IO uint32_t DINR14; /*!< MDIOS Input Data Register (MDIOS_DINR14), Address offset: 138h */
  1134. __IO uint32_t DINR15; /*!< MDIOS Input Data Register (MDIOS_DINR15), Address offset: 13Ch */
  1135. __IO uint32_t DINR16; /*!< MDIOS Input Data Register (MDIOS_DINR16), Address offset: 140h */
  1136. __IO uint32_t DINR17; /*!< MDIOS Input Data Register (MDIOS_DINR17), Address offset: 144h */
  1137. __IO uint32_t DINR18; /*!< MDIOS Input Data Register (MDIOS_DINR18), Address offset: 148h */
  1138. __IO uint32_t DINR19; /*!< MDIOS Input Data Register (MDIOS_DINR19), Address offset: 14Ch */
  1139. __IO uint32_t DINR20; /*!< MDIOS Input Data Register (MDIOS_DINR20), Address offset: 150h */
  1140. __IO uint32_t DINR21; /*!< MDIOS Input Data Register (MDIOS_DINR21), Address offset: 154h */
  1141. __IO uint32_t DINR22; /*!< MDIOS Input Data Register (MDIOS_DINR22), Address offset: 158h */
  1142. __IO uint32_t DINR23; /*!< MDIOS Input Data Register (MDIOS_DINR23), Address offset: 15Ch */
  1143. __IO uint32_t DINR24; /*!< MDIOS Input Data Register (MDIOS_DINR24), Address offset: 160h */
  1144. __IO uint32_t DINR25; /*!< MDIOS Input Data Register (MDIOS_DINR25), Address offset: 164h */
  1145. __IO uint32_t DINR26; /*!< MDIOS Input Data Register (MDIOS_DINR26), Address offset: 168h */
  1146. __IO uint32_t DINR27; /*!< MDIOS Input Data Register (MDIOS_DINR27), Address offset: 16Ch */
  1147. __IO uint32_t DINR28; /*!< MDIOS Input Data Register (MDIOS_DINR28), Address offset: 170h */
  1148. __IO uint32_t DINR29; /*!< MDIOS Input Data Register (MDIOS_DINR29), Address offset: 174h */
  1149. __IO uint32_t DINR30; /*!< MDIOS Input Data Register (MDIOS_DINR30), Address offset: 178h */
  1150. __IO uint32_t DINR31; /*!< MDIOS Input Data Register (MDIOS_DINR31), Address offset: 17Ch */
  1151. __IO uint32_t DOUTR0; /*!< MDIOS Output Data Register (MDIOS_DOUTR0), Address offset: 180h */
  1152. __IO uint32_t DOUTR1; /*!< MDIOS Output Data Register (MDIOS_DOUTR1), Address offset: 184h */
  1153. __IO uint32_t DOUTR2; /*!< MDIOS Output Data Register (MDIOS_DOUTR2), Address offset: 188h */
  1154. __IO uint32_t DOUTR3; /*!< MDIOS Output Data Register (MDIOS_DOUTR3), Address offset: 18Ch */
  1155. __IO uint32_t DOUTR4; /*!< MDIOS Output Data Register (MDIOS_DOUTR4), Address offset: 190h */
  1156. __IO uint32_t DOUTR5; /*!< MDIOS Output Data Register (MDIOS_DOUTR5), Address offset: 194h */
  1157. __IO uint32_t DOUTR6; /*!< MDIOS Output Data Register (MDIOS_DOUTR6), Address offset: 198h */
  1158. __IO uint32_t DOUTR7; /*!< MDIOS Output Data Register (MDIOS_DOUTR7), Address offset: 19Ch */
  1159. __IO uint32_t DOUTR8; /*!< MDIOS Output Data Register (MDIOS_DOUTR8), Address offset: 1A0h */
  1160. __IO uint32_t DOUTR9; /*!< MDIOS Output Data Register (MDIOS_DOUTR9), Address offset: 1A4h */
  1161. __IO uint32_t DOUTR10; /*!< MDIOS Output Data Register (MDIOS_DOUTR10), Address offset: 1A8h */
  1162. __IO uint32_t DOUTR11; /*!< MDIOS Output Data Register (MDIOS_DOUTR11), Address offset: 1ACh */
  1163. __IO uint32_t DOUTR12; /*!< MDIOS Output Data Register (MDIOS_DOUTR12), Address offset: 1B0h */
  1164. __IO uint32_t DOUTR13; /*!< MDIOS Output Data Register (MDIOS_DOUTR13), Address offset: 1B4h */
  1165. __IO uint32_t DOUTR14; /*!< MDIOS Output Data Register (MDIOS_DOUTR14), Address offset: 1B8h */
  1166. __IO uint32_t DOUTR15; /*!< MDIOS Output Data Register (MDIOS_DOUTR15), Address offset: 1BCh */
  1167. __IO uint32_t DOUTR16; /*!< MDIOS Output Data Register (MDIOS_DOUTR16), Address offset: 1C0h */
  1168. __IO uint32_t DOUTR17; /*!< MDIOS Output Data Register (MDIOS_DOUTR17), Address offset: 1C4h */
  1169. __IO uint32_t DOUTR18; /*!< MDIOS Output Data Register (MDIOS_DOUTR18), Address offset: 1C8h */
  1170. __IO uint32_t DOUTR19; /*!< MDIOS Output Data Register (MDIOS_DOUTR19), Address offset: 1CCh */
  1171. __IO uint32_t DOUTR20; /*!< MDIOS Output Data Register (MDIOS_DOUTR20), Address offset: 1D0h */
  1172. __IO uint32_t DOUTR21; /*!< MDIOS Output Data Register (MDIOS_DOUTR21), Address offset: 1D4h */
  1173. __IO uint32_t DOUTR22; /*!< MDIOS Output Data Register (MDIOS_DOUTR22), Address offset: 1D8h */
  1174. __IO uint32_t DOUTR23; /*!< MDIOS Output Data Register (MDIOS_DOUTR23), Address offset: 1DCh */
  1175. __IO uint32_t DOUTR24; /*!< MDIOS Output Data Register (MDIOS_DOUTR24), Address offset: 1E0h */
  1176. __IO uint32_t DOUTR25; /*!< MDIOS Output Data Register (MDIOS_DOUTR25), Address offset: 1E4h */
  1177. __IO uint32_t DOUTR26; /*!< MDIOS Output Data Register (MDIOS_DOUTR26), Address offset: 1E8h */
  1178. __IO uint32_t DOUTR27; /*!< MDIOS Output Data Register (MDIOS_DOUTR27), Address offset: 1ECh */
  1179. __IO uint32_t DOUTR28; /*!< MDIOS Output Data Register (MDIOS_DOUTR28), Address offset: 1F0h */
  1180. __IO uint32_t DOUTR29; /*!< MDIOS Output Data Register (MDIOS_DOUTR29), Address offset: 1F4h */
  1181. __IO uint32_t DOUTR30; /*!< MDIOS Output Data Register (MDIOS_DOUTR30), Address offset: 1F8h */
  1182. __IO uint32_t DOUTR31; /*!< MDIOS Output Data Register (MDIOS_DOUTR31), Address offset: 1FCh */
  1183. } MDIOS_TypeDef;
  1184. /** @addtogroup Peripheral_memory_map
  1185. * @{
  1186. */
  1187. #define RAMITCM_BASE 0x00000000U /*!< Base address of : 16KB RAM reserved for CPU execution/instruction accessible over ITCM */
  1188. #define FLASHITCM_BASE 0x00200000U /*!< Base address of : (up to 2 MB) embedded FLASH memory accessible over ITCM */
  1189. #define FLASHAXI_BASE 0x08000000U /*!< Base address of : (up to 2 MB) embedded FLASH memory accessible over AXI */
  1190. #define RAMDTCM_BASE 0x20000000U /*!< Base address of : 128KB system data RAM accessible over DTCM */
  1191. #define PERIPH_BASE 0x40000000U /*!< Base address of : AHB/ABP Peripherals */
  1192. #define BKPSRAM_BASE 0x40024000U /*!< Base address of : Backup SRAM(4 KB) */
  1193. #define QSPI_BASE 0x90000000U /*!< Base address of : QSPI memories accessible over AXI */
  1194. #define FMC_R_BASE 0xA0000000U /*!< Base address of : FMC Control registers */
  1195. #define QSPI_R_BASE 0xA0001000U /*!< Base address of : QSPI Control registers */
  1196. #define SRAM1_BASE 0x20020000U /*!< Base address of : 368KB RAM1 accessible over AXI/AHB */
  1197. #define SRAM2_BASE 0x2007C000U /*!< Base address of : 16KB RAM2 accessible over AXI/AHB */
  1198. #define FLASH_END 0x081FFFFFU /*!< FLASH end address */
  1199. /* Legacy define */
  1200. #define FLASH_BASE FLASHAXI_BASE
  1201. /*!< Peripheral memory map */
  1202. #define APB1PERIPH_BASE PERIPH_BASE
  1203. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  1204. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  1205. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  1206. /*!< APB1 peripherals */
  1207. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  1208. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  1209. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  1210. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  1211. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  1212. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  1213. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
  1214. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
  1215. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
  1216. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400U)
  1217. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  1218. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  1219. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  1220. #define CAN3_BASE (APB1PERIPH_BASE + 0x3400U)
  1221. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  1222. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  1223. #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000U)
  1224. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  1225. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  1226. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
  1227. #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
  1228. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  1229. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  1230. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  1231. #define I2C4_BASE (APB1PERIPH_BASE + 0x6000U)
  1232. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  1233. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
  1234. #define CEC_BASE (APB1PERIPH_BASE + 0x6C00U)
  1235. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  1236. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  1237. #define UART7_BASE (APB1PERIPH_BASE + 0x7800U)
  1238. #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U)
  1239. /*!< APB2 peripherals */
  1240. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  1241. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
  1242. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  1243. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  1244. #define SDMMC2_BASE (APB2PERIPH_BASE + 0x1C00U)
  1245. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  1246. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
  1247. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
  1248. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  1249. #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00U)
  1250. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  1251. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
  1252. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  1253. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  1254. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  1255. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  1256. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  1257. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
  1258. #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U)
  1259. #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U)
  1260. #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00U)
  1261. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U)
  1262. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U)
  1263. #define SAI2_Block_A_BASE (SAI2_BASE + 0x004U)
  1264. #define SAI2_Block_B_BASE (SAI2_BASE + 0x024U)
  1265. #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U)
  1266. #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U)
  1267. #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U)
  1268. #define DFSDM1_BASE (APB2PERIPH_BASE + 0x7400U)
  1269. #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00U)
  1270. #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20U)
  1271. #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40U)
  1272. #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60U)
  1273. #define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80U)
  1274. #define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0U)
  1275. #define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0U)
  1276. #define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0U)
  1277. #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100U)
  1278. #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180U)
  1279. #define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200U)
  1280. #define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280U)
  1281. #define MDIOS_BASE (APB2PERIPH_BASE + 0x7800U)
  1282. /*!< AHB1 peripherals */
  1283. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  1284. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  1285. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  1286. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  1287. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  1288. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
  1289. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
  1290. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  1291. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
  1292. #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U)
  1293. #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U)
  1294. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  1295. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  1296. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  1297. #define UID_BASE 0x1FF0F420U /*!< Unique device ID register base address */
  1298. #define FLASHSIZE_BASE 0x1FF0F442U /*!< FLASH Size register base address */
  1299. #define PACKAGESIZE_BASE 0x1FFF7BF0U /*!< Package size register base address */
  1300. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  1301. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  1302. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  1303. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  1304. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  1305. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  1306. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  1307. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  1308. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  1309. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  1310. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  1311. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  1312. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  1313. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  1314. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  1315. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  1316. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  1317. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  1318. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
  1319. #define ETH_MAC_BASE (ETH_BASE)
  1320. #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
  1321. #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
  1322. #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
  1323. #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
  1324. /*!< AHB2 peripherals */
  1325. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
  1326. #define JPEG_BASE (AHB2PERIPH_BASE + 0x51000U)
  1327. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
  1328. /*!< FMC Bankx registers base address */
  1329. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
  1330. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
  1331. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
  1332. #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U)
  1333. /* Debug MCU registers base address */
  1334. #define DBGMCU_BASE 0xE0042000U
  1335. /*!< USB registers base address */
  1336. #define USB_OTG_HS_PERIPH_BASE 0x40040000U
  1337. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  1338. #define USB_OTG_GLOBAL_BASE 0x000U
  1339. #define USB_OTG_DEVICE_BASE 0x800U
  1340. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  1341. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  1342. #define USB_OTG_EP_REG_SIZE 0x20U
  1343. #define USB_OTG_HOST_BASE 0x400U
  1344. #define USB_OTG_HOST_PORT_BASE 0x440U
  1345. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  1346. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  1347. #define USB_OTG_PCGCCTL_BASE 0xE00U
  1348. #define USB_OTG_FIFO_BASE 0x1000U
  1349. #define USB_OTG_FIFO_SIZE 0x1000U
  1350. /**
  1351. * @}
  1352. */
  1353. /** @addtogroup Peripheral_declaration
  1354. * @{
  1355. */
  1356. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1357. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1358. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1359. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1360. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1361. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1362. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1363. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1364. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1365. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1366. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1367. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1368. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1369. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1370. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1371. #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
  1372. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1373. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1374. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1375. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1376. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1377. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1378. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1379. #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
  1380. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1381. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1382. #define CEC ((CEC_TypeDef *) CEC_BASE)
  1383. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1384. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1385. #define UART7 ((USART_TypeDef *) UART7_BASE)
  1386. #define UART8 ((USART_TypeDef *) UART8_BASE)
  1387. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1388. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1389. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1390. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1391. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1392. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1393. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1394. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1395. #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
  1396. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1397. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  1398. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1399. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1400. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1401. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1402. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1403. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  1404. #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
  1405. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1406. #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
  1407. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1408. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1409. #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
  1410. #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
  1411. #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
  1412. #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
  1413. #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
  1414. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1415. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1416. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1417. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1418. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1419. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1420. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1421. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1422. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1423. #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
  1424. #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
  1425. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1426. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1427. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1428. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1429. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1430. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1431. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1432. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1433. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1434. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1435. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1436. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1437. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1438. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1439. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1440. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1441. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1442. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1443. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1444. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1445. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1446. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1447. #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
  1448. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1449. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1450. #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1451. #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1452. #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1453. #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
  1454. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1455. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1456. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1457. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1458. #define CAN3 ((CAN_TypeDef *) CAN3_BASE)
  1459. #define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
  1460. #define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
  1461. #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
  1462. #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
  1463. #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
  1464. #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
  1465. #define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
  1466. #define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
  1467. #define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
  1468. #define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
  1469. #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
  1470. #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
  1471. #define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
  1472. #define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
  1473. #define JPEG ((JPEG_TypeDef *) JPEG_BASE)
  1474. /**
  1475. * @}
  1476. */
  1477. /** @addtogroup Exported_constants
  1478. * @{
  1479. */
  1480. /** @addtogroup Peripheral_Registers_Bits_Definition
  1481. * @{
  1482. */
  1483. /******************************************************************************/
  1484. /* Peripheral Registers_Bits_Definition */
  1485. /******************************************************************************/
  1486. /******************************************************************************/
  1487. /* */
  1488. /* Analog to Digital Converter */
  1489. /* */
  1490. /******************************************************************************/
  1491. /******************** Bit definition for ADC_SR register ********************/
  1492. #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */
  1493. #define ADC_SR_EOC 0x00000002U /*!<End of conversion */
  1494. #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */
  1495. #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */
  1496. #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */
  1497. #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */
  1498. /******************* Bit definition for ADC_CR1 register ********************/
  1499. #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1500. #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */
  1501. #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */
  1502. #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */
  1503. #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */
  1504. #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */
  1505. #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */
  1506. #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */
  1507. #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */
  1508. #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */
  1509. #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */
  1510. #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */
  1511. #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */
  1512. #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */
  1513. #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1514. #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */
  1515. #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */
  1516. #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */
  1517. #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */
  1518. #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */
  1519. #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */
  1520. #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */
  1521. #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */
  1522. #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */
  1523. /******************* Bit definition for ADC_CR2 register ********************/
  1524. #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */
  1525. #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */
  1526. #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */
  1527. #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */
  1528. #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */
  1529. #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */
  1530. #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1531. #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */
  1532. #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */
  1533. #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */
  1534. #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */
  1535. #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1536. #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */
  1537. #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */
  1538. #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */
  1539. #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1540. #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */
  1541. #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */
  1542. #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */
  1543. #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */
  1544. #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1545. #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */
  1546. #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */
  1547. #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */
  1548. /****************** Bit definition for ADC_SMPR1 register *******************/
  1549. #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1550. #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */
  1551. #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */
  1552. #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */
  1553. #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1554. #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */
  1555. #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */
  1556. #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */
  1557. #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1558. #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */
  1559. #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */
  1560. #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */
  1561. #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1562. #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */
  1563. #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */
  1564. #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */
  1565. #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1566. #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */
  1567. #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */
  1568. #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */
  1569. #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1570. #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */
  1571. #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */
  1572. #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */
  1573. #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1574. #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */
  1575. #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */
  1576. #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */
  1577. #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1578. #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */
  1579. #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */
  1580. #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */
  1581. #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1582. #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */
  1583. #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */
  1584. #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */
  1585. /****************** Bit definition for ADC_SMPR2 register *******************/
  1586. #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1587. #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */
  1588. #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */
  1589. #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */
  1590. #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1591. #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */
  1592. #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */
  1593. #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */
  1594. #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1595. #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */
  1596. #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */
  1597. #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */
  1598. #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1599. #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */
  1600. #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */
  1601. #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */
  1602. #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1603. #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */
  1604. #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */
  1605. #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */
  1606. #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1607. #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */
  1608. #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */
  1609. #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */
  1610. #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1611. #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */
  1612. #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */
  1613. #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */
  1614. #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1615. #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */
  1616. #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */
  1617. #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */
  1618. #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1619. #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */
  1620. #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */
  1621. #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */
  1622. #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1623. #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */
  1624. #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */
  1625. #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */
  1626. /****************** Bit definition for ADC_JOFR1 register *******************/
  1627. #define ADC_JOFR1_JOFFSET1 0x0FFFU /*!<Data offset for injected channel 1 */
  1628. /****************** Bit definition for ADC_JOFR2 register *******************/
  1629. #define ADC_JOFR2_JOFFSET2 0x0FFFU /*!<Data offset for injected channel 2 */
  1630. /****************** Bit definition for ADC_JOFR3 register *******************/
  1631. #define ADC_JOFR3_JOFFSET3 0x0FFFU /*!<Data offset for injected channel 3 */
  1632. /****************** Bit definition for ADC_JOFR4 register *******************/
  1633. #define ADC_JOFR4_JOFFSET4 0x0FFFU /*!<Data offset for injected channel 4 */
  1634. /******************* Bit definition for ADC_HTR register ********************/
  1635. #define ADC_HTR_HT 0x0FFFU /*!<Analog watchdog high threshold */
  1636. /******************* Bit definition for ADC_LTR register ********************/
  1637. #define ADC_LTR_LT 0x0FFFU /*!<Analog watchdog low threshold */
  1638. /******************* Bit definition for ADC_SQR1 register *******************/
  1639. #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1640. #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */
  1641. #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */
  1642. #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */
  1643. #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */
  1644. #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */
  1645. #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1646. #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */
  1647. #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */
  1648. #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */
  1649. #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */
  1650. #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */
  1651. #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1652. #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */
  1653. #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */
  1654. #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */
  1655. #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */
  1656. #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */
  1657. #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1658. #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */
  1659. #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */
  1660. #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */
  1661. #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */
  1662. #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */
  1663. #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */
  1664. #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */
  1665. #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */
  1666. #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */
  1667. #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */
  1668. /******************* Bit definition for ADC_SQR2 register *******************/
  1669. #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1670. #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */
  1671. #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */
  1672. #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */
  1673. #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */
  1674. #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */
  1675. #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1676. #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */
  1677. #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */
  1678. #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */
  1679. #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */
  1680. #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */
  1681. #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1682. #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */
  1683. #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */
  1684. #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */
  1685. #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */
  1686. #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */
  1687. #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1688. #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */
  1689. #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */
  1690. #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */
  1691. #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */
  1692. #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */
  1693. #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1694. #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */
  1695. #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */
  1696. #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */
  1697. #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */
  1698. #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */
  1699. #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1700. #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */
  1701. #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */
  1702. #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */
  1703. #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */
  1704. #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */
  1705. /******************* Bit definition for ADC_SQR3 register *******************/
  1706. #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1707. #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */
  1708. #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */
  1709. #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */
  1710. #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */
  1711. #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */
  1712. #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1713. #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */
  1714. #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */
  1715. #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */
  1716. #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */
  1717. #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */
  1718. #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1719. #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */
  1720. #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */
  1721. #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */
  1722. #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */
  1723. #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */
  1724. #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1725. #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */
  1726. #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */
  1727. #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */
  1728. #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */
  1729. #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */
  1730. #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1731. #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */
  1732. #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */
  1733. #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */
  1734. #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */
  1735. #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */
  1736. #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1737. #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */
  1738. #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */
  1739. #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */
  1740. #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */
  1741. #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */
  1742. /******************* Bit definition for ADC_JSQR register *******************/
  1743. #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1744. #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */
  1745. #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */
  1746. #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */
  1747. #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */
  1748. #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */
  1749. #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1750. #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */
  1751. #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */
  1752. #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */
  1753. #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */
  1754. #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */
  1755. #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1756. #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */
  1757. #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */
  1758. #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */
  1759. #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */
  1760. #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */
  1761. #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1762. #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */
  1763. #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */
  1764. #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */
  1765. #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */
  1766. #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */
  1767. #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */
  1768. #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */
  1769. #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */
  1770. /******************* Bit definition for ADC_JDR1 register *******************/
  1771. #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1772. /******************* Bit definition for ADC_JDR2 register *******************/
  1773. #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1774. /******************* Bit definition for ADC_JDR3 register *******************/
  1775. #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1776. /******************* Bit definition for ADC_JDR4 register *******************/
  1777. #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1778. /******************** Bit definition for ADC_DR register ********************/
  1779. #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */
  1780. #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */
  1781. /******************* Bit definition for ADC_CSR register ********************/
  1782. #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */
  1783. #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */
  1784. #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */
  1785. #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */
  1786. #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */
  1787. #define ADC_CSR_OVR1 0x00000020U /*!<ADC1 Overrun flag */
  1788. #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */
  1789. #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */
  1790. #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */
  1791. #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */
  1792. #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */
  1793. #define ADC_CSR_OVR2 0x00002000U /*!<ADC2 Overrun flag */
  1794. #define ADC_CSR_AWD3 0x00010000U /*!<ADC3 Analog watchdog flag */
  1795. #define ADC_CSR_EOC3 0x00020000U /*!<ADC3 End of conversion */
  1796. #define ADC_CSR_JEOC3 0x00040000U /*!<ADC3 Injected channel end of conversion */
  1797. #define ADC_CSR_JSTRT3 0x00080000U /*!<ADC3 Injected channel Start flag */
  1798. #define ADC_CSR_STRT3 0x00100000U /*!<ADC3 Regular channel Start flag */
  1799. #define ADC_CSR_OVR3 0x00200000U /*!<ADC3 Overrun flag */
  1800. /* Legacy defines */
  1801. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1802. #define ADC_CSR_DOVR2 ADC_CSR_OVR2
  1803. #define ADC_CSR_DOVR3 ADC_CSR_OVR3
  1804. /******************* Bit definition for ADC_CCR register ********************/
  1805. #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1806. #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */
  1807. #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */
  1808. #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */
  1809. #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */
  1810. #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */
  1811. #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1812. #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */
  1813. #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */
  1814. #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */
  1815. #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */
  1816. #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */
  1817. #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1818. #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */
  1819. #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */
  1820. #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1821. #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */
  1822. #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */
  1823. #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */
  1824. #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */
  1825. /******************* Bit definition for ADC_CDR register ********************/
  1826. #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */
  1827. #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */
  1828. /******************************************************************************/
  1829. /* */
  1830. /* Controller Area Network */
  1831. /* */
  1832. /******************************************************************************/
  1833. /*!<CAN control and status registers */
  1834. /******************* Bit definition for CAN_MCR register ********************/
  1835. #define CAN_MCR_INRQ 0x00000001U /*!<Initialization Request */
  1836. #define CAN_MCR_SLEEP 0x00000002U /*!<Sleep Mode Request */
  1837. #define CAN_MCR_TXFP 0x00000004U /*!<Transmit FIFO Priority */
  1838. #define CAN_MCR_RFLM 0x00000008U /*!<Receive FIFO Locked Mode */
  1839. #define CAN_MCR_NART 0x00000010U /*!<No Automatic Retransmission */
  1840. #define CAN_MCR_AWUM 0x00000020U /*!<Automatic Wakeup Mode */
  1841. #define CAN_MCR_ABOM 0x00000040U /*!<Automatic Bus-Off Management */
  1842. #define CAN_MCR_TTCM 0x00000080U /*!<Time Triggered Communication Mode */
  1843. #define CAN_MCR_RESET 0x00008000U /*!<bxCAN software master reset */
  1844. /******************* Bit definition for CAN_MSR register ********************/
  1845. #define CAN_MSR_INAK 0x00000001U /*!<Initialization Acknowledge */
  1846. #define CAN_MSR_SLAK 0x00000002U /*!<Sleep Acknowledge */
  1847. #define CAN_MSR_ERRI 0x00000004U /*!<Error Interrupt */
  1848. #define CAN_MSR_WKUI 0x00000008U /*!<Wakeup Interrupt */
  1849. #define CAN_MSR_SLAKI 0x00000010U /*!<Sleep Acknowledge Interrupt */
  1850. #define CAN_MSR_TXM 0x00000100U /*!<Transmit Mode */
  1851. #define CAN_MSR_RXM 0x00000200U /*!<Receive Mode */
  1852. #define CAN_MSR_SAMP 0x00000400U /*!<Last Sample Point */
  1853. #define CAN_MSR_RX 0x00000800U /*!<CAN Rx Signal */
  1854. /******************* Bit definition for CAN_TSR register ********************/
  1855. #define CAN_TSR_RQCP0 0x00000001U /*!<Request Completed Mailbox0 */
  1856. #define CAN_TSR_TXOK0 0x00000002U /*!<Transmission OK of Mailbox0 */
  1857. #define CAN_TSR_ALST0 0x00000004U /*!<Arbitration Lost for Mailbox0 */
  1858. #define CAN_TSR_TERR0 0x00000008U /*!<Transmission Error of Mailbox0 */
  1859. #define CAN_TSR_ABRQ0 0x00000080U /*!<Abort Request for Mailbox0 */
  1860. #define CAN_TSR_RQCP1 0x00000100U /*!<Request Completed Mailbox1 */
  1861. #define CAN_TSR_TXOK1 0x00000200U /*!<Transmission OK of Mailbox1 */
  1862. #define CAN_TSR_ALST1 0x00000400U /*!<Arbitration Lost for Mailbox1 */
  1863. #define CAN_TSR_TERR1 0x00000800U /*!<Transmission Error of Mailbox1 */
  1864. #define CAN_TSR_ABRQ1 0x00008000U /*!<Abort Request for Mailbox 1 */
  1865. #define CAN_TSR_RQCP2 0x00010000U /*!<Request Completed Mailbox2 */
  1866. #define CAN_TSR_TXOK2 0x00020000U /*!<Transmission OK of Mailbox 2 */
  1867. #define CAN_TSR_ALST2 0x00040000U /*!<Arbitration Lost for mailbox 2 */
  1868. #define CAN_TSR_TERR2 0x00080000U /*!<Transmission Error of Mailbox 2 */
  1869. #define CAN_TSR_ABRQ2 0x00800000U /*!<Abort Request for Mailbox 2 */
  1870. #define CAN_TSR_CODE 0x03000000U /*!<Mailbox Code */
  1871. #define CAN_TSR_TME 0x1C000000U /*!<TME[2:0] bits */
  1872. #define CAN_TSR_TME0 0x04000000U /*!<Transmit Mailbox 0 Empty */
  1873. #define CAN_TSR_TME1 0x08000000U /*!<Transmit Mailbox 1 Empty */
  1874. #define CAN_TSR_TME2 0x10000000U /*!<Transmit Mailbox 2 Empty */
  1875. #define CAN_TSR_LOW 0xE0000000U /*!<LOW[2:0] bits */
  1876. #define CAN_TSR_LOW0 0x20000000U /*!<Lowest Priority Flag for Mailbox 0 */
  1877. #define CAN_TSR_LOW1 0x40000000U /*!<Lowest Priority Flag for Mailbox 1 */
  1878. #define CAN_TSR_LOW2 0x80000000U /*!<Lowest Priority Flag for Mailbox 2 */
  1879. /******************* Bit definition for CAN_RF0R register *******************/
  1880. #define CAN_RF0R_FMP0 0x00000003U /*!<FIFO 0 Message Pending */
  1881. #define CAN_RF0R_FULL0 0x00000008U /*!<FIFO 0 Full */
  1882. #define CAN_RF0R_FOVR0 0x00000010U /*!<FIFO 0 Overrun */
  1883. #define CAN_RF0R_RFOM0 0x00000020U /*!<Release FIFO 0 Output Mailbox */
  1884. /******************* Bit definition for CAN_RF1R register *******************/
  1885. #define CAN_RF1R_FMP1 0x00000003U /*!<FIFO 1 Message Pending */
  1886. #define CAN_RF1R_FULL1 0x00000008U /*!<FIFO 1 Full */
  1887. #define CAN_RF1R_FOVR1 0x00000010U /*!<FIFO 1 Overrun */
  1888. #define CAN_RF1R_RFOM1 0x00000020U /*!<Release FIFO 1 Output Mailbox */
  1889. /******************** Bit definition for CAN_IER register *******************/
  1890. #define CAN_IER_TMEIE 0x00000001U /*!<Transmit Mailbox Empty Interrupt Enable */
  1891. #define CAN_IER_FMPIE0 0x00000002U /*!<FIFO Message Pending Interrupt Enable */
  1892. #define CAN_IER_FFIE0 0x00000004U /*!<FIFO Full Interrupt Enable */
  1893. #define CAN_IER_FOVIE0 0x00000008U /*!<FIFO Overrun Interrupt Enable */
  1894. #define CAN_IER_FMPIE1 0x00000010U /*!<FIFO Message Pending Interrupt Enable */
  1895. #define CAN_IER_FFIE1 0x00000020U /*!<FIFO Full Interrupt Enable */
  1896. #define CAN_IER_FOVIE1 0x00000040U /*!<FIFO Overrun Interrupt Enable */
  1897. #define CAN_IER_EWGIE 0x00000100U /*!<Error Warning Interrupt Enable */
  1898. #define CAN_IER_EPVIE 0x00000200U /*!<Error Passive Interrupt Enable */
  1899. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-Off Interrupt Enable */
  1900. #define CAN_IER_LECIE 0x00000800U /*!<Last Error Code Interrupt Enable */
  1901. #define CAN_IER_ERRIE 0x00008000U /*!<Error Interrupt Enable */
  1902. #define CAN_IER_WKUIE 0x00010000U /*!<Wakeup Interrupt Enable */
  1903. #define CAN_IER_SLKIE 0x00020000U /*!<Sleep Interrupt Enable */
  1904. /******************** Bit definition for CAN_ESR register *******************/
  1905. #define CAN_ESR_EWGF 0x00000001U /*!<Error Warning Flag */
  1906. #define CAN_ESR_EPVF 0x00000002U /*!<Error Passive Flag */
  1907. #define CAN_ESR_BOFF 0x00000004U /*!<Bus-Off Flag */
  1908. #define CAN_ESR_LEC 0x00000070U /*!<LEC[2:0] bits (Last Error Code) */
  1909. #define CAN_ESR_LEC_0 0x00000010U /*!<Bit 0 */
  1910. #define CAN_ESR_LEC_1 0x00000020U /*!<Bit 1 */
  1911. #define CAN_ESR_LEC_2 0x00000040U /*!<Bit 2 */
  1912. #define CAN_ESR_TEC 0x00FF0000U /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1913. #define CAN_ESR_REC 0xFF000000U /*!<Receive Error Counter */
  1914. /******************* Bit definition for CAN_BTR register ********************/
  1915. #define CAN_BTR_BRP 0x000003FFU /*!<Baud Rate Prescaler */
  1916. #define CAN_BTR_TS1 0x000F0000U /*!<Time Segment 1 */
  1917. #define CAN_BTR_TS1_0 0x00010000U /*!<Bit 0 */
  1918. #define CAN_BTR_TS1_1 0x00020000U /*!<Bit 1 */
  1919. #define CAN_BTR_TS1_2 0x00040000U /*!<Bit 2 */
  1920. #define CAN_BTR_TS1_3 0x00080000U /*!<Bit 3 */
  1921. #define CAN_BTR_TS2 0x00700000U /*!<Time Segment 2 */
  1922. #define CAN_BTR_TS2_0 0x00100000U /*!<Bit 0 */
  1923. #define CAN_BTR_TS2_1 0x00200000U /*!<Bit 1 */
  1924. #define CAN_BTR_TS2_2 0x00400000U /*!<Bit 2 */
  1925. #define CAN_BTR_SJW 0x03000000U /*!<Resynchronization Jump Width */
  1926. #define CAN_BTR_SJW_0 0x01000000U /*!<Bit 0 */
  1927. #define CAN_BTR_SJW_1 0x02000000U /*!<Bit 1 */
  1928. #define CAN_BTR_LBKM 0x40000000U /*!<Loop Back Mode (Debug) */
  1929. #define CAN_BTR_SILM 0x80000000U /*!<Silent Mode */
  1930. /*!<Mailbox registers */
  1931. /****************** Bit definition for CAN_TI0R register ********************/
  1932. #define CAN_TI0R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1933. #define CAN_TI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1934. #define CAN_TI0R_IDE 0x00000004U /*!<Identifier Extension */
  1935. #define CAN_TI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1936. #define CAN_TI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1937. /****************** Bit definition for CAN_TDT0R register *******************/
  1938. #define CAN_TDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1939. #define CAN_TDT0R_TGT 0x00000100U /*!<Transmit Global Time */
  1940. #define CAN_TDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1941. /****************** Bit definition for CAN_TDL0R register *******************/
  1942. #define CAN_TDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1943. #define CAN_TDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1944. #define CAN_TDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1945. #define CAN_TDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1946. /****************** Bit definition for CAN_TDH0R register *******************/
  1947. #define CAN_TDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1948. #define CAN_TDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1949. #define CAN_TDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1950. #define CAN_TDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1951. /******************* Bit definition for CAN_TI1R register *******************/
  1952. #define CAN_TI1R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1953. #define CAN_TI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1954. #define CAN_TI1R_IDE 0x00000004U /*!<Identifier Extension */
  1955. #define CAN_TI1R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1956. #define CAN_TI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1957. /******************* Bit definition for CAN_TDT1R register ******************/
  1958. #define CAN_TDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1959. #define CAN_TDT1R_TGT 0x00000100U /*!<Transmit Global Time */
  1960. #define CAN_TDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1961. /******************* Bit definition for CAN_TDL1R register ******************/
  1962. #define CAN_TDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1963. #define CAN_TDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1964. #define CAN_TDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1965. #define CAN_TDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1966. /******************* Bit definition for CAN_TDH1R register ******************/
  1967. #define CAN_TDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1968. #define CAN_TDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1969. #define CAN_TDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1970. #define CAN_TDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1971. /******************* Bit definition for CAN_TI2R register *******************/
  1972. #define CAN_TI2R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1973. #define CAN_TI2R_RTR 0x00000002U /*!<Remote Transmission Request */
  1974. #define CAN_TI2R_IDE 0x00000004U /*!<Identifier Extension */
  1975. #define CAN_TI2R_EXID 0x001FFFF8U /*!<Extended identifier */
  1976. #define CAN_TI2R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1977. /******************* Bit definition for CAN_TDT2R register ******************/
  1978. #define CAN_TDT2R_DLC 0x0000000FU /*!<Data Length Code */
  1979. #define CAN_TDT2R_TGT 0x00000100U /*!<Transmit Global Time */
  1980. #define CAN_TDT2R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1981. /******************* Bit definition for CAN_TDL2R register ******************/
  1982. #define CAN_TDL2R_DATA0 0x000000FFU /*!<Data byte 0 */
  1983. #define CAN_TDL2R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1984. #define CAN_TDL2R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1985. #define CAN_TDL2R_DATA3 0xFF000000U /*!<Data byte 3 */
  1986. /******************* Bit definition for CAN_TDH2R register ******************/
  1987. #define CAN_TDH2R_DATA4 0x000000FFU /*!<Data byte 4 */
  1988. #define CAN_TDH2R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1989. #define CAN_TDH2R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1990. #define CAN_TDH2R_DATA7 0xFF000000U /*!<Data byte 7 */
  1991. /******************* Bit definition for CAN_RI0R register *******************/
  1992. #define CAN_RI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1993. #define CAN_RI0R_IDE 0x00000004U /*!<Identifier Extension */
  1994. #define CAN_RI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1995. #define CAN_RI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1996. /******************* Bit definition for CAN_RDT0R register ******************/
  1997. #define CAN_RDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1998. #define CAN_RDT0R_FMI 0x0000FF00U /*!<Filter Match Index */
  1999. #define CAN_RDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  2000. /******************* Bit definition for CAN_RDL0R register ******************/
  2001. #define CAN_RDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  2002. #define CAN_RDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  2003. #define CAN_RDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  2004. #define CAN_RDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  2005. /******************* Bit definition for CAN_RDH0R register ******************/
  2006. #define CAN_RDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  2007. #define CAN_RDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  2008. #define CAN_RDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  2009. #define CAN_RDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  2010. /******************* Bit definition for CAN_RI1R register *******************/
  2011. #define CAN_RI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  2012. #define CAN_RI1R_IDE 0x00000004U /*!<Identifier Extension */
  2013. #define CAN_RI1R_EXID 0x001FFFF8U /*!<Extended identifier */
  2014. #define CAN_RI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  2015. /******************* Bit definition for CAN_RDT1R register ******************/
  2016. #define CAN_RDT1R_DLC 0x0000000FU /*!<Data Length Code */
  2017. #define CAN_RDT1R_FMI 0x0000FF00U /*!<Filter Match Index */
  2018. #define CAN_RDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  2019. /******************* Bit definition for CAN_RDL1R register ******************/
  2020. #define CAN_RDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  2021. #define CAN_RDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  2022. #define CAN_RDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  2023. #define CAN_RDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  2024. /******************* Bit definition for CAN_RDH1R register ******************/
  2025. #define CAN_RDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  2026. #define CAN_RDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  2027. #define CAN_RDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  2028. #define CAN_RDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  2029. /*!<CAN filter registers */
  2030. /******************* Bit definition for CAN_FMR register ********************/
  2031. #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */
  2032. #define CAN_FMR_CAN2SB 0x00003F00U /*!<CAN2 start bank */
  2033. /******************* Bit definition for CAN_FM1R register *******************/
  2034. #define CAN_FM1R_FBM 0x3FFFU /*!<Filter Mode */
  2035. #define CAN_FM1R_FBM0 0x0001U /*!<Filter Init Mode bit 0 */
  2036. #define CAN_FM1R_FBM1 0x0002U /*!<Filter Init Mode bit 1 */
  2037. #define CAN_FM1R_FBM2 0x0004U /*!<Filter Init Mode bit 2 */
  2038. #define CAN_FM1R_FBM3 0x0008U /*!<Filter Init Mode bit 3 */
  2039. #define CAN_FM1R_FBM4 0x0010U /*!<Filter Init Mode bit 4 */
  2040. #define CAN_FM1R_FBM5 0x0020U /*!<Filter Init Mode bit 5 */
  2041. #define CAN_FM1R_FBM6 0x0040U /*!<Filter Init Mode bit 6 */
  2042. #define CAN_FM1R_FBM7 0x0080U /*!<Filter Init Mode bit 7 */
  2043. #define CAN_FM1R_FBM8 0x0100U /*!<Filter Init Mode bit 8 */
  2044. #define CAN_FM1R_FBM9 0x0200U /*!<Filter Init Mode bit 9 */
  2045. #define CAN_FM1R_FBM10 0x0400U /*!<Filter Init Mode bit 10 */
  2046. #define CAN_FM1R_FBM11 0x0800U /*!<Filter Init Mode bit 11 */
  2047. #define CAN_FM1R_FBM12 0x1000U /*!<Filter Init Mode bit 12 */
  2048. #define CAN_FM1R_FBM13 0x2000U /*!<Filter Init Mode bit 13 */
  2049. /******************* Bit definition for CAN_FS1R register *******************/
  2050. #define CAN_FS1R_FSC 0x00003FFFU /*!<Filter Scale Configuration */
  2051. #define CAN_FS1R_FSC0 0x00000001U /*!<Filter Scale Configuration bit 0 */
  2052. #define CAN_FS1R_FSC1 0x00000002U /*!<Filter Scale Configuration bit 1 */
  2053. #define CAN_FS1R_FSC2 0x00000004U /*!<Filter Scale Configuration bit 2 */
  2054. #define CAN_FS1R_FSC3 0x00000008U /*!<Filter Scale Configuration bit 3 */
  2055. #define CAN_FS1R_FSC4 0x00000010U /*!<Filter Scale Configuration bit 4 */
  2056. #define CAN_FS1R_FSC5 0x00000020U /*!<Filter Scale Configuration bit 5 */
  2057. #define CAN_FS1R_FSC6 0x00000040U /*!<Filter Scale Configuration bit 6 */
  2058. #define CAN_FS1R_FSC7 0x00000080U /*!<Filter Scale Configuration bit 7 */
  2059. #define CAN_FS1R_FSC8 0x00000100U /*!<Filter Scale Configuration bit 8 */
  2060. #define CAN_FS1R_FSC9 0x00000200U /*!<Filter Scale Configuration bit 9 */
  2061. #define CAN_FS1R_FSC10 0x00000400U /*!<Filter Scale Configuration bit 10 */
  2062. #define CAN_FS1R_FSC11 0x00000800U /*!<Filter Scale Configuration bit 11 */
  2063. #define CAN_FS1R_FSC12 0x00001000U /*!<Filter Scale Configuration bit 12 */
  2064. #define CAN_FS1R_FSC13 0x00002000U /*!<Filter Scale Configuration bit 13 */
  2065. /****************** Bit definition for CAN_FFA1R register *******************/
  2066. #define CAN_FFA1R_FFA 0x00003FFFU /*!<Filter FIFO Assignment */
  2067. #define CAN_FFA1R_FFA0 0x00000001U /*!<Filter FIFO Assignment for Filter 0 */
  2068. #define CAN_FFA1R_FFA1 0x00000002U /*!<Filter FIFO Assignment for Filter 1 */
  2069. #define CAN_FFA1R_FFA2 0x00000004U /*!<Filter FIFO Assignment for Filter 2 */
  2070. #define CAN_FFA1R_FFA3 0x00000008U /*!<Filter FIFO Assignment for Filter 3 */
  2071. #define CAN_FFA1R_FFA4 0x00000010U /*!<Filter FIFO Assignment for Filter 4 */
  2072. #define CAN_FFA1R_FFA5 0x00000020U /*!<Filter FIFO Assignment for Filter 5 */
  2073. #define CAN_FFA1R_FFA6 0x00000040U /*!<Filter FIFO Assignment for Filter 6 */
  2074. #define CAN_FFA1R_FFA7 0x00000080U /*!<Filter FIFO Assignment for Filter 7 */
  2075. #define CAN_FFA1R_FFA8 0x00000100U /*!<Filter FIFO Assignment for Filter 8 */
  2076. #define CAN_FFA1R_FFA9 0x00000200U /*!<Filter FIFO Assignment for Filter 9 */
  2077. #define CAN_FFA1R_FFA10 0x00000400U /*!<Filter FIFO Assignment for Filter 10 */
  2078. #define CAN_FFA1R_FFA11 0x00000800U /*!<Filter FIFO Assignment for Filter 11 */
  2079. #define CAN_FFA1R_FFA12 0x00001000U /*!<Filter FIFO Assignment for Filter 12 */
  2080. #define CAN_FFA1R_FFA13 0x00002000U /*!<Filter FIFO Assignment for Filter 13 */
  2081. /******************* Bit definition for CAN_FA1R register *******************/
  2082. #define CAN_FA1R_FACT 0x00003FFFU /*!<Filter Active */
  2083. #define CAN_FA1R_FACT0 0x00000001U /*!<Filter 0 Active */
  2084. #define CAN_FA1R_FACT1 0x00000002U /*!<Filter 1 Active */
  2085. #define CAN_FA1R_FACT2 0x00000004U /*!<Filter 2 Active */
  2086. #define CAN_FA1R_FACT3 0x00000008U /*!<Filter 3 Active */
  2087. #define CAN_FA1R_FACT4 0x00000010U /*!<Filter 4 Active */
  2088. #define CAN_FA1R_FACT5 0x00000020U /*!<Filter 5 Active */
  2089. #define CAN_FA1R_FACT6 0x00000040U /*!<Filter 6 Active */
  2090. #define CAN_FA1R_FACT7 0x00000080U /*!<Filter 7 Active */
  2091. #define CAN_FA1R_FACT8 0x00000100U /*!<Filter 8 Active */
  2092. #define CAN_FA1R_FACT9 0x00000200U /*!<Filter 9 Active */
  2093. #define CAN_FA1R_FACT10 0x00000400U /*!<Filter 10 Active */
  2094. #define CAN_FA1R_FACT11 0x00000800U /*!<Filter 11 Active */
  2095. #define CAN_FA1R_FACT12 0x00001000U /*!<Filter 12 Active */
  2096. #define CAN_FA1R_FACT13 0x00002000U /*!<Filter 13 Active */
  2097. /******************* Bit definition for CAN_F0R1 register *******************/
  2098. #define CAN_F0R1_FB0 0x00000001U /*!<Filter bit 0 */
  2099. #define CAN_F0R1_FB1 0x00000002U /*!<Filter bit 1 */
  2100. #define CAN_F0R1_FB2 0x00000004U /*!<Filter bit 2 */
  2101. #define CAN_F0R1_FB3 0x00000008U /*!<Filter bit 3 */
  2102. #define CAN_F0R1_FB4 0x00000010U /*!<Filter bit 4 */
  2103. #define CAN_F0R1_FB5 0x00000020U /*!<Filter bit 5 */
  2104. #define CAN_F0R1_FB6 0x00000040U /*!<Filter bit 6 */
  2105. #define CAN_F0R1_FB7 0x00000080U /*!<Filter bit 7 */
  2106. #define CAN_F0R1_FB8 0x00000100U /*!<Filter bit 8 */
  2107. #define CAN_F0R1_FB9 0x00000200U /*!<Filter bit 9 */
  2108. #define CAN_F0R1_FB10 0x00000400U /*!<Filter bit 10 */
  2109. #define CAN_F0R1_FB11 0x00000800U /*!<Filter bit 11 */
  2110. #define CAN_F0R1_FB12 0x00001000U /*!<Filter bit 12 */
  2111. #define CAN_F0R1_FB13 0x00002000U /*!<Filter bit 13 */
  2112. #define CAN_F0R1_FB14 0x00004000U /*!<Filter bit 14 */
  2113. #define CAN_F0R1_FB15 0x00008000U /*!<Filter bit 15 */
  2114. #define CAN_F0R1_FB16 0x00010000U /*!<Filter bit 16 */
  2115. #define CAN_F0R1_FB17 0x00020000U /*!<Filter bit 17 */
  2116. #define CAN_F0R1_FB18 0x00040000U /*!<Filter bit 18 */
  2117. #define CAN_F0R1_FB19 0x00080000U /*!<Filter bit 19 */
  2118. #define CAN_F0R1_FB20 0x00100000U /*!<Filter bit 20 */
  2119. #define CAN_F0R1_FB21 0x00200000U /*!<Filter bit 21 */
  2120. #define CAN_F0R1_FB22 0x00400000U /*!<Filter bit 22 */
  2121. #define CAN_F0R1_FB23 0x00800000U /*!<Filter bit 23 */
  2122. #define CAN_F0R1_FB24 0x01000000U /*!<Filter bit 24 */
  2123. #define CAN_F0R1_FB25 0x02000000U /*!<Filter bit 25 */
  2124. #define CAN_F0R1_FB26 0x04000000U /*!<Filter bit 26 */
  2125. #define CAN_F0R1_FB27 0x08000000U /*!<Filter bit 27 */
  2126. #define CAN_F0R1_FB28 0x10000000U /*!<Filter bit 28 */
  2127. #define CAN_F0R1_FB29 0x20000000U /*!<Filter bit 29 */
  2128. #define CAN_F0R1_FB30 0x40000000U /*!<Filter bit 30 */
  2129. #define CAN_F0R1_FB31 0x80000000U /*!<Filter bit 31 */
  2130. /******************* Bit definition for CAN_F1R1 register *******************/
  2131. #define CAN_F1R1_FB0 0x00000001U /*!<Filter bit 0 */
  2132. #define CAN_F1R1_FB1 0x00000002U /*!<Filter bit 1 */
  2133. #define CAN_F1R1_FB2 0x00000004U /*!<Filter bit 2 */
  2134. #define CAN_F1R1_FB3 0x00000008U /*!<Filter bit 3 */
  2135. #define CAN_F1R1_FB4 0x00000010U /*!<Filter bit 4 */
  2136. #define CAN_F1R1_FB5 0x00000020U /*!<Filter bit 5 */
  2137. #define CAN_F1R1_FB6 0x00000040U /*!<Filter bit 6 */
  2138. #define CAN_F1R1_FB7 0x00000080U /*!<Filter bit 7 */
  2139. #define CAN_F1R1_FB8 0x00000100U /*!<Filter bit 8 */
  2140. #define CAN_F1R1_FB9 0x00000200U /*!<Filter bit 9 */
  2141. #define CAN_F1R1_FB10 0x00000400U /*!<Filter bit 10 */
  2142. #define CAN_F1R1_FB11 0x00000800U /*!<Filter bit 11 */
  2143. #define CAN_F1R1_FB12 0x00001000U /*!<Filter bit 12 */
  2144. #define CAN_F1R1_FB13 0x00002000U /*!<Filter bit 13 */
  2145. #define CAN_F1R1_FB14 0x00004000U /*!<Filter bit 14 */
  2146. #define CAN_F1R1_FB15 0x00008000U /*!<Filter bit 15 */
  2147. #define CAN_F1R1_FB16 0x00010000U /*!<Filter bit 16 */
  2148. #define CAN_F1R1_FB17 0x00020000U /*!<Filter bit 17 */
  2149. #define CAN_F1R1_FB18 0x00040000U /*!<Filter bit 18 */
  2150. #define CAN_F1R1_FB19 0x00080000U /*!<Filter bit 19 */
  2151. #define CAN_F1R1_FB20 0x00100000U /*!<Filter bit 20 */
  2152. #define CAN_F1R1_FB21 0x00200000U /*!<Filter bit 21 */
  2153. #define CAN_F1R1_FB22 0x00400000U /*!<Filter bit 22 */
  2154. #define CAN_F1R1_FB23 0x00800000U /*!<Filter bit 23 */
  2155. #define CAN_F1R1_FB24 0x01000000U /*!<Filter bit 24 */
  2156. #define CAN_F1R1_FB25 0x02000000U /*!<Filter bit 25 */
  2157. #define CAN_F1R1_FB26 0x04000000U /*!<Filter bit 26 */
  2158. #define CAN_F1R1_FB27 0x08000000U /*!<Filter bit 27 */
  2159. #define CAN_F1R1_FB28 0x10000000U /*!<Filter bit 28 */
  2160. #define CAN_F1R1_FB29 0x20000000U /*!<Filter bit 29 */
  2161. #define CAN_F1R1_FB30 0x40000000U /*!<Filter bit 30 */
  2162. #define CAN_F1R1_FB31 0x80000000U /*!<Filter bit 31 */
  2163. /******************* Bit definition for CAN_F2R1 register *******************/
  2164. #define CAN_F2R1_FB0 0x00000001U /*!<Filter bit 0 */
  2165. #define CAN_F2R1_FB1 0x00000002U /*!<Filter bit 1 */
  2166. #define CAN_F2R1_FB2 0x00000004U /*!<Filter bit 2 */
  2167. #define CAN_F2R1_FB3 0x00000008U /*!<Filter bit 3 */
  2168. #define CAN_F2R1_FB4 0x00000010U /*!<Filter bit 4 */
  2169. #define CAN_F2R1_FB5 0x00000020U /*!<Filter bit 5 */
  2170. #define CAN_F2R1_FB6 0x00000040U /*!<Filter bit 6 */
  2171. #define CAN_F2R1_FB7 0x00000080U /*!<Filter bit 7 */
  2172. #define CAN_F2R1_FB8 0x00000100U /*!<Filter bit 8 */
  2173. #define CAN_F2R1_FB9 0x00000200U /*!<Filter bit 9 */
  2174. #define CAN_F2R1_FB10 0x00000400U /*!<Filter bit 10 */
  2175. #define CAN_F2R1_FB11 0x00000800U /*!<Filter bit 11 */
  2176. #define CAN_F2R1_FB12 0x00001000U /*!<Filter bit 12 */
  2177. #define CAN_F2R1_FB13 0x00002000U /*!<Filter bit 13 */
  2178. #define CAN_F2R1_FB14 0x00004000U /*!<Filter bit 14 */
  2179. #define CAN_F2R1_FB15 0x00008000U /*!<Filter bit 15 */
  2180. #define CAN_F2R1_FB16 0x00010000U /*!<Filter bit 16 */
  2181. #define CAN_F2R1_FB17 0x00020000U /*!<Filter bit 17 */
  2182. #define CAN_F2R1_FB18 0x00040000U /*!<Filter bit 18 */
  2183. #define CAN_F2R1_FB19 0x00080000U /*!<Filter bit 19 */
  2184. #define CAN_F2R1_FB20 0x00100000U /*!<Filter bit 20 */
  2185. #define CAN_F2R1_FB21 0x00200000U /*!<Filter bit 21 */
  2186. #define CAN_F2R1_FB22 0x00400000U /*!<Filter bit 22 */
  2187. #define CAN_F2R1_FB23 0x00800000U /*!<Filter bit 23 */
  2188. #define CAN_F2R1_FB24 0x01000000U /*!<Filter bit 24 */
  2189. #define CAN_F2R1_FB25 0x02000000U /*!<Filter bit 25 */
  2190. #define CAN_F2R1_FB26 0x04000000U /*!<Filter bit 26 */
  2191. #define CAN_F2R1_FB27 0x08000000U /*!<Filter bit 27 */
  2192. #define CAN_F2R1_FB28 0x10000000U /*!<Filter bit 28 */
  2193. #define CAN_F2R1_FB29 0x20000000U /*!<Filter bit 29 */
  2194. #define CAN_F2R1_FB30 0x40000000U /*!<Filter bit 30 */
  2195. #define CAN_F2R1_FB31 0x80000000U /*!<Filter bit 31 */
  2196. /******************* Bit definition for CAN_F3R1 register *******************/
  2197. #define CAN_F3R1_FB0 0x00000001U /*!<Filter bit 0 */
  2198. #define CAN_F3R1_FB1 0x00000002U /*!<Filter bit 1 */
  2199. #define CAN_F3R1_FB2 0x00000004U /*!<Filter bit 2 */
  2200. #define CAN_F3R1_FB3 0x00000008U /*!<Filter bit 3 */
  2201. #define CAN_F3R1_FB4 0x00000010U /*!<Filter bit 4 */
  2202. #define CAN_F3R1_FB5 0x00000020U /*!<Filter bit 5 */
  2203. #define CAN_F3R1_FB6 0x00000040U /*!<Filter bit 6 */
  2204. #define CAN_F3R1_FB7 0x00000080U /*!<Filter bit 7 */
  2205. #define CAN_F3R1_FB8 0x00000100U /*!<Filter bit 8 */
  2206. #define CAN_F3R1_FB9 0x00000200U /*!<Filter bit 9 */
  2207. #define CAN_F3R1_FB10 0x00000400U /*!<Filter bit 10 */
  2208. #define CAN_F3R1_FB11 0x00000800U /*!<Filter bit 11 */
  2209. #define CAN_F3R1_FB12 0x00001000U /*!<Filter bit 12 */
  2210. #define CAN_F3R1_FB13 0x00002000U /*!<Filter bit 13 */
  2211. #define CAN_F3R1_FB14 0x00004000U /*!<Filter bit 14 */
  2212. #define CAN_F3R1_FB15 0x00008000U /*!<Filter bit 15 */
  2213. #define CAN_F3R1_FB16 0x00010000U /*!<Filter bit 16 */
  2214. #define CAN_F3R1_FB17 0x00020000U /*!<Filter bit 17 */
  2215. #define CAN_F3R1_FB18 0x00040000U /*!<Filter bit 18 */
  2216. #define CAN_F3R1_FB19 0x00080000U /*!<Filter bit 19 */
  2217. #define CAN_F3R1_FB20 0x00100000U /*!<Filter bit 20 */
  2218. #define CAN_F3R1_FB21 0x00200000U /*!<Filter bit 21 */
  2219. #define CAN_F3R1_FB22 0x00400000U /*!<Filter bit 22 */
  2220. #define CAN_F3R1_FB23 0x00800000U /*!<Filter bit 23 */
  2221. #define CAN_F3R1_FB24 0x01000000U /*!<Filter bit 24 */
  2222. #define CAN_F3R1_FB25 0x02000000U /*!<Filter bit 25 */
  2223. #define CAN_F3R1_FB26 0x04000000U /*!<Filter bit 26 */
  2224. #define CAN_F3R1_FB27 0x08000000U /*!<Filter bit 27 */
  2225. #define CAN_F3R1_FB28 0x10000000U /*!<Filter bit 28 */
  2226. #define CAN_F3R1_FB29 0x20000000U /*!<Filter bit 29 */
  2227. #define CAN_F3R1_FB30 0x40000000U /*!<Filter bit 30 */
  2228. #define CAN_F3R1_FB31 0x80000000U /*!<Filter bit 31 */
  2229. /******************* Bit definition for CAN_F4R1 register *******************/
  2230. #define CAN_F4R1_FB0 0x00000001U /*!<Filter bit 0 */
  2231. #define CAN_F4R1_FB1 0x00000002U /*!<Filter bit 1 */
  2232. #define CAN_F4R1_FB2 0x00000004U /*!<Filter bit 2 */
  2233. #define CAN_F4R1_FB3 0x00000008U /*!<Filter bit 3 */
  2234. #define CAN_F4R1_FB4 0x00000010U /*!<Filter bit 4 */
  2235. #define CAN_F4R1_FB5 0x00000020U /*!<Filter bit 5 */
  2236. #define CAN_F4R1_FB6 0x00000040U /*!<Filter bit 6 */
  2237. #define CAN_F4R1_FB7 0x00000080U /*!<Filter bit 7 */
  2238. #define CAN_F4R1_FB8 0x00000100U /*!<Filter bit 8 */
  2239. #define CAN_F4R1_FB9 0x00000200U /*!<Filter bit 9 */
  2240. #define CAN_F4R1_FB10 0x00000400U /*!<Filter bit 10 */
  2241. #define CAN_F4R1_FB11 0x00000800U /*!<Filter bit 11 */
  2242. #define CAN_F4R1_FB12 0x00001000U /*!<Filter bit 12 */
  2243. #define CAN_F4R1_FB13 0x00002000U /*!<Filter bit 13 */
  2244. #define CAN_F4R1_FB14 0x00004000U /*!<Filter bit 14 */
  2245. #define CAN_F4R1_FB15 0x00008000U /*!<Filter bit 15 */
  2246. #define CAN_F4R1_FB16 0x00010000U /*!<Filter bit 16 */
  2247. #define CAN_F4R1_FB17 0x00020000U /*!<Filter bit 17 */
  2248. #define CAN_F4R1_FB18 0x00040000U /*!<Filter bit 18 */
  2249. #define CAN_F4R1_FB19 0x00080000U /*!<Filter bit 19 */
  2250. #define CAN_F4R1_FB20 0x00100000U /*!<Filter bit 20 */
  2251. #define CAN_F4R1_FB21 0x00200000U /*!<Filter bit 21 */
  2252. #define CAN_F4R1_FB22 0x00400000U /*!<Filter bit 22 */
  2253. #define CAN_F4R1_FB23 0x00800000U /*!<Filter bit 23 */
  2254. #define CAN_F4R1_FB24 0x01000000U /*!<Filter bit 24 */
  2255. #define CAN_F4R1_FB25 0x02000000U /*!<Filter bit 25 */
  2256. #define CAN_F4R1_FB26 0x04000000U /*!<Filter bit 26 */
  2257. #define CAN_F4R1_FB27 0x08000000U /*!<Filter bit 27 */
  2258. #define CAN_F4R1_FB28 0x10000000U /*!<Filter bit 28 */
  2259. #define CAN_F4R1_FB29 0x20000000U /*!<Filter bit 29 */
  2260. #define CAN_F4R1_FB30 0x40000000U /*!<Filter bit 30 */
  2261. #define CAN_F4R1_FB31 0x80000000U /*!<Filter bit 31 */
  2262. /******************* Bit definition for CAN_F5R1 register *******************/
  2263. #define CAN_F5R1_FB0 0x00000001U /*!<Filter bit 0 */
  2264. #define CAN_F5R1_FB1 0x00000002U /*!<Filter bit 1 */
  2265. #define CAN_F5R1_FB2 0x00000004U /*!<Filter bit 2 */
  2266. #define CAN_F5R1_FB3 0x00000008U /*!<Filter bit 3 */
  2267. #define CAN_F5R1_FB4 0x00000010U /*!<Filter bit 4 */
  2268. #define CAN_F5R1_FB5 0x00000020U /*!<Filter bit 5 */
  2269. #define CAN_F5R1_FB6 0x00000040U /*!<Filter bit 6 */
  2270. #define CAN_F5R1_FB7 0x00000080U /*!<Filter bit 7 */
  2271. #define CAN_F5R1_FB8 0x00000100U /*!<Filter bit 8 */
  2272. #define CAN_F5R1_FB9 0x00000200U /*!<Filter bit 9 */
  2273. #define CAN_F5R1_FB10 0x00000400U /*!<Filter bit 10 */
  2274. #define CAN_F5R1_FB11 0x00000800U /*!<Filter bit 11 */
  2275. #define CAN_F5R1_FB12 0x00001000U /*!<Filter bit 12 */
  2276. #define CAN_F5R1_FB13 0x00002000U /*!<Filter bit 13 */
  2277. #define CAN_F5R1_FB14 0x00004000U /*!<Filter bit 14 */
  2278. #define CAN_F5R1_FB15 0x00008000U /*!<Filter bit 15 */
  2279. #define CAN_F5R1_FB16 0x00010000U /*!<Filter bit 16 */
  2280. #define CAN_F5R1_FB17 0x00020000U /*!<Filter bit 17 */
  2281. #define CAN_F5R1_FB18 0x00040000U /*!<Filter bit 18 */
  2282. #define CAN_F5R1_FB19 0x00080000U /*!<Filter bit 19 */
  2283. #define CAN_F5R1_FB20 0x00100000U /*!<Filter bit 20 */
  2284. #define CAN_F5R1_FB21 0x00200000U /*!<Filter bit 21 */
  2285. #define CAN_F5R1_FB22 0x00400000U /*!<Filter bit 22 */
  2286. #define CAN_F5R1_FB23 0x00800000U /*!<Filter bit 23 */
  2287. #define CAN_F5R1_FB24 0x01000000U /*!<Filter bit 24 */
  2288. #define CAN_F5R1_FB25 0x02000000U /*!<Filter bit 25 */
  2289. #define CAN_F5R1_FB26 0x04000000U /*!<Filter bit 26 */
  2290. #define CAN_F5R1_FB27 0x08000000U /*!<Filter bit 27 */
  2291. #define CAN_F5R1_FB28 0x10000000U /*!<Filter bit 28 */
  2292. #define CAN_F5R1_FB29 0x20000000U /*!<Filter bit 29 */
  2293. #define CAN_F5R1_FB30 0x40000000U /*!<Filter bit 30 */
  2294. #define CAN_F5R1_FB31 0x80000000U /*!<Filter bit 31 */
  2295. /******************* Bit definition for CAN_F6R1 register *******************/
  2296. #define CAN_F6R1_FB0 0x00000001U /*!<Filter bit 0 */
  2297. #define CAN_F6R1_FB1 0x00000002U /*!<Filter bit 1 */
  2298. #define CAN_F6R1_FB2 0x00000004U /*!<Filter bit 2 */
  2299. #define CAN_F6R1_FB3 0x00000008U /*!<Filter bit 3 */
  2300. #define CAN_F6R1_FB4 0x00000010U /*!<Filter bit 4 */
  2301. #define CAN_F6R1_FB5 0x00000020U /*!<Filter bit 5 */
  2302. #define CAN_F6R1_FB6 0x00000040U /*!<Filter bit 6 */
  2303. #define CAN_F6R1_FB7 0x00000080U /*!<Filter bit 7 */
  2304. #define CAN_F6R1_FB8 0x00000100U /*!<Filter bit 8 */
  2305. #define CAN_F6R1_FB9 0x00000200U /*!<Filter bit 9 */
  2306. #define CAN_F6R1_FB10 0x00000400U /*!<Filter bit 10 */
  2307. #define CAN_F6R1_FB11 0x00000800U /*!<Filter bit 11 */
  2308. #define CAN_F6R1_FB12 0x00001000U /*!<Filter bit 12 */
  2309. #define CAN_F6R1_FB13 0x00002000U /*!<Filter bit 13 */
  2310. #define CAN_F6R1_FB14 0x00004000U /*!<Filter bit 14 */
  2311. #define CAN_F6R1_FB15 0x00008000U /*!<Filter bit 15 */
  2312. #define CAN_F6R1_FB16 0x00010000U /*!<Filter bit 16 */
  2313. #define CAN_F6R1_FB17 0x00020000U /*!<Filter bit 17 */
  2314. #define CAN_F6R1_FB18 0x00040000U /*!<Filter bit 18 */
  2315. #define CAN_F6R1_FB19 0x00080000U /*!<Filter bit 19 */
  2316. #define CAN_F6R1_FB20 0x00100000U /*!<Filter bit 20 */
  2317. #define CAN_F6R1_FB21 0x00200000U /*!<Filter bit 21 */
  2318. #define CAN_F6R1_FB22 0x00400000U /*!<Filter bit 22 */
  2319. #define CAN_F6R1_FB23 0x00800000U /*!<Filter bit 23 */
  2320. #define CAN_F6R1_FB24 0x01000000U /*!<Filter bit 24 */
  2321. #define CAN_F6R1_FB25 0x02000000U /*!<Filter bit 25 */
  2322. #define CAN_F6R1_FB26 0x04000000U /*!<Filter bit 26 */
  2323. #define CAN_F6R1_FB27 0x08000000U /*!<Filter bit 27 */
  2324. #define CAN_F6R1_FB28 0x10000000U /*!<Filter bit 28 */
  2325. #define CAN_F6R1_FB29 0x20000000U /*!<Filter bit 29 */
  2326. #define CAN_F6R1_FB30 0x40000000U /*!<Filter bit 30 */
  2327. #define CAN_F6R1_FB31 0x80000000U /*!<Filter bit 31 */
  2328. /******************* Bit definition for CAN_F7R1 register *******************/
  2329. #define CAN_F7R1_FB0 0x00000001U /*!<Filter bit 0 */
  2330. #define CAN_F7R1_FB1 0x00000002U /*!<Filter bit 1 */
  2331. #define CAN_F7R1_FB2 0x00000004U /*!<Filter bit 2 */
  2332. #define CAN_F7R1_FB3 0x00000008U /*!<Filter bit 3 */
  2333. #define CAN_F7R1_FB4 0x00000010U /*!<Filter bit 4 */
  2334. #define CAN_F7R1_FB5 0x00000020U /*!<Filter bit 5 */
  2335. #define CAN_F7R1_FB6 0x00000040U /*!<Filter bit 6 */
  2336. #define CAN_F7R1_FB7 0x00000080U /*!<Filter bit 7 */
  2337. #define CAN_F7R1_FB8 0x00000100U /*!<Filter bit 8 */
  2338. #define CAN_F7R1_FB9 0x00000200U /*!<Filter bit 9 */
  2339. #define CAN_F7R1_FB10 0x00000400U /*!<Filter bit 10 */
  2340. #define CAN_F7R1_FB11 0x00000800U /*!<Filter bit 11 */
  2341. #define CAN_F7R1_FB12 0x00001000U /*!<Filter bit 12 */
  2342. #define CAN_F7R1_FB13 0x00002000U /*!<Filter bit 13 */
  2343. #define CAN_F7R1_FB14 0x00004000U /*!<Filter bit 14 */
  2344. #define CAN_F7R1_FB15 0x00008000U /*!<Filter bit 15 */
  2345. #define CAN_F7R1_FB16 0x00010000U /*!<Filter bit 16 */
  2346. #define CAN_F7R1_FB17 0x00020000U /*!<Filter bit 17 */
  2347. #define CAN_F7R1_FB18 0x00040000U /*!<Filter bit 18 */
  2348. #define CAN_F7R1_FB19 0x00080000U /*!<Filter bit 19 */
  2349. #define CAN_F7R1_FB20 0x00100000U /*!<Filter bit 20 */
  2350. #define CAN_F7R1_FB21 0x00200000U /*!<Filter bit 21 */
  2351. #define CAN_F7R1_FB22 0x00400000U /*!<Filter bit 22 */
  2352. #define CAN_F7R1_FB23 0x00800000U /*!<Filter bit 23 */
  2353. #define CAN_F7R1_FB24 0x01000000U /*!<Filter bit 24 */
  2354. #define CAN_F7R1_FB25 0x02000000U /*!<Filter bit 25 */
  2355. #define CAN_F7R1_FB26 0x04000000U /*!<Filter bit 26 */
  2356. #define CAN_F7R1_FB27 0x08000000U /*!<Filter bit 27 */
  2357. #define CAN_F7R1_FB28 0x10000000U /*!<Filter bit 28 */
  2358. #define CAN_F7R1_FB29 0x20000000U /*!<Filter bit 29 */
  2359. #define CAN_F7R1_FB30 0x40000000U /*!<Filter bit 30 */
  2360. #define CAN_F7R1_FB31 0x80000000U /*!<Filter bit 31 */
  2361. /******************* Bit definition for CAN_F8R1 register *******************/
  2362. #define CAN_F8R1_FB0 0x00000001U /*!<Filter bit 0 */
  2363. #define CAN_F8R1_FB1 0x00000002U /*!<Filter bit 1 */
  2364. #define CAN_F8R1_FB2 0x00000004U /*!<Filter bit 2 */
  2365. #define CAN_F8R1_FB3 0x00000008U /*!<Filter bit 3 */
  2366. #define CAN_F8R1_FB4 0x00000010U /*!<Filter bit 4 */
  2367. #define CAN_F8R1_FB5 0x00000020U /*!<Filter bit 5 */
  2368. #define CAN_F8R1_FB6 0x00000040U /*!<Filter bit 6 */
  2369. #define CAN_F8R1_FB7 0x00000080U /*!<Filter bit 7 */
  2370. #define CAN_F8R1_FB8 0x00000100U /*!<Filter bit 8 */
  2371. #define CAN_F8R1_FB9 0x00000200U /*!<Filter bit 9 */
  2372. #define CAN_F8R1_FB10 0x00000400U /*!<Filter bit 10 */
  2373. #define CAN_F8R1_FB11 0x00000800U /*!<Filter bit 11 */
  2374. #define CAN_F8R1_FB12 0x00001000U /*!<Filter bit 12 */
  2375. #define CAN_F8R1_FB13 0x00002000U /*!<Filter bit 13 */
  2376. #define CAN_F8R1_FB14 0x00004000U /*!<Filter bit 14 */
  2377. #define CAN_F8R1_FB15 0x00008000U /*!<Filter bit 15 */
  2378. #define CAN_F8R1_FB16 0x00010000U /*!<Filter bit 16 */
  2379. #define CAN_F8R1_FB17 0x00020000U /*!<Filter bit 17 */
  2380. #define CAN_F8R1_FB18 0x00040000U /*!<Filter bit 18 */
  2381. #define CAN_F8R1_FB19 0x00080000U /*!<Filter bit 19 */
  2382. #define CAN_F8R1_FB20 0x00100000U /*!<Filter bit 20 */
  2383. #define CAN_F8R1_FB21 0x00200000U /*!<Filter bit 21 */
  2384. #define CAN_F8R1_FB22 0x00400000U /*!<Filter bit 22 */
  2385. #define CAN_F8R1_FB23 0x00800000U /*!<Filter bit 23 */
  2386. #define CAN_F8R1_FB24 0x01000000U /*!<Filter bit 24 */
  2387. #define CAN_F8R1_FB25 0x02000000U /*!<Filter bit 25 */
  2388. #define CAN_F8R1_FB26 0x04000000U /*!<Filter bit 26 */
  2389. #define CAN_F8R1_FB27 0x08000000U /*!<Filter bit 27 */
  2390. #define CAN_F8R1_FB28 0x10000000U /*!<Filter bit 28 */
  2391. #define CAN_F8R1_FB29 0x20000000U /*!<Filter bit 29 */
  2392. #define CAN_F8R1_FB30 0x40000000U /*!<Filter bit 30 */
  2393. #define CAN_F8R1_FB31 0x80000000U /*!<Filter bit 31 */
  2394. /******************* Bit definition for CAN_F9R1 register *******************/
  2395. #define CAN_F9R1_FB0 0x00000001U /*!<Filter bit 0 */
  2396. #define CAN_F9R1_FB1 0x00000002U /*!<Filter bit 1 */
  2397. #define CAN_F9R1_FB2 0x00000004U /*!<Filter bit 2 */
  2398. #define CAN_F9R1_FB3 0x00000008U /*!<Filter bit 3 */
  2399. #define CAN_F9R1_FB4 0x00000010U /*!<Filter bit 4 */
  2400. #define CAN_F9R1_FB5 0x00000020U /*!<Filter bit 5 */
  2401. #define CAN_F9R1_FB6 0x00000040U /*!<Filter bit 6 */
  2402. #define CAN_F9R1_FB7 0x00000080U /*!<Filter bit 7 */
  2403. #define CAN_F9R1_FB8 0x00000100U /*!<Filter bit 8 */
  2404. #define CAN_F9R1_FB9 0x00000200U /*!<Filter bit 9 */
  2405. #define CAN_F9R1_FB10 0x00000400U /*!<Filter bit 10 */
  2406. #define CAN_F9R1_FB11 0x00000800U /*!<Filter bit 11 */
  2407. #define CAN_F9R1_FB12 0x00001000U /*!<Filter bit 12 */
  2408. #define CAN_F9R1_FB13 0x00002000U /*!<Filter bit 13 */
  2409. #define CAN_F9R1_FB14 0x00004000U /*!<Filter bit 14 */
  2410. #define CAN_F9R1_FB15 0x00008000U /*!<Filter bit 15 */
  2411. #define CAN_F9R1_FB16 0x00010000U /*!<Filter bit 16 */
  2412. #define CAN_F9R1_FB17 0x00020000U /*!<Filter bit 17 */
  2413. #define CAN_F9R1_FB18 0x00040000U /*!<Filter bit 18 */
  2414. #define CAN_F9R1_FB19 0x00080000U /*!<Filter bit 19 */
  2415. #define CAN_F9R1_FB20 0x00100000U /*!<Filter bit 20 */
  2416. #define CAN_F9R1_FB21 0x00200000U /*!<Filter bit 21 */
  2417. #define CAN_F9R1_FB22 0x00400000U /*!<Filter bit 22 */
  2418. #define CAN_F9R1_FB23 0x00800000U /*!<Filter bit 23 */
  2419. #define CAN_F9R1_FB24 0x01000000U /*!<Filter bit 24 */
  2420. #define CAN_F9R1_FB25 0x02000000U /*!<Filter bit 25 */
  2421. #define CAN_F9R1_FB26 0x04000000U /*!<Filter bit 26 */
  2422. #define CAN_F9R1_FB27 0x08000000U /*!<Filter bit 27 */
  2423. #define CAN_F9R1_FB28 0x10000000U /*!<Filter bit 28 */
  2424. #define CAN_F9R1_FB29 0x20000000U /*!<Filter bit 29 */
  2425. #define CAN_F9R1_FB30 0x40000000U /*!<Filter bit 30 */
  2426. #define CAN_F9R1_FB31 0x80000000U /*!<Filter bit 31 */
  2427. /******************* Bit definition for CAN_F10R1 register ******************/
  2428. #define CAN_F10R1_FB0 0x00000001U /*!<Filter bit 0 */
  2429. #define CAN_F10R1_FB1 0x00000002U /*!<Filter bit 1 */
  2430. #define CAN_F10R1_FB2 0x00000004U /*!<Filter bit 2 */
  2431. #define CAN_F10R1_FB3 0x00000008U /*!<Filter bit 3 */
  2432. #define CAN_F10R1_FB4 0x00000010U /*!<Filter bit 4 */
  2433. #define CAN_F10R1_FB5 0x00000020U /*!<Filter bit 5 */
  2434. #define CAN_F10R1_FB6 0x00000040U /*!<Filter bit 6 */
  2435. #define CAN_F10R1_FB7 0x00000080U /*!<Filter bit 7 */
  2436. #define CAN_F10R1_FB8 0x00000100U /*!<Filter bit 8 */
  2437. #define CAN_F10R1_FB9 0x00000200U /*!<Filter bit 9 */
  2438. #define CAN_F10R1_FB10 0x00000400U /*!<Filter bit 10 */
  2439. #define CAN_F10R1_FB11 0x00000800U /*!<Filter bit 11 */
  2440. #define CAN_F10R1_FB12 0x00001000U /*!<Filter bit 12 */
  2441. #define CAN_F10R1_FB13 0x00002000U /*!<Filter bit 13 */
  2442. #define CAN_F10R1_FB14 0x00004000U /*!<Filter bit 14 */
  2443. #define CAN_F10R1_FB15 0x00008000U /*!<Filter bit 15 */
  2444. #define CAN_F10R1_FB16 0x00010000U /*!<Filter bit 16 */
  2445. #define CAN_F10R1_FB17 0x00020000U /*!<Filter bit 17 */
  2446. #define CAN_F10R1_FB18 0x00040000U /*!<Filter bit 18 */
  2447. #define CAN_F10R1_FB19 0x00080000U /*!<Filter bit 19 */
  2448. #define CAN_F10R1_FB20 0x00100000U /*!<Filter bit 20 */
  2449. #define CAN_F10R1_FB21 0x00200000U /*!<Filter bit 21 */
  2450. #define CAN_F10R1_FB22 0x00400000U /*!<Filter bit 22 */
  2451. #define CAN_F10R1_FB23 0x00800000U /*!<Filter bit 23 */
  2452. #define CAN_F10R1_FB24 0x01000000U /*!<Filter bit 24 */
  2453. #define CAN_F10R1_FB25 0x02000000U /*!<Filter bit 25 */
  2454. #define CAN_F10R1_FB26 0x04000000U /*!<Filter bit 26 */
  2455. #define CAN_F10R1_FB27 0x08000000U /*!<Filter bit 27 */
  2456. #define CAN_F10R1_FB28 0x10000000U /*!<Filter bit 28 */
  2457. #define CAN_F10R1_FB29 0x20000000U /*!<Filter bit 29 */
  2458. #define CAN_F10R1_FB30 0x40000000U /*!<Filter bit 30 */
  2459. #define CAN_F10R1_FB31 0x80000000U /*!<Filter bit 31 */
  2460. /******************* Bit definition for CAN_F11R1 register ******************/
  2461. #define CAN_F11R1_FB0 0x00000001U /*!<Filter bit 0 */
  2462. #define CAN_F11R1_FB1 0x00000002U /*!<Filter bit 1 */
  2463. #define CAN_F11R1_FB2 0x00000004U /*!<Filter bit 2 */
  2464. #define CAN_F11R1_FB3 0x00000008U /*!<Filter bit 3 */
  2465. #define CAN_F11R1_FB4 0x00000010U /*!<Filter bit 4 */
  2466. #define CAN_F11R1_FB5 0x00000020U /*!<Filter bit 5 */
  2467. #define CAN_F11R1_FB6 0x00000040U /*!<Filter bit 6 */
  2468. #define CAN_F11R1_FB7 0x00000080U /*!<Filter bit 7 */
  2469. #define CAN_F11R1_FB8 0x00000100U /*!<Filter bit 8 */
  2470. #define CAN_F11R1_FB9 0x00000200U /*!<Filter bit 9 */
  2471. #define CAN_F11R1_FB10 0x00000400U /*!<Filter bit 10 */
  2472. #define CAN_F11R1_FB11 0x00000800U /*!<Filter bit 11 */
  2473. #define CAN_F11R1_FB12 0x00001000U /*!<Filter bit 12 */
  2474. #define CAN_F11R1_FB13 0x00002000U /*!<Filter bit 13 */
  2475. #define CAN_F11R1_FB14 0x00004000U /*!<Filter bit 14 */
  2476. #define CAN_F11R1_FB15 0x00008000U /*!<Filter bit 15 */
  2477. #define CAN_F11R1_FB16 0x00010000U /*!<Filter bit 16 */
  2478. #define CAN_F11R1_FB17 0x00020000U /*!<Filter bit 17 */
  2479. #define CAN_F11R1_FB18 0x00040000U /*!<Filter bit 18 */
  2480. #define CAN_F11R1_FB19 0x00080000U /*!<Filter bit 19 */
  2481. #define CAN_F11R1_FB20 0x00100000U /*!<Filter bit 20 */
  2482. #define CAN_F11R1_FB21 0x00200000U /*!<Filter bit 21 */
  2483. #define CAN_F11R1_FB22 0x00400000U /*!<Filter bit 22 */
  2484. #define CAN_F11R1_FB23 0x00800000U /*!<Filter bit 23 */
  2485. #define CAN_F11R1_FB24 0x01000000U /*!<Filter bit 24 */
  2486. #define CAN_F11R1_FB25 0x02000000U /*!<Filter bit 25 */
  2487. #define CAN_F11R1_FB26 0x04000000U /*!<Filter bit 26 */
  2488. #define CAN_F11R1_FB27 0x08000000U /*!<Filter bit 27 */
  2489. #define CAN_F11R1_FB28 0x10000000U /*!<Filter bit 28 */
  2490. #define CAN_F11R1_FB29 0x20000000U /*!<Filter bit 29 */
  2491. #define CAN_F11R1_FB30 0x40000000U /*!<Filter bit 30 */
  2492. #define CAN_F11R1_FB31 0x80000000U /*!<Filter bit 31 */
  2493. /******************* Bit definition for CAN_F12R1 register ******************/
  2494. #define CAN_F12R1_FB0 0x00000001U /*!<Filter bit 0 */
  2495. #define CAN_F12R1_FB1 0x00000002U /*!<Filter bit 1 */
  2496. #define CAN_F12R1_FB2 0x00000004U /*!<Filter bit 2 */
  2497. #define CAN_F12R1_FB3 0x00000008U /*!<Filter bit 3 */
  2498. #define CAN_F12R1_FB4 0x00000010U /*!<Filter bit 4 */
  2499. #define CAN_F12R1_FB5 0x00000020U /*!<Filter bit 5 */
  2500. #define CAN_F12R1_FB6 0x00000040U /*!<Filter bit 6 */
  2501. #define CAN_F12R1_FB7 0x00000080U /*!<Filter bit 7 */
  2502. #define CAN_F12R1_FB8 0x00000100U /*!<Filter bit 8 */
  2503. #define CAN_F12R1_FB9 0x00000200U /*!<Filter bit 9 */
  2504. #define CAN_F12R1_FB10 0x00000400U /*!<Filter bit 10 */
  2505. #define CAN_F12R1_FB11 0x00000800U /*!<Filter bit 11 */
  2506. #define CAN_F12R1_FB12 0x00001000U /*!<Filter bit 12 */
  2507. #define CAN_F12R1_FB13 0x00002000U /*!<Filter bit 13 */
  2508. #define CAN_F12R1_FB14 0x00004000U /*!<Filter bit 14 */
  2509. #define CAN_F12R1_FB15 0x00008000U /*!<Filter bit 15 */
  2510. #define CAN_F12R1_FB16 0x00010000U /*!<Filter bit 16 */
  2511. #define CAN_F12R1_FB17 0x00020000U /*!<Filter bit 17 */
  2512. #define CAN_F12R1_FB18 0x00040000U /*!<Filter bit 18 */
  2513. #define CAN_F12R1_FB19 0x00080000U /*!<Filter bit 19 */
  2514. #define CAN_F12R1_FB20 0x00100000U /*!<Filter bit 20 */
  2515. #define CAN_F12R1_FB21 0x00200000U /*!<Filter bit 21 */
  2516. #define CAN_F12R1_FB22 0x00400000U /*!<Filter bit 22 */
  2517. #define CAN_F12R1_FB23 0x00800000U /*!<Filter bit 23 */
  2518. #define CAN_F12R1_FB24 0x01000000U /*!<Filter bit 24 */
  2519. #define CAN_F12R1_FB25 0x02000000U /*!<Filter bit 25 */
  2520. #define CAN_F12R1_FB26 0x04000000U /*!<Filter bit 26 */
  2521. #define CAN_F12R1_FB27 0x08000000U /*!<Filter bit 27 */
  2522. #define CAN_F12R1_FB28 0x10000000U /*!<Filter bit 28 */
  2523. #define CAN_F12R1_FB29 0x20000000U /*!<Filter bit 29 */
  2524. #define CAN_F12R1_FB30 0x40000000U /*!<Filter bit 30 */
  2525. #define CAN_F12R1_FB31 0x80000000U /*!<Filter bit 31 */
  2526. /******************* Bit definition for CAN_F13R1 register ******************/
  2527. #define CAN_F13R1_FB0 0x00000001U /*!<Filter bit 0 */
  2528. #define CAN_F13R1_FB1 0x00000002U /*!<Filter bit 1 */
  2529. #define CAN_F13R1_FB2 0x00000004U /*!<Filter bit 2 */
  2530. #define CAN_F13R1_FB3 0x00000008U /*!<Filter bit 3 */
  2531. #define CAN_F13R1_FB4 0x00000010U /*!<Filter bit 4 */
  2532. #define CAN_F13R1_FB5 0x00000020U /*!<Filter bit 5 */
  2533. #define CAN_F13R1_FB6 0x00000040U /*!<Filter bit 6 */
  2534. #define CAN_F13R1_FB7 0x00000080U /*!<Filter bit 7 */
  2535. #define CAN_F13R1_FB8 0x00000100U /*!<Filter bit 8 */
  2536. #define CAN_F13R1_FB9 0x00000200U /*!<Filter bit 9 */
  2537. #define CAN_F13R1_FB10 0x00000400U /*!<Filter bit 10 */
  2538. #define CAN_F13R1_FB11 0x00000800U /*!<Filter bit 11 */
  2539. #define CAN_F13R1_FB12 0x00001000U /*!<Filter bit 12 */
  2540. #define CAN_F13R1_FB13 0x00002000U /*!<Filter bit 13 */
  2541. #define CAN_F13R1_FB14 0x00004000U /*!<Filter bit 14 */
  2542. #define CAN_F13R1_FB15 0x00008000U /*!<Filter bit 15 */
  2543. #define CAN_F13R1_FB16 0x00010000U /*!<Filter bit 16 */
  2544. #define CAN_F13R1_FB17 0x00020000U /*!<Filter bit 17 */
  2545. #define CAN_F13R1_FB18 0x00040000U /*!<Filter bit 18 */
  2546. #define CAN_F13R1_FB19 0x00080000U /*!<Filter bit 19 */
  2547. #define CAN_F13R1_FB20 0x00100000U /*!<Filter bit 20 */
  2548. #define CAN_F13R1_FB21 0x00200000U /*!<Filter bit 21 */
  2549. #define CAN_F13R1_FB22 0x00400000U /*!<Filter bit 22 */
  2550. #define CAN_F13R1_FB23 0x00800000U /*!<Filter bit 23 */
  2551. #define CAN_F13R1_FB24 0x01000000U /*!<Filter bit 24 */
  2552. #define CAN_F13R1_FB25 0x02000000U /*!<Filter bit 25 */
  2553. #define CAN_F13R1_FB26 0x04000000U /*!<Filter bit 26 */
  2554. #define CAN_F13R1_FB27 0x08000000U /*!<Filter bit 27 */
  2555. #define CAN_F13R1_FB28 0x10000000U /*!<Filter bit 28 */
  2556. #define CAN_F13R1_FB29 0x20000000U /*!<Filter bit 29 */
  2557. #define CAN_F13R1_FB30 0x40000000U /*!<Filter bit 30 */
  2558. #define CAN_F13R1_FB31 0x80000000U /*!<Filter bit 31 */
  2559. /******************* Bit definition for CAN_F0R2 register *******************/
  2560. #define CAN_F0R2_FB0 0x00000001U /*!<Filter bit 0 */
  2561. #define CAN_F0R2_FB1 0x00000002U /*!<Filter bit 1 */
  2562. #define CAN_F0R2_FB2 0x00000004U /*!<Filter bit 2 */
  2563. #define CAN_F0R2_FB3 0x00000008U /*!<Filter bit 3 */
  2564. #define CAN_F0R2_FB4 0x00000010U /*!<Filter bit 4 */
  2565. #define CAN_F0R2_FB5 0x00000020U /*!<Filter bit 5 */
  2566. #define CAN_F0R2_FB6 0x00000040U /*!<Filter bit 6 */
  2567. #define CAN_F0R2_FB7 0x00000080U /*!<Filter bit 7 */
  2568. #define CAN_F0R2_FB8 0x00000100U /*!<Filter bit 8 */
  2569. #define CAN_F0R2_FB9 0x00000200U /*!<Filter bit 9 */
  2570. #define CAN_F0R2_FB10 0x00000400U /*!<Filter bit 10 */
  2571. #define CAN_F0R2_FB11 0x00000800U /*!<Filter bit 11 */
  2572. #define CAN_F0R2_FB12 0x00001000U /*!<Filter bit 12 */
  2573. #define CAN_F0R2_FB13 0x00002000U /*!<Filter bit 13 */
  2574. #define CAN_F0R2_FB14 0x00004000U /*!<Filter bit 14 */
  2575. #define CAN_F0R2_FB15 0x00008000U /*!<Filter bit 15 */
  2576. #define CAN_F0R2_FB16 0x00010000U /*!<Filter bit 16 */
  2577. #define CAN_F0R2_FB17 0x00020000U /*!<Filter bit 17 */
  2578. #define CAN_F0R2_FB18 0x00040000U /*!<Filter bit 18 */
  2579. #define CAN_F0R2_FB19 0x00080000U /*!<Filter bit 19 */
  2580. #define CAN_F0R2_FB20 0x00100000U /*!<Filter bit 20 */
  2581. #define CAN_F0R2_FB21 0x00200000U /*!<Filter bit 21 */
  2582. #define CAN_F0R2_FB22 0x00400000U /*!<Filter bit 22 */
  2583. #define CAN_F0R2_FB23 0x00800000U /*!<Filter bit 23 */
  2584. #define CAN_F0R2_FB24 0x01000000U /*!<Filter bit 24 */
  2585. #define CAN_F0R2_FB25 0x02000000U /*!<Filter bit 25 */
  2586. #define CAN_F0R2_FB26 0x04000000U /*!<Filter bit 26 */
  2587. #define CAN_F0R2_FB27 0x08000000U /*!<Filter bit 27 */
  2588. #define CAN_F0R2_FB28 0x10000000U /*!<Filter bit 28 */
  2589. #define CAN_F0R2_FB29 0x20000000U /*!<Filter bit 29 */
  2590. #define CAN_F0R2_FB30 0x40000000U /*!<Filter bit 30 */
  2591. #define CAN_F0R2_FB31 0x80000000U /*!<Filter bit 31 */
  2592. /******************* Bit definition for CAN_F1R2 register *******************/
  2593. #define CAN_F1R2_FB0 0x00000001U /*!<Filter bit 0 */
  2594. #define CAN_F1R2_FB1 0x00000002U /*!<Filter bit 1 */
  2595. #define CAN_F1R2_FB2 0x00000004U /*!<Filter bit 2 */
  2596. #define CAN_F1R2_FB3 0x00000008U /*!<Filter bit 3 */
  2597. #define CAN_F1R2_FB4 0x00000010U /*!<Filter bit 4 */
  2598. #define CAN_F1R2_FB5 0x00000020U /*!<Filter bit 5 */
  2599. #define CAN_F1R2_FB6 0x00000040U /*!<Filter bit 6 */
  2600. #define CAN_F1R2_FB7 0x00000080U /*!<Filter bit 7 */
  2601. #define CAN_F1R2_FB8 0x00000100U /*!<Filter bit 8 */
  2602. #define CAN_F1R2_FB9 0x00000200U /*!<Filter bit 9 */
  2603. #define CAN_F1R2_FB10 0x00000400U /*!<Filter bit 10 */
  2604. #define CAN_F1R2_FB11 0x00000800U /*!<Filter bit 11 */
  2605. #define CAN_F1R2_FB12 0x00001000U /*!<Filter bit 12 */
  2606. #define CAN_F1R2_FB13 0x00002000U /*!<Filter bit 13 */
  2607. #define CAN_F1R2_FB14 0x00004000U /*!<Filter bit 14 */
  2608. #define CAN_F1R2_FB15 0x00008000U /*!<Filter bit 15 */
  2609. #define CAN_F1R2_FB16 0x00010000U /*!<Filter bit 16 */
  2610. #define CAN_F1R2_FB17 0x00020000U /*!<Filter bit 17 */
  2611. #define CAN_F1R2_FB18 0x00040000U /*!<Filter bit 18 */
  2612. #define CAN_F1R2_FB19 0x00080000U /*!<Filter bit 19 */
  2613. #define CAN_F1R2_FB20 0x00100000U /*!<Filter bit 20 */
  2614. #define CAN_F1R2_FB21 0x00200000U /*!<Filter bit 21 */
  2615. #define CAN_F1R2_FB22 0x00400000U /*!<Filter bit 22 */
  2616. #define CAN_F1R2_FB23 0x00800000U /*!<Filter bit 23 */
  2617. #define CAN_F1R2_FB24 0x01000000U /*!<Filter bit 24 */
  2618. #define CAN_F1R2_FB25 0x02000000U /*!<Filter bit 25 */
  2619. #define CAN_F1R2_FB26 0x04000000U /*!<Filter bit 26 */
  2620. #define CAN_F1R2_FB27 0x08000000U /*!<Filter bit 27 */
  2621. #define CAN_F1R2_FB28 0x10000000U /*!<Filter bit 28 */
  2622. #define CAN_F1R2_FB29 0x20000000U /*!<Filter bit 29 */
  2623. #define CAN_F1R2_FB30 0x40000000U /*!<Filter bit 30 */
  2624. #define CAN_F1R2_FB31 0x80000000U /*!<Filter bit 31 */
  2625. /******************* Bit definition for CAN_F2R2 register *******************/
  2626. #define CAN_F2R2_FB0 0x00000001U /*!<Filter bit 0 */
  2627. #define CAN_F2R2_FB1 0x00000002U /*!<Filter bit 1 */
  2628. #define CAN_F2R2_FB2 0x00000004U /*!<Filter bit 2 */
  2629. #define CAN_F2R2_FB3 0x00000008U /*!<Filter bit 3 */
  2630. #define CAN_F2R2_FB4 0x00000010U /*!<Filter bit 4 */
  2631. #define CAN_F2R2_FB5 0x00000020U /*!<Filter bit 5 */
  2632. #define CAN_F2R2_FB6 0x00000040U /*!<Filter bit 6 */
  2633. #define CAN_F2R2_FB7 0x00000080U /*!<Filter bit 7 */
  2634. #define CAN_F2R2_FB8 0x00000100U /*!<Filter bit 8 */
  2635. #define CAN_F2R2_FB9 0x00000200U /*!<Filter bit 9 */
  2636. #define CAN_F2R2_FB10 0x00000400U /*!<Filter bit 10 */
  2637. #define CAN_F2R2_FB11 0x00000800U /*!<Filter bit 11 */
  2638. #define CAN_F2R2_FB12 0x00001000U /*!<Filter bit 12 */
  2639. #define CAN_F2R2_FB13 0x00002000U /*!<Filter bit 13 */
  2640. #define CAN_F2R2_FB14 0x00004000U /*!<Filter bit 14 */
  2641. #define CAN_F2R2_FB15 0x00008000U /*!<Filter bit 15 */
  2642. #define CAN_F2R2_FB16 0x00010000U /*!<Filter bit 16 */
  2643. #define CAN_F2R2_FB17 0x00020000U /*!<Filter bit 17 */
  2644. #define CAN_F2R2_FB18 0x00040000U /*!<Filter bit 18 */
  2645. #define CAN_F2R2_FB19 0x00080000U /*!<Filter bit 19 */
  2646. #define CAN_F2R2_FB20 0x00100000U /*!<Filter bit 20 */
  2647. #define CAN_F2R2_FB21 0x00200000U /*!<Filter bit 21 */
  2648. #define CAN_F2R2_FB22 0x00400000U /*!<Filter bit 22 */
  2649. #define CAN_F2R2_FB23 0x00800000U /*!<Filter bit 23 */
  2650. #define CAN_F2R2_FB24 0x01000000U /*!<Filter bit 24 */
  2651. #define CAN_F2R2_FB25 0x02000000U /*!<Filter bit 25 */
  2652. #define CAN_F2R2_FB26 0x04000000U /*!<Filter bit 26 */
  2653. #define CAN_F2R2_FB27 0x08000000U /*!<Filter bit 27 */
  2654. #define CAN_F2R2_FB28 0x10000000U /*!<Filter bit 28 */
  2655. #define CAN_F2R2_FB29 0x20000000U /*!<Filter bit 29 */
  2656. #define CAN_F2R2_FB30 0x40000000U /*!<Filter bit 30 */
  2657. #define CAN_F2R2_FB31 0x80000000U /*!<Filter bit 31 */
  2658. /******************* Bit definition for CAN_F3R2 register *******************/
  2659. #define CAN_F3R2_FB0 0x00000001U /*!<Filter bit 0 */
  2660. #define CAN_F3R2_FB1 0x00000002U /*!<Filter bit 1 */
  2661. #define CAN_F3R2_FB2 0x00000004U /*!<Filter bit 2 */
  2662. #define CAN_F3R2_FB3 0x00000008U /*!<Filter bit 3 */
  2663. #define CAN_F3R2_FB4 0x00000010U /*!<Filter bit 4 */
  2664. #define CAN_F3R2_FB5 0x00000020U /*!<Filter bit 5 */
  2665. #define CAN_F3R2_FB6 0x00000040U /*!<Filter bit 6 */
  2666. #define CAN_F3R2_FB7 0x00000080U /*!<Filter bit 7 */
  2667. #define CAN_F3R2_FB8 0x00000100U /*!<Filter bit 8 */
  2668. #define CAN_F3R2_FB9 0x00000200U /*!<Filter bit 9 */
  2669. #define CAN_F3R2_FB10 0x00000400U /*!<Filter bit 10 */
  2670. #define CAN_F3R2_FB11 0x00000800U /*!<Filter bit 11 */
  2671. #define CAN_F3R2_FB12 0x00001000U /*!<Filter bit 12 */
  2672. #define CAN_F3R2_FB13 0x00002000U /*!<Filter bit 13 */
  2673. #define CAN_F3R2_FB14 0x00004000U /*!<Filter bit 14 */
  2674. #define CAN_F3R2_FB15 0x00008000U /*!<Filter bit 15 */
  2675. #define CAN_F3R2_FB16 0x00010000U /*!<Filter bit 16 */
  2676. #define CAN_F3R2_FB17 0x00020000U /*!<Filter bit 17 */
  2677. #define CAN_F3R2_FB18 0x00040000U /*!<Filter bit 18 */
  2678. #define CAN_F3R2_FB19 0x00080000U /*!<Filter bit 19 */
  2679. #define CAN_F3R2_FB20 0x00100000U /*!<Filter bit 20 */
  2680. #define CAN_F3R2_FB21 0x00200000U /*!<Filter bit 21 */
  2681. #define CAN_F3R2_FB22 0x00400000U /*!<Filter bit 22 */
  2682. #define CAN_F3R2_FB23 0x00800000U /*!<Filter bit 23 */
  2683. #define CAN_F3R2_FB24 0x01000000U /*!<Filter bit 24 */
  2684. #define CAN_F3R2_FB25 0x02000000U /*!<Filter bit 25 */
  2685. #define CAN_F3R2_FB26 0x04000000U /*!<Filter bit 26 */
  2686. #define CAN_F3R2_FB27 0x08000000U /*!<Filter bit 27 */
  2687. #define CAN_F3R2_FB28 0x10000000U /*!<Filter bit 28 */
  2688. #define CAN_F3R2_FB29 0x20000000U /*!<Filter bit 29 */
  2689. #define CAN_F3R2_FB30 0x40000000U /*!<Filter bit 30 */
  2690. #define CAN_F3R2_FB31 0x80000000U /*!<Filter bit 31 */
  2691. /******************* Bit definition for CAN_F4R2 register *******************/
  2692. #define CAN_F4R2_FB0 0x00000001U /*!<Filter bit 0 */
  2693. #define CAN_F4R2_FB1 0x00000002U /*!<Filter bit 1 */
  2694. #define CAN_F4R2_FB2 0x00000004U /*!<Filter bit 2 */
  2695. #define CAN_F4R2_FB3 0x00000008U /*!<Filter bit 3 */
  2696. #define CAN_F4R2_FB4 0x00000010U /*!<Filter bit 4 */
  2697. #define CAN_F4R2_FB5 0x00000020U /*!<Filter bit 5 */
  2698. #define CAN_F4R2_FB6 0x00000040U /*!<Filter bit 6 */
  2699. #define CAN_F4R2_FB7 0x00000080U /*!<Filter bit 7 */
  2700. #define CAN_F4R2_FB8 0x00000100U /*!<Filter bit 8 */
  2701. #define CAN_F4R2_FB9 0x00000200U /*!<Filter bit 9 */
  2702. #define CAN_F4R2_FB10 0x00000400U /*!<Filter bit 10 */
  2703. #define CAN_F4R2_FB11 0x00000800U /*!<Filter bit 11 */
  2704. #define CAN_F4R2_FB12 0x00001000U /*!<Filter bit 12 */
  2705. #define CAN_F4R2_FB13 0x00002000U /*!<Filter bit 13 */
  2706. #define CAN_F4R2_FB14 0x00004000U /*!<Filter bit 14 */
  2707. #define CAN_F4R2_FB15 0x00008000U /*!<Filter bit 15 */
  2708. #define CAN_F4R2_FB16 0x00010000U /*!<Filter bit 16 */
  2709. #define CAN_F4R2_FB17 0x00020000U /*!<Filter bit 17 */
  2710. #define CAN_F4R2_FB18 0x00040000U /*!<Filter bit 18 */
  2711. #define CAN_F4R2_FB19 0x00080000U /*!<Filter bit 19 */
  2712. #define CAN_F4R2_FB20 0x00100000U /*!<Filter bit 20 */
  2713. #define CAN_F4R2_FB21 0x00200000U /*!<Filter bit 21 */
  2714. #define CAN_F4R2_FB22 0x00400000U /*!<Filter bit 22 */
  2715. #define CAN_F4R2_FB23 0x00800000U /*!<Filter bit 23 */
  2716. #define CAN_F4R2_FB24 0x01000000U /*!<Filter bit 24 */
  2717. #define CAN_F4R2_FB25 0x02000000U /*!<Filter bit 25 */
  2718. #define CAN_F4R2_FB26 0x04000000U /*!<Filter bit 26 */
  2719. #define CAN_F4R2_FB27 0x08000000U /*!<Filter bit 27 */
  2720. #define CAN_F4R2_FB28 0x10000000U /*!<Filter bit 28 */
  2721. #define CAN_F4R2_FB29 0x20000000U /*!<Filter bit 29 */
  2722. #define CAN_F4R2_FB30 0x40000000U /*!<Filter bit 30 */
  2723. #define CAN_F4R2_FB31 0x80000000U /*!<Filter bit 31 */
  2724. /******************* Bit definition for CAN_F5R2 register *******************/
  2725. #define CAN_F5R2_FB0 0x00000001U /*!<Filter bit 0 */
  2726. #define CAN_F5R2_FB1 0x00000002U /*!<Filter bit 1 */
  2727. #define CAN_F5R2_FB2 0x00000004U /*!<Filter bit 2 */
  2728. #define CAN_F5R2_FB3 0x00000008U /*!<Filter bit 3 */
  2729. #define CAN_F5R2_FB4 0x00000010U /*!<Filter bit 4 */
  2730. #define CAN_F5R2_FB5 0x00000020U /*!<Filter bit 5 */
  2731. #define CAN_F5R2_FB6 0x00000040U /*!<Filter bit 6 */
  2732. #define CAN_F5R2_FB7 0x00000080U /*!<Filter bit 7 */
  2733. #define CAN_F5R2_FB8 0x00000100U /*!<Filter bit 8 */
  2734. #define CAN_F5R2_FB9 0x00000200U /*!<Filter bit 9 */
  2735. #define CAN_F5R2_FB10 0x00000400U /*!<Filter bit 10 */
  2736. #define CAN_F5R2_FB11 0x00000800U /*!<Filter bit 11 */
  2737. #define CAN_F5R2_FB12 0x00001000U /*!<Filter bit 12 */
  2738. #define CAN_F5R2_FB13 0x00002000U /*!<Filter bit 13 */
  2739. #define CAN_F5R2_FB14 0x00004000U /*!<Filter bit 14 */
  2740. #define CAN_F5R2_FB15 0x00008000U /*!<Filter bit 15 */
  2741. #define CAN_F5R2_FB16 0x00010000U /*!<Filter bit 16 */
  2742. #define CAN_F5R2_FB17 0x00020000U /*!<Filter bit 17 */
  2743. #define CAN_F5R2_FB18 0x00040000U /*!<Filter bit 18 */
  2744. #define CAN_F5R2_FB19 0x00080000U /*!<Filter bit 19 */
  2745. #define CAN_F5R2_FB20 0x00100000U /*!<Filter bit 20 */
  2746. #define CAN_F5R2_FB21 0x00200000U /*!<Filter bit 21 */
  2747. #define CAN_F5R2_FB22 0x00400000U /*!<Filter bit 22 */
  2748. #define CAN_F5R2_FB23 0x00800000U /*!<Filter bit 23 */
  2749. #define CAN_F5R2_FB24 0x01000000U /*!<Filter bit 24 */
  2750. #define CAN_F5R2_FB25 0x02000000U /*!<Filter bit 25 */
  2751. #define CAN_F5R2_FB26 0x04000000U /*!<Filter bit 26 */
  2752. #define CAN_F5R2_FB27 0x08000000U /*!<Filter bit 27 */
  2753. #define CAN_F5R2_FB28 0x10000000U /*!<Filter bit 28 */
  2754. #define CAN_F5R2_FB29 0x20000000U /*!<Filter bit 29 */
  2755. #define CAN_F5R2_FB30 0x40000000U /*!<Filter bit 30 */
  2756. #define CAN_F5R2_FB31 0x80000000U /*!<Filter bit 31 */
  2757. /******************* Bit definition for CAN_F6R2 register *******************/
  2758. #define CAN_F6R2_FB0 0x00000001U /*!<Filter bit 0 */
  2759. #define CAN_F6R2_FB1 0x00000002U /*!<Filter bit 1 */
  2760. #define CAN_F6R2_FB2 0x00000004U /*!<Filter bit 2 */
  2761. #define CAN_F6R2_FB3 0x00000008U /*!<Filter bit 3 */
  2762. #define CAN_F6R2_FB4 0x00000010U /*!<Filter bit 4 */
  2763. #define CAN_F6R2_FB5 0x00000020U /*!<Filter bit 5 */
  2764. #define CAN_F6R2_FB6 0x00000040U /*!<Filter bit 6 */
  2765. #define CAN_F6R2_FB7 0x00000080U /*!<Filter bit 7 */
  2766. #define CAN_F6R2_FB8 0x00000100U /*!<Filter bit 8 */
  2767. #define CAN_F6R2_FB9 0x00000200U /*!<Filter bit 9 */
  2768. #define CAN_F6R2_FB10 0x00000400U /*!<Filter bit 10 */
  2769. #define CAN_F6R2_FB11 0x00000800U /*!<Filter bit 11 */
  2770. #define CAN_F6R2_FB12 0x00001000U /*!<Filter bit 12 */
  2771. #define CAN_F6R2_FB13 0x00002000U /*!<Filter bit 13 */
  2772. #define CAN_F6R2_FB14 0x00004000U /*!<Filter bit 14 */
  2773. #define CAN_F6R2_FB15 0x00008000U /*!<Filter bit 15 */
  2774. #define CAN_F6R2_FB16 0x00010000U /*!<Filter bit 16 */
  2775. #define CAN_F6R2_FB17 0x00020000U /*!<Filter bit 17 */
  2776. #define CAN_F6R2_FB18 0x00040000U /*!<Filter bit 18 */
  2777. #define CAN_F6R2_FB19 0x00080000U /*!<Filter bit 19 */
  2778. #define CAN_F6R2_FB20 0x00100000U /*!<Filter bit 20 */
  2779. #define CAN_F6R2_FB21 0x00200000U /*!<Filter bit 21 */
  2780. #define CAN_F6R2_FB22 0x00400000U /*!<Filter bit 22 */
  2781. #define CAN_F6R2_FB23 0x00800000U /*!<Filter bit 23 */
  2782. #define CAN_F6R2_FB24 0x01000000U /*!<Filter bit 24 */
  2783. #define CAN_F6R2_FB25 0x02000000U /*!<Filter bit 25 */
  2784. #define CAN_F6R2_FB26 0x04000000U /*!<Filter bit 26 */
  2785. #define CAN_F6R2_FB27 0x08000000U /*!<Filter bit 27 */
  2786. #define CAN_F6R2_FB28 0x10000000U /*!<Filter bit 28 */
  2787. #define CAN_F6R2_FB29 0x20000000U /*!<Filter bit 29 */
  2788. #define CAN_F6R2_FB30 0x40000000U /*!<Filter bit 30 */
  2789. #define CAN_F6R2_FB31 0x80000000U /*!<Filter bit 31 */
  2790. /******************* Bit definition for CAN_F7R2 register *******************/
  2791. #define CAN_F7R2_FB0 0x00000001U /*!<Filter bit 0 */
  2792. #define CAN_F7R2_FB1 0x00000002U /*!<Filter bit 1 */
  2793. #define CAN_F7R2_FB2 0x00000004U /*!<Filter bit 2 */
  2794. #define CAN_F7R2_FB3 0x00000008U /*!<Filter bit 3 */
  2795. #define CAN_F7R2_FB4 0x00000010U /*!<Filter bit 4 */
  2796. #define CAN_F7R2_FB5 0x00000020U /*!<Filter bit 5 */
  2797. #define CAN_F7R2_FB6 0x00000040U /*!<Filter bit 6 */
  2798. #define CAN_F7R2_FB7 0x00000080U /*!<Filter bit 7 */
  2799. #define CAN_F7R2_FB8 0x00000100U /*!<Filter bit 8 */
  2800. #define CAN_F7R2_FB9 0x00000200U /*!<Filter bit 9 */
  2801. #define CAN_F7R2_FB10 0x00000400U /*!<Filter bit 10 */
  2802. #define CAN_F7R2_FB11 0x00000800U /*!<Filter bit 11 */
  2803. #define CAN_F7R2_FB12 0x00001000U /*!<Filter bit 12 */
  2804. #define CAN_F7R2_FB13 0x00002000U /*!<Filter bit 13 */
  2805. #define CAN_F7R2_FB14 0x00004000U /*!<Filter bit 14 */
  2806. #define CAN_F7R2_FB15 0x00008000U /*!<Filter bit 15 */
  2807. #define CAN_F7R2_FB16 0x00010000U /*!<Filter bit 16 */
  2808. #define CAN_F7R2_FB17 0x00020000U /*!<Filter bit 17 */
  2809. #define CAN_F7R2_FB18 0x00040000U /*!<Filter bit 18 */
  2810. #define CAN_F7R2_FB19 0x00080000U /*!<Filter bit 19 */
  2811. #define CAN_F7R2_FB20 0x00100000U /*!<Filter bit 20 */
  2812. #define CAN_F7R2_FB21 0x00200000U /*!<Filter bit 21 */
  2813. #define CAN_F7R2_FB22 0x00400000U /*!<Filter bit 22 */
  2814. #define CAN_F7R2_FB23 0x00800000U /*!<Filter bit 23 */
  2815. #define CAN_F7R2_FB24 0x01000000U /*!<Filter bit 24 */
  2816. #define CAN_F7R2_FB25 0x02000000U /*!<Filter bit 25 */
  2817. #define CAN_F7R2_FB26 0x04000000U /*!<Filter bit 26 */
  2818. #define CAN_F7R2_FB27 0x08000000U /*!<Filter bit 27 */
  2819. #define CAN_F7R2_FB28 0x10000000U /*!<Filter bit 28 */
  2820. #define CAN_F7R2_FB29 0x20000000U /*!<Filter bit 29 */
  2821. #define CAN_F7R2_FB30 0x40000000U /*!<Filter bit 30 */
  2822. #define CAN_F7R2_FB31 0x80000000U /*!<Filter bit 31 */
  2823. /******************* Bit definition for CAN_F8R2 register *******************/
  2824. #define CAN_F8R2_FB0 0x00000001U /*!<Filter bit 0 */
  2825. #define CAN_F8R2_FB1 0x00000002U /*!<Filter bit 1 */
  2826. #define CAN_F8R2_FB2 0x00000004U /*!<Filter bit 2 */
  2827. #define CAN_F8R2_FB3 0x00000008U /*!<Filter bit 3 */
  2828. #define CAN_F8R2_FB4 0x00000010U /*!<Filter bit 4 */
  2829. #define CAN_F8R2_FB5 0x00000020U /*!<Filter bit 5 */
  2830. #define CAN_F8R2_FB6 0x00000040U /*!<Filter bit 6 */
  2831. #define CAN_F8R2_FB7 0x00000080U /*!<Filter bit 7 */
  2832. #define CAN_F8R2_FB8 0x00000100U /*!<Filter bit 8 */
  2833. #define CAN_F8R2_FB9 0x00000200U /*!<Filter bit 9 */
  2834. #define CAN_F8R2_FB10 0x00000400U /*!<Filter bit 10 */
  2835. #define CAN_F8R2_FB11 0x00000800U /*!<Filter bit 11 */
  2836. #define CAN_F8R2_FB12 0x00001000U /*!<Filter bit 12 */
  2837. #define CAN_F8R2_FB13 0x00002000U /*!<Filter bit 13 */
  2838. #define CAN_F8R2_FB14 0x00004000U /*!<Filter bit 14 */
  2839. #define CAN_F8R2_FB15 0x00008000U /*!<Filter bit 15 */
  2840. #define CAN_F8R2_FB16 0x00010000U /*!<Filter bit 16 */
  2841. #define CAN_F8R2_FB17 0x00020000U /*!<Filter bit 17 */
  2842. #define CAN_F8R2_FB18 0x00040000U /*!<Filter bit 18 */
  2843. #define CAN_F8R2_FB19 0x00080000U /*!<Filter bit 19 */
  2844. #define CAN_F8R2_FB20 0x00100000U /*!<Filter bit 20 */
  2845. #define CAN_F8R2_FB21 0x00200000U /*!<Filter bit 21 */
  2846. #define CAN_F8R2_FB22 0x00400000U /*!<Filter bit 22 */
  2847. #define CAN_F8R2_FB23 0x00800000U /*!<Filter bit 23 */
  2848. #define CAN_F8R2_FB24 0x01000000U /*!<Filter bit 24 */
  2849. #define CAN_F8R2_FB25 0x02000000U /*!<Filter bit 25 */
  2850. #define CAN_F8R2_FB26 0x04000000U /*!<Filter bit 26 */
  2851. #define CAN_F8R2_FB27 0x08000000U /*!<Filter bit 27 */
  2852. #define CAN_F8R2_FB28 0x10000000U /*!<Filter bit 28 */
  2853. #define CAN_F8R2_FB29 0x20000000U /*!<Filter bit 29 */
  2854. #define CAN_F8R2_FB30 0x40000000U /*!<Filter bit 30 */
  2855. #define CAN_F8R2_FB31 0x80000000U /*!<Filter bit 31 */
  2856. /******************* Bit definition for CAN_F9R2 register *******************/
  2857. #define CAN_F9R2_FB0 0x00000001U /*!<Filter bit 0 */
  2858. #define CAN_F9R2_FB1 0x00000002U /*!<Filter bit 1 */
  2859. #define CAN_F9R2_FB2 0x00000004U /*!<Filter bit 2 */
  2860. #define CAN_F9R2_FB3 0x00000008U /*!<Filter bit 3 */
  2861. #define CAN_F9R2_FB4 0x00000010U /*!<Filter bit 4 */
  2862. #define CAN_F9R2_FB5 0x00000020U /*!<Filter bit 5 */
  2863. #define CAN_F9R2_FB6 0x00000040U /*!<Filter bit 6 */
  2864. #define CAN_F9R2_FB7 0x00000080U /*!<Filter bit 7 */
  2865. #define CAN_F9R2_FB8 0x00000100U /*!<Filter bit 8 */
  2866. #define CAN_F9R2_FB9 0x00000200U /*!<Filter bit 9 */
  2867. #define CAN_F9R2_FB10 0x00000400U /*!<Filter bit 10 */
  2868. #define CAN_F9R2_FB11 0x00000800U /*!<Filter bit 11 */
  2869. #define CAN_F9R2_FB12 0x00001000U /*!<Filter bit 12 */
  2870. #define CAN_F9R2_FB13 0x00002000U /*!<Filter bit 13 */
  2871. #define CAN_F9R2_FB14 0x00004000U /*!<Filter bit 14 */
  2872. #define CAN_F9R2_FB15 0x00008000U /*!<Filter bit 15 */
  2873. #define CAN_F9R2_FB16 0x00010000U /*!<Filter bit 16 */
  2874. #define CAN_F9R2_FB17 0x00020000U /*!<Filter bit 17 */
  2875. #define CAN_F9R2_FB18 0x00040000U /*!<Filter bit 18 */
  2876. #define CAN_F9R2_FB19 0x00080000U /*!<Filter bit 19 */
  2877. #define CAN_F9R2_FB20 0x00100000U /*!<Filter bit 20 */
  2878. #define CAN_F9R2_FB21 0x00200000U /*!<Filter bit 21 */
  2879. #define CAN_F9R2_FB22 0x00400000U /*!<Filter bit 22 */
  2880. #define CAN_F9R2_FB23 0x00800000U /*!<Filter bit 23 */
  2881. #define CAN_F9R2_FB24 0x01000000U /*!<Filter bit 24 */
  2882. #define CAN_F9R2_FB25 0x02000000U /*!<Filter bit 25 */
  2883. #define CAN_F9R2_FB26 0x04000000U /*!<Filter bit 26 */
  2884. #define CAN_F9R2_FB27 0x08000000U /*!<Filter bit 27 */
  2885. #define CAN_F9R2_FB28 0x10000000U /*!<Filter bit 28 */
  2886. #define CAN_F9R2_FB29 0x20000000U /*!<Filter bit 29 */
  2887. #define CAN_F9R2_FB30 0x40000000U /*!<Filter bit 30 */
  2888. #define CAN_F9R2_FB31 0x80000000U /*!<Filter bit 31 */
  2889. /******************* Bit definition for CAN_F10R2 register ******************/
  2890. #define CAN_F10R2_FB0 0x00000001U /*!<Filter bit 0 */
  2891. #define CAN_F10R2_FB1 0x00000002U /*!<Filter bit 1 */
  2892. #define CAN_F10R2_FB2 0x00000004U /*!<Filter bit 2 */
  2893. #define CAN_F10R2_FB3 0x00000008U /*!<Filter bit 3 */
  2894. #define CAN_F10R2_FB4 0x00000010U /*!<Filter bit 4 */
  2895. #define CAN_F10R2_FB5 0x00000020U /*!<Filter bit 5 */
  2896. #define CAN_F10R2_FB6 0x00000040U /*!<Filter bit 6 */
  2897. #define CAN_F10R2_FB7 0x00000080U /*!<Filter bit 7 */
  2898. #define CAN_F10R2_FB8 0x00000100U /*!<Filter bit 8 */
  2899. #define CAN_F10R2_FB9 0x00000200U /*!<Filter bit 9 */
  2900. #define CAN_F10R2_FB10 0x00000400U /*!<Filter bit 10 */
  2901. #define CAN_F10R2_FB11 0x00000800U /*!<Filter bit 11 */
  2902. #define CAN_F10R2_FB12 0x00001000U /*!<Filter bit 12 */
  2903. #define CAN_F10R2_FB13 0x00002000U /*!<Filter bit 13 */
  2904. #define CAN_F10R2_FB14 0x00004000U /*!<Filter bit 14 */
  2905. #define CAN_F10R2_FB15 0x00008000U /*!<Filter bit 15 */
  2906. #define CAN_F10R2_FB16 0x00010000U /*!<Filter bit 16 */
  2907. #define CAN_F10R2_FB17 0x00020000U /*!<Filter bit 17 */
  2908. #define CAN_F10R2_FB18 0x00040000U /*!<Filter bit 18 */
  2909. #define CAN_F10R2_FB19 0x00080000U /*!<Filter bit 19 */
  2910. #define CAN_F10R2_FB20 0x00100000U /*!<Filter bit 20 */
  2911. #define CAN_F10R2_FB21 0x00200000U /*!<Filter bit 21 */
  2912. #define CAN_F10R2_FB22 0x00400000U /*!<Filter bit 22 */
  2913. #define CAN_F10R2_FB23 0x00800000U /*!<Filter bit 23 */
  2914. #define CAN_F10R2_FB24 0x01000000U /*!<Filter bit 24 */
  2915. #define CAN_F10R2_FB25 0x02000000U /*!<Filter bit 25 */
  2916. #define CAN_F10R2_FB26 0x04000000U /*!<Filter bit 26 */
  2917. #define CAN_F10R2_FB27 0x08000000U /*!<Filter bit 27 */
  2918. #define CAN_F10R2_FB28 0x10000000U /*!<Filter bit 28 */
  2919. #define CAN_F10R2_FB29 0x20000000U /*!<Filter bit 29 */
  2920. #define CAN_F10R2_FB30 0x40000000U /*!<Filter bit 30 */
  2921. #define CAN_F10R2_FB31 0x80000000U /*!<Filter bit 31 */
  2922. /******************* Bit definition for CAN_F11R2 register ******************/
  2923. #define CAN_F11R2_FB0 0x00000001U /*!<Filter bit 0 */
  2924. #define CAN_F11R2_FB1 0x00000002U /*!<Filter bit 1 */
  2925. #define CAN_F11R2_FB2 0x00000004U /*!<Filter bit 2 */
  2926. #define CAN_F11R2_FB3 0x00000008U /*!<Filter bit 3 */
  2927. #define CAN_F11R2_FB4 0x00000010U /*!<Filter bit 4 */
  2928. #define CAN_F11R2_FB5 0x00000020U /*!<Filter bit 5 */
  2929. #define CAN_F11R2_FB6 0x00000040U /*!<Filter bit 6 */
  2930. #define CAN_F11R2_FB7 0x00000080U /*!<Filter bit 7 */
  2931. #define CAN_F11R2_FB8 0x00000100U /*!<Filter bit 8 */
  2932. #define CAN_F11R2_FB9 0x00000200U /*!<Filter bit 9 */
  2933. #define CAN_F11R2_FB10 0x00000400U /*!<Filter bit 10 */
  2934. #define CAN_F11R2_FB11 0x00000800U /*!<Filter bit 11 */
  2935. #define CAN_F11R2_FB12 0x00001000U /*!<Filter bit 12 */
  2936. #define CAN_F11R2_FB13 0x00002000U /*!<Filter bit 13 */
  2937. #define CAN_F11R2_FB14 0x00004000U /*!<Filter bit 14 */
  2938. #define CAN_F11R2_FB15 0x00008000U /*!<Filter bit 15 */
  2939. #define CAN_F11R2_FB16 0x00010000U /*!<Filter bit 16 */
  2940. #define CAN_F11R2_FB17 0x00020000U /*!<Filter bit 17 */
  2941. #define CAN_F11R2_FB18 0x00040000U /*!<Filter bit 18 */
  2942. #define CAN_F11R2_FB19 0x00080000U /*!<Filter bit 19 */
  2943. #define CAN_F11R2_FB20 0x00100000U /*!<Filter bit 20 */
  2944. #define CAN_F11R2_FB21 0x00200000U /*!<Filter bit 21 */
  2945. #define CAN_F11R2_FB22 0x00400000U /*!<Filter bit 22 */
  2946. #define CAN_F11R2_FB23 0x00800000U /*!<Filter bit 23 */
  2947. #define CAN_F11R2_FB24 0x01000000U /*!<Filter bit 24 */
  2948. #define CAN_F11R2_FB25 0x02000000U /*!<Filter bit 25 */
  2949. #define CAN_F11R2_FB26 0x04000000U /*!<Filter bit 26 */
  2950. #define CAN_F11R2_FB27 0x08000000U /*!<Filter bit 27 */
  2951. #define CAN_F11R2_FB28 0x10000000U /*!<Filter bit 28 */
  2952. #define CAN_F11R2_FB29 0x20000000U /*!<Filter bit 29 */
  2953. #define CAN_F11R2_FB30 0x40000000U /*!<Filter bit 30 */
  2954. #define CAN_F11R2_FB31 0x80000000U /*!<Filter bit 31 */
  2955. /******************* Bit definition for CAN_F12R2 register ******************/
  2956. #define CAN_F12R2_FB0 0x00000001U /*!<Filter bit 0 */
  2957. #define CAN_F12R2_FB1 0x00000002U /*!<Filter bit 1 */
  2958. #define CAN_F12R2_FB2 0x00000004U /*!<Filter bit 2 */
  2959. #define CAN_F12R2_FB3 0x00000008U /*!<Filter bit 3 */
  2960. #define CAN_F12R2_FB4 0x00000010U /*!<Filter bit 4 */
  2961. #define CAN_F12R2_FB5 0x00000020U /*!<Filter bit 5 */
  2962. #define CAN_F12R2_FB6 0x00000040U /*!<Filter bit 6 */
  2963. #define CAN_F12R2_FB7 0x00000080U /*!<Filter bit 7 */
  2964. #define CAN_F12R2_FB8 0x00000100U /*!<Filter bit 8 */
  2965. #define CAN_F12R2_FB9 0x00000200U /*!<Filter bit 9 */
  2966. #define CAN_F12R2_FB10 0x00000400U /*!<Filter bit 10 */
  2967. #define CAN_F12R2_FB11 0x00000800U /*!<Filter bit 11 */
  2968. #define CAN_F12R2_FB12 0x00001000U /*!<Filter bit 12 */
  2969. #define CAN_F12R2_FB13 0x00002000U /*!<Filter bit 13 */
  2970. #define CAN_F12R2_FB14 0x00004000U /*!<Filter bit 14 */
  2971. #define CAN_F12R2_FB15 0x00008000U /*!<Filter bit 15 */
  2972. #define CAN_F12R2_FB16 0x00010000U /*!<Filter bit 16 */
  2973. #define CAN_F12R2_FB17 0x00020000U /*!<Filter bit 17 */
  2974. #define CAN_F12R2_FB18 0x00040000U /*!<Filter bit 18 */
  2975. #define CAN_F12R2_FB19 0x00080000U /*!<Filter bit 19 */
  2976. #define CAN_F12R2_FB20 0x00100000U /*!<Filter bit 20 */
  2977. #define CAN_F12R2_FB21 0x00200000U /*!<Filter bit 21 */
  2978. #define CAN_F12R2_FB22 0x00400000U /*!<Filter bit 22 */
  2979. #define CAN_F12R2_FB23 0x00800000U /*!<Filter bit 23 */
  2980. #define CAN_F12R2_FB24 0x01000000U /*!<Filter bit 24 */
  2981. #define CAN_F12R2_FB25 0x02000000U /*!<Filter bit 25 */
  2982. #define CAN_F12R2_FB26 0x04000000U /*!<Filter bit 26 */
  2983. #define CAN_F12R2_FB27 0x08000000U /*!<Filter bit 27 */
  2984. #define CAN_F12R2_FB28 0x10000000U /*!<Filter bit 28 */
  2985. #define CAN_F12R2_FB29 0x20000000U /*!<Filter bit 29 */
  2986. #define CAN_F12R2_FB30 0x40000000U /*!<Filter bit 30 */
  2987. #define CAN_F12R2_FB31 0x80000000U /*!<Filter bit 31 */
  2988. /******************* Bit definition for CAN_F13R2 register ******************/
  2989. #define CAN_F13R2_FB0 0x00000001U /*!<Filter bit 0 */
  2990. #define CAN_F13R2_FB1 0x00000002U /*!<Filter bit 1 */
  2991. #define CAN_F13R2_FB2 0x00000004U /*!<Filter bit 2 */
  2992. #define CAN_F13R2_FB3 0x00000008U /*!<Filter bit 3 */
  2993. #define CAN_F13R2_FB4 0x00000010U /*!<Filter bit 4 */
  2994. #define CAN_F13R2_FB5 0x00000020U /*!<Filter bit 5 */
  2995. #define CAN_F13R2_FB6 0x00000040U /*!<Filter bit 6 */
  2996. #define CAN_F13R2_FB7 0x00000080U /*!<Filter bit 7 */
  2997. #define CAN_F13R2_FB8 0x00000100U /*!<Filter bit 8 */
  2998. #define CAN_F13R2_FB9 0x00000200U /*!<Filter bit 9 */
  2999. #define CAN_F13R2_FB10 0x00000400U /*!<Filter bit 10 */
  3000. #define CAN_F13R2_FB11 0x00000800U /*!<Filter bit 11 */
  3001. #define CAN_F13R2_FB12 0x00001000U /*!<Filter bit 12 */
  3002. #define CAN_F13R2_FB13 0x00002000U /*!<Filter bit 13 */
  3003. #define CAN_F13R2_FB14 0x00004000U /*!<Filter bit 14 */
  3004. #define CAN_F13R2_FB15 0x00008000U /*!<Filter bit 15 */
  3005. #define CAN_F13R2_FB16 0x00010000U /*!<Filter bit 16 */
  3006. #define CAN_F13R2_FB17 0x00020000U /*!<Filter bit 17 */
  3007. #define CAN_F13R2_FB18 0x00040000U /*!<Filter bit 18 */
  3008. #define CAN_F13R2_FB19 0x00080000U /*!<Filter bit 19 */
  3009. #define CAN_F13R2_FB20 0x00100000U /*!<Filter bit 20 */
  3010. #define CAN_F13R2_FB21 0x00200000U /*!<Filter bit 21 */
  3011. #define CAN_F13R2_FB22 0x00400000U /*!<Filter bit 22 */
  3012. #define CAN_F13R2_FB23 0x00800000U /*!<Filter bit 23 */
  3013. #define CAN_F13R2_FB24 0x01000000U /*!<Filter bit 24 */
  3014. #define CAN_F13R2_FB25 0x02000000U /*!<Filter bit 25 */
  3015. #define CAN_F13R2_FB26 0x04000000U /*!<Filter bit 26 */
  3016. #define CAN_F13R2_FB27 0x08000000U /*!<Filter bit 27 */
  3017. #define CAN_F13R2_FB28 0x10000000U /*!<Filter bit 28 */
  3018. #define CAN_F13R2_FB29 0x20000000U /*!<Filter bit 29 */
  3019. #define CAN_F13R2_FB30 0x40000000U /*!<Filter bit 30 */
  3020. #define CAN_F13R2_FB31 0x80000000U /*!<Filter bit 31 */
  3021. /******************************************************************************/
  3022. /* */
  3023. /* HDMI-CEC (CEC) */
  3024. /* */
  3025. /******************************************************************************/
  3026. /******************* Bit definition for CEC_CR register *********************/
  3027. #define CEC_CR_CECEN 0x00000001U /*!< CEC Enable */
  3028. #define CEC_CR_TXSOM 0x00000002U /*!< CEC Tx Start Of Message */
  3029. #define CEC_CR_TXEOM 0x00000004U /*!< CEC Tx End Of Message */
  3030. /******************* Bit definition for CEC_CFGR register *******************/
  3031. #define CEC_CFGR_SFT 0x00000007U /*!< CEC Signal Free Time */
  3032. #define CEC_CFGR_RXTOL 0x00000008U /*!< CEC Tolerance */
  3033. #define CEC_CFGR_BRESTP 0x00000010U /*!< CEC Rx Stop */
  3034. #define CEC_CFGR_BREGEN 0x00000020U /*!< CEC Bit Rising Error generation */
  3035. #define CEC_CFGR_LBPEGEN 0x00000040U /*!< CEC Long Period Error generation */
  3036. #define CEC_CFGR_BRDNOGEN 0x00000080U /*!< CEC Broadcast no Error generation */
  3037. #define CEC_CFGR_SFTOPT 0x00000100U /*!< CEC Signal Free Time optional */
  3038. #define CEC_CFGR_OAR 0x7FFF0000U /*!< CEC Own Address */
  3039. #define CEC_CFGR_LSTN 0x80000000U /*!< CEC Listen mode */
  3040. /******************* Bit definition for CEC_TXDR register *******************/
  3041. #define CEC_TXDR_TXD 0x000000FFU /*!< CEC Tx Data */
  3042. /******************* Bit definition for CEC_RXDR register *******************/
  3043. #define CEC_TXDR_RXD 0x000000FFU /*!< CEC Rx Data */
  3044. /******************* Bit definition for CEC_ISR register ********************/
  3045. #define CEC_ISR_RXBR 0x00000001U /*!< CEC Rx-Byte Received */
  3046. #define CEC_ISR_RXEND 0x00000002U /*!< CEC End Of Reception */
  3047. #define CEC_ISR_RXOVR 0x00000004U /*!< CEC Rx-Overrun */
  3048. #define CEC_ISR_BRE 0x00000008U /*!< CEC Rx Bit Rising Error */
  3049. #define CEC_ISR_SBPE 0x00000010U /*!< CEC Rx Short Bit period Error */
  3050. #define CEC_ISR_LBPE 0x00000020U /*!< CEC Rx Long Bit period Error */
  3051. #define CEC_ISR_RXACKE 0x00000040U /*!< CEC Rx Missing Acknowledge */
  3052. #define CEC_ISR_ARBLST 0x00000080U /*!< CEC Arbitration Lost */
  3053. #define CEC_ISR_TXBR 0x00000100U /*!< CEC Tx Byte Request */
  3054. #define CEC_ISR_TXEND 0x00000200U /*!< CEC End of Transmission */
  3055. #define CEC_ISR_TXUDR 0x00000400U /*!< CEC Tx-Buffer Underrun */
  3056. #define CEC_ISR_TXERR 0x00000800U /*!< CEC Tx-Error */
  3057. #define CEC_ISR_TXACKE 0x00001000U /*!< CEC Tx Missing Acknowledge */
  3058. /******************* Bit definition for CEC_IER register ********************/
  3059. #define CEC_IER_RXBRIE 0x00000001U /*!< CEC Rx-Byte Received IT Enable */
  3060. #define CEC_IER_RXENDIE 0x00000002U /*!< CEC End Of Reception IT Enable */
  3061. #define CEC_IER_RXOVRIE 0x00000004U /*!< CEC Rx-Overrun IT Enable */
  3062. #define CEC_IER_BREIE 0x00000008U /*!< CEC Rx Bit Rising Error IT Enable */
  3063. #define CEC_IER_SBPEIE 0x00000010U /*!< CEC Rx Short Bit period Error IT Enable*/
  3064. #define CEC_IER_LBPEIE 0x00000020U /*!< CEC Rx Long Bit period Error IT Enable */
  3065. #define CEC_IER_RXACKEIE 0x00000040U /*!< CEC Rx Missing Acknowledge IT Enable */
  3066. #define CEC_IER_ARBLSTIE 0x00000080U /*!< CEC Arbitration Lost IT Enable */
  3067. #define CEC_IER_TXBRIE 0x00000100U /*!< CEC Tx Byte Request IT Enable */
  3068. #define CEC_IER_TXENDIE 0x00000200U /*!< CEC End of Transmission IT Enable */
  3069. #define CEC_IER_TXUDRIE 0x00000400U /*!< CEC Tx-Buffer Underrun IT Enable */
  3070. #define CEC_IER_TXERRIE 0x00000800U /*!< CEC Tx-Error IT Enable */
  3071. #define CEC_IER_TXACKEIE 0x00001000U /*!< CEC Tx Missing Acknowledge IT Enable */
  3072. /******************************************************************************/
  3073. /* */
  3074. /* CRC calculation unit */
  3075. /* */
  3076. /******************************************************************************/
  3077. /******************* Bit definition for CRC_DR register *********************/
  3078. #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */
  3079. /******************* Bit definition for CRC_IDR register ********************/
  3080. #define CRC_IDR_IDR 0x000000FFU /*!< General-purpose 8-bit data register bits */
  3081. /******************** Bit definition for CRC_CR register ********************/
  3082. #define CRC_CR_RESET 0x00000001U /*!< RESET the CRC computation unit bit */
  3083. #define CRC_CR_POLYSIZE 0x00000018U /*!< Polynomial size bits */
  3084. #define CRC_CR_POLYSIZE_0 0x00000008U /*!< Polynomial size bit 0 */
  3085. #define CRC_CR_POLYSIZE_1 0x00000010U /*!< Polynomial size bit 1 */
  3086. #define CRC_CR_REV_IN 0x00000060U /*!< REV_IN Reverse Input Data bits */
  3087. #define CRC_CR_REV_IN_0 0x00000020U /*!< Bit 0 */
  3088. #define CRC_CR_REV_IN_1 0x00000040U /*!< Bit 1 */
  3089. #define CRC_CR_REV_OUT 0x00000080U /*!< REV_OUT Reverse Output Data bits */
  3090. /******************* Bit definition for CRC_INIT register *******************/
  3091. #define CRC_INIT_INIT 0xFFFFFFFFU /*!< Initial CRC value bits */
  3092. /******************* Bit definition for CRC_POL register ********************/
  3093. #define CRC_POL_POL 0xFFFFFFFFU /*!< Coefficients of the polynomial */
  3094. /******************************************************************************/
  3095. /* */
  3096. /* Digital to Analog Converter */
  3097. /* */
  3098. /******************************************************************************/
  3099. /******************** Bit definition for DAC_CR register ********************/
  3100. #define DAC_CR_EN1 0x00000001U /*!<DAC channel1 enable */
  3101. #define DAC_CR_BOFF1 0x00000002U /*!<DAC channel1 output buffer disable */
  3102. #define DAC_CR_TEN1 0x00000004U /*!<DAC channel1 Trigger enable */
  3103. #define DAC_CR_TSEL1 0x00000038U /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  3104. #define DAC_CR_TSEL1_0 0x00000008U /*!<Bit 0 */
  3105. #define DAC_CR_TSEL1_1 0x00000010U /*!<Bit 1 */
  3106. #define DAC_CR_TSEL1_2 0x00000020U /*!<Bit 2 */
  3107. #define DAC_CR_WAVE1 0x000000C0U /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enablEU) */
  3108. #define DAC_CR_WAVE1_0 0x00000040U /*!<Bit 0 */
  3109. #define DAC_CR_WAVE1_1 0x00000080U /*!<Bit 1 */
  3110. #define DAC_CR_MAMP1 0x00000F00U /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  3111. #define DAC_CR_MAMP1_0 0x00000100U /*!<Bit 0 */
  3112. #define DAC_CR_MAMP1_1 0x00000200U /*!<Bit 1 */
  3113. #define DAC_CR_MAMP1_2 0x00000400U /*!<Bit 2 */
  3114. #define DAC_CR_MAMP1_3 0x00000800U /*!<Bit 3 */
  3115. #define DAC_CR_DMAEN1 0x00001000U /*!<DAC channel1 DMA enable */
  3116. #define DAC_CR_DMAUDRIE1 0x00002000U /*!<DAC channel1 DMA underrun interrupt enable */
  3117. #define DAC_CR_EN2 0x00010000U /*!<DAC channel2 enable */
  3118. #define DAC_CR_BOFF2 0x00020000U /*!<DAC channel2 output buffer disable */
  3119. #define DAC_CR_TEN2 0x00040000U /*!<DAC channel2 Trigger enable */
  3120. #define DAC_CR_TSEL2 0x00380000U /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  3121. #define DAC_CR_TSEL2_0 0x00080000U /*!<Bit 0 */
  3122. #define DAC_CR_TSEL2_1 0x00100000U /*!<Bit 1 */
  3123. #define DAC_CR_TSEL2_2 0x00200000U /*!<Bit 2 */
  3124. #define DAC_CR_WAVE2 0x00C00000U /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  3125. #define DAC_CR_WAVE2_0 0x00400000U /*!<Bit 0 */
  3126. #define DAC_CR_WAVE2_1 0x00800000U /*!<Bit 1 */
  3127. #define DAC_CR_MAMP2 0x0F000000U /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  3128. #define DAC_CR_MAMP2_0 0x01000000U /*!<Bit 0 */
  3129. #define DAC_CR_MAMP2_1 0x02000000U /*!<Bit 1 */
  3130. #define DAC_CR_MAMP2_2 0x04000000U /*!<Bit 2 */
  3131. #define DAC_CR_MAMP2_3 0x08000000U /*!<Bit 3 */
  3132. #define DAC_CR_DMAEN2 0x10000000U /*!<DAC channel2 DMA enable */
  3133. #define DAC_CR_DMAUDRIE2 0x20000000U /*!<DAC channel2 DMA underrun interrupt enable */
  3134. /***************** Bit definition for DAC_SWTRIGR register ******************/
  3135. #define DAC_SWTRIGR_SWTRIG1 0x01U /*!<DAC channel1 software trigger */
  3136. #define DAC_SWTRIGR_SWTRIG2 0x02U /*!<DAC channel2 software trigger */
  3137. /***************** Bit definition for DAC_DHR12R1 register ******************/
  3138. #define DAC_DHR12R1_DACC1DHR 0x0FFFU /*!<DAC channel1 12-bit Right aligned data */
  3139. /***************** Bit definition for DAC_DHR12L1 register ******************/
  3140. #define DAC_DHR12L1_DACC1DHR 0xFFF0U /*!<DAC channel1 12-bit Left aligned data */
  3141. /****************** Bit definition for DAC_DHR8R1 register ******************/
  3142. #define DAC_DHR8R1_DACC1DHR 0xFFU /*!<DAC channel1 8-bit Right aligned data */
  3143. /***************** Bit definition for DAC_DHR12R2 register ******************/
  3144. #define DAC_DHR12R2_DACC2DHR 0x0FFFU /*!<DAC channel2 12-bit Right aligned data */
  3145. /***************** Bit definition for DAC_DHR12L2 register ******************/
  3146. #define DAC_DHR12L2_DACC2DHR 0xFFF0U /*!<DAC channel2 12-bit Left aligned data */
  3147. /****************** Bit definition for DAC_DHR8R2 register ******************/
  3148. #define DAC_DHR8R2_DACC2DHR 0xFFU /*!<DAC channel2 8-bit Right aligned data */
  3149. /***************** Bit definition for DAC_DHR12RD register ******************/
  3150. #define DAC_DHR12RD_DACC1DHR 0x00000FFFU /*!<DAC channel1 12-bit Right aligned data */
  3151. #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U /*!<DAC channel2 12-bit Right aligned data */
  3152. /***************** Bit definition for DAC_DHR12LD register ******************/
  3153. #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U /*!<DAC channel1 12-bit Left aligned data */
  3154. #define DAC_DHR12LD_DACC2DHR 0xFFF00000U /*!<DAC channel2 12-bit Left aligned data */
  3155. /****************** Bit definition for DAC_DHR8RD register ******************/
  3156. #define DAC_DHR8RD_DACC1DHR 0x00FFU /*!<DAC channel1 8-bit Right aligned data */
  3157. #define DAC_DHR8RD_DACC2DHR 0xFF00U /*!<DAC channel2 8-bit Right aligned data */
  3158. /******************* Bit definition for DAC_DOR1 register *******************/
  3159. #define DAC_DOR1_DACC1DOR 0x0FFFU /*!<DAC channel1 data output */
  3160. /******************* Bit definition for DAC_DOR2 register *******************/
  3161. #define DAC_DOR2_DACC2DOR 0x0FFFU /*!<DAC channel2 data output */
  3162. /******************** Bit definition for DAC_SR register ********************/
  3163. #define DAC_SR_DMAUDR1 0x00002000U /*!<DAC channel1 DMA underrun flag */
  3164. #define DAC_SR_DMAUDR2 0x20000000U /*!<DAC channel2 DMA underrun flag */
  3165. /******************************************************************************/
  3166. /* */
  3167. /* Digital Filter for Sigma Delta Modulators */
  3168. /* */
  3169. /******************************************************************************/
  3170. /**************** DFSDM channel configuration registers ********************/
  3171. /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
  3172. #define DFSDM_CHCFGR1_DFSDMEN 0x80000000U /*!< Global enable for DFSDM interface */
  3173. #define DFSDM_CHCFGR1_CKOUTSRC 0x40000000U /*!< Output serial clock source selection */
  3174. #define DFSDM_CHCFGR1_CKOUTDIV 0x00FF0000U /*!< CKOUTDIV[7:0] output serial clock divider */
  3175. #define DFSDM_CHCFGR1_DATPACK 0x0000C000U /*!< DATPACK[1:0] Data packing mode */
  3176. #define DFSDM_CHCFGR1_DATPACK_1 0x00008000U /*!< Data packing mode, Bit 1 */
  3177. #define DFSDM_CHCFGR1_DATPACK_0 0x00004000U /*!< Data packing mode, Bit 0 */
  3178. #define DFSDM_CHCFGR1_DATMPX 0x00003000U /*!< DATMPX[1:0] Input data multiplexer for channel y */
  3179. #define DFSDM_CHCFGR1_DATMPX_1 0x00002000U /*!< Input data multiplexer for channel y, Bit 1 */
  3180. #define DFSDM_CHCFGR1_DATMPX_0 0x00001000U /*!< Input data multiplexer for channel y, Bit 0 */
  3181. #define DFSDM_CHCFGR1_CHINSEL 0x00000100U /*!< Serial inputs selection for channel y */
  3182. #define DFSDM_CHCFGR1_CHEN 0x00000080U /*!< Channel y enable */
  3183. #define DFSDM_CHCFGR1_CKABEN 0x00000040U /*!< Clock absence detector enable on channel y */
  3184. #define DFSDM_CHCFGR1_SCDEN 0x00000020U /*!< Short circuit detector enable on channel y */
  3185. #define DFSDM_CHCFGR1_SPICKSEL 0x0000000CU /*!< SPICKSEL[1:0] SPI clock select for channel y */
  3186. #define DFSDM_CHCFGR1_SPICKSEL_1 0x00000008U /*!< SPI clock select for channel y, Bit 1 */
  3187. #define DFSDM_CHCFGR1_SPICKSEL_0 0x00000004U /*!< SPI clock select for channel y, Bit 0 */
  3188. #define DFSDM_CHCFGR1_SITP 0x00000003U /*!< SITP[1:0] Serial interface type for channel y */
  3189. #define DFSDM_CHCFGR1_SITP_1 0x00000002U /*!< Serial interface type for channel y, Bit 1 */
  3190. #define DFSDM_CHCFGR1_SITP_0 0x00000001U /*!< Serial interface type for channel y, Bit 0 */
  3191. /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
  3192. #define DFSDM_CHCFGR2_OFFSET 0xFFFFFF00U /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
  3193. #define DFSDM_CHCFGR2_DTRBS 0x000000F8U /*!< DTRBS[4:0] Data right bit-shift for channel y */
  3194. /****************** Bit definition for DFSDM_CHAWSCDR register *****************/
  3195. #define DFSDM_CHAWSCDR_AWFORD 0x00C00000U /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
  3196. #define DFSDM_CHAWSCDR_AWFORD_1 0x00800000U /*!< Analog watchdog Sinc filter order on channel y, Bit 1 */
  3197. #define DFSDM_CHAWSCDR_AWFORD_0 0x00400000U /*!< Analog watchdog Sinc filter order on channel y, Bit 0 */
  3198. #define DFSDM_CHAWSCDR_AWFOSR 0x001F0000U /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
  3199. #define DFSDM_CHAWSCDR_BKSCD 0x0000F000U /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
  3200. #define DFSDM_CHAWSCDR_SCDT 0x000000FFU /*!< SCDT[7:0] Short circuit detector threshold for channel y */
  3201. /**************** Bit definition for DFSDM_CHWDATR register *******************/
  3202. #define DFSDM_CHWDATR_WDATA 0x0000FFFFU /*!< WDATA[15:0] Input channel y watchdog data */
  3203. /**************** Bit definition for DFSDM_CHDATINR register *****************/
  3204. #define DFSDM_CHDATINR_INDAT0 0x0000FFFFU /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
  3205. #define DFSDM_CHDATINR_INDAT1 0xFFFF0000U /*!< INDAT0[15:0] Input data for channel y */
  3206. /************************ DFSDM module registers ****************************/
  3207. /******************** Bit definition for DFSDM_FLTCR1 register *******************/
  3208. #define DFSDM_FLTCR1_AWFSEL 0x40000000U /*!< Analog watchdog fast mode select */
  3209. #define DFSDM_FLTCR1_FAST 0x20000000U /*!< Fast conversion mode selection */
  3210. #define DFSDM_FLTCR1_RCH 0x07000000U /*!< RCH[2:0] Regular channel selection */
  3211. #define DFSDM_FLTCR1_RDMAEN 0x00200000U /*!< DMA channel enabled to read data for the regular conversion */
  3212. #define DFSDM_FLTCR1_RSYNC 0x00080000U /*!< Launch regular conversion synchronously with DFSDMx */
  3213. #define DFSDM_FLTCR1_RCONT 0x00040000U /*!< Continuous mode selection for regular conversions */
  3214. #define DFSDM_FLTCR1_RSWSTART 0x00020000U /*!< Software start of a conversion on the regular channel */
  3215. #define DFSDM_FLTCR1_JEXTEN 0x00006000U /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
  3216. #define DFSDM_FLTCR1_JEXTEN_1 0x00004000U /*!< Trigger enable and trigger edge selection for injected conversions, Bit 1 */
  3217. #define DFSDM_FLTCR1_JEXTEN_0 0x00002000U /*!< Trigger enable and trigger edge selection for injected conversions, Bit 0 */
  3218. #define DFSDM_FLTCR1_JEXTSEL 0x00001F00U /*!< JEXTSEL[4:0]Trigger signal selection for launching injected conversions */
  3219. #define DFSDM_FLTCR1_JEXTSEL_0 0x00000100U /*!< Trigger signal selection for launching injected conversions, Bit 0 */
  3220. #define DFSDM_FLTCR1_JEXTSEL_1 0x00000200U /*!< Trigger signal selection for launching injected conversions, Bit 1 */
  3221. #define DFSDM_FLTCR1_JEXTSEL_2 0x00000400U /*!< Trigger signal selection for launching injected conversions, Bit 2 */
  3222. #define DFSDM_FLTCR1_JEXTSEL_3 0x00000800U /*!< Trigger signal selection for launching injected conversions, Bit 3 */
  3223. #define DFSDM_FLTCR1_JEXTSEL_4 0x00001000U /*!< Trigger signal selection for launching injected conversions, Bit 4 */
  3224. #define DFSDM_FLTCR1_JDMAEN 0x00000020U /*!< DMA channel enabled to read data for the injected channel group */
  3225. #define DFSDM_FLTCR1_JSCAN 0x00000010U /*!< Scanning conversion in continuous mode selection for injected conversions */
  3226. #define DFSDM_FLTCR1_JSYNC 0x00000008U /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
  3227. #define DFSDM_FLTCR1_JSWSTART 0x00000002U /*!< Start the conversion of the injected group of channels */
  3228. #define DFSDM_FLTCR1_DFEN 0x00000001U /*!< DFSDM enable */
  3229. /******************** Bit definition for DFSDM_FLTCR2 register *******************/
  3230. #define DFSDM_FLTCR2_AWDCH 0x00FF0000U /*!< AWDCH[7:0] Analog watchdog channel selection */
  3231. #define DFSDM_FLTCR2_EXCH 0x0000FF00U /*!< EXCH[7:0] Extreme detector channel selection */
  3232. #define DFSDM_FLTCR2_CKABIE 0x00000040U /*!< Clock absence interrupt enable */
  3233. #define DFSDM_FLTCR2_SCDIE 0x00000020U /*!< Short circuit detector interrupt enable */
  3234. #define DFSDM_FLTCR2_AWDIE 0x00000010U /*!< Analog watchdog interrupt enable */
  3235. #define DFSDM_FLTCR2_ROVRIE 0x00000008U /*!< Regular data overrun interrupt enable */
  3236. #define DFSDM_FLTCR2_JOVRIE 0x00000004U /*!< Injected data overrun interrupt enable */
  3237. #define DFSDM_FLTCR2_REOCIE 0x00000002U /*!< Regular end of conversion interrupt enable */
  3238. #define DFSDM_FLTCR2_JEOCIE 0x00000001U /*!< Injected end of conversion interrupt enable */
  3239. /******************** Bit definition for DFSDM_FLTISR register *******************/
  3240. #define DFSDM_FLTISR_SCDF 0xFF000000U /*!< SCDF[7:0] Short circuit detector flag */
  3241. #define DFSDM_FLTISR_CKABF 0x00FF0000U /*!< CKABF[7:0] Clock absence flag */
  3242. #define DFSDM_FLTISR_RCIP 0x00004000U /*!< Regular conversion in progress status */
  3243. #define DFSDM_FLTISR_JCIP 0x00002000U /*!< Injected conversion in progress status */
  3244. #define DFSDM_FLTISR_AWDF 0x00000010U /*!< Analog watchdog */
  3245. #define DFSDM_FLTISR_ROVRF 0x00000008U /*!< Regular conversion overrun flag */
  3246. #define DFSDM_FLTISR_JOVRF 0x00000004U /*!< Injected conversion overrun flag */
  3247. #define DFSDM_FLTISR_REOCF 0x00000002U /*!< End of regular conversion flag */
  3248. #define DFSDM_FLTISR_JEOCF 0x00000001U /*!< End of injected conversion flag */
  3249. /******************** Bit definition for DFSDM_FLTICR register *******************/
  3250. #define DFSDM_FLTICR_CLRSCSDF 0xFF000000U /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
  3251. #define DFSDM_FLTICR_CLRCKABF 0x00FF0000U /*!< CLRCKABF[7:0] Clear the clock absence flag */
  3252. #define DFSDM_FLTICR_CLRROVRF 0x00000008U /*!< Clear the regular conversion overrun flag */
  3253. #define DFSDM_FLTICR_CLRJOVRF 0x00000004U /*!< Clear the injected conversion overrun flag */
  3254. /******************* Bit definition for DFSDM_FLTJCHGR register ******************/
  3255. #define DFSDM_FLTJCHGR_JCHG 0x000000FFU /*!< JCHG[7:0] Injected channel group selection */
  3256. /******************** Bit definition for DFSDM_FLTFCR register *******************/
  3257. #define DFSDM_FLTFCR_FORD 0xE0000000U /*!< FORD[2:0] Sinc filter order */
  3258. #define DFSDM_FLTFCR_FORD_2 0x80000000U /*!< Sinc filter order, Bit 2 */
  3259. #define DFSDM_FLTFCR_FORD_1 0x40000000U /*!< Sinc filter order, Bit 1 */
  3260. #define DFSDM_FLTFCR_FORD_0 0x20000000U /*!< Sinc filter order, Bit 0 */
  3261. #define DFSDM_FLTFCR_FOSR 0x03FF0000U /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
  3262. #define DFSDM_FLTFCR_IOSR 0x000000FFU /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
  3263. /****************** Bit definition for DFSDM_FLTJDATAR register *****************/
  3264. #define DFSDM_FLTJDATAR_JDATA 0xFFFFFF00U /*!< JDATA[23:0] Injected group conversion data */
  3265. #define DFSDM_FLTJDATAR_JDATACH 0x00000007U /*!< JDATACH[2:0] Injected channel most recently converted */
  3266. /****************** Bit definition for DFSDM_FLTRDATAR register *****************/
  3267. #define DFSDM_FLTRDATAR_RDATA 0xFFFFFF00U /*!< RDATA[23:0] Regular channel conversion data */
  3268. #define DFSDM_FLTRDATAR_RPEND 0x00000010U /*!< RPEND Regular channel pending data */
  3269. #define DFSDM_FLTRDATAR_RDATACH 0x00000007U /*!< RDATACH[2:0] Regular channel most recently converted */
  3270. /****************** Bit definition for DFSDM_FLTAWHTR register ******************/
  3271. #define DFSDM_FLTAWHTR_AWHT 0xFFFFFF00U /*!< AWHT[23:0] Analog watchdog high threshold */
  3272. #define DFSDM_FLTAWHTR_BKAWH 0x0000000FU /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
  3273. /****************** Bit definition for DFSDM_FLTAWLTR register ******************/
  3274. #define DFSDM_FLTAWLTR_AWLT 0xFFFFFF00U /*!< AWLT[23:0] Analog watchdog low threshold */
  3275. #define DFSDM_FLTAWLTR_BKAWL 0x0000000FU /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
  3276. /****************** Bit definition for DFSDM_FLTAWSR register ******************/
  3277. #define DFSDM_FLTAWSR_AWHTF 0x0000FF00U /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
  3278. #define DFSDM_FLTAWSR_AWLTF 0x000000FFU /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
  3279. /****************** Bit definition for DFSDM_FLTAWCFR register *****************/
  3280. #define DFSDM_FLTAWCFR_CLRAWHTF 0x0000FF00U /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
  3281. #define DFSDM_FLTAWCFR_CLRAWLTF 0x000000FFU /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
  3282. /****************** Bit definition for DFSDM_FLTEXMAX register ******************/
  3283. #define DFSDM_FLTEXMAX_EXMAX 0xFFFFFF00U /*!< EXMAX[23:0] Extreme detector maximum value */
  3284. #define DFSDM_FLTEXMAX_EXMAXCH 0x00000007U /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
  3285. /****************** Bit definition for DFSDM_FLTEXMIN register ******************/
  3286. #define DFSDM_FLTEXMIN_EXMIN 0xFFFFFF00U /*!< EXMIN[23:0] Extreme detector minimum value */
  3287. #define DFSDM_FLTEXMIN_EXMINCH 0x00000007U /*!< EXMINCH[2:0] Extreme detector minimum data channel */
  3288. /****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
  3289. #define DFSDM_FLTCNVTIMR_CNVCNT 0xFFFFFFF0U /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
  3290. /******************************************************************************/
  3291. /* */
  3292. /* Debug MCU */
  3293. /* */
  3294. /******************************************************************************/
  3295. /******************************************************************************/
  3296. /* */
  3297. /* DCMI */
  3298. /* */
  3299. /******************************************************************************/
  3300. /******************** Bits definition for DCMI_CR register ******************/
  3301. #define DCMI_CR_CAPTURE 0x00000001U
  3302. #define DCMI_CR_CM 0x00000002U
  3303. #define DCMI_CR_CROP 0x00000004U
  3304. #define DCMI_CR_JPEG 0x00000008U
  3305. #define DCMI_CR_ESS 0x00000010U
  3306. #define DCMI_CR_PCKPOL 0x00000020U
  3307. #define DCMI_CR_HSPOL 0x00000040U
  3308. #define DCMI_CR_VSPOL 0x00000080U
  3309. #define DCMI_CR_FCRC_0 0x00000100U
  3310. #define DCMI_CR_FCRC_1 0x00000200U
  3311. #define DCMI_CR_EDM_0 0x00000400U
  3312. #define DCMI_CR_EDM_1 0x00000800U
  3313. #define DCMI_CR_CRE 0x00001000U
  3314. #define DCMI_CR_ENABLE 0x00004000U
  3315. #define DCMI_CR_BSM 0x00030000U
  3316. #define DCMI_CR_BSM_0 0x00010000U
  3317. #define DCMI_CR_BSM_1 0x00020000U
  3318. #define DCMI_CR_OEBS 0x00040000U
  3319. #define DCMI_CR_LSM 0x00080000U
  3320. #define DCMI_CR_OELS 0x00100000U
  3321. /******************** Bits definition for DCMI_SR register ******************/
  3322. #define DCMI_SR_HSYNC 0x00000001U
  3323. #define DCMI_SR_VSYNC 0x00000002U
  3324. #define DCMI_SR_FNE 0x00000004U
  3325. /******************** Bits definition for DCMI_RIS register ****************/
  3326. #define DCMI_RIS_FRAME_RIS 0x00000001U
  3327. #define DCMI_RIS_OVR_RIS 0x00000002U
  3328. #define DCMI_RIS_ERR_RIS 0x00000004U
  3329. #define DCMI_RIS_VSYNC_RIS 0x00000008U
  3330. #define DCMI_RIS_LINE_RIS 0x00000010U
  3331. /* Legacy defines */
  3332. #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
  3333. #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
  3334. #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
  3335. #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
  3336. #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
  3337. /******************** Bits definition for DCMI_IER register *****************/
  3338. #define DCMI_IER_FRAME_IE 0x00000001U
  3339. #define DCMI_IER_OVR_IE 0x00000002U
  3340. #define DCMI_IER_ERR_IE 0x00000004U
  3341. #define DCMI_IER_VSYNC_IE 0x00000008U
  3342. #define DCMI_IER_LINE_IE 0x00000010U
  3343. /******************** Bits definition for DCMI_MIS register *****************/
  3344. #define DCMI_MIS_FRAME_MIS 0x00000001U
  3345. #define DCMI_MIS_OVR_MIS 0x00000002U
  3346. #define DCMI_MIS_ERR_MIS 0x00000004U
  3347. #define DCMI_MIS_VSYNC_MIS 0x00000008U
  3348. #define DCMI_MIS_LINE_MIS 0x00000010U
  3349. /******************** Bits definition for DCMI_ICR register *****************/
  3350. #define DCMI_ICR_FRAME_ISC 0x00000001U
  3351. #define DCMI_ICR_OVR_ISC 0x00000002U
  3352. #define DCMI_ICR_ERR_ISC 0x00000004U
  3353. #define DCMI_ICR_VSYNC_ISC 0x00000008U
  3354. #define DCMI_ICR_LINE_ISC 0x00000010U
  3355. /******************** Bits definition for DCMI_ESCR register ******************/
  3356. #define DCMI_ESCR_FSC 0x000000FFU
  3357. #define DCMI_ESCR_LSC 0x0000FF00U
  3358. #define DCMI_ESCR_LEC 0x00FF0000U
  3359. #define DCMI_ESCR_FEC 0xFF000000U
  3360. /******************** Bits definition for DCMI_ESUR register ******************/
  3361. #define DCMI_ESUR_FSU 0x000000FFU
  3362. #define DCMI_ESUR_LSU 0x0000FF00U
  3363. #define DCMI_ESUR_LEU 0x00FF0000U
  3364. #define DCMI_ESUR_FEU 0xFF000000U
  3365. /******************** Bits definition for DCMI_CWSTRT register ******************/
  3366. #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU
  3367. #define DCMI_CWSTRT_VST 0x1FFF0000U
  3368. /******************** Bits definition for DCMI_CWSIZE register ******************/
  3369. #define DCMI_CWSIZE_CAPCNT 0x00003FFFU
  3370. #define DCMI_CWSIZE_VLINE 0x3FFF0000U
  3371. /******************** Bits definition for DCMI_DR register ******************/
  3372. #define DCMI_DR_BYTE0 0x000000FFU
  3373. #define DCMI_DR_BYTE1 0x0000FF00U
  3374. #define DCMI_DR_BYTE2 0x00FF0000U
  3375. #define DCMI_DR_BYTE3 0xFF000000U
  3376. /******************************************************************************/
  3377. /* */
  3378. /* DMA Controller */
  3379. /* */
  3380. /******************************************************************************/
  3381. /******************** Bits definition for DMA_SxCR register *****************/
  3382. #define DMA_SxCR_CHSEL 0x1E000000U
  3383. #define DMA_SxCR_CHSEL_0 0x02000000U
  3384. #define DMA_SxCR_CHSEL_1 0x04000000U
  3385. #define DMA_SxCR_CHSEL_2 0x08000000U
  3386. #define DMA_SxCR_CHSEL_3 0x10000000U
  3387. #define DMA_SxCR_MBURST 0x01800000U
  3388. #define DMA_SxCR_MBURST_0 0x00800000U
  3389. #define DMA_SxCR_MBURST_1 0x01000000U
  3390. #define DMA_SxCR_PBURST 0x00600000U
  3391. #define DMA_SxCR_PBURST_0 0x00200000U
  3392. #define DMA_SxCR_PBURST_1 0x00400000U
  3393. #define DMA_SxCR_CT 0x00080000U
  3394. #define DMA_SxCR_DBM 0x00040000U
  3395. #define DMA_SxCR_PL 0x00030000U
  3396. #define DMA_SxCR_PL_0 0x00010000U
  3397. #define DMA_SxCR_PL_1 0x00020000U
  3398. #define DMA_SxCR_PINCOS 0x00008000U
  3399. #define DMA_SxCR_MSIZE 0x00006000U
  3400. #define DMA_SxCR_MSIZE_0 0x00002000U
  3401. #define DMA_SxCR_MSIZE_1 0x00004000U
  3402. #define DMA_SxCR_PSIZE 0x00001800U
  3403. #define DMA_SxCR_PSIZE_0 0x00000800U
  3404. #define DMA_SxCR_PSIZE_1 0x00001000U
  3405. #define DMA_SxCR_MINC 0x00000400U
  3406. #define DMA_SxCR_PINC 0x00000200U
  3407. #define DMA_SxCR_CIRC 0x00000100U
  3408. #define DMA_SxCR_DIR 0x000000C0U
  3409. #define DMA_SxCR_DIR_0 0x00000040U
  3410. #define DMA_SxCR_DIR_1 0x00000080U
  3411. #define DMA_SxCR_PFCTRL 0x00000020U
  3412. #define DMA_SxCR_TCIE 0x00000010U
  3413. #define DMA_SxCR_HTIE 0x00000008U
  3414. #define DMA_SxCR_TEIE 0x00000004U
  3415. #define DMA_SxCR_DMEIE 0x00000002U
  3416. #define DMA_SxCR_EN 0x00000001U
  3417. /******************** Bits definition for DMA_SxCNDTR register **************/
  3418. #define DMA_SxNDT 0x0000FFFFU
  3419. #define DMA_SxNDT_0 0x00000001U
  3420. #define DMA_SxNDT_1 0x00000002U
  3421. #define DMA_SxNDT_2 0x00000004U
  3422. #define DMA_SxNDT_3 0x00000008U
  3423. #define DMA_SxNDT_4 0x00000010U
  3424. #define DMA_SxNDT_5 0x00000020U
  3425. #define DMA_SxNDT_6 0x00000040U
  3426. #define DMA_SxNDT_7 0x00000080U
  3427. #define DMA_SxNDT_8 0x00000100U
  3428. #define DMA_SxNDT_9 0x00000200U
  3429. #define DMA_SxNDT_10 0x00000400U
  3430. #define DMA_SxNDT_11 0x00000800U
  3431. #define DMA_SxNDT_12 0x00001000U
  3432. #define DMA_SxNDT_13 0x00002000U
  3433. #define DMA_SxNDT_14 0x00004000U
  3434. #define DMA_SxNDT_15 0x00008000U
  3435. /******************** Bits definition for DMA_SxFCR register ****************/
  3436. #define DMA_SxFCR_FEIE 0x00000080U
  3437. #define DMA_SxFCR_FS 0x00000038U
  3438. #define DMA_SxFCR_FS_0 0x00000008U
  3439. #define DMA_SxFCR_FS_1 0x00000010U
  3440. #define DMA_SxFCR_FS_2 0x00000020U
  3441. #define DMA_SxFCR_DMDIS 0x00000004U
  3442. #define DMA_SxFCR_FTH 0x00000003U
  3443. #define DMA_SxFCR_FTH_0 0x00000001U
  3444. #define DMA_SxFCR_FTH_1 0x00000002U
  3445. /******************** Bits definition for DMA_LISR register *****************/
  3446. #define DMA_LISR_TCIF3 0x08000000U
  3447. #define DMA_LISR_HTIF3 0x04000000U
  3448. #define DMA_LISR_TEIF3 0x02000000U
  3449. #define DMA_LISR_DMEIF3 0x01000000U
  3450. #define DMA_LISR_FEIF3 0x00400000U
  3451. #define DMA_LISR_TCIF2 0x00200000U
  3452. #define DMA_LISR_HTIF2 0x00100000U
  3453. #define DMA_LISR_TEIF2 0x00080000U
  3454. #define DMA_LISR_DMEIF2 0x00040000U
  3455. #define DMA_LISR_FEIF2 0x00010000U
  3456. #define DMA_LISR_TCIF1 0x00000800U
  3457. #define DMA_LISR_HTIF1 0x00000400U
  3458. #define DMA_LISR_TEIF1 0x00000200U
  3459. #define DMA_LISR_DMEIF1 0x00000100U
  3460. #define DMA_LISR_FEIF1 0x00000040U
  3461. #define DMA_LISR_TCIF0 0x00000020U
  3462. #define DMA_LISR_HTIF0 0x00000010U
  3463. #define DMA_LISR_TEIF0 0x00000008U
  3464. #define DMA_LISR_DMEIF0 0x00000004U
  3465. #define DMA_LISR_FEIF0 0x00000001U
  3466. /******************** Bits definition for DMA_HISR register *****************/
  3467. #define DMA_HISR_TCIF7 0x08000000U
  3468. #define DMA_HISR_HTIF7 0x04000000U
  3469. #define DMA_HISR_TEIF7 0x02000000U
  3470. #define DMA_HISR_DMEIF7 0x01000000U
  3471. #define DMA_HISR_FEIF7 0x00400000U
  3472. #define DMA_HISR_TCIF6 0x00200000U
  3473. #define DMA_HISR_HTIF6 0x00100000U
  3474. #define DMA_HISR_TEIF6 0x00080000U
  3475. #define DMA_HISR_DMEIF6 0x00040000U
  3476. #define DMA_HISR_FEIF6 0x00010000U
  3477. #define DMA_HISR_TCIF5 0x00000800U
  3478. #define DMA_HISR_HTIF5 0x00000400U
  3479. #define DMA_HISR_TEIF5 0x00000200U
  3480. #define DMA_HISR_DMEIF5 0x00000100U
  3481. #define DMA_HISR_FEIF5 0x00000040U
  3482. #define DMA_HISR_TCIF4 0x00000020U
  3483. #define DMA_HISR_HTIF4 0x00000010U
  3484. #define DMA_HISR_TEIF4 0x00000008U
  3485. #define DMA_HISR_DMEIF4 0x00000004U
  3486. #define DMA_HISR_FEIF4 0x00000001U
  3487. /******************** Bits definition for DMA_LIFCR register ****************/
  3488. #define DMA_LIFCR_CTCIF3 0x08000000U
  3489. #define DMA_LIFCR_CHTIF3 0x04000000U
  3490. #define DMA_LIFCR_CTEIF3 0x02000000U
  3491. #define DMA_LIFCR_CDMEIF3 0x01000000U
  3492. #define DMA_LIFCR_CFEIF3 0x00400000U
  3493. #define DMA_LIFCR_CTCIF2 0x00200000U
  3494. #define DMA_LIFCR_CHTIF2 0x00100000U
  3495. #define DMA_LIFCR_CTEIF2 0x00080000U
  3496. #define DMA_LIFCR_CDMEIF2 0x00040000U
  3497. #define DMA_LIFCR_CFEIF2 0x00010000U
  3498. #define DMA_LIFCR_CTCIF1 0x00000800U
  3499. #define DMA_LIFCR_CHTIF1 0x00000400U
  3500. #define DMA_LIFCR_CTEIF1 0x00000200U
  3501. #define DMA_LIFCR_CDMEIF1 0x00000100U
  3502. #define DMA_LIFCR_CFEIF1 0x00000040U
  3503. #define DMA_LIFCR_CTCIF0 0x00000020U
  3504. #define DMA_LIFCR_CHTIF0 0x00000010U
  3505. #define DMA_LIFCR_CTEIF0 0x00000008U
  3506. #define DMA_LIFCR_CDMEIF0 0x00000004U
  3507. #define DMA_LIFCR_CFEIF0 0x00000001U
  3508. /******************** Bits definition for DMA_HIFCR register ****************/
  3509. #define DMA_HIFCR_CTCIF7 0x08000000U
  3510. #define DMA_HIFCR_CHTIF7 0x04000000U
  3511. #define DMA_HIFCR_CTEIF7 0x02000000U
  3512. #define DMA_HIFCR_CDMEIF7 0x01000000U
  3513. #define DMA_HIFCR_CFEIF7 0x00400000U
  3514. #define DMA_HIFCR_CTCIF6 0x00200000U
  3515. #define DMA_HIFCR_CHTIF6 0x00100000U
  3516. #define DMA_HIFCR_CTEIF6 0x00080000U
  3517. #define DMA_HIFCR_CDMEIF6 0x00040000U
  3518. #define DMA_HIFCR_CFEIF6 0x00010000U
  3519. #define DMA_HIFCR_CTCIF5 0x00000800U
  3520. #define DMA_HIFCR_CHTIF5 0x00000400U
  3521. #define DMA_HIFCR_CTEIF5 0x00000200U
  3522. #define DMA_HIFCR_CDMEIF5 0x00000100U
  3523. #define DMA_HIFCR_CFEIF5 0x00000040U
  3524. #define DMA_HIFCR_CTCIF4 0x00000020U
  3525. #define DMA_HIFCR_CHTIF4 0x00000010U
  3526. #define DMA_HIFCR_CTEIF4 0x00000008U
  3527. #define DMA_HIFCR_CDMEIF4 0x00000004U
  3528. #define DMA_HIFCR_CFEIF4 0x00000001U
  3529. /******************************************************************************/
  3530. /* */
  3531. /* AHB Master DMA2D Controller (DMA2D) */
  3532. /* */
  3533. /******************************************************************************/
  3534. /******************** Bit definition for DMA2D_CR register ******************/
  3535. #define DMA2D_CR_START 0x00000001U /*!< Start transfer */
  3536. #define DMA2D_CR_SUSP 0x00000002U /*!< Suspend transfer */
  3537. #define DMA2D_CR_ABORT 0x00000004U /*!< Abort transfer */
  3538. #define DMA2D_CR_TEIE 0x00000100U /*!< Transfer Error Interrupt Enable */
  3539. #define DMA2D_CR_TCIE 0x00000200U /*!< Transfer Complete Interrupt Enable */
  3540. #define DMA2D_CR_TWIE 0x00000400U /*!< Transfer Watermark Interrupt Enable */
  3541. #define DMA2D_CR_CAEIE 0x00000800U /*!< CLUT Access Error Interrupt Enable */
  3542. #define DMA2D_CR_CTCIE 0x00001000U /*!< CLUT Transfer Complete Interrupt Enable */
  3543. #define DMA2D_CR_CEIE 0x00002000U /*!< Configuration Error Interrupt Enable */
  3544. #define DMA2D_CR_MODE 0x00030000U /*!< DMA2D Mode[1:0] */
  3545. #define DMA2D_CR_MODE_0 0x00010000U /*!< DMA2D Mode bit 0 */
  3546. #define DMA2D_CR_MODE_1 0x00020000U /*!< DMA2D Mode bit 1 */
  3547. /******************** Bit definition for DMA2D_ISR register *****************/
  3548. #define DMA2D_ISR_TEIF 0x00000001U /*!< Transfer Error Interrupt Flag */
  3549. #define DMA2D_ISR_TCIF 0x00000002U /*!< Transfer Complete Interrupt Flag */
  3550. #define DMA2D_ISR_TWIF 0x00000004U /*!< Transfer Watermark Interrupt Flag */
  3551. #define DMA2D_ISR_CAEIF 0x00000008U /*!< CLUT Access Error Interrupt Flag */
  3552. #define DMA2D_ISR_CTCIF 0x00000010U /*!< CLUT Transfer Complete Interrupt Flag */
  3553. #define DMA2D_ISR_CEIF 0x00000020U /*!< Configuration Error Interrupt Flag */
  3554. /******************** Bit definition for DMA2D_IFCR register ****************/
  3555. #define DMA2D_IFCR_CTEIF 0x00000001U /*!< Clears Transfer Error Interrupt Flag */
  3556. #define DMA2D_IFCR_CTCIF 0x00000002U /*!< Clears Transfer Complete Interrupt Flag */
  3557. #define DMA2D_IFCR_CTWIF 0x00000004U /*!< Clears Transfer Watermark Interrupt Flag */
  3558. #define DMA2D_IFCR_CAECIF 0x00000008U /*!< Clears CLUT Access Error Interrupt Flag */
  3559. #define DMA2D_IFCR_CCTCIF 0x00000010U /*!< Clears CLUT Transfer Complete Interrupt Flag */
  3560. #define DMA2D_IFCR_CCEIF 0x00000020U /*!< Clears Configuration Error Interrupt Flag */
  3561. /* Legacy defines */
  3562. #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF /*!< Clears Transfer Error Interrupt Flag */
  3563. #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF /*!< Clears Transfer Complete Interrupt Flag */
  3564. #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF /*!< Clears Transfer Watermark Interrupt Flag */
  3565. #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF /*!< Clears CLUT Access Error Interrupt Flag */
  3566. #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF /*!< Clears CLUT Transfer Complete Interrupt Flag */
  3567. #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF /*!< Clears Configuration Error Interrupt Flag */
  3568. /******************** Bit definition for DMA2D_FGMAR register ***************/
  3569. #define DMA2D_FGMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3570. /******************** Bit definition for DMA2D_FGOR register ****************/
  3571. #define DMA2D_FGOR_LO 0x00003FFFU /*!< Line Offset */
  3572. /******************** Bit definition for DMA2D_BGMAR register ***************/
  3573. #define DMA2D_BGMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3574. /******************** Bit definition for DMA2D_BGOR register ****************/
  3575. #define DMA2D_BGOR_LO 0x00003FFFU /*!< Line Offset */
  3576. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  3577. #define DMA2D_FGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */
  3578. #define DMA2D_FGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */
  3579. #define DMA2D_FGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */
  3580. #define DMA2D_FGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */
  3581. #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */
  3582. #define DMA2D_FGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */
  3583. #define DMA2D_FGPFCCR_START 0x00000020U /*!< Start */
  3584. #define DMA2D_FGPFCCR_CS 0x0000FF00U /*!< CLUT size */
  3585. #define DMA2D_FGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */
  3586. #define DMA2D_FGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */
  3587. #define DMA2D_FGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */
  3588. #define DMA2D_FGPFCCR_AI 0x00100000U /*!< Foreground Input Alpha Inverted */
  3589. #define DMA2D_FGPFCCR_RBS 0x00200000U /*!< Foreground Input Red Blue Swap */
  3590. #define DMA2D_FGPFCCR_ALPHA 0xFF000000U /*!< Alpha value */
  3591. /******************** Bit definition for DMA2D_FGCOLR register **************/
  3592. #define DMA2D_FGCOLR_BLUE 0x000000FFU /*!< Blue Value */
  3593. #define DMA2D_FGCOLR_GREEN 0x0000FF00U /*!< Green Value */
  3594. #define DMA2D_FGCOLR_RED 0x00FF0000U /*!< Red Value */
  3595. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  3596. #define DMA2D_BGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */
  3597. #define DMA2D_BGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */
  3598. #define DMA2D_BGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */
  3599. #define DMA2D_BGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */
  3600. #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */
  3601. #define DMA2D_BGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */
  3602. #define DMA2D_BGPFCCR_START 0x00000020U /*!< Start */
  3603. #define DMA2D_BGPFCCR_CS 0x0000FF00U /*!< CLUT size */
  3604. #define DMA2D_BGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */
  3605. #define DMA2D_BGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */
  3606. #define DMA2D_BGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */
  3607. #define DMA2D_BGPFCCR_AI 0x00100000U /*!< background Input Alpha Inverted */
  3608. #define DMA2D_BGPFCCR_RBS 0x00200000U /*!< Background Input Red Blue Swap */
  3609. #define DMA2D_BGPFCCR_ALPHA 0xFF000000U /*!< background Input Alpha value */
  3610. /******************** Bit definition for DMA2D_BGCOLR register **************/
  3611. #define DMA2D_BGCOLR_BLUE 0x000000FFU /*!< Blue Value */
  3612. #define DMA2D_BGCOLR_GREEN 0x0000FF00U /*!< Green Value */
  3613. #define DMA2D_BGCOLR_RED 0x00FF0000U /*!< Red Value */
  3614. /******************** Bit definition for DMA2D_FGCMAR register **************/
  3615. #define DMA2D_FGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3616. /******************** Bit definition for DMA2D_BGCMAR register **************/
  3617. #define DMA2D_BGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3618. /******************** Bit definition for DMA2D_OPFCCR register **************/
  3619. #define DMA2D_OPFCCR_CM 0x00000007U /*!< Color mode CM[2:0] */
  3620. #define DMA2D_OPFCCR_CM_0 0x00000001U /*!< Color mode CM bit 0 */
  3621. #define DMA2D_OPFCCR_CM_1 0x00000002U /*!< Color mode CM bit 1 */
  3622. #define DMA2D_OPFCCR_CM_2 0x00000004U /*!< Color mode CM bit 2 */
  3623. #define DMA2D_OPFCCR_AI 0x00100000U /*!< Output Alpha Inverted */
  3624. #define DMA2D_OPFCCR_RBS 0x00200000U /*!< Output Red Blue Swap */
  3625. /******************** Bit definition for DMA2D_OCOLR register ***************/
  3626. /*!<Mode_ARGB8888/RGB888 */
  3627. #define DMA2D_OCOLR_BLUE_1 0x000000FFU /*!< BLUE Value */
  3628. #define DMA2D_OCOLR_GREEN_1 0x0000FF00U /*!< GREEN Value */
  3629. #define DMA2D_OCOLR_RED_1 0x00FF0000U /*!< Red Value */
  3630. #define DMA2D_OCOLR_ALPHA_1 0xFF000000U /*!< Alpha Channel Value */
  3631. /*!<Mode_RGB565 */
  3632. #define DMA2D_OCOLR_BLUE_2 0x0000001FU /*!< BLUE Value */
  3633. #define DMA2D_OCOLR_GREEN_2 0x000007E0U /*!< GREEN Value */
  3634. #define DMA2D_OCOLR_RED_2 0x0000F800U /*!< Red Value */
  3635. /*!<Mode_ARGB1555 */
  3636. #define DMA2D_OCOLR_BLUE_3 0x0000001FU /*!< BLUE Value */
  3637. #define DMA2D_OCOLR_GREEN_3 0x000003E0U /*!< GREEN Value */
  3638. #define DMA2D_OCOLR_RED_3 0x00007C00U /*!< Red Value */
  3639. #define DMA2D_OCOLR_ALPHA_3 0x00008000U /*!< Alpha Channel Value */
  3640. /*!<Mode_ARGB4444 */
  3641. #define DMA2D_OCOLR_BLUE_4 0x0000000FU /*!< BLUE Value */
  3642. #define DMA2D_OCOLR_GREEN_4 0x000000F0U /*!< GREEN Value */
  3643. #define DMA2D_OCOLR_RED_4 0x00000F00U /*!< Red Value */
  3644. #define DMA2D_OCOLR_ALPHA_4 0x0000F000U /*!< Alpha Channel Value */
  3645. /******************** Bit definition for DMA2D_OMAR register ****************/
  3646. #define DMA2D_OMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3647. /******************** Bit definition for DMA2D_OOR register *****************/
  3648. #define DMA2D_OOR_LO 0x00003FFFU /*!< Line Offset */
  3649. /******************** Bit definition for DMA2D_NLR register *****************/
  3650. #define DMA2D_NLR_NL 0x0000FFFFU /*!< Number of Lines */
  3651. #define DMA2D_NLR_PL 0x3FFF0000U /*!< Pixel per Lines */
  3652. /******************** Bit definition for DMA2D_LWR register *****************/
  3653. #define DMA2D_LWR_LW 0x0000FFFFU /*!< Line Watermark */
  3654. /******************** Bit definition for DMA2D_AMTCR register ***************/
  3655. #define DMA2D_AMTCR_EN 0x00000001U /*!< Enable */
  3656. #define DMA2D_AMTCR_DT 0x0000FF00U /*!< Dead Time */
  3657. /******************** Bit definition for DMA2D_FGCLUT register **************/
  3658. /******************** Bit definition for DMA2D_BGCLUT register **************/
  3659. /******************************************************************************/
  3660. /* */
  3661. /* External Interrupt/Event Controller */
  3662. /* */
  3663. /******************************************************************************/
  3664. /******************* Bit definition for EXTI_IMR register *******************/
  3665. #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */
  3666. #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */
  3667. #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */
  3668. #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */
  3669. #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */
  3670. #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */
  3671. #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */
  3672. #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */
  3673. #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */
  3674. #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */
  3675. #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */
  3676. #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */
  3677. #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */
  3678. #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */
  3679. #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */
  3680. #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */
  3681. #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */
  3682. #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */
  3683. #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */
  3684. #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */
  3685. #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */
  3686. #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */
  3687. #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */
  3688. #define EXTI_IMR_MR23 0x00800000U /*!< Interrupt Mask on line 23 */
  3689. #define EXTI_IMR_MR24 0x01000000U /*!< Interrupt Mask on line 24 */
  3690. /* Reference Defines */
  3691. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  3692. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  3693. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  3694. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  3695. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  3696. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  3697. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  3698. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  3699. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  3700. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  3701. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  3702. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  3703. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  3704. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  3705. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  3706. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  3707. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  3708. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  3709. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  3710. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  3711. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  3712. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  3713. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  3714. #define EXTI_IMR_IM23 EXTI_IMR_MR23
  3715. #define EXTI_IMR_IM24 EXTI_IMR_MR24
  3716. #define EXTI_IMR_IM 0x01FFFFFFU /*!< Interrupt Mask All */
  3717. /******************* Bit definition for EXTI_EMR register *******************/
  3718. #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */
  3719. #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */
  3720. #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */
  3721. #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */
  3722. #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */
  3723. #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */
  3724. #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */
  3725. #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */
  3726. #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */
  3727. #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */
  3728. #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */
  3729. #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */
  3730. #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */
  3731. #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */
  3732. #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */
  3733. #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */
  3734. #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */
  3735. #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */
  3736. #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */
  3737. #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */
  3738. #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */
  3739. #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */
  3740. #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */
  3741. #define EXTI_EMR_MR23 0x00800000U /*!< Event Mask on line 23 */
  3742. #define EXTI_EMR_MR24 0x01000000U /*!< Event Mask on line 24 */
  3743. /* Reference Defines */
  3744. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  3745. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  3746. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  3747. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  3748. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  3749. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  3750. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  3751. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  3752. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  3753. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  3754. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  3755. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  3756. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  3757. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  3758. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  3759. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  3760. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  3761. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  3762. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  3763. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  3764. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  3765. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  3766. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  3767. #define EXTI_EMR_EM23 EXTI_EMR_MR23
  3768. #define EXTI_EMR_EM24 EXTI_EMR_MR24
  3769. /****************** Bit definition for EXTI_RTSR register *******************/
  3770. #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */
  3771. #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */
  3772. #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */
  3773. #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */
  3774. #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */
  3775. #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */
  3776. #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */
  3777. #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */
  3778. #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */
  3779. #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */
  3780. #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */
  3781. #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */
  3782. #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */
  3783. #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */
  3784. #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */
  3785. #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */
  3786. #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */
  3787. #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */
  3788. #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */
  3789. #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */
  3790. #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */
  3791. #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */
  3792. #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */
  3793. #define EXTI_RTSR_TR23 0x00800000U /*!< Rising trigger event configuration bit of line 23 */
  3794. #define EXTI_RTSR_TR24 0x01000000U /*!< Rising trigger event configuration bit of line 24 */
  3795. /****************** Bit definition for EXTI_FTSR register *******************/
  3796. #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */
  3797. #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */
  3798. #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */
  3799. #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */
  3800. #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */
  3801. #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */
  3802. #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */
  3803. #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */
  3804. #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */
  3805. #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */
  3806. #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */
  3807. #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */
  3808. #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */
  3809. #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */
  3810. #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */
  3811. #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */
  3812. #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */
  3813. #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */
  3814. #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */
  3815. #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */
  3816. #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */
  3817. #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */
  3818. #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */
  3819. #define EXTI_FTSR_TR23 0x00800000U /*!< Falling trigger event configuration bit of line 23 */
  3820. #define EXTI_FTSR_TR24 0x01000000U /*!< Falling trigger event configuration bit of line 24 */
  3821. /****************** Bit definition for EXTI_SWIER register ******************/
  3822. #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */
  3823. #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */
  3824. #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */
  3825. #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */
  3826. #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */
  3827. #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */
  3828. #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */
  3829. #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */
  3830. #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */
  3831. #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */
  3832. #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */
  3833. #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */
  3834. #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */
  3835. #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */
  3836. #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */
  3837. #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */
  3838. #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */
  3839. #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */
  3840. #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */
  3841. #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */
  3842. #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */
  3843. #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */
  3844. #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */
  3845. #define EXTI_SWIER_SWIER23 0x00800000U /*!< Software Interrupt on line 23 */
  3846. #define EXTI_SWIER_SWIER24 0x01000000U /*!< Software Interrupt on line 24 */
  3847. /******************* Bit definition for EXTI_PR register ********************/
  3848. #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */
  3849. #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */
  3850. #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */
  3851. #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */
  3852. #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */
  3853. #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */
  3854. #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */
  3855. #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */
  3856. #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */
  3857. #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */
  3858. #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */
  3859. #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */
  3860. #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */
  3861. #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */
  3862. #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */
  3863. #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */
  3864. #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */
  3865. #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */
  3866. #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */
  3867. #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */
  3868. #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */
  3869. #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */
  3870. #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */
  3871. #define EXTI_PR_PR23 0x00800000U /*!< Pending bit for line 23 */
  3872. #define EXTI_PR_PR24 0x01000000U /*!< Pending bit for line 24 */
  3873. /******************************************************************************/
  3874. /* */
  3875. /* FLASH */
  3876. /* */
  3877. /******************************************************************************/
  3878. /*
  3879. * @brief FLASH Total Sectors Number
  3880. */
  3881. #define FLASH_SECTOR_TOTAL 24
  3882. /******************* Bits definition for FLASH_ACR register *****************/
  3883. #define FLASH_ACR_LATENCY 0x0000000FU
  3884. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  3885. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  3886. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  3887. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  3888. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  3889. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  3890. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  3891. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  3892. #define FLASH_ACR_LATENCY_8WS 0x00000008U
  3893. #define FLASH_ACR_LATENCY_9WS 0x00000009U
  3894. #define FLASH_ACR_LATENCY_10WS 0x0000000AU
  3895. #define FLASH_ACR_LATENCY_11WS 0x0000000BU
  3896. #define FLASH_ACR_LATENCY_12WS 0x0000000CU
  3897. #define FLASH_ACR_LATENCY_13WS 0x0000000DU
  3898. #define FLASH_ACR_LATENCY_14WS 0x0000000EU
  3899. #define FLASH_ACR_LATENCY_15WS 0x0000000FU
  3900. #define FLASH_ACR_PRFTEN 0x00000100U
  3901. #define FLASH_ACR_ARTEN 0x00000200U
  3902. #define FLASH_ACR_ARTRST 0x00000800U
  3903. /******************* Bits definition for FLASH_SR register ******************/
  3904. #define FLASH_SR_EOP 0x00000001U
  3905. #define FLASH_SR_OPERR 0x00000002U
  3906. #define FLASH_SR_WRPERR 0x00000010U
  3907. #define FLASH_SR_PGAERR 0x00000020U
  3908. #define FLASH_SR_PGPERR 0x00000040U
  3909. #define FLASH_SR_ERSERR 0x00000080U
  3910. #define FLASH_SR_BSY 0x00010000U
  3911. /******************* Bits definition for FLASH_CR register ******************/
  3912. #define FLASH_CR_PG 0x00000001U
  3913. #define FLASH_CR_SER 0x00000002U
  3914. #define FLASH_CR_MER 0x00000004U
  3915. #define FLASH_CR_MER1 FLASH_CR_MER
  3916. #define FLASH_CR_SNB 0x000000F8U
  3917. #define FLASH_CR_SNB_0 0x00000008U
  3918. #define FLASH_CR_SNB_1 0x00000010U
  3919. #define FLASH_CR_SNB_2 0x00000020U
  3920. #define FLASH_CR_SNB_3 0x00000040U
  3921. #define FLASH_CR_SNB_4 0x00000080U
  3922. #define FLASH_CR_PSIZE 0x00000300U
  3923. #define FLASH_CR_PSIZE_0 0x00000100U
  3924. #define FLASH_CR_PSIZE_1 0x00000200U
  3925. #define FLASH_CR_MER2 0x00008000U
  3926. #define FLASH_CR_STRT 0x00010000U
  3927. #define FLASH_CR_EOPIE 0x01000000U
  3928. #define FLASH_CR_ERRIE 0x02000000U
  3929. #define FLASH_CR_LOCK 0x80000000U
  3930. /******************* Bits definition for FLASH_OPTCR register ***************/
  3931. #define FLASH_OPTCR_OPTLOCK 0x00000001U
  3932. #define FLASH_OPTCR_OPTSTRT 0x00000002U
  3933. #define FLASH_OPTCR_BOR_LEV 0x0000000CU
  3934. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  3935. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  3936. #define FLASH_OPTCR_WWDG_SW 0x00000010U
  3937. #define FLASH_OPTCR_IWDG_SW 0x00000020U
  3938. #define FLASH_OPTCR_nRST_STOP 0x00000040U
  3939. #define FLASH_OPTCR_nRST_STDBY 0x00000080U
  3940. #define FLASH_OPTCR_RDP 0x0000FF00U
  3941. #define FLASH_OPTCR_RDP_0 0x00000100U
  3942. #define FLASH_OPTCR_RDP_1 0x00000200U
  3943. #define FLASH_OPTCR_RDP_2 0x00000400U
  3944. #define FLASH_OPTCR_RDP_3 0x00000800U
  3945. #define FLASH_OPTCR_RDP_4 0x00001000U
  3946. #define FLASH_OPTCR_RDP_5 0x00002000U
  3947. #define FLASH_OPTCR_RDP_6 0x00004000U
  3948. #define FLASH_OPTCR_RDP_7 0x00008000U
  3949. #define FLASH_OPTCR_nWRP 0x0FFF0000U
  3950. #define FLASH_OPTCR_nWRP_0 0x00010000U
  3951. #define FLASH_OPTCR_nWRP_1 0x00020000U
  3952. #define FLASH_OPTCR_nWRP_2 0x00040000U
  3953. #define FLASH_OPTCR_nWRP_3 0x00080000U
  3954. #define FLASH_OPTCR_nWRP_4 0x00100000U
  3955. #define FLASH_OPTCR_nWRP_5 0x00200000U
  3956. #define FLASH_OPTCR_nWRP_6 0x00400000U
  3957. #define FLASH_OPTCR_nWRP_7 0x00800000U
  3958. #define FLASH_OPTCR_nWRP_8 0x01000000U
  3959. #define FLASH_OPTCR_nWRP_9 0x02000000U
  3960. #define FLASH_OPTCR_nWRP_10 0x04000000U
  3961. #define FLASH_OPTCR_nWRP_11 0x08000000U
  3962. #define FLASH_OPTCR_nDBOOT 0x10000000U
  3963. #define FLASH_OPTCR_nDBANK 0x20000000U
  3964. #define FLASH_OPTCR_IWDG_STDBY 0x40000000U
  3965. #define FLASH_OPTCR_IWDG_STOP 0x80000000U
  3966. /******************* Bits definition for FLASH_OPTCR1 register ***************/
  3967. #define FLASH_OPTCR1_BOOT_ADD0 0x0000FFFFU
  3968. #define FLASH_OPTCR1_BOOT_ADD1 0xFFFF0000U
  3969. /******************************************************************************/
  3970. /* */
  3971. /* Flexible Memory Controller */
  3972. /* */
  3973. /******************************************************************************/
  3974. /****************** Bit definition for FMC_BCR1 register *******************/
  3975. #define FMC_BCR1_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3976. #define FMC_BCR1_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3977. #define FMC_BCR1_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3978. #define FMC_BCR1_MTYP_0 0x00000004U /*!<Bit 0 */
  3979. #define FMC_BCR1_MTYP_1 0x00000008U /*!<Bit 1 */
  3980. #define FMC_BCR1_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3981. #define FMC_BCR1_MWID_0 0x00000010U /*!<Bit 0 */
  3982. #define FMC_BCR1_MWID_1 0x00000020U /*!<Bit 1 */
  3983. #define FMC_BCR1_FACCEN 0x00000040U /*!<Flash access enable */
  3984. #define FMC_BCR1_BURSTEN 0x00000100U /*!<Burst enable bit */
  3985. #define FMC_BCR1_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3986. #define FMC_BCR1_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  3987. #define FMC_BCR1_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3988. #define FMC_BCR1_WREN 0x00001000U /*!<Write enable bit */
  3989. #define FMC_BCR1_WAITEN 0x00002000U /*!<Wait enable bit */
  3990. #define FMC_BCR1_EXTMOD 0x00004000U /*!<Extended mode enable */
  3991. #define FMC_BCR1_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3992. #define FMC_BCR1_CPSIZE 0x00070000U /*!<CRAM page size */
  3993. #define FMC_BCR1_CPSIZE_0 0x00010000U /*!<Bit 0 */
  3994. #define FMC_BCR1_CPSIZE_1 0x00020000U /*!<Bit 1 */
  3995. #define FMC_BCR1_CPSIZE_2 0x00040000U /*!<Bit 2 */
  3996. #define FMC_BCR1_CBURSTRW 0x00080000U /*!<Write burst enable */
  3997. #define FMC_BCR1_CCLKEN 0x00100000U /*!<Continous clock enable */
  3998. #define FMC_BCR1_WFDIS 0x00200000U /*!<Write FIFO Disable */
  3999. /****************** Bit definition for FMC_BCR2 register *******************/
  4000. #define FMC_BCR2_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4001. #define FMC_BCR2_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4002. #define FMC_BCR2_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4003. #define FMC_BCR2_MTYP_0 0x00000004U /*!<Bit 0 */
  4004. #define FMC_BCR2_MTYP_1 0x00000008U /*!<Bit 1 */
  4005. #define FMC_BCR2_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4006. #define FMC_BCR2_MWID_0 0x00000010U /*!<Bit 0 */
  4007. #define FMC_BCR2_MWID_1 0x00000020U /*!<Bit 1 */
  4008. #define FMC_BCR2_FACCEN 0x00000040U /*!<Flash access enable */
  4009. #define FMC_BCR2_BURSTEN 0x00000100U /*!<Burst enable bit */
  4010. #define FMC_BCR2_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4011. #define FMC_BCR2_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  4012. #define FMC_BCR2_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4013. #define FMC_BCR2_WREN 0x00001000U /*!<Write enable bit */
  4014. #define FMC_BCR2_WAITEN 0x00002000U /*!<Wait enable bit */
  4015. #define FMC_BCR2_EXTMOD 0x00004000U /*!<Extended mode enable */
  4016. #define FMC_BCR2_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4017. #define FMC_BCR2_CPSIZE 0x00070000U /*!<CRAM page size */
  4018. #define FMC_BCR2_CPSIZE_0 0x00010000U /*!<Bit 0 */
  4019. #define FMC_BCR2_CPSIZE_1 0x00020000U /*!<Bit 1 */
  4020. #define FMC_BCR2_CPSIZE_2 0x00040000U /*!<Bit 2 */
  4021. #define FMC_BCR2_CBURSTRW 0x00080000U /*!<Write burst enable */
  4022. /****************** Bit definition for FMC_BCR3 register *******************/
  4023. #define FMC_BCR3_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4024. #define FMC_BCR3_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4025. #define FMC_BCR3_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4026. #define FMC_BCR3_MTYP_0 0x00000004U /*!<Bit 0 */
  4027. #define FMC_BCR3_MTYP_1 0x00000008U /*!<Bit 1 */
  4028. #define FMC_BCR3_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4029. #define FMC_BCR3_MWID_0 0x00000010U /*!<Bit 0 */
  4030. #define FMC_BCR3_MWID_1 0x00000020U /*!<Bit 1 */
  4031. #define FMC_BCR3_FACCEN 0x00000040U /*!<Flash access enable */
  4032. #define FMC_BCR3_BURSTEN 0x00000100U /*!<Burst enable bit */
  4033. #define FMC_BCR3_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4034. #define FMC_BCR3_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  4035. #define FMC_BCR3_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4036. #define FMC_BCR3_WREN 0x00001000U /*!<Write enable bit */
  4037. #define FMC_BCR3_WAITEN 0x00002000U /*!<Wait enable bit */
  4038. #define FMC_BCR3_EXTMOD 0x00004000U /*!<Extended mode enable */
  4039. #define FMC_BCR3_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4040. #define FMC_BCR3_CPSIZE 0x00070000U /*!<CRAM page size */
  4041. #define FMC_BCR3_CPSIZE_0 0x00010000U /*!<Bit 0 */
  4042. #define FMC_BCR3_CPSIZE_1 0x00020000U /*!<Bit 1 */
  4043. #define FMC_BCR3_CPSIZE_2 0x00040000U /*!<Bit 2 */
  4044. #define FMC_BCR3_CBURSTRW 0x00080000U /*!<Write burst enable */
  4045. /****************** Bit definition for FMC_BCR4 register *******************/
  4046. #define FMC_BCR4_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4047. #define FMC_BCR4_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4048. #define FMC_BCR4_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4049. #define FMC_BCR4_MTYP_0 0x00000004U /*!<Bit 0 */
  4050. #define FMC_BCR4_MTYP_1 0x00000008U /*!<Bit 1 */
  4051. #define FMC_BCR4_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4052. #define FMC_BCR4_MWID_0 0x00000010U /*!<Bit 0 */
  4053. #define FMC_BCR4_MWID_1 0x00000020U /*!<Bit 1 */
  4054. #define FMC_BCR4_FACCEN 0x00000040U /*!<Flash access enable */
  4055. #define FMC_BCR4_BURSTEN 0x00000100U /*!<Burst enable bit */
  4056. #define FMC_BCR4_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4057. #define FMC_BCR4_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  4058. #define FMC_BCR4_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4059. #define FMC_BCR4_WREN 0x00001000U /*!<Write enable bit */
  4060. #define FMC_BCR4_WAITEN 0x00002000U /*!<Wait enable bit */
  4061. #define FMC_BCR4_EXTMOD 0x00004000U /*!<Extended mode enable */
  4062. #define FMC_BCR4_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4063. #define FMC_BCR4_CPSIZE 0x00070000U /*!<CRAM page size */
  4064. #define FMC_BCR4_CPSIZE_0 0x00010000U /*!<Bit 0 */
  4065. #define FMC_BCR4_CPSIZE_1 0x00020000U /*!<Bit 1 */
  4066. #define FMC_BCR4_CPSIZE_2 0x00040000U /*!<Bit 2 */
  4067. #define FMC_BCR4_CBURSTRW 0x00080000U /*!<Write burst enable */
  4068. /****************** Bit definition for FMC_BTR1 register ******************/
  4069. #define FMC_BTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4070. #define FMC_BTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  4071. #define FMC_BTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  4072. #define FMC_BTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  4073. #define FMC_BTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  4074. #define FMC_BTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4075. #define FMC_BTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4076. #define FMC_BTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4077. #define FMC_BTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4078. #define FMC_BTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4079. #define FMC_BTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4080. #define FMC_BTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  4081. #define FMC_BTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  4082. #define FMC_BTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  4083. #define FMC_BTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  4084. #define FMC_BTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  4085. #define FMC_BTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  4086. #define FMC_BTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  4087. #define FMC_BTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  4088. #define FMC_BTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4089. #define FMC_BTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4090. #define FMC_BTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4091. #define FMC_BTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4092. #define FMC_BTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4093. #define FMC_BTR1_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4094. #define FMC_BTR1_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4095. #define FMC_BTR1_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4096. #define FMC_BTR1_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4097. #define FMC_BTR1_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4098. #define FMC_BTR1_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4099. #define FMC_BTR1_DATLAT_0 0x01000000U /*!<Bit 0 */
  4100. #define FMC_BTR1_DATLAT_1 0x02000000U /*!<Bit 1 */
  4101. #define FMC_BTR1_DATLAT_2 0x04000000U /*!<Bit 2 */
  4102. #define FMC_BTR1_DATLAT_3 0x08000000U /*!<Bit 3 */
  4103. #define FMC_BTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4104. #define FMC_BTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4105. #define FMC_BTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4106. /****************** Bit definition for FMC_BTR2 register *******************/
  4107. #define FMC_BTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4108. #define FMC_BTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  4109. #define FMC_BTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  4110. #define FMC_BTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  4111. #define FMC_BTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  4112. #define FMC_BTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4113. #define FMC_BTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4114. #define FMC_BTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4115. #define FMC_BTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4116. #define FMC_BTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4117. #define FMC_BTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4118. #define FMC_BTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  4119. #define FMC_BTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  4120. #define FMC_BTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  4121. #define FMC_BTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  4122. #define FMC_BTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  4123. #define FMC_BTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  4124. #define FMC_BTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  4125. #define FMC_BTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  4126. #define FMC_BTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4127. #define FMC_BTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4128. #define FMC_BTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4129. #define FMC_BTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4130. #define FMC_BTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4131. #define FMC_BTR2_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4132. #define FMC_BTR2_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4133. #define FMC_BTR2_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4134. #define FMC_BTR2_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4135. #define FMC_BTR2_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4136. #define FMC_BTR2_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4137. #define FMC_BTR2_DATLAT_0 0x01000000U /*!<Bit 0 */
  4138. #define FMC_BTR2_DATLAT_1 0x02000000U /*!<Bit 1 */
  4139. #define FMC_BTR2_DATLAT_2 0x04000000U /*!<Bit 2 */
  4140. #define FMC_BTR2_DATLAT_3 0x08000000U /*!<Bit 3 */
  4141. #define FMC_BTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4142. #define FMC_BTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4143. #define FMC_BTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4144. /******************* Bit definition for FMC_BTR3 register *******************/
  4145. #define FMC_BTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4146. #define FMC_BTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  4147. #define FMC_BTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  4148. #define FMC_BTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  4149. #define FMC_BTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  4150. #define FMC_BTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4151. #define FMC_BTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4152. #define FMC_BTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4153. #define FMC_BTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4154. #define FMC_BTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4155. #define FMC_BTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4156. #define FMC_BTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  4157. #define FMC_BTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  4158. #define FMC_BTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  4159. #define FMC_BTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  4160. #define FMC_BTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  4161. #define FMC_BTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  4162. #define FMC_BTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  4163. #define FMC_BTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  4164. #define FMC_BTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4165. #define FMC_BTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4166. #define FMC_BTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4167. #define FMC_BTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4168. #define FMC_BTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4169. #define FMC_BTR3_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4170. #define FMC_BTR3_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4171. #define FMC_BTR3_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4172. #define FMC_BTR3_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4173. #define FMC_BTR3_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4174. #define FMC_BTR3_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4175. #define FMC_BTR3_DATLAT_0 0x01000000U /*!<Bit 0 */
  4176. #define FMC_BTR3_DATLAT_1 0x02000000U /*!<Bit 1 */
  4177. #define FMC_BTR3_DATLAT_2 0x04000000U /*!<Bit 2 */
  4178. #define FMC_BTR3_DATLAT_3 0x08000000U /*!<Bit 3 */
  4179. #define FMC_BTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4180. #define FMC_BTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4181. #define FMC_BTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4182. /****************** Bit definition for FMC_BTR4 register *******************/
  4183. #define FMC_BTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4184. #define FMC_BTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  4185. #define FMC_BTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  4186. #define FMC_BTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  4187. #define FMC_BTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  4188. #define FMC_BTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4189. #define FMC_BTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4190. #define FMC_BTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4191. #define FMC_BTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4192. #define FMC_BTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4193. #define FMC_BTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4194. #define FMC_BTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  4195. #define FMC_BTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  4196. #define FMC_BTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  4197. #define FMC_BTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  4198. #define FMC_BTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  4199. #define FMC_BTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  4200. #define FMC_BTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  4201. #define FMC_BTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  4202. #define FMC_BTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4203. #define FMC_BTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4204. #define FMC_BTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4205. #define FMC_BTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4206. #define FMC_BTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4207. #define FMC_BTR4_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4208. #define FMC_BTR4_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4209. #define FMC_BTR4_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4210. #define FMC_BTR4_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4211. #define FMC_BTR4_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4212. #define FMC_BTR4_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4213. #define FMC_BTR4_DATLAT_0 0x01000000U /*!<Bit 0 */
  4214. #define FMC_BTR4_DATLAT_1 0x02000000U /*!<Bit 1 */
  4215. #define FMC_BTR4_DATLAT_2 0x04000000U /*!<Bit 2 */
  4216. #define FMC_BTR4_DATLAT_3 0x08000000U /*!<Bit 3 */
  4217. #define FMC_BTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4218. #define FMC_BTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4219. #define FMC_BTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4220. /****************** Bit definition for FMC_BWTR1 register ******************/
  4221. #define FMC_BWTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4222. #define FMC_BWTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  4223. #define FMC_BWTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  4224. #define FMC_BWTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  4225. #define FMC_BWTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  4226. #define FMC_BWTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4227. #define FMC_BWTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4228. #define FMC_BWTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4229. #define FMC_BWTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4230. #define FMC_BWTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4231. #define FMC_BWTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4232. #define FMC_BWTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  4233. #define FMC_BWTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  4234. #define FMC_BWTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  4235. #define FMC_BWTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  4236. #define FMC_BWTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  4237. #define FMC_BWTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  4238. #define FMC_BWTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  4239. #define FMC_BWTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  4240. #define FMC_BWTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4241. #define FMC_BWTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4242. #define FMC_BWTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4243. #define FMC_BWTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4244. #define FMC_BWTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4245. #define FMC_BWTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4246. #define FMC_BWTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4247. #define FMC_BWTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4248. /****************** Bit definition for FMC_BWTR2 register ******************/
  4249. #define FMC_BWTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4250. #define FMC_BWTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  4251. #define FMC_BWTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  4252. #define FMC_BWTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  4253. #define FMC_BWTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  4254. #define FMC_BWTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4255. #define FMC_BWTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4256. #define FMC_BWTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4257. #define FMC_BWTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4258. #define FMC_BWTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4259. #define FMC_BWTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4260. #define FMC_BWTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  4261. #define FMC_BWTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  4262. #define FMC_BWTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  4263. #define FMC_BWTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  4264. #define FMC_BWTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  4265. #define FMC_BWTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  4266. #define FMC_BWTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  4267. #define FMC_BWTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  4268. #define FMC_BWTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4269. #define FMC_BWTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4270. #define FMC_BWTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4271. #define FMC_BWTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4272. #define FMC_BWTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4273. #define FMC_BWTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4274. #define FMC_BWTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4275. #define FMC_BWTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4276. /****************** Bit definition for FMC_BWTR3 register ******************/
  4277. #define FMC_BWTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4278. #define FMC_BWTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  4279. #define FMC_BWTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  4280. #define FMC_BWTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  4281. #define FMC_BWTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  4282. #define FMC_BWTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4283. #define FMC_BWTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4284. #define FMC_BWTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4285. #define FMC_BWTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4286. #define FMC_BWTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4287. #define FMC_BWTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4288. #define FMC_BWTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  4289. #define FMC_BWTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  4290. #define FMC_BWTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  4291. #define FMC_BWTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  4292. #define FMC_BWTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  4293. #define FMC_BWTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  4294. #define FMC_BWTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  4295. #define FMC_BWTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  4296. #define FMC_BWTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4297. #define FMC_BWTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4298. #define FMC_BWTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4299. #define FMC_BWTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4300. #define FMC_BWTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4301. #define FMC_BWTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4302. #define FMC_BWTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4303. #define FMC_BWTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4304. /****************** Bit definition for FMC_BWTR4 register ******************/
  4305. #define FMC_BWTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4306. #define FMC_BWTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  4307. #define FMC_BWTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  4308. #define FMC_BWTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  4309. #define FMC_BWTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  4310. #define FMC_BWTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4311. #define FMC_BWTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4312. #define FMC_BWTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4313. #define FMC_BWTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4314. #define FMC_BWTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4315. #define FMC_BWTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4316. #define FMC_BWTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  4317. #define FMC_BWTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  4318. #define FMC_BWTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  4319. #define FMC_BWTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  4320. #define FMC_BWTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  4321. #define FMC_BWTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  4322. #define FMC_BWTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  4323. #define FMC_BWTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  4324. #define FMC_BWTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4325. #define FMC_BWTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4326. #define FMC_BWTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4327. #define FMC_BWTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4328. #define FMC_BWTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4329. #define FMC_BWTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4330. #define FMC_BWTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4331. #define FMC_BWTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4332. /****************** Bit definition for FMC_PCR register *******************/
  4333. #define FMC_PCR_PWAITEN 0x00000002U /*!<Wait feature enable bit */
  4334. #define FMC_PCR_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */
  4335. #define FMC_PCR_PTYP 0x00000008U /*!<Memory type */
  4336. #define FMC_PCR_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */
  4337. #define FMC_PCR_PWID_0 0x00000010U /*!<Bit 0 */
  4338. #define FMC_PCR_PWID_1 0x00000020U /*!<Bit 1 */
  4339. #define FMC_PCR_ECCEN 0x00000040U /*!<ECC computation logic enable bit */
  4340. #define FMC_PCR_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */
  4341. #define FMC_PCR_TCLR_0 0x00000200U /*!<Bit 0 */
  4342. #define FMC_PCR_TCLR_1 0x00000400U /*!<Bit 1 */
  4343. #define FMC_PCR_TCLR_2 0x00000800U /*!<Bit 2 */
  4344. #define FMC_PCR_TCLR_3 0x00001000U /*!<Bit 3 */
  4345. #define FMC_PCR_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */
  4346. #define FMC_PCR_TAR_0 0x00002000U /*!<Bit 0 */
  4347. #define FMC_PCR_TAR_1 0x00004000U /*!<Bit 1 */
  4348. #define FMC_PCR_TAR_2 0x00008000U /*!<Bit 2 */
  4349. #define FMC_PCR_TAR_3 0x00010000U /*!<Bit 3 */
  4350. #define FMC_PCR_ECCPS 0x000E0000U /*!<ECCPS[2:0] bits (ECC page size) */
  4351. #define FMC_PCR_ECCPS_0 0x00020000U /*!<Bit 0 */
  4352. #define FMC_PCR_ECCPS_1 0x00040000U /*!<Bit 1 */
  4353. #define FMC_PCR_ECCPS_2 0x00080000U /*!<Bit 2 */
  4354. /******************* Bit definition for FMC_SR register *******************/
  4355. #define FMC_SR_IRS 0x01U /*!<Interrupt Rising Edge status */
  4356. #define FMC_SR_ILS 0x02U /*!<Interrupt Level status */
  4357. #define FMC_SR_IFS 0x04U /*!<Interrupt Falling Edge status */
  4358. #define FMC_SR_IREN 0x08U /*!<Interrupt Rising Edge detection Enable bit */
  4359. #define FMC_SR_ILEN 0x10U /*!<Interrupt Level detection Enable bit */
  4360. #define FMC_SR_IFEN 0x20U /*!<Interrupt Falling Edge detection Enable bit */
  4361. #define FMC_SR_FEMPT 0x40U /*!<FIFO empty */
  4362. /****************** Bit definition for FMC_PMEM register ******************/
  4363. #define FMC_PMEM_MEMSET3 0x000000FFU /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
  4364. #define FMC_PMEM_MEMSET3_0 0x00000001U /*!<Bit 0 */
  4365. #define FMC_PMEM_MEMSET3_1 0x00000002U /*!<Bit 1 */
  4366. #define FMC_PMEM_MEMSET3_2 0x00000004U /*!<Bit 2 */
  4367. #define FMC_PMEM_MEMSET3_3 0x00000008U /*!<Bit 3 */
  4368. #define FMC_PMEM_MEMSET3_4 0x00000010U /*!<Bit 4 */
  4369. #define FMC_PMEM_MEMSET3_5 0x00000020U /*!<Bit 5 */
  4370. #define FMC_PMEM_MEMSET3_6 0x00000040U /*!<Bit 6 */
  4371. #define FMC_PMEM_MEMSET3_7 0x00000080U /*!<Bit 7 */
  4372. #define FMC_PMEM_MEMWAIT3 0x0000FF00U /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
  4373. #define FMC_PMEM_MEMWAIT3_0 0x00000100U /*!<Bit 0 */
  4374. #define FMC_PMEM_MEMWAIT3_1 0x00000200U /*!<Bit 1 */
  4375. #define FMC_PMEM_MEMWAIT3_2 0x00000400U /*!<Bit 2 */
  4376. #define FMC_PMEM_MEMWAIT3_3 0x00000800U /*!<Bit 3 */
  4377. #define FMC_PMEM_MEMWAIT3_4 0x00001000U /*!<Bit 4 */
  4378. #define FMC_PMEM_MEMWAIT3_5 0x00002000U /*!<Bit 5 */
  4379. #define FMC_PMEM_MEMWAIT3_6 0x00004000U /*!<Bit 6 */
  4380. #define FMC_PMEM_MEMWAIT3_7 0x00008000U /*!<Bit 7 */
  4381. #define FMC_PMEM_MEMHOLD3 0x00FF0000U /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
  4382. #define FMC_PMEM_MEMHOLD3_0 0x00010000U /*!<Bit 0 */
  4383. #define FMC_PMEM_MEMHOLD3_1 0x00020000U /*!<Bit 1 */
  4384. #define FMC_PMEM_MEMHOLD3_2 0x00040000U /*!<Bit 2 */
  4385. #define FMC_PMEM_MEMHOLD3_3 0x00080000U /*!<Bit 3 */
  4386. #define FMC_PMEM_MEMHOLD3_4 0x00100000U /*!<Bit 4 */
  4387. #define FMC_PMEM_MEMHOLD3_5 0x00200000U /*!<Bit 5 */
  4388. #define FMC_PMEM_MEMHOLD3_6 0x00400000U /*!<Bit 6 */
  4389. #define FMC_PMEM_MEMHOLD3_7 0x00800000U /*!<Bit 7 */
  4390. #define FMC_PMEM_MEMHIZ3 0xFF000000U /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
  4391. #define FMC_PMEM_MEMHIZ3_0 0x01000000U /*!<Bit 0 */
  4392. #define FMC_PMEM_MEMHIZ3_1 0x02000000U /*!<Bit 1 */
  4393. #define FMC_PMEM_MEMHIZ3_2 0x04000000U /*!<Bit 2 */
  4394. #define FMC_PMEM_MEMHIZ3_3 0x08000000U /*!<Bit 3 */
  4395. #define FMC_PMEM_MEMHIZ3_4 0x10000000U /*!<Bit 4 */
  4396. #define FMC_PMEM_MEMHIZ3_5 0x20000000U /*!<Bit 5 */
  4397. #define FMC_PMEM_MEMHIZ3_6 0x40000000U /*!<Bit 6 */
  4398. #define FMC_PMEM_MEMHIZ3_7 0x80000000U /*!<Bit 7 */
  4399. /****************** Bit definition for FMC_PATT register ******************/
  4400. #define FMC_PATT_ATTSET3 0x000000FFU /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
  4401. #define FMC_PATT_ATTSET3_0 0x00000001U /*!<Bit 0 */
  4402. #define FMC_PATT_ATTSET3_1 0x00000002U /*!<Bit 1 */
  4403. #define FMC_PATT_ATTSET3_2 0x00000004U /*!<Bit 2 */
  4404. #define FMC_PATT_ATTSET3_3 0x00000008U /*!<Bit 3 */
  4405. #define FMC_PATT_ATTSET3_4 0x00000010U /*!<Bit 4 */
  4406. #define FMC_PATT_ATTSET3_5 0x00000020U /*!<Bit 5 */
  4407. #define FMC_PATT_ATTSET3_6 0x00000040U /*!<Bit 6 */
  4408. #define FMC_PATT_ATTSET3_7 0x00000080U /*!<Bit 7 */
  4409. #define FMC_PATT_ATTWAIT3 0x0000FF00U /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
  4410. #define FMC_PATT_ATTWAIT3_0 0x00000100U /*!<Bit 0 */
  4411. #define FMC_PATT_ATTWAIT3_1 0x00000200U /*!<Bit 1 */
  4412. #define FMC_PATT_ATTWAIT3_2 0x00000400U /*!<Bit 2 */
  4413. #define FMC_PATT_ATTWAIT3_3 0x00000800U /*!<Bit 3 */
  4414. #define FMC_PATT_ATTWAIT3_4 0x00001000U /*!<Bit 4 */
  4415. #define FMC_PATT_ATTWAIT3_5 0x00002000U /*!<Bit 5 */
  4416. #define FMC_PATT_ATTWAIT3_6 0x00004000U /*!<Bit 6 */
  4417. #define FMC_PATT_ATTWAIT3_7 0x00008000U /*!<Bit 7 */
  4418. #define FMC_PATT_ATTHOLD3 0x00FF0000U /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
  4419. #define FMC_PATT_ATTHOLD3_0 0x00010000U /*!<Bit 0 */
  4420. #define FMC_PATT_ATTHOLD3_1 0x00020000U /*!<Bit 1 */
  4421. #define FMC_PATT_ATTHOLD3_2 0x00040000U /*!<Bit 2 */
  4422. #define FMC_PATT_ATTHOLD3_3 0x00080000U /*!<Bit 3 */
  4423. #define FMC_PATT_ATTHOLD3_4 0x00100000U /*!<Bit 4 */
  4424. #define FMC_PATT_ATTHOLD3_5 0x00200000U /*!<Bit 5 */
  4425. #define FMC_PATT_ATTHOLD3_6 0x00400000U /*!<Bit 6 */
  4426. #define FMC_PATT_ATTHOLD3_7 0x00800000U /*!<Bit 7 */
  4427. #define FMC_PATT_ATTHIZ3 0xFF000000U /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
  4428. #define FMC_PATT_ATTHIZ3_0 0x01000000U /*!<Bit 0 */
  4429. #define FMC_PATT_ATTHIZ3_1 0x02000000U /*!<Bit 1 */
  4430. #define FMC_PATT_ATTHIZ3_2 0x04000000U /*!<Bit 2 */
  4431. #define FMC_PATT_ATTHIZ3_3 0x08000000U /*!<Bit 3 */
  4432. #define FMC_PATT_ATTHIZ3_4 0x10000000U /*!<Bit 4 */
  4433. #define FMC_PATT_ATTHIZ3_5 0x20000000U /*!<Bit 5 */
  4434. #define FMC_PATT_ATTHIZ3_6 0x40000000U /*!<Bit 6 */
  4435. #define FMC_PATT_ATTHIZ3_7 0x80000000U /*!<Bit 7 */
  4436. /****************** Bit definition for FMC_ECCR register ******************/
  4437. #define FMC_ECCR_ECC3 0xFFFFFFFFU /*!<ECC result */
  4438. /****************** Bit definition for FMC_SDCR1 register ******************/
  4439. #define FMC_SDCR1_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */
  4440. #define FMC_SDCR1_NC_0 0x00000001U /*!<Bit 0 */
  4441. #define FMC_SDCR1_NC_1 0x00000002U /*!<Bit 1 */
  4442. #define FMC_SDCR1_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */
  4443. #define FMC_SDCR1_NR_0 0x00000004U /*!<Bit 0 */
  4444. #define FMC_SDCR1_NR_1 0x00000008U /*!<Bit 1 */
  4445. #define FMC_SDCR1_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */
  4446. #define FMC_SDCR1_MWID_0 0x00000010U /*!<Bit 0 */
  4447. #define FMC_SDCR1_MWID_1 0x00000020U /*!<Bit 1 */
  4448. #define FMC_SDCR1_NB 0x00000040U /*!<Number of internal bank */
  4449. #define FMC_SDCR1_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */
  4450. #define FMC_SDCR1_CAS_0 0x00000080U /*!<Bit 0 */
  4451. #define FMC_SDCR1_CAS_1 0x00000100U /*!<Bit 1 */
  4452. #define FMC_SDCR1_WP 0x00000200U /*!<Write protection */
  4453. #define FMC_SDCR1_SDCLK 0x00000C00U /*!<SDRAM clock configuration */
  4454. #define FMC_SDCR1_SDCLK_0 0x00000400U /*!<Bit 0 */
  4455. #define FMC_SDCR1_SDCLK_1 0x00000800U /*!<Bit 1 */
  4456. #define FMC_SDCR1_RBURST 0x00001000U /*!<Read burst */
  4457. #define FMC_SDCR1_RPIPE 0x00006000U /*!<Write protection */
  4458. #define FMC_SDCR1_RPIPE_0 0x00002000U /*!<Bit 0 */
  4459. #define FMC_SDCR1_RPIPE_1 0x00004000U /*!<Bit 1 */
  4460. /****************** Bit definition for FMC_SDCR2 register ******************/
  4461. #define FMC_SDCR2_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */
  4462. #define FMC_SDCR2_NC_0 0x00000001U /*!<Bit 0 */
  4463. #define FMC_SDCR2_NC_1 0x00000002U /*!<Bit 1 */
  4464. #define FMC_SDCR2_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */
  4465. #define FMC_SDCR2_NR_0 0x00000004U /*!<Bit 0 */
  4466. #define FMC_SDCR2_NR_1 0x00000008U /*!<Bit 1 */
  4467. #define FMC_SDCR2_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */
  4468. #define FMC_SDCR2_MWID_0 0x00000010U /*!<Bit 0 */
  4469. #define FMC_SDCR2_MWID_1 0x00000020U /*!<Bit 1 */
  4470. #define FMC_SDCR2_NB 0x00000040U /*!<Number of internal bank */
  4471. #define FMC_SDCR2_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */
  4472. #define FMC_SDCR2_CAS_0 0x00000080U /*!<Bit 0 */
  4473. #define FMC_SDCR2_CAS_1 0x00000100U /*!<Bit 1 */
  4474. #define FMC_SDCR2_WP 0x00000200U /*!<Write protection */
  4475. #define FMC_SDCR2_SDCLK 0x00000C00U /*!<SDCLK[1:0] (SDRAM clock configuration) */
  4476. #define FMC_SDCR2_SDCLK_0 0x00000400U /*!<Bit 0 */
  4477. #define FMC_SDCR2_SDCLK_1 0x00000800U /*!<Bit 1 */
  4478. #define FMC_SDCR2_RBURST 0x00001000U /*!<Read burst */
  4479. #define FMC_SDCR2_RPIPE 0x00006000U /*!<RPIPE[1:0](Read pipe) */
  4480. #define FMC_SDCR2_RPIPE_0 0x00002000U /*!<Bit 0 */
  4481. #define FMC_SDCR2_RPIPE_1 0x00004000U /*!<Bit 1 */
  4482. /****************** Bit definition for FMC_SDTR1 register ******************/
  4483. #define FMC_SDTR1_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */
  4484. #define FMC_SDTR1_TMRD_0 0x00000001U /*!<Bit 0 */
  4485. #define FMC_SDTR1_TMRD_1 0x00000002U /*!<Bit 1 */
  4486. #define FMC_SDTR1_TMRD_2 0x00000004U /*!<Bit 2 */
  4487. #define FMC_SDTR1_TMRD_3 0x00000008U /*!<Bit 3 */
  4488. #define FMC_SDTR1_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */
  4489. #define FMC_SDTR1_TXSR_0 0x00000010U /*!<Bit 0 */
  4490. #define FMC_SDTR1_TXSR_1 0x00000020U /*!<Bit 1 */
  4491. #define FMC_SDTR1_TXSR_2 0x00000040U /*!<Bit 2 */
  4492. #define FMC_SDTR1_TXSR_3 0x00000080U /*!<Bit 3 */
  4493. #define FMC_SDTR1_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */
  4494. #define FMC_SDTR1_TRAS_0 0x00000100U /*!<Bit 0 */
  4495. #define FMC_SDTR1_TRAS_1 0x00000200U /*!<Bit 1 */
  4496. #define FMC_SDTR1_TRAS_2 0x00000400U /*!<Bit 2 */
  4497. #define FMC_SDTR1_TRAS_3 0x00000800U /*!<Bit 3 */
  4498. #define FMC_SDTR1_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */
  4499. #define FMC_SDTR1_TRC_0 0x00001000U /*!<Bit 0 */
  4500. #define FMC_SDTR1_TRC_1 0x00002000U /*!<Bit 1 */
  4501. #define FMC_SDTR1_TRC_2 0x00004000U /*!<Bit 2 */
  4502. #define FMC_SDTR1_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */
  4503. #define FMC_SDTR1_TWR_0 0x00010000U /*!<Bit 0 */
  4504. #define FMC_SDTR1_TWR_1 0x00020000U /*!<Bit 1 */
  4505. #define FMC_SDTR1_TWR_2 0x00040000U /*!<Bit 2 */
  4506. #define FMC_SDTR1_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */
  4507. #define FMC_SDTR1_TRP_0 0x00100000U /*!<Bit 0 */
  4508. #define FMC_SDTR1_TRP_1 0x00200000U /*!<Bit 1 */
  4509. #define FMC_SDTR1_TRP_2 0x00400000U /*!<Bit 2 */
  4510. #define FMC_SDTR1_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */
  4511. #define FMC_SDTR1_TRCD_0 0x01000000U /*!<Bit 0 */
  4512. #define FMC_SDTR1_TRCD_1 0x02000000U /*!<Bit 1 */
  4513. #define FMC_SDTR1_TRCD_2 0x04000000U /*!<Bit 2 */
  4514. /****************** Bit definition for FMC_SDTR2 register ******************/
  4515. #define FMC_SDTR2_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */
  4516. #define FMC_SDTR2_TMRD_0 0x00000001U /*!<Bit 0 */
  4517. #define FMC_SDTR2_TMRD_1 0x00000002U /*!<Bit 1 */
  4518. #define FMC_SDTR2_TMRD_2 0x00000004U /*!<Bit 2 */
  4519. #define FMC_SDTR2_TMRD_3 0x00000008U /*!<Bit 3 */
  4520. #define FMC_SDTR2_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */
  4521. #define FMC_SDTR2_TXSR_0 0x00000010U /*!<Bit 0 */
  4522. #define FMC_SDTR2_TXSR_1 0x00000020U /*!<Bit 1 */
  4523. #define FMC_SDTR2_TXSR_2 0x00000040U /*!<Bit 2 */
  4524. #define FMC_SDTR2_TXSR_3 0x00000080U /*!<Bit 3 */
  4525. #define FMC_SDTR2_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */
  4526. #define FMC_SDTR2_TRAS_0 0x00000100U /*!<Bit 0 */
  4527. #define FMC_SDTR2_TRAS_1 0x00000200U /*!<Bit 1 */
  4528. #define FMC_SDTR2_TRAS_2 0x00000400U /*!<Bit 2 */
  4529. #define FMC_SDTR2_TRAS_3 0x00000800U /*!<Bit 3 */
  4530. #define FMC_SDTR2_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */
  4531. #define FMC_SDTR2_TRC_0 0x00001000U /*!<Bit 0 */
  4532. #define FMC_SDTR2_TRC_1 0x00002000U /*!<Bit 1 */
  4533. #define FMC_SDTR2_TRC_2 0x00004000U /*!<Bit 2 */
  4534. #define FMC_SDTR2_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */
  4535. #define FMC_SDTR2_TWR_0 0x00010000U /*!<Bit 0 */
  4536. #define FMC_SDTR2_TWR_1 0x00020000U /*!<Bit 1 */
  4537. #define FMC_SDTR2_TWR_2 0x00040000U /*!<Bit 2 */
  4538. #define FMC_SDTR2_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */
  4539. #define FMC_SDTR2_TRP_0 0x00100000U /*!<Bit 0 */
  4540. #define FMC_SDTR2_TRP_1 0x00200000U /*!<Bit 1 */
  4541. #define FMC_SDTR2_TRP_2 0x00400000U /*!<Bit 2 */
  4542. #define FMC_SDTR2_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */
  4543. #define FMC_SDTR2_TRCD_0 0x01000000U /*!<Bit 0 */
  4544. #define FMC_SDTR2_TRCD_1 0x02000000U /*!<Bit 1 */
  4545. #define FMC_SDTR2_TRCD_2 0x04000000U /*!<Bit 2 */
  4546. /****************** Bit definition for FMC_SDCMR register ******************/
  4547. #define FMC_SDCMR_MODE 0x00000007U /*!<MODE[2:0] bits (Command mode) */
  4548. #define FMC_SDCMR_MODE_0 0x00000001U /*!<Bit 0 */
  4549. #define FMC_SDCMR_MODE_1 0x00000002U /*!<Bit 1 */
  4550. #define FMC_SDCMR_MODE_2 0x00000003U /*!<Bit 2 */
  4551. #define FMC_SDCMR_CTB2 0x00000008U /*!<Command target 2 */
  4552. #define FMC_SDCMR_CTB1 0x00000010U /*!<Command target 1 */
  4553. #define FMC_SDCMR_NRFS 0x000001E0U /*!<NRFS[3:0] bits (Number of auto-refresh) */
  4554. #define FMC_SDCMR_NRFS_0 0x00000020U /*!<Bit 0 */
  4555. #define FMC_SDCMR_NRFS_1 0x00000040U /*!<Bit 1 */
  4556. #define FMC_SDCMR_NRFS_2 0x00000080U /*!<Bit 2 */
  4557. #define FMC_SDCMR_NRFS_3 0x00000100U /*!<Bit 3 */
  4558. #define FMC_SDCMR_MRD 0x003FFE00U /*!<MRD[12:0] bits (Mode register definition) */
  4559. /****************** Bit definition for FMC_SDRTR register ******************/
  4560. #define FMC_SDRTR_CRE 0x00000001U /*!<Clear refresh error flag */
  4561. #define FMC_SDRTR_COUNT 0x00003FFEU /*!<COUNT[12:0] bits (Refresh timer count) */
  4562. #define FMC_SDRTR_REIE 0x00004000U /*!<RES interupt enable */
  4563. /****************** Bit definition for FMC_SDSR register ******************/
  4564. #define FMC_SDSR_RE 0x00000001U /*!<Refresh error flag */
  4565. #define FMC_SDSR_MODES1 0x00000006U /*!<MODES1[1:0]bits (Status mode for bank 1) */
  4566. #define FMC_SDSR_MODES1_0 0x00000002U /*!<Bit 0 */
  4567. #define FMC_SDSR_MODES1_1 0x00000004U /*!<Bit 1 */
  4568. #define FMC_SDSR_MODES2 0x00000018U /*!<MODES2[1:0]bits (Status mode for bank 2) */
  4569. #define FMC_SDSR_MODES2_0 0x00000008U /*!<Bit 0 */
  4570. #define FMC_SDSR_MODES2_1 0x00000010U /*!<Bit 1 */
  4571. #define FMC_SDSR_BUSY 0x00000020U /*!<Busy status */
  4572. /******************************************************************************/
  4573. /* */
  4574. /* General Purpose I/O */
  4575. /* */
  4576. /******************************************************************************/
  4577. /****************** Bits definition for GPIO_MODER register *****************/
  4578. #define GPIO_MODER_MODER0 0x00000003U
  4579. #define GPIO_MODER_MODER0_0 0x00000001U
  4580. #define GPIO_MODER_MODER0_1 0x00000002U
  4581. #define GPIO_MODER_MODER1 0x0000000CU
  4582. #define GPIO_MODER_MODER1_0 0x00000004U
  4583. #define GPIO_MODER_MODER1_1 0x00000008U
  4584. #define GPIO_MODER_MODER2 0x00000030U
  4585. #define GPIO_MODER_MODER2_0 0x00000010U
  4586. #define GPIO_MODER_MODER2_1 0x00000020U
  4587. #define GPIO_MODER_MODER3 0x000000C0U
  4588. #define GPIO_MODER_MODER3_0 0x00000040U
  4589. #define GPIO_MODER_MODER3_1 0x00000080U
  4590. #define GPIO_MODER_MODER4 0x00000300U
  4591. #define GPIO_MODER_MODER4_0 0x00000100U
  4592. #define GPIO_MODER_MODER4_1 0x00000200U
  4593. #define GPIO_MODER_MODER5 0x00000C00U
  4594. #define GPIO_MODER_MODER5_0 0x00000400U
  4595. #define GPIO_MODER_MODER5_1 0x00000800U
  4596. #define GPIO_MODER_MODER6 0x00003000U
  4597. #define GPIO_MODER_MODER6_0 0x00001000U
  4598. #define GPIO_MODER_MODER6_1 0x00002000U
  4599. #define GPIO_MODER_MODER7 0x0000C000U
  4600. #define GPIO_MODER_MODER7_0 0x00004000U
  4601. #define GPIO_MODER_MODER7_1 0x00008000U
  4602. #define GPIO_MODER_MODER8 0x00030000U
  4603. #define GPIO_MODER_MODER8_0 0x00010000U
  4604. #define GPIO_MODER_MODER8_1 0x00020000U
  4605. #define GPIO_MODER_MODER9 0x000C0000U
  4606. #define GPIO_MODER_MODER9_0 0x00040000U
  4607. #define GPIO_MODER_MODER9_1 0x00080000U
  4608. #define GPIO_MODER_MODER10 0x00300000U
  4609. #define GPIO_MODER_MODER10_0 0x00100000U
  4610. #define GPIO_MODER_MODER10_1 0x00200000U
  4611. #define GPIO_MODER_MODER11 0x00C00000U
  4612. #define GPIO_MODER_MODER11_0 0x00400000U
  4613. #define GPIO_MODER_MODER11_1 0x00800000U
  4614. #define GPIO_MODER_MODER12 0x03000000U
  4615. #define GPIO_MODER_MODER12_0 0x01000000U
  4616. #define GPIO_MODER_MODER12_1 0x02000000U
  4617. #define GPIO_MODER_MODER13 0x0C000000U
  4618. #define GPIO_MODER_MODER13_0 0x04000000U
  4619. #define GPIO_MODER_MODER13_1 0x08000000U
  4620. #define GPIO_MODER_MODER14 0x30000000U
  4621. #define GPIO_MODER_MODER14_0 0x10000000U
  4622. #define GPIO_MODER_MODER14_1 0x20000000U
  4623. #define GPIO_MODER_MODER15 0xC0000000U
  4624. #define GPIO_MODER_MODER15_0 0x40000000U
  4625. #define GPIO_MODER_MODER15_1 0x80000000U
  4626. /****************** Bits definition for GPIO_OTYPER register ****************/
  4627. #define GPIO_OTYPER_OT_0 0x00000001U
  4628. #define GPIO_OTYPER_OT_1 0x00000002U
  4629. #define GPIO_OTYPER_OT_2 0x00000004U
  4630. #define GPIO_OTYPER_OT_3 0x00000008U
  4631. #define GPIO_OTYPER_OT_4 0x00000010U
  4632. #define GPIO_OTYPER_OT_5 0x00000020U
  4633. #define GPIO_OTYPER_OT_6 0x00000040U
  4634. #define GPIO_OTYPER_OT_7 0x00000080U
  4635. #define GPIO_OTYPER_OT_8 0x00000100U
  4636. #define GPIO_OTYPER_OT_9 0x00000200U
  4637. #define GPIO_OTYPER_OT_10 0x00000400U
  4638. #define GPIO_OTYPER_OT_11 0x00000800U
  4639. #define GPIO_OTYPER_OT_12 0x00001000U
  4640. #define GPIO_OTYPER_OT_13 0x00002000U
  4641. #define GPIO_OTYPER_OT_14 0x00004000U
  4642. #define GPIO_OTYPER_OT_15 0x00008000U
  4643. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4644. #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
  4645. #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
  4646. #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
  4647. #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
  4648. #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
  4649. #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
  4650. #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
  4651. #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
  4652. #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
  4653. #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
  4654. #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
  4655. #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
  4656. #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
  4657. #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
  4658. #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
  4659. #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
  4660. #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
  4661. #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
  4662. #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
  4663. #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
  4664. #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
  4665. #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
  4666. #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
  4667. #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
  4668. #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
  4669. #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
  4670. #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
  4671. #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
  4672. #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
  4673. #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
  4674. #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
  4675. #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
  4676. #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
  4677. #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
  4678. #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
  4679. #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
  4680. #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
  4681. #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
  4682. #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
  4683. #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
  4684. #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
  4685. #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
  4686. #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
  4687. #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
  4688. #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
  4689. #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
  4690. #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
  4691. #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
  4692. /****************** Bits definition for GPIO_PUPDR register *****************/
  4693. #define GPIO_PUPDR_PUPDR0 0x00000003U
  4694. #define GPIO_PUPDR_PUPDR0_0 0x00000001U
  4695. #define GPIO_PUPDR_PUPDR0_1 0x00000002U
  4696. #define GPIO_PUPDR_PUPDR1 0x0000000CU
  4697. #define GPIO_PUPDR_PUPDR1_0 0x00000004U
  4698. #define GPIO_PUPDR_PUPDR1_1 0x00000008U
  4699. #define GPIO_PUPDR_PUPDR2 0x00000030U
  4700. #define GPIO_PUPDR_PUPDR2_0 0x00000010U
  4701. #define GPIO_PUPDR_PUPDR2_1 0x00000020U
  4702. #define GPIO_PUPDR_PUPDR3 0x000000C0U
  4703. #define GPIO_PUPDR_PUPDR3_0 0x00000040U
  4704. #define GPIO_PUPDR_PUPDR3_1 0x00000080U
  4705. #define GPIO_PUPDR_PUPDR4 0x00000300U
  4706. #define GPIO_PUPDR_PUPDR4_0 0x00000100U
  4707. #define GPIO_PUPDR_PUPDR4_1 0x00000200U
  4708. #define GPIO_PUPDR_PUPDR5 0x00000C00U
  4709. #define GPIO_PUPDR_PUPDR5_0 0x00000400U
  4710. #define GPIO_PUPDR_PUPDR5_1 0x00000800U
  4711. #define GPIO_PUPDR_PUPDR6 0x00003000U
  4712. #define GPIO_PUPDR_PUPDR6_0 0x00001000U
  4713. #define GPIO_PUPDR_PUPDR6_1 0x00002000U
  4714. #define GPIO_PUPDR_PUPDR7 0x0000C000U
  4715. #define GPIO_PUPDR_PUPDR7_0 0x00004000U
  4716. #define GPIO_PUPDR_PUPDR7_1 0x00008000U
  4717. #define GPIO_PUPDR_PUPDR8 0x00030000U
  4718. #define GPIO_PUPDR_PUPDR8_0 0x00010000U
  4719. #define GPIO_PUPDR_PUPDR8_1 0x00020000U
  4720. #define GPIO_PUPDR_PUPDR9 0x000C0000U
  4721. #define GPIO_PUPDR_PUPDR9_0 0x00040000U
  4722. #define GPIO_PUPDR_PUPDR9_1 0x00080000U
  4723. #define GPIO_PUPDR_PUPDR10 0x00300000U
  4724. #define GPIO_PUPDR_PUPDR10_0 0x00100000U
  4725. #define GPIO_PUPDR_PUPDR10_1 0x00200000U
  4726. #define GPIO_PUPDR_PUPDR11 0x00C00000U
  4727. #define GPIO_PUPDR_PUPDR11_0 0x00400000U
  4728. #define GPIO_PUPDR_PUPDR11_1 0x00800000U
  4729. #define GPIO_PUPDR_PUPDR12 0x03000000U
  4730. #define GPIO_PUPDR_PUPDR12_0 0x01000000U
  4731. #define GPIO_PUPDR_PUPDR12_1 0x02000000U
  4732. #define GPIO_PUPDR_PUPDR13 0x0C000000U
  4733. #define GPIO_PUPDR_PUPDR13_0 0x04000000U
  4734. #define GPIO_PUPDR_PUPDR13_1 0x08000000U
  4735. #define GPIO_PUPDR_PUPDR14 0x30000000U
  4736. #define GPIO_PUPDR_PUPDR14_0 0x10000000U
  4737. #define GPIO_PUPDR_PUPDR14_1 0x20000000U
  4738. #define GPIO_PUPDR_PUPDR15 0xC0000000U
  4739. #define GPIO_PUPDR_PUPDR15_0 0x40000000U
  4740. #define GPIO_PUPDR_PUPDR15_1 0x80000000U
  4741. /****************** Bits definition for GPIO_IDR register *******************/
  4742. #define GPIO_IDR_IDR_0 0x00000001U
  4743. #define GPIO_IDR_IDR_1 0x00000002U
  4744. #define GPIO_IDR_IDR_2 0x00000004U
  4745. #define GPIO_IDR_IDR_3 0x00000008U
  4746. #define GPIO_IDR_IDR_4 0x00000010U
  4747. #define GPIO_IDR_IDR_5 0x00000020U
  4748. #define GPIO_IDR_IDR_6 0x00000040U
  4749. #define GPIO_IDR_IDR_7 0x00000080U
  4750. #define GPIO_IDR_IDR_8 0x00000100U
  4751. #define GPIO_IDR_IDR_9 0x00000200U
  4752. #define GPIO_IDR_IDR_10 0x00000400U
  4753. #define GPIO_IDR_IDR_11 0x00000800U
  4754. #define GPIO_IDR_IDR_12 0x00001000U
  4755. #define GPIO_IDR_IDR_13 0x00002000U
  4756. #define GPIO_IDR_IDR_14 0x00004000U
  4757. #define GPIO_IDR_IDR_15 0x00008000U
  4758. /****************** Bits definition for GPIO_ODR register *******************/
  4759. #define GPIO_ODR_ODR_0 0x00000001U
  4760. #define GPIO_ODR_ODR_1 0x00000002U
  4761. #define GPIO_ODR_ODR_2 0x00000004U
  4762. #define GPIO_ODR_ODR_3 0x00000008U
  4763. #define GPIO_ODR_ODR_4 0x00000010U
  4764. #define GPIO_ODR_ODR_5 0x00000020U
  4765. #define GPIO_ODR_ODR_6 0x00000040U
  4766. #define GPIO_ODR_ODR_7 0x00000080U
  4767. #define GPIO_ODR_ODR_8 0x00000100U
  4768. #define GPIO_ODR_ODR_9 0x00000200U
  4769. #define GPIO_ODR_ODR_10 0x00000400U
  4770. #define GPIO_ODR_ODR_11 0x00000800U
  4771. #define GPIO_ODR_ODR_12 0x00001000U
  4772. #define GPIO_ODR_ODR_13 0x00002000U
  4773. #define GPIO_ODR_ODR_14 0x00004000U
  4774. #define GPIO_ODR_ODR_15 0x00008000U
  4775. /****************** Bits definition for GPIO_BSRR register ******************/
  4776. #define GPIO_BSRR_BS_0 0x00000001U
  4777. #define GPIO_BSRR_BS_1 0x00000002U
  4778. #define GPIO_BSRR_BS_2 0x00000004U
  4779. #define GPIO_BSRR_BS_3 0x00000008U
  4780. #define GPIO_BSRR_BS_4 0x00000010U
  4781. #define GPIO_BSRR_BS_5 0x00000020U
  4782. #define GPIO_BSRR_BS_6 0x00000040U
  4783. #define GPIO_BSRR_BS_7 0x00000080U
  4784. #define GPIO_BSRR_BS_8 0x00000100U
  4785. #define GPIO_BSRR_BS_9 0x00000200U
  4786. #define GPIO_BSRR_BS_10 0x00000400U
  4787. #define GPIO_BSRR_BS_11 0x00000800U
  4788. #define GPIO_BSRR_BS_12 0x00001000U
  4789. #define GPIO_BSRR_BS_13 0x00002000U
  4790. #define GPIO_BSRR_BS_14 0x00004000U
  4791. #define GPIO_BSRR_BS_15 0x00008000U
  4792. #define GPIO_BSRR_BR_0 0x00010000U
  4793. #define GPIO_BSRR_BR_1 0x00020000U
  4794. #define GPIO_BSRR_BR_2 0x00040000U
  4795. #define GPIO_BSRR_BR_3 0x00080000U
  4796. #define GPIO_BSRR_BR_4 0x00100000U
  4797. #define GPIO_BSRR_BR_5 0x00200000U
  4798. #define GPIO_BSRR_BR_6 0x00400000U
  4799. #define GPIO_BSRR_BR_7 0x00800000U
  4800. #define GPIO_BSRR_BR_8 0x01000000U
  4801. #define GPIO_BSRR_BR_9 0x02000000U
  4802. #define GPIO_BSRR_BR_10 0x04000000U
  4803. #define GPIO_BSRR_BR_11 0x08000000U
  4804. #define GPIO_BSRR_BR_12 0x10000000U
  4805. #define GPIO_BSRR_BR_13 0x20000000U
  4806. #define GPIO_BSRR_BR_14 0x40000000U
  4807. #define GPIO_BSRR_BR_15 0x80000000U
  4808. /****************** Bit definition for GPIO_LCKR register *********************/
  4809. #define GPIO_LCKR_LCK0 0x00000001U
  4810. #define GPIO_LCKR_LCK1 0x00000002U
  4811. #define GPIO_LCKR_LCK2 0x00000004U
  4812. #define GPIO_LCKR_LCK3 0x00000008U
  4813. #define GPIO_LCKR_LCK4 0x00000010U
  4814. #define GPIO_LCKR_LCK5 0x00000020U
  4815. #define GPIO_LCKR_LCK6 0x00000040U
  4816. #define GPIO_LCKR_LCK7 0x00000080U
  4817. #define GPIO_LCKR_LCK8 0x00000100U
  4818. #define GPIO_LCKR_LCK9 0x00000200U
  4819. #define GPIO_LCKR_LCK10 0x00000400U
  4820. #define GPIO_LCKR_LCK11 0x00000800U
  4821. #define GPIO_LCKR_LCK12 0x00001000U
  4822. #define GPIO_LCKR_LCK13 0x00002000U
  4823. #define GPIO_LCKR_LCK14 0x00004000U
  4824. #define GPIO_LCKR_LCK15 0x00008000U
  4825. #define GPIO_LCKR_LCKK 0x00010000U
  4826. /******************************************************************************/
  4827. /* */
  4828. /* Inter-integrated Circuit Interface (I2C) */
  4829. /* */
  4830. /******************************************************************************/
  4831. /******************* Bit definition for I2C_CR1 register *******************/
  4832. #define I2C_CR1_PE 0x00000001U /*!< Peripheral enable */
  4833. #define I2C_CR1_TXIE 0x00000002U /*!< TX interrupt enable */
  4834. #define I2C_CR1_RXIE 0x00000004U /*!< RX interrupt enable */
  4835. #define I2C_CR1_ADDRIE 0x00000008U /*!< Address match interrupt enable */
  4836. #define I2C_CR1_NACKIE 0x00000010U /*!< NACK received interrupt enable */
  4837. #define I2C_CR1_STOPIE 0x00000020U /*!< STOP detection interrupt enable */
  4838. #define I2C_CR1_TCIE 0x00000040U /*!< Transfer complete interrupt enable */
  4839. #define I2C_CR1_ERRIE 0x00000080U /*!< Errors interrupt enable */
  4840. #define I2C_CR1_DNF 0x00000F00U /*!< Digital noise filter */
  4841. #define I2C_CR1_ANFOFF 0x00001000U /*!< Analog noise filter OFF */
  4842. #define I2C_CR1_TXDMAEN 0x00004000U /*!< DMA transmission requests enable */
  4843. #define I2C_CR1_RXDMAEN 0x00008000U /*!< DMA reception requests enable */
  4844. #define I2C_CR1_SBC 0x00010000U /*!< Slave byte control */
  4845. #define I2C_CR1_NOSTRETCH 0x00020000U /*!< Clock stretching disable */
  4846. #define I2C_CR1_GCEN 0x00080000U /*!< General call enable */
  4847. #define I2C_CR1_SMBHEN 0x00100000U /*!< SMBus host address enable */
  4848. #define I2C_CR1_SMBDEN 0x00200000U /*!< SMBus device default address enable */
  4849. #define I2C_CR1_ALERTEN 0x00400000U /*!< SMBus alert enable */
  4850. #define I2C_CR1_PECEN 0x00800000U /*!< PEC enable */
  4851. /****************** Bit definition for I2C_CR2 register ********************/
  4852. #define I2C_CR2_SADD 0x000003FFU /*!< Slave address (master mode) */
  4853. #define I2C_CR2_RD_WRN 0x00000400U /*!< Transfer direction (master mode) */
  4854. #define I2C_CR2_ADD10 0x00000800U /*!< 10-bit addressing mode (master mode) */
  4855. #define I2C_CR2_HEAD10R 0x00001000U /*!< 10-bit address header only read direction (master mode) */
  4856. #define I2C_CR2_START 0x00002000U /*!< START generation */
  4857. #define I2C_CR2_STOP 0x00004000U /*!< STOP generation (master mode) */
  4858. #define I2C_CR2_NACK 0x00008000U /*!< NACK generation (slave mode) */
  4859. #define I2C_CR2_NBYTES 0x00FF0000U /*!< Number of bytes */
  4860. #define I2C_CR2_RELOAD 0x01000000U /*!< NBYTES reload mode */
  4861. #define I2C_CR2_AUTOEND 0x02000000U /*!< Automatic end mode (master mode) */
  4862. #define I2C_CR2_PECBYTE 0x04000000U /*!< Packet error checking byte */
  4863. /******************* Bit definition for I2C_OAR1 register ******************/
  4864. #define I2C_OAR1_OA1 0x000003FFU /*!< Interface own address 1 */
  4865. #define I2C_OAR1_OA1MODE 0x00000400U /*!< Own address 1 10-bit mode */
  4866. #define I2C_OAR1_OA1EN 0x00008000U /*!< Own address 1 enable */
  4867. /******************* Bit definition for I2C_OAR2 register ******************/
  4868. #define I2C_OAR2_OA2 0x000000FEU /*!< Interface own address 2 */
  4869. #define I2C_OAR2_OA2MSK 0x00000700U /*!< Own address 2 masks */
  4870. #define I2C_OAR2_OA2NOMASK 0x00000000U /*!< No mask */
  4871. #define I2C_OAR2_OA2MASK01 0x00000100U /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  4872. #define I2C_OAR2_OA2MASK02 0x00000200U /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  4873. #define I2C_OAR2_OA2MASK03 0x00000300U /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  4874. #define I2C_OAR2_OA2MASK04 0x00000400U /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  4875. #define I2C_OAR2_OA2MASK05 0x00000500U /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  4876. #define I2C_OAR2_OA2MASK06 0x00000600U /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  4877. #define I2C_OAR2_OA2MASK07 0x00000700U /*!< OA2[7:1] is masked, No comparison is done */
  4878. #define I2C_OAR2_OA2EN 0x00008000U /*!< Own address 2 enable */
  4879. /******************* Bit definition for I2C_TIMINGR register *******************/
  4880. #define I2C_TIMINGR_SCLL 0x000000FFU /*!< SCL low period (master mode) */
  4881. #define I2C_TIMINGR_SCLH 0x0000FF00U /*!< SCL high period (master mode) */
  4882. #define I2C_TIMINGR_SDADEL 0x000F0000U /*!< Data hold time */
  4883. #define I2C_TIMINGR_SCLDEL 0x00F00000U /*!< Data setup time */
  4884. #define I2C_TIMINGR_PRESC 0xF0000000U /*!< Timings prescaler */
  4885. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  4886. #define I2C_TIMEOUTR_TIMEOUTA 0x00000FFFU /*!< Bus timeout A */
  4887. #define I2C_TIMEOUTR_TIDLE 0x00001000U /*!< Idle clock timeout detection */
  4888. #define I2C_TIMEOUTR_TIMOUTEN 0x00008000U /*!< Clock timeout enable */
  4889. #define I2C_TIMEOUTR_TIMEOUTB 0x0FFF0000U /*!< Bus timeout B */
  4890. #define I2C_TIMEOUTR_TEXTEN 0x80000000U /*!< Extended clock timeout enable */
  4891. /****************** Bit definition for I2C_ISR register *********************/
  4892. #define I2C_ISR_TXE 0x00000001U /*!< Transmit data register empty */
  4893. #define I2C_ISR_TXIS 0x00000002U /*!< Transmit interrupt status */
  4894. #define I2C_ISR_RXNE 0x00000004U /*!< Receive data register not empty */
  4895. #define I2C_ISR_ADDR 0x00000008U /*!< Address matched (slave mode) */
  4896. #define I2C_ISR_NACKF 0x00000010U /*!< NACK received flag */
  4897. #define I2C_ISR_STOPF 0x00000020U /*!< STOP detection flag */
  4898. #define I2C_ISR_TC 0x00000040U /*!< Transfer complete (master mode) */
  4899. #define I2C_ISR_TCR 0x00000080U /*!< Transfer complete reload */
  4900. #define I2C_ISR_BERR 0x00000100U /*!< Bus error */
  4901. #define I2C_ISR_ARLO 0x00000200U /*!< Arbitration lost */
  4902. #define I2C_ISR_OVR 0x00000400U /*!< Overrun/Underrun */
  4903. #define I2C_ISR_PECERR 0x00000800U /*!< PEC error in reception */
  4904. #define I2C_ISR_TIMEOUT 0x00001000U /*!< Timeout or Tlow detection flag */
  4905. #define I2C_ISR_ALERT 0x00002000U /*!< SMBus alert */
  4906. #define I2C_ISR_BUSY 0x00008000U /*!< Bus busy */
  4907. #define I2C_ISR_DIR 0x00010000U /*!< Transfer direction (slave mode) */
  4908. #define I2C_ISR_ADDCODE 0x00FE0000U /*!< Address match code (slave mode) */
  4909. /****************** Bit definition for I2C_ICR register *********************/
  4910. #define I2C_ICR_ADDRCF 0x00000008U /*!< Address matched clear flag */
  4911. #define I2C_ICR_NACKCF 0x00000010U /*!< NACK clear flag */
  4912. #define I2C_ICR_STOPCF 0x00000020U /*!< STOP detection clear flag */
  4913. #define I2C_ICR_BERRCF 0x00000100U /*!< Bus error clear flag */
  4914. #define I2C_ICR_ARLOCF 0x00000200U /*!< Arbitration lost clear flag */
  4915. #define I2C_ICR_OVRCF 0x00000400U /*!< Overrun/Underrun clear flag */
  4916. #define I2C_ICR_PECCF 0x00000800U /*!< PAC error clear flag */
  4917. #define I2C_ICR_TIMOUTCF 0x00001000U /*!< Timeout clear flag */
  4918. #define I2C_ICR_ALERTCF 0x00002000U /*!< Alert clear flag */
  4919. /****************** Bit definition for I2C_PECR register *********************/
  4920. #define I2C_PECR_PEC 0x000000FFU /*!< PEC register */
  4921. /****************** Bit definition for I2C_RXDR register *********************/
  4922. #define I2C_RXDR_RXDATA 0x000000FFU /*!< 8-bit receive data */
  4923. /****************** Bit definition for I2C_TXDR register *********************/
  4924. #define I2C_TXDR_TXDATA 0x000000FFU /*!< 8-bit transmit data */
  4925. /******************************************************************************/
  4926. /* */
  4927. /* Independent WATCHDOG */
  4928. /* */
  4929. /******************************************************************************/
  4930. /******************* Bit definition for IWDG_KR register ********************/
  4931. #define IWDG_KR_KEY 0xFFFFU /*!<Key value (write only, read 0000h) */
  4932. /******************* Bit definition for IWDG_PR register ********************/
  4933. #define IWDG_PR_PR 0x07U /*!<PR[2:0] (Prescaler divider) */
  4934. #define IWDG_PR_PR_0 0x01U /*!<Bit 0 */
  4935. #define IWDG_PR_PR_1 0x02U /*!<Bit 1 */
  4936. #define IWDG_PR_PR_2 0x04U /*!<Bit 2 */
  4937. /******************* Bit definition for IWDG_RLR register *******************/
  4938. #define IWDG_RLR_RL 0x0FFFU /*!<Watchdog counter reload value */
  4939. /******************* Bit definition for IWDG_SR register ********************/
  4940. #define IWDG_SR_PVU 0x01U /*!< Watchdog prescaler value update */
  4941. #define IWDG_SR_RVU 0x02U /*!< Watchdog counter reload value update */
  4942. #define IWDG_SR_WVU 0x04U /*!< Watchdog counter window value update */
  4943. /******************* Bit definition for IWDG_KR register ********************/
  4944. #define IWDG_WINR_WIN 0x0FFFU /*!< Watchdog counter window value */
  4945. /******************************************************************************/
  4946. /* */
  4947. /* LCD-TFT Display Controller (LTDC) */
  4948. /* */
  4949. /******************************************************************************/
  4950. /******************** Bit definition for LTDC_SSCR register *****************/
  4951. #define LTDC_SSCR_VSH 0x000007FFU /*!< Vertical Synchronization Height */
  4952. #define LTDC_SSCR_HSW 0x0FFF0000U /*!< Horizontal Synchronization Width */
  4953. /******************** Bit definition for LTDC_BPCR register *****************/
  4954. #define LTDC_BPCR_AVBP 0x000007FFU /*!< Accumulated Vertical Back Porch */
  4955. #define LTDC_BPCR_AHBP 0x0FFF0000U /*!< Accumulated Horizontal Back Porch */
  4956. /******************** Bit definition for LTDC_AWCR register *****************/
  4957. #define LTDC_AWCR_AAH 0x000007FFU /*!< Accumulated Active heigh */
  4958. #define LTDC_AWCR_AAW 0x0FFF0000U /*!< Accumulated Active Width */
  4959. /******************** Bit definition for LTDC_TWCR register *****************/
  4960. #define LTDC_TWCR_TOTALH 0x000007FFU /*!< Total Heigh */
  4961. #define LTDC_TWCR_TOTALW 0x0FFF0000U /*!< Total Width */
  4962. /******************** Bit definition for LTDC_GCR register ******************/
  4963. #define LTDC_GCR_LTDCEN 0x00000001U /*!< LCD-TFT controller enable bit */
  4964. #define LTDC_GCR_DBW 0x00000070U /*!< Dither Blue Width */
  4965. #define LTDC_GCR_DGW 0x00000700U /*!< Dither Green Width */
  4966. #define LTDC_GCR_DRW 0x00007000U /*!< Dither Red Width */
  4967. #define LTDC_GCR_DEN 0x00010000U /*!< Dither Enable */
  4968. #define LTDC_GCR_PCPOL 0x10000000U /*!< Pixel Clock Polarity */
  4969. #define LTDC_GCR_DEPOL 0x20000000U /*!< Data Enable Polarity */
  4970. #define LTDC_GCR_VSPOL 0x40000000U /*!< Vertical Synchronization Polarity */
  4971. #define LTDC_GCR_HSPOL 0x80000000U /*!< Horizontal Synchronization Polarity */
  4972. /******************** Bit definition for LTDC_SRCR register *****************/
  4973. #define LTDC_SRCR_IMR 0x00000001U /*!< Immediate Reload */
  4974. #define LTDC_SRCR_VBR 0x00000002U /*!< Vertical Blanking Reload */
  4975. /******************** Bit definition for LTDC_BCCR register *****************/
  4976. #define LTDC_BCCR_BCBLUE 0x000000FFU /*!< Background Blue value */
  4977. #define LTDC_BCCR_BCGREEN 0x0000FF00U /*!< Background Green value */
  4978. #define LTDC_BCCR_BCRED 0x00FF0000U /*!< Background Red value */
  4979. /******************** Bit definition for LTDC_IER register ******************/
  4980. #define LTDC_IER_LIE 0x00000001U /*!< Line Interrupt Enable */
  4981. #define LTDC_IER_FUIE 0x00000002U /*!< FIFO Underrun Interrupt Enable */
  4982. #define LTDC_IER_TERRIE 0x00000004U /*!< Transfer Error Interrupt Enable */
  4983. #define LTDC_IER_RRIE 0x00000008U /*!< Register Reload interrupt enable */
  4984. /******************** Bit definition for LTDC_ISR register ******************/
  4985. #define LTDC_ISR_LIF 0x00000001U /*!< Line Interrupt Flag */
  4986. #define LTDC_ISR_FUIF 0x00000002U /*!< FIFO Underrun Interrupt Flag */
  4987. #define LTDC_ISR_TERRIF 0x00000004U /*!< Transfer Error Interrupt Flag */
  4988. #define LTDC_ISR_RRIF 0x00000008U /*!< Register Reload interrupt Flag */
  4989. /******************** Bit definition for LTDC_ICR register ******************/
  4990. #define LTDC_ICR_CLIF 0x00000001U /*!< Clears the Line Interrupt Flag */
  4991. #define LTDC_ICR_CFUIF 0x00000002U /*!< Clears the FIFO Underrun Interrupt Flag */
  4992. #define LTDC_ICR_CTERRIF 0x00000004U /*!< Clears the Transfer Error Interrupt Flag */
  4993. #define LTDC_ICR_CRRIF 0x00000008U /*!< Clears Register Reload interrupt Flag */
  4994. /******************** Bit definition for LTDC_LIPCR register ****************/
  4995. #define LTDC_LIPCR_LIPOS 0x000007FFU /*!< Line Interrupt Position */
  4996. /******************** Bit definition for LTDC_CPSR register *****************/
  4997. #define LTDC_CPSR_CYPOS 0x0000FFFFU /*!< Current Y Position */
  4998. #define LTDC_CPSR_CXPOS 0xFFFF0000U /*!< Current X Position */
  4999. /******************** Bit definition for LTDC_CDSR register *****************/
  5000. #define LTDC_CDSR_VDES 0x00000001U /*!< Vertical Data Enable Status */
  5001. #define LTDC_CDSR_HDES 0x00000002U /*!< Horizontal Data Enable Status */
  5002. #define LTDC_CDSR_VSYNCS 0x00000004U /*!< Vertical Synchronization Status */
  5003. #define LTDC_CDSR_HSYNCS 0x00000008U /*!< Horizontal Synchronization Status */
  5004. /******************** Bit definition for LTDC_LxCR register *****************/
  5005. #define LTDC_LxCR_LEN 0x00000001U /*!< Layer Enable */
  5006. #define LTDC_LxCR_COLKEN 0x00000002U /*!< Color Keying Enable */
  5007. #define LTDC_LxCR_CLUTEN 0x00000010U /*!< Color Lockup Table Enable */
  5008. /******************** Bit definition for LTDC_LxWHPCR register **************/
  5009. #define LTDC_LxWHPCR_WHSTPOS 0x00000FFFU /*!< Window Horizontal Start Position */
  5010. #define LTDC_LxWHPCR_WHSPPOS 0xFFFF0000U /*!< Window Horizontal Stop Position */
  5011. /******************** Bit definition for LTDC_LxWVPCR register **************/
  5012. #define LTDC_LxWVPCR_WVSTPOS 0x00000FFFU /*!< Window Vertical Start Position */
  5013. #define LTDC_LxWVPCR_WVSPPOS 0xFFFF0000U /*!< Window Vertical Stop Position */
  5014. /******************** Bit definition for LTDC_LxCKCR register ***************/
  5015. #define LTDC_LxCKCR_CKBLUE 0x000000FFU /*!< Color Key Blue value */
  5016. #define LTDC_LxCKCR_CKGREEN 0x0000FF00U /*!< Color Key Green value */
  5017. #define LTDC_LxCKCR_CKRED 0x00FF0000U /*!< Color Key Red value */
  5018. /******************** Bit definition for LTDC_LxPFCR register ***************/
  5019. #define LTDC_LxPFCR_PF 0x00000007U /*!< Pixel Format */
  5020. /******************** Bit definition for LTDC_LxCACR register ***************/
  5021. #define LTDC_LxCACR_CONSTA 0x000000FFU /*!< Constant Alpha */
  5022. /******************** Bit definition for LTDC_LxDCCR register ***************/
  5023. #define LTDC_LxDCCR_DCBLUE 0x000000FFU /*!< Default Color Blue */
  5024. #define LTDC_LxDCCR_DCGREEN 0x0000FF00U /*!< Default Color Green */
  5025. #define LTDC_LxDCCR_DCRED 0x00FF0000U /*!< Default Color Red */
  5026. #define LTDC_LxDCCR_DCALPHA 0xFF000000U /*!< Default Color Alpha */
  5027. /******************** Bit definition for LTDC_LxBFCR register ***************/
  5028. #define LTDC_LxBFCR_BF2 0x00000007U /*!< Blending Factor 2 */
  5029. #define LTDC_LxBFCR_BF1 0x00000700U /*!< Blending Factor 1 */
  5030. /******************** Bit definition for LTDC_LxCFBAR register **************/
  5031. #define LTDC_LxCFBAR_CFBADD 0xFFFFFFFFU /*!< Color Frame Buffer Start Address */
  5032. /******************** Bit definition for LTDC_LxCFBLR register **************/
  5033. #define LTDC_LxCFBLR_CFBLL 0x00001FFFU /*!< Color Frame Buffer Line Length */
  5034. #define LTDC_LxCFBLR_CFBP 0x1FFF0000U /*!< Color Frame Buffer Pitch in bytes */
  5035. /******************** Bit definition for LTDC_LxCFBLNR register *************/
  5036. #define LTDC_LxCFBLNR_CFBLNBR 0x000007FFU /*!< Frame Buffer Line Number */
  5037. /******************** Bit definition for LTDC_LxCLUTWR register *************/
  5038. #define LTDC_LxCLUTWR_BLUE 0x000000FFU /*!< Blue value */
  5039. #define LTDC_LxCLUTWR_GREEN 0x0000FF00U /*!< Green value */
  5040. #define LTDC_LxCLUTWR_RED 0x00FF0000U /*!< Red value */
  5041. #define LTDC_LxCLUTWR_CLUTADD 0xFF000000U /*!< CLUT address */
  5042. /******************************************************************************/
  5043. /* */
  5044. /* Power Control */
  5045. /* */
  5046. /******************************************************************************/
  5047. /******************** Bit definition for PWR_CR1 register ********************/
  5048. #define PWR_CR1_LPDS 0x00000001U /*!< Low-Power Deepsleep */
  5049. #define PWR_CR1_PDDS 0x00000002U /*!< Power Down Deepsleep */
  5050. #define PWR_CR1_CSBF 0x00000008U /*!< Clear Standby Flag */
  5051. #define PWR_CR1_PVDE 0x00000010U /*!< Power Voltage Detector Enable */
  5052. #define PWR_CR1_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */
  5053. #define PWR_CR1_PLS_0 0x00000020U /*!< Bit 0 */
  5054. #define PWR_CR1_PLS_1 0x00000040U /*!< Bit 1 */
  5055. #define PWR_CR1_PLS_2 0x00000080U /*!< Bit 2 */
  5056. /*!< PVD level configuration */
  5057. #define PWR_CR1_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  5058. #define PWR_CR1_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  5059. #define PWR_CR1_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  5060. #define PWR_CR1_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  5061. #define PWR_CR1_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  5062. #define PWR_CR1_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  5063. #define PWR_CR1_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  5064. #define PWR_CR1_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  5065. #define PWR_CR1_DBP 0x00000100U /*!< Disable Backup Domain write protection */
  5066. #define PWR_CR1_FPDS 0x00000200U /*!< Flash power down in Stop mode */
  5067. #define PWR_CR1_LPUDS 0x00000400U /*!< Low-power regulator in deepsleep under-drive mode */
  5068. #define PWR_CR1_MRUDS 0x00000800U /*!< Main regulator in deepsleep under-drive mode */
  5069. #define PWR_CR1_ADCDC1 0x00002000U /*!< Refer to AN4073 on how to use this bit */
  5070. #define PWR_CR1_VOS 0x0000C000U /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  5071. #define PWR_CR1_VOS_0 0x00004000U /*!< Bit 0 */
  5072. #define PWR_CR1_VOS_1 0x00008000U /*!< Bit 1 */
  5073. #define PWR_CR1_ODEN 0x00010000U /*!< Over Drive enable */
  5074. #define PWR_CR1_ODSWEN 0x00020000U /*!< Over Drive switch enabled */
  5075. #define PWR_CR1_UDEN 0x000C0000U /*!< Under Drive enable in stop mode */
  5076. #define PWR_CR1_UDEN_0 0x00040000U /*!< Bit 0 */
  5077. #define PWR_CR1_UDEN_1 0x00080000U /*!< Bit 1 */
  5078. /******************* Bit definition for PWR_CSR1 register ********************/
  5079. #define PWR_CSR1_WUIF 0x00000001U /*!< Wake up internal Flag */
  5080. #define PWR_CSR1_SBF 0x00000002U /*!< Standby Flag */
  5081. #define PWR_CSR1_PVDO 0x00000004U /*!< PVD Output */
  5082. #define PWR_CSR1_BRR 0x00000008U /*!< Backup regulator ready */
  5083. #define PWR_CSR1_EIWUP 0x00000100U /*!< Enable internal wakeup */
  5084. #define PWR_CSR1_BRE 0x00000200U /*!< Backup regulator enable */
  5085. #define PWR_CSR1_VOSRDY 0x00004000U /*!< Regulator voltage scaling output selection ready */
  5086. #define PWR_CSR1_ODRDY 0x00010000U /*!< Over Drive generator ready */
  5087. #define PWR_CSR1_ODSWRDY 0x00020000U /*!< Over Drive Switch ready */
  5088. #define PWR_CSR1_UDRDY 0x000C0000U /*!< Under Drive ready */
  5089. /******************** Bit definition for PWR_CR2 register ********************/
  5090. #define PWR_CR2_CWUPF1 0x00000001U /*!< Clear Wakeup Pin Flag for PA0 */
  5091. #define PWR_CR2_CWUPF2 0x00000002U /*!< Clear Wakeup Pin Flag for PA2 */
  5092. #define PWR_CR2_CWUPF3 0x00000004U /*!< Clear Wakeup Pin Flag for PC1 */
  5093. #define PWR_CR2_CWUPF4 0x00000008U /*!< Clear Wakeup Pin Flag for PC13 */
  5094. #define PWR_CR2_CWUPF5 0x00000010U /*!< Clear Wakeup Pin Flag for PI8 */
  5095. #define PWR_CR2_CWUPF6 0x00000020U /*!< Clear Wakeup Pin Flag for PI11 */
  5096. #define PWR_CR2_WUPP1 0x00000100U /*!< Wakeup Pin Polarity bit for PA0 */
  5097. #define PWR_CR2_WUPP2 0x00000200U /*!< Wakeup Pin Polarity bit for PA2 */
  5098. #define PWR_CR2_WUPP3 0x00000400U /*!< Wakeup Pin Polarity bit for PC1 */
  5099. #define PWR_CR2_WUPP4 0x00000800U /*!< Wakeup Pin Polarity bit for PC13 */
  5100. #define PWR_CR2_WUPP5 0x00001000U /*!< Wakeup Pin Polarity bit for PI8 */
  5101. #define PWR_CR2_WUPP6 0x00002000U /*!< Wakeup Pin Polarity bit for PI11 */
  5102. /******************* Bit definition for PWR_CSR2 register ********************/
  5103. #define PWR_CSR2_WUPF1 0x00000001U /*!< Wakeup Pin Flag for PA0 */
  5104. #define PWR_CSR2_WUPF2 0x00000002U /*!< Wakeup Pin Flag for PA2 */
  5105. #define PWR_CSR2_WUPF3 0x00000004U /*!< Wakeup Pin Flag for PC1 */
  5106. #define PWR_CSR2_WUPF4 0x00000008U /*!< Wakeup Pin Flag for PC13 */
  5107. #define PWR_CSR2_WUPF5 0x00000010U /*!< Wakeup Pin Flag for PI8 */
  5108. #define PWR_CSR2_WUPF6 0x00000020U /*!< Wakeup Pin Flag for PI11 */
  5109. #define PWR_CSR2_EWUP1 0x00000100U /*!< Enable Wakeup Pin PA0 */
  5110. #define PWR_CSR2_EWUP2 0x00000200U /*!< Enable Wakeup Pin PA2 */
  5111. #define PWR_CSR2_EWUP3 0x00000400U /*!< Enable Wakeup Pin PC1 */
  5112. #define PWR_CSR2_EWUP4 0x00000800U /*!< Enable Wakeup Pin PC13 */
  5113. #define PWR_CSR2_EWUP5 0x00001000U /*!< Enable Wakeup Pin PI8 */
  5114. #define PWR_CSR2_EWUP6 0x00002000U /*!< Enable Wakeup Pin PI11 */
  5115. /******************************************************************************/
  5116. /* */
  5117. /* QUADSPI */
  5118. /* */
  5119. /******************************************************************************/
  5120. /***************** Bit definition for QUADSPI_CR register *******************/
  5121. #define QUADSPI_CR_EN 0x00000001U /*!< Enable */
  5122. #define QUADSPI_CR_ABORT 0x00000002U /*!< Abort request */
  5123. #define QUADSPI_CR_DMAEN 0x00000004U /*!< DMA Enable */
  5124. #define QUADSPI_CR_TCEN 0x00000008U /*!< Timeout Counter Enable */
  5125. #define QUADSPI_CR_SSHIFT 0x00000010U /*!< Sample Shift */
  5126. #define QUADSPI_CR_DFM 0x00000040U /*!< Dual Flash Mode */
  5127. #define QUADSPI_CR_FSEL 0x00000080U /*!< Flash Select */
  5128. #define QUADSPI_CR_FTHRES 0x00001F00U /*!< FTHRES[4:0] FIFO Level */
  5129. #define QUADSPI_CR_FTHRES_0 0x00000100U /*!< Bit 0 */
  5130. #define QUADSPI_CR_FTHRES_1 0x00000200U /*!< Bit 1 */
  5131. #define QUADSPI_CR_FTHRES_2 0x00000400U /*!< Bit 2 */
  5132. #define QUADSPI_CR_FTHRES_3 0x00000800U /*!< Bit 3 */
  5133. #define QUADSPI_CR_FTHRES_4 0x00001000U /*!< Bit 4 */
  5134. #define QUADSPI_CR_TEIE 0x00010000U /*!< Transfer Error Interrupt Enable */
  5135. #define QUADSPI_CR_TCIE 0x00020000U /*!< Transfer Complete Interrupt Enable */
  5136. #define QUADSPI_CR_FTIE 0x00040000U /*!< FIFO Threshold Interrupt Enable */
  5137. #define QUADSPI_CR_SMIE 0x00080000U /*!< Status Match Interrupt Enable */
  5138. #define QUADSPI_CR_TOIE 0x00100000U /*!< TimeOut Interrupt Enable */
  5139. #define QUADSPI_CR_APMS 0x00400000U /*!< Bit 1 */
  5140. #define QUADSPI_CR_PMM 0x00800000U /*!< Polling Match Mode */
  5141. #define QUADSPI_CR_PRESCALER 0xFF000000U /*!< PRESCALER[7:0] Clock prescaler */
  5142. #define QUADSPI_CR_PRESCALER_0 0x01000000U /*!< Bit 0 */
  5143. #define QUADSPI_CR_PRESCALER_1 0x02000000U /*!< Bit 1 */
  5144. #define QUADSPI_CR_PRESCALER_2 0x04000000U /*!< Bit 2 */
  5145. #define QUADSPI_CR_PRESCALER_3 0x08000000U /*!< Bit 3 */
  5146. #define QUADSPI_CR_PRESCALER_4 0x10000000U /*!< Bit 4 */
  5147. #define QUADSPI_CR_PRESCALER_5 0x20000000U /*!< Bit 5 */
  5148. #define QUADSPI_CR_PRESCALER_6 0x40000000U /*!< Bit 6 */
  5149. #define QUADSPI_CR_PRESCALER_7 0x80000000U /*!< Bit 7 */
  5150. /***************** Bit definition for QUADSPI_DCR register ******************/
  5151. #define QUADSPI_DCR_CKMODE 0x00000001U /*!< Mode 0 / Mode 3 */
  5152. #define QUADSPI_DCR_CSHT 0x00000700U /*!< CSHT[2:0]: ChipSelect High Time */
  5153. #define QUADSPI_DCR_CSHT_0 0x00000100U /*!< Bit 0 */
  5154. #define QUADSPI_DCR_CSHT_1 0x00000200U /*!< Bit 1 */
  5155. #define QUADSPI_DCR_CSHT_2 0x00000400U /*!< Bit 2 */
  5156. #define QUADSPI_DCR_FSIZE 0x001F0000U /*!< FSIZE[4:0]: Flash Size */
  5157. #define QUADSPI_DCR_FSIZE_0 0x00010000U /*!< Bit 0 */
  5158. #define QUADSPI_DCR_FSIZE_1 0x00020000U /*!< Bit 1 */
  5159. #define QUADSPI_DCR_FSIZE_2 0x00040000U /*!< Bit 2 */
  5160. #define QUADSPI_DCR_FSIZE_3 0x00080000U /*!< Bit 3 */
  5161. #define QUADSPI_DCR_FSIZE_4 0x00100000U /*!< Bit 4 */
  5162. /****************** Bit definition for QUADSPI_SR register *******************/
  5163. #define QUADSPI_SR_TEF 0x00000001U /*!< Transfer Error Flag */
  5164. #define QUADSPI_SR_TCF 0x00000002U /*!< Transfer Complete Flag */
  5165. #define QUADSPI_SR_FTF 0x00000004U /*!< FIFO Threshlod Flag */
  5166. #define QUADSPI_SR_SMF 0x00000008U /*!< Status Match Flag */
  5167. #define QUADSPI_SR_TOF 0x00000010U /*!< Timeout Flag */
  5168. #define QUADSPI_SR_BUSY 0x00000020U /*!< Busy */
  5169. #define QUADSPI_SR_FLEVEL 0x00001F00U /*!< FIFO Threshlod Flag */
  5170. #define QUADSPI_SR_FLEVEL_0 0x00000100U /*!< Bit 0 */
  5171. #define QUADSPI_SR_FLEVEL_1 0x00000200U /*!< Bit 1 */
  5172. #define QUADSPI_SR_FLEVEL_2 0x00000400U /*!< Bit 2 */
  5173. #define QUADSPI_SR_FLEVEL_3 0x00000800U /*!< Bit 3 */
  5174. #define QUADSPI_SR_FLEVEL_4 0x00001000U /*!< Bit 4 */
  5175. /****************** Bit definition for QUADSPI_FCR register ******************/
  5176. #define QUADSPI_FCR_CTEF 0x00000001U /*!< Clear Transfer Error Flag */
  5177. #define QUADSPI_FCR_CTCF 0x00000002U /*!< Clear Transfer Complete Flag */
  5178. #define QUADSPI_FCR_CSMF 0x00000008U /*!< Clear Status Match Flag */
  5179. #define QUADSPI_FCR_CTOF 0x00000010U /*!< Clear Timeout Flag */
  5180. /****************** Bit definition for QUADSPI_DLR register ******************/
  5181. #define QUADSPI_DLR_DL 0xFFFFFFFFU /*!< DL[31:0]: Data Length */
  5182. /****************** Bit definition for QUADSPI_CCR register ******************/
  5183. #define QUADSPI_CCR_INSTRUCTION 0x000000FFU /*!< INSTRUCTION[7:0]: Instruction */
  5184. #define QUADSPI_CCR_INSTRUCTION_0 0x00000001U /*!< Bit 0 */
  5185. #define QUADSPI_CCR_INSTRUCTION_1 0x00000002U /*!< Bit 1 */
  5186. #define QUADSPI_CCR_INSTRUCTION_2 0x00000004U /*!< Bit 2 */
  5187. #define QUADSPI_CCR_INSTRUCTION_3 0x00000008U /*!< Bit 3 */
  5188. #define QUADSPI_CCR_INSTRUCTION_4 0x00000010U /*!< Bit 4 */
  5189. #define QUADSPI_CCR_INSTRUCTION_5 0x00000020U /*!< Bit 5 */
  5190. #define QUADSPI_CCR_INSTRUCTION_6 0x00000040U /*!< Bit 6 */
  5191. #define QUADSPI_CCR_INSTRUCTION_7 0x00000080U /*!< Bit 7 */
  5192. #define QUADSPI_CCR_IMODE 0x00000300U /*!< IMODE[1:0]: Instruction Mode */
  5193. #define QUADSPI_CCR_IMODE_0 0x00000100U /*!< Bit 0 */
  5194. #define QUADSPI_CCR_IMODE_1 0x00000200U /*!< Bit 1 */
  5195. #define QUADSPI_CCR_ADMODE 0x00000C00U /*!< ADMODE[1:0]: Address Mode */
  5196. #define QUADSPI_CCR_ADMODE_0 0x00000400U /*!< Bit 0 */
  5197. #define QUADSPI_CCR_ADMODE_1 0x00000800U /*!< Bit 1 */
  5198. #define QUADSPI_CCR_ADSIZE 0x00003000U /*!< ADSIZE[1:0]: Address Size */
  5199. #define QUADSPI_CCR_ADSIZE_0 0x00001000U /*!< Bit 0 */
  5200. #define QUADSPI_CCR_ADSIZE_1 0x00002000U /*!< Bit 1 */
  5201. #define QUADSPI_CCR_ABMODE 0x0000C000U /*!< ABMODE[1:0]: Alternate Bytes Mode */
  5202. #define QUADSPI_CCR_ABMODE_0 0x00004000U /*!< Bit 0 */
  5203. #define QUADSPI_CCR_ABMODE_1 0x00008000U /*!< Bit 1 */
  5204. #define QUADSPI_CCR_ABSIZE 0x00030000U /*!< ABSIZE[1:0]: Instruction Mode */
  5205. #define QUADSPI_CCR_ABSIZE_0 0x00010000U /*!< Bit 0 */
  5206. #define QUADSPI_CCR_ABSIZE_1 0x00020000U /*!< Bit 1 */
  5207. #define QUADSPI_CCR_DCYC 0x007C0000U /*!< DCYC[4:0]: Dummy Cycles */
  5208. #define QUADSPI_CCR_DCYC_0 0x00040000U /*!< Bit 0 */
  5209. #define QUADSPI_CCR_DCYC_1 0x00080000U /*!< Bit 1 */
  5210. #define QUADSPI_CCR_DCYC_2 0x00100000U /*!< Bit 2 */
  5211. #define QUADSPI_CCR_DCYC_3 0x00200000U /*!< Bit 3 */
  5212. #define QUADSPI_CCR_DCYC_4 0x00400000U /*!< Bit 4 */
  5213. #define QUADSPI_CCR_DMODE 0x03000000U /*!< DMODE[1:0]: Data Mode */
  5214. #define QUADSPI_CCR_DMODE_0 0x01000000U /*!< Bit 0 */
  5215. #define QUADSPI_CCR_DMODE_1 0x02000000U /*!< Bit 1 */
  5216. #define QUADSPI_CCR_FMODE 0x0C000000U /*!< FMODE[1:0]: Functional Mode */
  5217. #define QUADSPI_CCR_FMODE_0 0x04000000U /*!< Bit 0 */
  5218. #define QUADSPI_CCR_FMODE_1 0x08000000U /*!< Bit 1 */
  5219. #define QUADSPI_CCR_SIOO 0x10000000U /*!< SIOO: Send Instruction Only Once Mode */
  5220. #define QUADSPI_CCR_DHHC 0x40000000U /*!< DHHC: Delay Half Hclk Cycle */
  5221. #define QUADSPI_CCR_DDRM 0x80000000U /*!< DDRM: Double Data Rate Mode */
  5222. /****************** Bit definition for QUADSPI_AR register *******************/
  5223. #define QUADSPI_AR_ADDRESS 0xFFFFFFFFU /*!< ADDRESS[31:0]: Address */
  5224. /****************** Bit definition for QUADSPI_ABR register ******************/
  5225. #define QUADSPI_ABR_ALTERNATE 0xFFFFFFFFU /*!< ALTERNATE[31:0]: Alternate Bytes */
  5226. /****************** Bit definition for QUADSPI_DR register *******************/
  5227. #define QUADSPI_DR_DATA 0xFFFFFFFFU /*!< DATA[31:0]: Data */
  5228. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  5229. #define QUADSPI_PSMKR_MASK 0xFFFFFFFFU /*!< MASK[31:0]: Status Mask */
  5230. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  5231. #define QUADSPI_PSMAR_MATCH 0xFFFFFFFFU /*!< MATCH[31:0]: Status Match */
  5232. /****************** Bit definition for QUADSPI_PIR register *****************/
  5233. #define QUADSPI_PIR_INTERVAL 0x0000FFFFU /*!< INTERVAL[15:0]: Polling Interval */
  5234. /****************** Bit definition for QUADSPI_LPTR register *****************/
  5235. #define QUADSPI_LPTR_TIMEOUT 0x0000FFFFU /*!< TIMEOUT[15:0]: Timeout period */
  5236. /******************************************************************************/
  5237. /* */
  5238. /* Reset and Clock Control */
  5239. /* */
  5240. /******************************************************************************/
  5241. /******************** Bit definition for RCC_CR register ********************/
  5242. #define RCC_CR_HSION 0x00000001U
  5243. #define RCC_CR_HSIRDY 0x00000002U
  5244. #define RCC_CR_HSITRIM 0x000000F8U
  5245. #define RCC_CR_HSITRIM_0 0x00000008U /*!<Bit 0 */
  5246. #define RCC_CR_HSITRIM_1 0x00000010U /*!<Bit 1 */
  5247. #define RCC_CR_HSITRIM_2 0x00000020U /*!<Bit 2 */
  5248. #define RCC_CR_HSITRIM_3 0x00000040U /*!<Bit 3 */
  5249. #define RCC_CR_HSITRIM_4 0x00000080U /*!<Bit 4 */
  5250. #define RCC_CR_HSICAL 0x0000FF00U
  5251. #define RCC_CR_HSICAL_0 0x00000100U /*!<Bit 0 */
  5252. #define RCC_CR_HSICAL_1 0x00000200U /*!<Bit 1 */
  5253. #define RCC_CR_HSICAL_2 0x00000400U /*!<Bit 2 */
  5254. #define RCC_CR_HSICAL_3 0x00000800U /*!<Bit 3 */
  5255. #define RCC_CR_HSICAL_4 0x00001000U /*!<Bit 4 */
  5256. #define RCC_CR_HSICAL_5 0x00002000U /*!<Bit 5 */
  5257. #define RCC_CR_HSICAL_6 0x00004000U /*!<Bit 6 */
  5258. #define RCC_CR_HSICAL_7 0x00008000U /*!<Bit 7 */
  5259. #define RCC_CR_HSEON 0x00010000U
  5260. #define RCC_CR_HSERDY 0x00020000U
  5261. #define RCC_CR_HSEBYP 0x00040000U
  5262. #define RCC_CR_CSSON 0x00080000U
  5263. #define RCC_CR_PLLON 0x01000000U
  5264. #define RCC_CR_PLLRDY 0x02000000U
  5265. #define RCC_CR_PLLI2SON 0x04000000U
  5266. #define RCC_CR_PLLI2SRDY 0x08000000U
  5267. #define RCC_CR_PLLSAION 0x10000000U
  5268. #define RCC_CR_PLLSAIRDY 0x20000000U
  5269. /******************** Bit definition for RCC_PLLCFGR register ***************/
  5270. #define RCC_PLLCFGR_PLLM 0x0000003FU
  5271. #define RCC_PLLCFGR_PLLM_0 0x00000001U
  5272. #define RCC_PLLCFGR_PLLM_1 0x00000002U
  5273. #define RCC_PLLCFGR_PLLM_2 0x00000004U
  5274. #define RCC_PLLCFGR_PLLM_3 0x00000008U
  5275. #define RCC_PLLCFGR_PLLM_4 0x00000010U
  5276. #define RCC_PLLCFGR_PLLM_5 0x00000020U
  5277. #define RCC_PLLCFGR_PLLN 0x00007FC0U
  5278. #define RCC_PLLCFGR_PLLN_0 0x00000040U
  5279. #define RCC_PLLCFGR_PLLN_1 0x00000080U
  5280. #define RCC_PLLCFGR_PLLN_2 0x00000100U
  5281. #define RCC_PLLCFGR_PLLN_3 0x00000200U
  5282. #define RCC_PLLCFGR_PLLN_4 0x00000400U
  5283. #define RCC_PLLCFGR_PLLN_5 0x00000800U
  5284. #define RCC_PLLCFGR_PLLN_6 0x00001000U
  5285. #define RCC_PLLCFGR_PLLN_7 0x00002000U
  5286. #define RCC_PLLCFGR_PLLN_8 0x00004000U
  5287. #define RCC_PLLCFGR_PLLP 0x00030000U
  5288. #define RCC_PLLCFGR_PLLP_0 0x00010000U
  5289. #define RCC_PLLCFGR_PLLP_1 0x00020000U
  5290. #define RCC_PLLCFGR_PLLSRC 0x00400000U
  5291. #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
  5292. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  5293. #define RCC_PLLCFGR_PLLQ 0x0F000000U
  5294. #define RCC_PLLCFGR_PLLQ_0 0x01000000U
  5295. #define RCC_PLLCFGR_PLLQ_1 0x02000000U
  5296. #define RCC_PLLCFGR_PLLQ_2 0x04000000U
  5297. #define RCC_PLLCFGR_PLLQ_3 0x08000000U
  5298. #define RCC_PLLCFGR_PLLR 0x70000000U
  5299. #define RCC_PLLCFGR_PLLR_0 0x10000000U
  5300. #define RCC_PLLCFGR_PLLR_1 0x20000000U
  5301. #define RCC_PLLCFGR_PLLR_2 0x40000000U
  5302. /******************** Bit definition for RCC_CFGR register ******************/
  5303. /*!< SW configuration */
  5304. #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */
  5305. #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */
  5306. #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */
  5307. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  5308. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  5309. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  5310. /*!< SWS configuration */
  5311. #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */
  5312. #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */
  5313. #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */
  5314. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  5315. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  5316. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  5317. /*!< HPRE configuration */
  5318. #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */
  5319. #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */
  5320. #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */
  5321. #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */
  5322. #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */
  5323. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  5324. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  5325. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  5326. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  5327. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  5328. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  5329. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  5330. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  5331. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  5332. /*!< PPRE1 configuration */
  5333. #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */
  5334. #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */
  5335. #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */
  5336. #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */
  5337. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  5338. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  5339. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  5340. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  5341. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  5342. /*!< PPRE2 configuration */
  5343. #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */
  5344. #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */
  5345. #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */
  5346. #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */
  5347. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  5348. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  5349. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  5350. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  5351. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  5352. /*!< RTCPRE configuration */
  5353. #define RCC_CFGR_RTCPRE 0x001F0000U
  5354. #define RCC_CFGR_RTCPRE_0 0x00010000U
  5355. #define RCC_CFGR_RTCPRE_1 0x00020000U
  5356. #define RCC_CFGR_RTCPRE_2 0x00040000U
  5357. #define RCC_CFGR_RTCPRE_3 0x00080000U
  5358. #define RCC_CFGR_RTCPRE_4 0x00100000U
  5359. /*!< MCO1 configuration */
  5360. #define RCC_CFGR_MCO1 0x00600000U
  5361. #define RCC_CFGR_MCO1_0 0x00200000U
  5362. #define RCC_CFGR_MCO1_1 0x00400000U
  5363. #define RCC_CFGR_I2SSRC 0x00800000U
  5364. #define RCC_CFGR_MCO1PRE 0x07000000U
  5365. #define RCC_CFGR_MCO1PRE_0 0x01000000U
  5366. #define RCC_CFGR_MCO1PRE_1 0x02000000U
  5367. #define RCC_CFGR_MCO1PRE_2 0x04000000U
  5368. #define RCC_CFGR_MCO2PRE 0x38000000U
  5369. #define RCC_CFGR_MCO2PRE_0 0x08000000U
  5370. #define RCC_CFGR_MCO2PRE_1 0x10000000U
  5371. #define RCC_CFGR_MCO2PRE_2 0x20000000U
  5372. #define RCC_CFGR_MCO2 0xC0000000U
  5373. #define RCC_CFGR_MCO2_0 0x40000000U
  5374. #define RCC_CFGR_MCO2_1 0x80000000U
  5375. /******************** Bit definition for RCC_CIR register *******************/
  5376. #define RCC_CIR_LSIRDYF 0x00000001U
  5377. #define RCC_CIR_LSERDYF 0x00000002U
  5378. #define RCC_CIR_HSIRDYF 0x00000004U
  5379. #define RCC_CIR_HSERDYF 0x00000008U
  5380. #define RCC_CIR_PLLRDYF 0x00000010U
  5381. #define RCC_CIR_PLLI2SRDYF 0x00000020U
  5382. #define RCC_CIR_PLLSAIRDYF 0x00000040U
  5383. #define RCC_CIR_CSSF 0x00000080U
  5384. #define RCC_CIR_LSIRDYIE 0x00000100U
  5385. #define RCC_CIR_LSERDYIE 0x00000200U
  5386. #define RCC_CIR_HSIRDYIE 0x00000400U
  5387. #define RCC_CIR_HSERDYIE 0x00000800U
  5388. #define RCC_CIR_PLLRDYIE 0x00001000U
  5389. #define RCC_CIR_PLLI2SRDYIE 0x00002000U
  5390. #define RCC_CIR_PLLSAIRDYIE 0x00004000U
  5391. #define RCC_CIR_LSIRDYC 0x00010000U
  5392. #define RCC_CIR_LSERDYC 0x00020000U
  5393. #define RCC_CIR_HSIRDYC 0x00040000U
  5394. #define RCC_CIR_HSERDYC 0x00080000U
  5395. #define RCC_CIR_PLLRDYC 0x00100000U
  5396. #define RCC_CIR_PLLI2SRDYC 0x00200000U
  5397. #define RCC_CIR_PLLSAIRDYC 0x00400000U
  5398. #define RCC_CIR_CSSC 0x00800000U
  5399. /******************** Bit definition for RCC_AHB1RSTR register **************/
  5400. #define RCC_AHB1RSTR_GPIOARST 0x00000001U
  5401. #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
  5402. #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
  5403. #define RCC_AHB1RSTR_GPIODRST 0x00000008U
  5404. #define RCC_AHB1RSTR_GPIOERST 0x00000010U
  5405. #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
  5406. #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
  5407. #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
  5408. #define RCC_AHB1RSTR_GPIOIRST 0x00000100U
  5409. #define RCC_AHB1RSTR_GPIOJRST 0x00000200U
  5410. #define RCC_AHB1RSTR_GPIOKRST 0x00000400U
  5411. #define RCC_AHB1RSTR_CRCRST 0x00001000U
  5412. #define RCC_AHB1RSTR_DMA1RST 0x00200000U
  5413. #define RCC_AHB1RSTR_DMA2RST 0x00400000U
  5414. #define RCC_AHB1RSTR_DMA2DRST 0x00800000U
  5415. #define RCC_AHB1RSTR_ETHMACRST 0x02000000U
  5416. #define RCC_AHB1RSTR_OTGHRST 0x20000000U
  5417. /******************** Bit definition for RCC_AHB2RSTR register **************/
  5418. #define RCC_AHB2RSTR_DCMIRST 0x00000001U
  5419. #define RCC_AHB2RSTR_JPEGRST 0x00000002U
  5420. #define RCC_AHB2RSTR_RNGRST 0x00000040U
  5421. #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
  5422. /******************** Bit definition for RCC_AHB3RSTR register **************/
  5423. #define RCC_AHB3RSTR_FMCRST 0x00000001U
  5424. #define RCC_AHB3RSTR_QSPIRST 0x00000002U
  5425. /******************** Bit definition for RCC_APB1RSTR register **************/
  5426. #define RCC_APB1RSTR_TIM2RST 0x00000001U
  5427. #define RCC_APB1RSTR_TIM3RST 0x00000002U
  5428. #define RCC_APB1RSTR_TIM4RST 0x00000004U
  5429. #define RCC_APB1RSTR_TIM5RST 0x00000008U
  5430. #define RCC_APB1RSTR_TIM6RST 0x00000010U
  5431. #define RCC_APB1RSTR_TIM7RST 0x00000020U
  5432. #define RCC_APB1RSTR_TIM12RST 0x00000040U
  5433. #define RCC_APB1RSTR_TIM13RST 0x00000080U
  5434. #define RCC_APB1RSTR_TIM14RST 0x00000100U
  5435. #define RCC_APB1RSTR_LPTIM1RST 0x00000200U
  5436. #define RCC_APB1RSTR_WWDGRST 0x00000800U
  5437. #define RCC_APB1RSTR_CAN3RST 0x00002000U
  5438. #define RCC_APB1RSTR_SPI2RST 0x00004000U
  5439. #define RCC_APB1RSTR_SPI3RST 0x00008000U
  5440. #define RCC_APB1RSTR_SPDIFRXRST 0x00010000U
  5441. #define RCC_APB1RSTR_USART2RST 0x00020000U
  5442. #define RCC_APB1RSTR_USART3RST 0x00040000U
  5443. #define RCC_APB1RSTR_UART4RST 0x00080000U
  5444. #define RCC_APB1RSTR_UART5RST 0x00100000U
  5445. #define RCC_APB1RSTR_I2C1RST 0x00200000U
  5446. #define RCC_APB1RSTR_I2C2RST 0x00400000U
  5447. #define RCC_APB1RSTR_I2C3RST 0x00800000U
  5448. #define RCC_APB1RSTR_I2C4RST 0x01000000U
  5449. #define RCC_APB1RSTR_CAN1RST 0x02000000U
  5450. #define RCC_APB1RSTR_CAN2RST 0x04000000U
  5451. #define RCC_APB1RSTR_CECRST 0x08000000U
  5452. #define RCC_APB1RSTR_PWRRST 0x10000000U
  5453. #define RCC_APB1RSTR_DACRST 0x20000000U
  5454. #define RCC_APB1RSTR_UART7RST 0x40000000U
  5455. #define RCC_APB1RSTR_UART8RST 0x80000000U
  5456. /******************** Bit definition for RCC_APB2RSTR register **************/
  5457. #define RCC_APB2RSTR_TIM1RST 0x00000001U
  5458. #define RCC_APB2RSTR_TIM8RST 0x00000002U
  5459. #define RCC_APB2RSTR_USART1RST 0x00000010U
  5460. #define RCC_APB2RSTR_USART6RST 0x00000020U
  5461. #define RCC_APB2RSTR_SDMMC2RST 0x00000080U
  5462. #define RCC_APB2RSTR_ADCRST 0x00000100U
  5463. #define RCC_APB2RSTR_SDMMC1RST 0x00000800U
  5464. #define RCC_APB2RSTR_SPI1RST 0x00001000U
  5465. #define RCC_APB2RSTR_SPI4RST 0x00002000U
  5466. #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
  5467. #define RCC_APB2RSTR_TIM9RST 0x00010000U
  5468. #define RCC_APB2RSTR_TIM10RST 0x00020000U
  5469. #define RCC_APB2RSTR_TIM11RST 0x00040000U
  5470. #define RCC_APB2RSTR_SPI5RST 0x00100000U
  5471. #define RCC_APB2RSTR_SPI6RST 0x00200000U
  5472. #define RCC_APB2RSTR_SAI1RST 0x00400000U
  5473. #define RCC_APB2RSTR_SAI2RST 0x00800000U
  5474. #define RCC_APB2RSTR_LTDCRST 0x04000000U
  5475. #define RCC_APB2RSTR_DFSDM1RST 0x20000000U
  5476. #define RCC_APB2RSTR_MDIORST 0x40000000U
  5477. /******************** Bit definition for RCC_AHB1ENR register ***************/
  5478. #define RCC_AHB1ENR_GPIOAEN 0x00000001U
  5479. #define RCC_AHB1ENR_GPIOBEN 0x00000002U
  5480. #define RCC_AHB1ENR_GPIOCEN 0x00000004U
  5481. #define RCC_AHB1ENR_GPIODEN 0x00000008U
  5482. #define RCC_AHB1ENR_GPIOEEN 0x00000010U
  5483. #define RCC_AHB1ENR_GPIOFEN 0x00000020U
  5484. #define RCC_AHB1ENR_GPIOGEN 0x00000040U
  5485. #define RCC_AHB1ENR_GPIOHEN 0x00000080U
  5486. #define RCC_AHB1ENR_GPIOIEN 0x00000100U
  5487. #define RCC_AHB1ENR_GPIOJEN 0x00000200U
  5488. #define RCC_AHB1ENR_GPIOKEN 0x00000400U
  5489. #define RCC_AHB1ENR_CRCEN 0x00001000U
  5490. #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
  5491. #define RCC_AHB1ENR_DTCMRAMEN 0x00100000U
  5492. #define RCC_AHB1ENR_DMA1EN 0x00200000U
  5493. #define RCC_AHB1ENR_DMA2EN 0x00400000U
  5494. #define RCC_AHB1ENR_DMA2DEN 0x00800000U
  5495. #define RCC_AHB1ENR_ETHMACEN 0x02000000U
  5496. #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U
  5497. #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U
  5498. #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U
  5499. #define RCC_AHB1ENR_OTGHSEN 0x20000000U
  5500. #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U
  5501. /******************** Bit definition for RCC_AHB2ENR register ***************/
  5502. #define RCC_AHB2ENR_DCMIEN 0x00000001U
  5503. #define RCC_AHB2ENR_JPEGEN 0x00000002U
  5504. #define RCC_AHB2ENR_RNGEN 0x00000040U
  5505. #define RCC_AHB2ENR_OTGFSEN 0x00000080U
  5506. /******************** Bit definition for RCC_AHB3ENR register ***************/
  5507. #define RCC_AHB3ENR_FMCEN 0x00000001U
  5508. #define RCC_AHB3ENR_QSPIEN 0x00000002U
  5509. /******************** Bit definition for RCC_APB1ENR register ***************/
  5510. #define RCC_APB1ENR_TIM2EN 0x00000001U
  5511. #define RCC_APB1ENR_TIM3EN 0x00000002U
  5512. #define RCC_APB1ENR_TIM4EN 0x00000004U
  5513. #define RCC_APB1ENR_TIM5EN 0x00000008U
  5514. #define RCC_APB1ENR_TIM6EN 0x00000010U
  5515. #define RCC_APB1ENR_TIM7EN 0x00000020U
  5516. #define RCC_APB1ENR_TIM12EN 0x00000040U
  5517. #define RCC_APB1ENR_TIM13EN 0x00000080U
  5518. #define RCC_APB1ENR_TIM14EN 0x00000100U
  5519. #define RCC_APB1ENR_LPTIM1EN 0x00000200U
  5520. #define RCC_APB1ENR_RTCEN 0x00000400U
  5521. #define RCC_APB1ENR_WWDGEN 0x00000800U
  5522. #define RCC_APB1ENR_CAN3EN 0x00002000U
  5523. #define RCC_APB1ENR_SPI2EN 0x00004000U
  5524. #define RCC_APB1ENR_SPI3EN 0x00008000U
  5525. #define RCC_APB1ENR_SPDIFRXEN 0x00010000U
  5526. #define RCC_APB1ENR_USART2EN 0x00020000U
  5527. #define RCC_APB1ENR_USART3EN 0x00040000U
  5528. #define RCC_APB1ENR_UART4EN 0x00080000U
  5529. #define RCC_APB1ENR_UART5EN 0x00100000U
  5530. #define RCC_APB1ENR_I2C1EN 0x00200000U
  5531. #define RCC_APB1ENR_I2C2EN 0x00400000U
  5532. #define RCC_APB1ENR_I2C3EN 0x00800000U
  5533. #define RCC_APB1ENR_I2C4EN 0x01000000U
  5534. #define RCC_APB1ENR_CAN1EN 0x02000000U
  5535. #define RCC_APB1ENR_CAN2EN 0x04000000U
  5536. #define RCC_APB1ENR_CECEN 0x08000000U
  5537. #define RCC_APB1ENR_PWREN 0x10000000U
  5538. #define RCC_APB1ENR_DACEN 0x20000000U
  5539. #define RCC_APB1ENR_UART7EN 0x40000000U
  5540. #define RCC_APB1ENR_UART8EN 0x80000000U
  5541. /******************** Bit definition for RCC_APB2ENR register ***************/
  5542. #define RCC_APB2ENR_TIM1EN 0x00000001U
  5543. #define RCC_APB2ENR_TIM8EN 0x00000002U
  5544. #define RCC_APB2ENR_USART1EN 0x00000010U
  5545. #define RCC_APB2ENR_USART6EN 0x00000020U
  5546. #define RCC_APB2ENR_SDMMC2EN 0x00000080U
  5547. #define RCC_APB2ENR_ADC1EN 0x00000100U
  5548. #define RCC_APB2ENR_ADC2EN 0x00000200U
  5549. #define RCC_APB2ENR_ADC3EN 0x00000400U
  5550. #define RCC_APB2ENR_SDMMC1EN 0x00000800U
  5551. #define RCC_APB2ENR_SPI1EN 0x00001000U
  5552. #define RCC_APB2ENR_SPI4EN 0x00002000U
  5553. #define RCC_APB2ENR_SYSCFGEN 0x00004000U
  5554. #define RCC_APB2ENR_TIM9EN 0x00010000U
  5555. #define RCC_APB2ENR_TIM10EN 0x00020000U
  5556. #define RCC_APB2ENR_TIM11EN 0x00040000U
  5557. #define RCC_APB2ENR_SPI5EN 0x00100000U
  5558. #define RCC_APB2ENR_SPI6EN 0x00200000U
  5559. #define RCC_APB2ENR_SAI1EN 0x00400000U
  5560. #define RCC_APB2ENR_SAI2EN 0x00800000U
  5561. #define RCC_APB2ENR_LTDCEN 0x04000000U
  5562. #define RCC_APB2ENR_DFSDM1EN 0x20000000U
  5563. #define RCC_APB2ENR_MDIOEN 0x40000000U
  5564. /******************** Bit definition for RCC_AHB1LPENR register *************/
  5565. #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
  5566. #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
  5567. #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
  5568. #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
  5569. #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
  5570. #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
  5571. #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
  5572. #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
  5573. #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U
  5574. #define RCC_AHB1LPENR_GPIOJLPEN 0x00000200U
  5575. #define RCC_AHB1LPENR_GPIOKLPEN 0x00000400U
  5576. #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
  5577. #define RCC_AHB1LPENR_AXILPEN 0x00002000U
  5578. #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
  5579. #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
  5580. #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
  5581. #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
  5582. #define RCC_AHB1LPENR_DTCMLPEN 0x00100000U
  5583. #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
  5584. #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
  5585. #define RCC_AHB1LPENR_DMA2DLPEN 0x00800000U
  5586. #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U
  5587. #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U
  5588. #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U
  5589. #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U
  5590. #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U
  5591. #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U
  5592. /******************** Bit definition for RCC_AHB2LPENR register *************/
  5593. #define RCC_AHB2LPENR_DCMILPEN 0x00000001U
  5594. #define RCC_AHB2LPENR_JPEGLPEN 0x00000002U
  5595. #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
  5596. #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
  5597. /******************** Bit definition for RCC_AHB3LPENR register *************/
  5598. #define RCC_AHB3LPENR_FMCLPEN 0x00000001U
  5599. #define RCC_AHB3LPENR_QSPILPEN 0x00000002U
  5600. /******************** Bit definition for RCC_APB1LPENR register *************/
  5601. #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
  5602. #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
  5603. #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
  5604. #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
  5605. #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
  5606. #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
  5607. #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
  5608. #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
  5609. #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
  5610. #define RCC_APB1LPENR_LPTIM1LPEN 0x00000200U
  5611. #define RCC_APB1LPENR_RTCLPEN 0x00000400U
  5612. #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
  5613. #define RCC_APB1LPENR_CAN3LPEN 0x00002000U
  5614. #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
  5615. #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
  5616. #define RCC_APB1LPENR_SPDIFRXLPEN 0x00010000U
  5617. #define RCC_APB1LPENR_USART2LPEN 0x00020000U
  5618. #define RCC_APB1LPENR_USART3LPEN 0x00040000U
  5619. #define RCC_APB1LPENR_UART4LPEN 0x00080000U
  5620. #define RCC_APB1LPENR_UART5LPEN 0x00100000U
  5621. #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
  5622. #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
  5623. #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
  5624. #define RCC_APB1LPENR_I2C4LPEN 0x01000000U
  5625. #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
  5626. #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
  5627. #define RCC_APB1LPENR_CECLPEN 0x08000000U
  5628. #define RCC_APB1LPENR_PWRLPEN 0x10000000U
  5629. #define RCC_APB1LPENR_DACLPEN 0x20000000U
  5630. #define RCC_APB1LPENR_UART7LPEN 0x40000000U
  5631. #define RCC_APB1LPENR_UART8LPEN 0x80000000U
  5632. /******************** Bit definition for RCC_APB2LPENR register *************/
  5633. #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
  5634. #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
  5635. #define RCC_APB2LPENR_USART1LPEN 0x00000010U
  5636. #define RCC_APB2LPENR_USART6LPEN 0x00000020U
  5637. #define RCC_APB2LPENR_SDMMC2LPEN 0x00000080U
  5638. #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
  5639. #define RCC_APB2LPENR_ADC2LPEN 0x00000200U
  5640. #define RCC_APB2LPENR_ADC3LPEN 0x00000400U
  5641. #define RCC_APB2LPENR_SDMMC1LPEN 0x00000800U
  5642. #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
  5643. #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
  5644. #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
  5645. #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
  5646. #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
  5647. #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
  5648. #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
  5649. #define RCC_APB2LPENR_SPI6LPEN 0x00200000U
  5650. #define RCC_APB2LPENR_SAI1LPEN 0x00400000U
  5651. #define RCC_APB2LPENR_SAI2LPEN 0x00800000U
  5652. #define RCC_APB2LPENR_LTDCLPEN 0x04000000U
  5653. #define RCC_APB2LPENR_DFSDM1LPEN 0x20000000U
  5654. #define RCC_APB2LPENR_MDIOLPEN 0x40000000U
  5655. /******************** Bit definition for RCC_BDCR register ******************/
  5656. #define RCC_BDCR_LSEON 0x00000001U
  5657. #define RCC_BDCR_LSERDY 0x00000002U
  5658. #define RCC_BDCR_LSEBYP 0x00000004U
  5659. #define RCC_BDCR_LSEDRV 0x00000018U
  5660. #define RCC_BDCR_LSEDRV_0 0x00000008U
  5661. #define RCC_BDCR_LSEDRV_1 0x00000010U
  5662. #define RCC_BDCR_RTCSEL 0x00000300U
  5663. #define RCC_BDCR_RTCSEL_0 0x00000100U
  5664. #define RCC_BDCR_RTCSEL_1 0x00000200U
  5665. #define RCC_BDCR_RTCEN 0x00008000U
  5666. #define RCC_BDCR_BDRST 0x00010000U
  5667. /******************** Bit definition for RCC_CSR register *******************/
  5668. #define RCC_CSR_LSION 0x00000001U
  5669. #define RCC_CSR_LSIRDY 0x00000002U
  5670. #define RCC_CSR_RMVF 0x01000000U
  5671. #define RCC_CSR_BORRSTF 0x02000000U
  5672. #define RCC_CSR_PINRSTF 0x04000000U
  5673. #define RCC_CSR_PORRSTF 0x08000000U
  5674. #define RCC_CSR_SFTRSTF 0x10000000U
  5675. #define RCC_CSR_IWDGRSTF 0x20000000U
  5676. #define RCC_CSR_WWDGRSTF 0x40000000U
  5677. #define RCC_CSR_LPWRRSTF 0x80000000U
  5678. /******************** Bit definition for RCC_SSCGR register *****************/
  5679. #define RCC_SSCGR_MODPER 0x00001FFFU
  5680. #define RCC_SSCGR_INCSTEP 0x0FFFE000U
  5681. #define RCC_SSCGR_SPREADSEL 0x40000000U
  5682. #define RCC_SSCGR_SSCGEN 0x80000000U
  5683. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  5684. #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
  5685. #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
  5686. #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
  5687. #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
  5688. #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
  5689. #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
  5690. #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
  5691. #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
  5692. #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
  5693. #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
  5694. #define RCC_PLLI2SCFGR_PLLI2SP 0x00030000U
  5695. #define RCC_PLLI2SCFGR_PLLI2SP_0 0x00010000U
  5696. #define RCC_PLLI2SCFGR_PLLI2SP_1 0x00020000U
  5697. #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U
  5698. #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U
  5699. #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U
  5700. #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U
  5701. #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U
  5702. #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
  5703. #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
  5704. #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
  5705. #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
  5706. /******************** Bit definition for RCC_PLLSAICFGR register ************/
  5707. #define RCC_PLLSAICFGR_PLLSAIN 0x00007FC0U
  5708. #define RCC_PLLSAICFGR_PLLSAIN_0 0x00000040U
  5709. #define RCC_PLLSAICFGR_PLLSAIN_1 0x00000080U
  5710. #define RCC_PLLSAICFGR_PLLSAIN_2 0x00000100U
  5711. #define RCC_PLLSAICFGR_PLLSAIN_3 0x00000200U
  5712. #define RCC_PLLSAICFGR_PLLSAIN_4 0x00000400U
  5713. #define RCC_PLLSAICFGR_PLLSAIN_5 0x00000800U
  5714. #define RCC_PLLSAICFGR_PLLSAIN_6 0x00001000U
  5715. #define RCC_PLLSAICFGR_PLLSAIN_7 0x00002000U
  5716. #define RCC_PLLSAICFGR_PLLSAIN_8 0x00004000U
  5717. #define RCC_PLLSAICFGR_PLLSAIP 0x00030000U
  5718. #define RCC_PLLSAICFGR_PLLSAIP_0 0x00010000U
  5719. #define RCC_PLLSAICFGR_PLLSAIP_1 0x00020000U
  5720. #define RCC_PLLSAICFGR_PLLSAIQ 0x0F000000U
  5721. #define RCC_PLLSAICFGR_PLLSAIQ_0 0x01000000U
  5722. #define RCC_PLLSAICFGR_PLLSAIQ_1 0x02000000U
  5723. #define RCC_PLLSAICFGR_PLLSAIQ_2 0x04000000U
  5724. #define RCC_PLLSAICFGR_PLLSAIQ_3 0x08000000U
  5725. #define RCC_PLLSAICFGR_PLLSAIR 0x70000000U
  5726. #define RCC_PLLSAICFGR_PLLSAIR_0 0x10000000U
  5727. #define RCC_PLLSAICFGR_PLLSAIR_1 0x20000000U
  5728. #define RCC_PLLSAICFGR_PLLSAIR_2 0x40000000U
  5729. /******************** Bit definition for RCC_DCKCFGR1 register ***************/
  5730. #define RCC_DCKCFGR1_PLLI2SDIVQ 0x0000001FU
  5731. #define RCC_DCKCFGR1_PLLI2SDIVQ_0 0x00000001U
  5732. #define RCC_DCKCFGR1_PLLI2SDIVQ_1 0x00000002U
  5733. #define RCC_DCKCFGR1_PLLI2SDIVQ_2 0x00000004U
  5734. #define RCC_DCKCFGR1_PLLI2SDIVQ_3 0x00000008U
  5735. #define RCC_DCKCFGR1_PLLI2SDIVQ_4 0x00000010U
  5736. #define RCC_DCKCFGR1_PLLSAIDIVQ 0x00001F00U
  5737. #define RCC_DCKCFGR1_PLLSAIDIVQ_0 0x00000100U
  5738. #define RCC_DCKCFGR1_PLLSAIDIVQ_1 0x00000200U
  5739. #define RCC_DCKCFGR1_PLLSAIDIVQ_2 0x00000400U
  5740. #define RCC_DCKCFGR1_PLLSAIDIVQ_3 0x00000800U
  5741. #define RCC_DCKCFGR1_PLLSAIDIVQ_4 0x00001000U
  5742. #define RCC_DCKCFGR1_PLLSAIDIVR 0x00030000U
  5743. #define RCC_DCKCFGR1_PLLSAIDIVR_0 0x00010000U
  5744. #define RCC_DCKCFGR1_PLLSAIDIVR_1 0x00020000U
  5745. #define RCC_DCKCFGR1_SAI1SEL 0x00300000U
  5746. #define RCC_DCKCFGR1_SAI1SEL_0 0x00100000U
  5747. #define RCC_DCKCFGR1_SAI1SEL_1 0x00200000U
  5748. #define RCC_DCKCFGR1_SAI2SEL 0x00C00000U
  5749. #define RCC_DCKCFGR1_SAI2SEL_0 0x00400000U
  5750. #define RCC_DCKCFGR1_SAI2SEL_1 0x00800000U
  5751. #define RCC_DCKCFGR1_TIMPRE 0x01000000U
  5752. #define RCC_DCKCFGR1_DFSDM1SEL 0x02000000U
  5753. #define RCC_DCKCFGR1_ADFSDM1SEL 0x04000000U
  5754. /******************** Bit definition for RCC_DCKCFGR2 register ***************/
  5755. #define RCC_DCKCFGR2_USART1SEL 0x00000003U
  5756. #define RCC_DCKCFGR2_USART1SEL_0 0x00000001U
  5757. #define RCC_DCKCFGR2_USART1SEL_1 0x00000002U
  5758. #define RCC_DCKCFGR2_USART2SEL 0x0000000CU
  5759. #define RCC_DCKCFGR2_USART2SEL_0 0x00000004U
  5760. #define RCC_DCKCFGR2_USART2SEL_1 0x00000008U
  5761. #define RCC_DCKCFGR2_USART3SEL 0x00000030U
  5762. #define RCC_DCKCFGR2_USART3SEL_0 0x00000010U
  5763. #define RCC_DCKCFGR2_USART3SEL_1 0x00000020U
  5764. #define RCC_DCKCFGR2_UART4SEL 0x000000C0U
  5765. #define RCC_DCKCFGR2_UART4SEL_0 0x00000040U
  5766. #define RCC_DCKCFGR2_UART4SEL_1 0x00000080U
  5767. #define RCC_DCKCFGR2_UART5SEL 0x00000300U
  5768. #define RCC_DCKCFGR2_UART5SEL_0 0x00000100U
  5769. #define RCC_DCKCFGR2_UART5SEL_1 0x00000200U
  5770. #define RCC_DCKCFGR2_USART6SEL 0x00000C00U
  5771. #define RCC_DCKCFGR2_USART6SEL_0 0x00000400U
  5772. #define RCC_DCKCFGR2_USART6SEL_1 0x00000800U
  5773. #define RCC_DCKCFGR2_UART7SEL 0x00003000U
  5774. #define RCC_DCKCFGR2_UART7SEL_0 0x00001000U
  5775. #define RCC_DCKCFGR2_UART7SEL_1 0x00002000U
  5776. #define RCC_DCKCFGR2_UART8SEL 0x0000C000U
  5777. #define RCC_DCKCFGR2_UART8SEL_0 0x00004000U
  5778. #define RCC_DCKCFGR2_UART8SEL_1 0x00008000U
  5779. #define RCC_DCKCFGR2_I2C1SEL 0x00030000U
  5780. #define RCC_DCKCFGR2_I2C1SEL_0 0x00010000U
  5781. #define RCC_DCKCFGR2_I2C1SEL_1 0x00020000U
  5782. #define RCC_DCKCFGR2_I2C2SEL 0x000C0000U
  5783. #define RCC_DCKCFGR2_I2C2SEL_0 0x00040000U
  5784. #define RCC_DCKCFGR2_I2C2SEL_1 0x00080000U
  5785. #define RCC_DCKCFGR2_I2C3SEL 0x00300000U
  5786. #define RCC_DCKCFGR2_I2C3SEL_0 0x00100000U
  5787. #define RCC_DCKCFGR2_I2C3SEL_1 0x00200000U
  5788. #define RCC_DCKCFGR2_I2C4SEL 0x00C00000U
  5789. #define RCC_DCKCFGR2_I2C4SEL_0 0x00400000U
  5790. #define RCC_DCKCFGR2_I2C4SEL_1 0x00800000U
  5791. #define RCC_DCKCFGR2_LPTIM1SEL 0x03000000U
  5792. #define RCC_DCKCFGR2_LPTIM1SEL_0 0x01000000U
  5793. #define RCC_DCKCFGR2_LPTIM1SEL_1 0x02000000U
  5794. #define RCC_DCKCFGR2_CECSEL 0x04000000U
  5795. #define RCC_DCKCFGR2_CK48MSEL 0x08000000U
  5796. #define RCC_DCKCFGR2_SDMMC1SEL 0x10000000U
  5797. #define RCC_DCKCFGR2_SDMMC2SEL 0x20000000U
  5798. /******************************************************************************/
  5799. /* */
  5800. /* RNG */
  5801. /* */
  5802. /******************************************************************************/
  5803. /******************** Bits definition for RNG_CR register *******************/
  5804. #define RNG_CR_RNGEN 0x00000004U
  5805. #define RNG_CR_IE 0x00000008U
  5806. /******************** Bits definition for RNG_SR register *******************/
  5807. #define RNG_SR_DRDY 0x00000001U
  5808. #define RNG_SR_CECS 0x00000002U
  5809. #define RNG_SR_SECS 0x00000004U
  5810. #define RNG_SR_CEIS 0x00000020U
  5811. #define RNG_SR_SEIS 0x00000040U
  5812. /******************************************************************************/
  5813. /* */
  5814. /* Real-Time Clock (RTC) */
  5815. /* */
  5816. /******************************************************************************/
  5817. /******************** Bits definition for RTC_TR register *******************/
  5818. #define RTC_TR_PM 0x00400000U
  5819. #define RTC_TR_HT 0x00300000U
  5820. #define RTC_TR_HT_0 0x00100000U
  5821. #define RTC_TR_HT_1 0x00200000U
  5822. #define RTC_TR_HU 0x000F0000U
  5823. #define RTC_TR_HU_0 0x00010000U
  5824. #define RTC_TR_HU_1 0x00020000U
  5825. #define RTC_TR_HU_2 0x00040000U
  5826. #define RTC_TR_HU_3 0x00080000U
  5827. #define RTC_TR_MNT 0x00007000U
  5828. #define RTC_TR_MNT_0 0x00001000U
  5829. #define RTC_TR_MNT_1 0x00002000U
  5830. #define RTC_TR_MNT_2 0x00004000U
  5831. #define RTC_TR_MNU 0x00000F00U
  5832. #define RTC_TR_MNU_0 0x00000100U
  5833. #define RTC_TR_MNU_1 0x00000200U
  5834. #define RTC_TR_MNU_2 0x00000400U
  5835. #define RTC_TR_MNU_3 0x00000800U
  5836. #define RTC_TR_ST 0x00000070U
  5837. #define RTC_TR_ST_0 0x00000010U
  5838. #define RTC_TR_ST_1 0x00000020U
  5839. #define RTC_TR_ST_2 0x00000040U
  5840. #define RTC_TR_SU 0x0000000FU
  5841. #define RTC_TR_SU_0 0x00000001U
  5842. #define RTC_TR_SU_1 0x00000002U
  5843. #define RTC_TR_SU_2 0x00000004U
  5844. #define RTC_TR_SU_3 0x00000008U
  5845. /******************** Bits definition for RTC_DR register *******************/
  5846. #define RTC_DR_YT 0x00F00000U
  5847. #define RTC_DR_YT_0 0x00100000U
  5848. #define RTC_DR_YT_1 0x00200000U
  5849. #define RTC_DR_YT_2 0x00400000U
  5850. #define RTC_DR_YT_3 0x00800000U
  5851. #define RTC_DR_YU 0x000F0000U
  5852. #define RTC_DR_YU_0 0x00010000U
  5853. #define RTC_DR_YU_1 0x00020000U
  5854. #define RTC_DR_YU_2 0x00040000U
  5855. #define RTC_DR_YU_3 0x00080000U
  5856. #define RTC_DR_WDU 0x0000E000U
  5857. #define RTC_DR_WDU_0 0x00002000U
  5858. #define RTC_DR_WDU_1 0x00004000U
  5859. #define RTC_DR_WDU_2 0x00008000U
  5860. #define RTC_DR_MT 0x00001000U
  5861. #define RTC_DR_MU 0x00000F00U
  5862. #define RTC_DR_MU_0 0x00000100U
  5863. #define RTC_DR_MU_1 0x00000200U
  5864. #define RTC_DR_MU_2 0x00000400U
  5865. #define RTC_DR_MU_3 0x00000800U
  5866. #define RTC_DR_DT 0x00000030U
  5867. #define RTC_DR_DT_0 0x00000010U
  5868. #define RTC_DR_DT_1 0x00000020U
  5869. #define RTC_DR_DU 0x0000000FU
  5870. #define RTC_DR_DU_0 0x00000001U
  5871. #define RTC_DR_DU_1 0x00000002U
  5872. #define RTC_DR_DU_2 0x00000004U
  5873. #define RTC_DR_DU_3 0x00000008U
  5874. /******************** Bits definition for RTC_CR register *******************/
  5875. #define RTC_CR_ITSE 0x01000000U
  5876. #define RTC_CR_COE 0x00800000U
  5877. #define RTC_CR_OSEL 0x00600000U
  5878. #define RTC_CR_OSEL_0 0x00200000U
  5879. #define RTC_CR_OSEL_1 0x00400000U
  5880. #define RTC_CR_POL 0x00100000U
  5881. #define RTC_CR_COSEL 0x00080000U
  5882. #define RTC_CR_BKP 0x00040000U
  5883. #define RTC_CR_SUB1H 0x00020000U
  5884. #define RTC_CR_ADD1H 0x00010000U
  5885. #define RTC_CR_TSIE 0x00008000U
  5886. #define RTC_CR_WUTIE 0x00004000U
  5887. #define RTC_CR_ALRBIE 0x00002000U
  5888. #define RTC_CR_ALRAIE 0x00001000U
  5889. #define RTC_CR_TSE 0x00000800U
  5890. #define RTC_CR_WUTE 0x00000400U
  5891. #define RTC_CR_ALRBE 0x00000200U
  5892. #define RTC_CR_ALRAE 0x00000100U
  5893. #define RTC_CR_FMT 0x00000040U
  5894. #define RTC_CR_BYPSHAD 0x00000020U
  5895. #define RTC_CR_REFCKON 0x00000010U
  5896. #define RTC_CR_TSEDGE 0x00000008U
  5897. #define RTC_CR_WUCKSEL 0x00000007U
  5898. #define RTC_CR_WUCKSEL_0 0x00000001U
  5899. #define RTC_CR_WUCKSEL_1 0x00000002U
  5900. #define RTC_CR_WUCKSEL_2 0x00000004U
  5901. /* Legacy define */
  5902. #define RTC_CR_BCK RTC_CR_BKP
  5903. /******************** Bits definition for RTC_ISR register ******************/
  5904. #define RTC_ISR_ITSF 0x00020000U
  5905. #define RTC_ISR_RECALPF 0x00010000U
  5906. #define RTC_ISR_TAMP3F 0x00008000U
  5907. #define RTC_ISR_TAMP2F 0x00004000U
  5908. #define RTC_ISR_TAMP1F 0x00002000U
  5909. #define RTC_ISR_TSOVF 0x00001000U
  5910. #define RTC_ISR_TSF 0x00000800U
  5911. #define RTC_ISR_WUTF 0x00000400U
  5912. #define RTC_ISR_ALRBF 0x00000200U
  5913. #define RTC_ISR_ALRAF 0x00000100U
  5914. #define RTC_ISR_INIT 0x00000080U
  5915. #define RTC_ISR_INITF 0x00000040U
  5916. #define RTC_ISR_RSF 0x00000020U
  5917. #define RTC_ISR_INITS 0x00000010U
  5918. #define RTC_ISR_SHPF 0x00000008U
  5919. #define RTC_ISR_WUTWF 0x00000004U
  5920. #define RTC_ISR_ALRBWF 0x00000002U
  5921. #define RTC_ISR_ALRAWF 0x00000001U
  5922. /******************** Bits definition for RTC_PRER register *****************/
  5923. #define RTC_PRER_PREDIV_A 0x007F0000U
  5924. #define RTC_PRER_PREDIV_S 0x00007FFFU
  5925. /******************** Bits definition for RTC_WUTR register *****************/
  5926. #define RTC_WUTR_WUT 0x0000FFFFU
  5927. /******************** Bits definition for RTC_ALRMAR register ***************/
  5928. #define RTC_ALRMAR_MSK4 0x80000000U
  5929. #define RTC_ALRMAR_WDSEL 0x40000000U
  5930. #define RTC_ALRMAR_DT 0x30000000U
  5931. #define RTC_ALRMAR_DT_0 0x10000000U
  5932. #define RTC_ALRMAR_DT_1 0x20000000U
  5933. #define RTC_ALRMAR_DU 0x0F000000U
  5934. #define RTC_ALRMAR_DU_0 0x01000000U
  5935. #define RTC_ALRMAR_DU_1 0x02000000U
  5936. #define RTC_ALRMAR_DU_2 0x04000000U
  5937. #define RTC_ALRMAR_DU_3 0x08000000U
  5938. #define RTC_ALRMAR_MSK3 0x00800000U
  5939. #define RTC_ALRMAR_PM 0x00400000U
  5940. #define RTC_ALRMAR_HT 0x00300000U
  5941. #define RTC_ALRMAR_HT_0 0x00100000U
  5942. #define RTC_ALRMAR_HT_1 0x00200000U
  5943. #define RTC_ALRMAR_HU 0x000F0000U
  5944. #define RTC_ALRMAR_HU_0 0x00010000U
  5945. #define RTC_ALRMAR_HU_1 0x00020000U
  5946. #define RTC_ALRMAR_HU_2 0x00040000U
  5947. #define RTC_ALRMAR_HU_3 0x00080000U
  5948. #define RTC_ALRMAR_MSK2 0x00008000U
  5949. #define RTC_ALRMAR_MNT 0x00007000U
  5950. #define RTC_ALRMAR_MNT_0 0x00001000U
  5951. #define RTC_ALRMAR_MNT_1 0x00002000U
  5952. #define RTC_ALRMAR_MNT_2 0x00004000U
  5953. #define RTC_ALRMAR_MNU 0x00000F00U
  5954. #define RTC_ALRMAR_MNU_0 0x00000100U
  5955. #define RTC_ALRMAR_MNU_1 0x00000200U
  5956. #define RTC_ALRMAR_MNU_2 0x00000400U
  5957. #define RTC_ALRMAR_MNU_3 0x00000800U
  5958. #define RTC_ALRMAR_MSK1 0x00000080U
  5959. #define RTC_ALRMAR_ST 0x00000070U
  5960. #define RTC_ALRMAR_ST_0 0x00000010U
  5961. #define RTC_ALRMAR_ST_1 0x00000020U
  5962. #define RTC_ALRMAR_ST_2 0x00000040U
  5963. #define RTC_ALRMAR_SU 0x0000000FU
  5964. #define RTC_ALRMAR_SU_0 0x00000001U
  5965. #define RTC_ALRMAR_SU_1 0x00000002U
  5966. #define RTC_ALRMAR_SU_2 0x00000004U
  5967. #define RTC_ALRMAR_SU_3 0x00000008U
  5968. /******************** Bits definition for RTC_ALRMBR register ***************/
  5969. #define RTC_ALRMBR_MSK4 0x80000000U
  5970. #define RTC_ALRMBR_WDSEL 0x40000000U
  5971. #define RTC_ALRMBR_DT 0x30000000U
  5972. #define RTC_ALRMBR_DT_0 0x10000000U
  5973. #define RTC_ALRMBR_DT_1 0x20000000U
  5974. #define RTC_ALRMBR_DU 0x0F000000U
  5975. #define RTC_ALRMBR_DU_0 0x01000000U
  5976. #define RTC_ALRMBR_DU_1 0x02000000U
  5977. #define RTC_ALRMBR_DU_2 0x04000000U
  5978. #define RTC_ALRMBR_DU_3 0x08000000U
  5979. #define RTC_ALRMBR_MSK3 0x00800000U
  5980. #define RTC_ALRMBR_PM 0x00400000U
  5981. #define RTC_ALRMBR_HT 0x00300000U
  5982. #define RTC_ALRMBR_HT_0 0x00100000U
  5983. #define RTC_ALRMBR_HT_1 0x00200000U
  5984. #define RTC_ALRMBR_HU 0x000F0000U
  5985. #define RTC_ALRMBR_HU_0 0x00010000U
  5986. #define RTC_ALRMBR_HU_1 0x00020000U
  5987. #define RTC_ALRMBR_HU_2 0x00040000U
  5988. #define RTC_ALRMBR_HU_3 0x00080000U
  5989. #define RTC_ALRMBR_MSK2 0x00008000U
  5990. #define RTC_ALRMBR_MNT 0x00007000U
  5991. #define RTC_ALRMBR_MNT_0 0x00001000U
  5992. #define RTC_ALRMBR_MNT_1 0x00002000U
  5993. #define RTC_ALRMBR_MNT_2 0x00004000U
  5994. #define RTC_ALRMBR_MNU 0x00000F00U
  5995. #define RTC_ALRMBR_MNU_0 0x00000100U
  5996. #define RTC_ALRMBR_MNU_1 0x00000200U
  5997. #define RTC_ALRMBR_MNU_2 0x00000400U
  5998. #define RTC_ALRMBR_MNU_3 0x00000800U
  5999. #define RTC_ALRMBR_MSK1 0x00000080U
  6000. #define RTC_ALRMBR_ST 0x00000070U
  6001. #define RTC_ALRMBR_ST_0 0x00000010U
  6002. #define RTC_ALRMBR_ST_1 0x00000020U
  6003. #define RTC_ALRMBR_ST_2 0x00000040U
  6004. #define RTC_ALRMBR_SU 0x0000000FU
  6005. #define RTC_ALRMBR_SU_0 0x00000001U
  6006. #define RTC_ALRMBR_SU_1 0x00000002U
  6007. #define RTC_ALRMBR_SU_2 0x00000004U
  6008. #define RTC_ALRMBR_SU_3 0x00000008U
  6009. /******************** Bits definition for RTC_WPR register ******************/
  6010. #define RTC_WPR_KEY 0x000000FFU
  6011. /******************** Bits definition for RTC_SSR register ******************/
  6012. #define RTC_SSR_SS 0x0000FFFFU
  6013. /******************** Bits definition for RTC_SHIFTR register ***************/
  6014. #define RTC_SHIFTR_SUBFS 0x00007FFFU
  6015. #define RTC_SHIFTR_ADD1S 0x80000000U
  6016. /******************** Bits definition for RTC_TSTR register *****************/
  6017. #define RTC_TSTR_PM 0x00400000U
  6018. #define RTC_TSTR_HT 0x00300000U
  6019. #define RTC_TSTR_HT_0 0x00100000U
  6020. #define RTC_TSTR_HT_1 0x00200000U
  6021. #define RTC_TSTR_HU 0x000F0000U
  6022. #define RTC_TSTR_HU_0 0x00010000U
  6023. #define RTC_TSTR_HU_1 0x00020000U
  6024. #define RTC_TSTR_HU_2 0x00040000U
  6025. #define RTC_TSTR_HU_3 0x00080000U
  6026. #define RTC_TSTR_MNT 0x00007000U
  6027. #define RTC_TSTR_MNT_0 0x00001000U
  6028. #define RTC_TSTR_MNT_1 0x00002000U
  6029. #define RTC_TSTR_MNT_2 0x00004000U
  6030. #define RTC_TSTR_MNU 0x00000F00U
  6031. #define RTC_TSTR_MNU_0 0x00000100U
  6032. #define RTC_TSTR_MNU_1 0x00000200U
  6033. #define RTC_TSTR_MNU_2 0x00000400U
  6034. #define RTC_TSTR_MNU_3 0x00000800U
  6035. #define RTC_TSTR_ST 0x00000070U
  6036. #define RTC_TSTR_ST_0 0x00000010U
  6037. #define RTC_TSTR_ST_1 0x00000020U
  6038. #define RTC_TSTR_ST_2 0x00000040U
  6039. #define RTC_TSTR_SU 0x0000000FU
  6040. #define RTC_TSTR_SU_0 0x00000001U
  6041. #define RTC_TSTR_SU_1 0x00000002U
  6042. #define RTC_TSTR_SU_2 0x00000004U
  6043. #define RTC_TSTR_SU_3 0x00000008U
  6044. /******************** Bits definition for RTC_TSDR register *****************/
  6045. #define RTC_TSDR_WDU 0x0000E000U
  6046. #define RTC_TSDR_WDU_0 0x00002000U
  6047. #define RTC_TSDR_WDU_1 0x00004000U
  6048. #define RTC_TSDR_WDU_2 0x00008000U
  6049. #define RTC_TSDR_MT 0x00001000U
  6050. #define RTC_TSDR_MU 0x00000F00U
  6051. #define RTC_TSDR_MU_0 0x00000100U
  6052. #define RTC_TSDR_MU_1 0x00000200U
  6053. #define RTC_TSDR_MU_2 0x00000400U
  6054. #define RTC_TSDR_MU_3 0x00000800U
  6055. #define RTC_TSDR_DT 0x00000030U
  6056. #define RTC_TSDR_DT_0 0x00000010U
  6057. #define RTC_TSDR_DT_1 0x00000020U
  6058. #define RTC_TSDR_DU 0x0000000FU
  6059. #define RTC_TSDR_DU_0 0x00000001U
  6060. #define RTC_TSDR_DU_1 0x00000002U
  6061. #define RTC_TSDR_DU_2 0x00000004U
  6062. #define RTC_TSDR_DU_3 0x00000008U
  6063. /******************** Bits definition for RTC_TSSSR register ****************/
  6064. #define RTC_TSSSR_SS 0x0000FFFFU
  6065. /******************** Bits definition for RTC_CAL register *****************/
  6066. #define RTC_CALR_CALP 0x00008000U
  6067. #define RTC_CALR_CALW8 0x00004000U
  6068. #define RTC_CALR_CALW16 0x00002000U
  6069. #define RTC_CALR_CALM 0x000001FFU
  6070. #define RTC_CALR_CALM_0 0x00000001U
  6071. #define RTC_CALR_CALM_1 0x00000002U
  6072. #define RTC_CALR_CALM_2 0x00000004U
  6073. #define RTC_CALR_CALM_3 0x00000008U
  6074. #define RTC_CALR_CALM_4 0x00000010U
  6075. #define RTC_CALR_CALM_5 0x00000020U
  6076. #define RTC_CALR_CALM_6 0x00000040U
  6077. #define RTC_CALR_CALM_7 0x00000080U
  6078. #define RTC_CALR_CALM_8 0x00000100U
  6079. /******************** Bits definition for RTC_TAMPCR register ****************/
  6080. #define RTC_TAMPCR_TAMP3MF 0x01000000U
  6081. #define RTC_TAMPCR_TAMP3NOERASE 0x00800000U
  6082. #define RTC_TAMPCR_TAMP3IE 0x00400000U
  6083. #define RTC_TAMPCR_TAMP2MF 0x00200000U
  6084. #define RTC_TAMPCR_TAMP2NOERASE 0x00100000U
  6085. #define RTC_TAMPCR_TAMP2IE 0x00080000U
  6086. #define RTC_TAMPCR_TAMP1MF 0x00040000U
  6087. #define RTC_TAMPCR_TAMP1NOERASE 0x00020000U
  6088. #define RTC_TAMPCR_TAMP1IE 0x00010000U
  6089. #define RTC_TAMPCR_TAMPPUDIS 0x00008000U
  6090. #define RTC_TAMPCR_TAMPPRCH 0x00006000U
  6091. #define RTC_TAMPCR_TAMPPRCH_0 0x00002000U
  6092. #define RTC_TAMPCR_TAMPPRCH_1 0x00004000U
  6093. #define RTC_TAMPCR_TAMPFLT 0x00001800U
  6094. #define RTC_TAMPCR_TAMPFLT_0 0x00000800U
  6095. #define RTC_TAMPCR_TAMPFLT_1 0x00001000U
  6096. #define RTC_TAMPCR_TAMPFREQ 0x00000700U
  6097. #define RTC_TAMPCR_TAMPFREQ_0 0x00000100U
  6098. #define RTC_TAMPCR_TAMPFREQ_1 0x00000200U
  6099. #define RTC_TAMPCR_TAMPFREQ_2 0x00000400U
  6100. #define RTC_TAMPCR_TAMPTS 0x00000080U
  6101. #define RTC_TAMPCR_TAMP3TRG 0x00000040U
  6102. #define RTC_TAMPCR_TAMP3E 0x00000020U
  6103. #define RTC_TAMPCR_TAMP2TRG 0x00000010U
  6104. #define RTC_TAMPCR_TAMP2E 0x00000008U
  6105. #define RTC_TAMPCR_TAMPIE 0x00000004U
  6106. #define RTC_TAMPCR_TAMP1TRG 0x00000002U
  6107. #define RTC_TAMPCR_TAMP1E 0x00000001U
  6108. /******************** Bits definition for RTC_ALRMASSR register *************/
  6109. #define RTC_ALRMASSR_MASKSS 0x0F000000U
  6110. #define RTC_ALRMASSR_MASKSS_0 0x01000000U
  6111. #define RTC_ALRMASSR_MASKSS_1 0x02000000U
  6112. #define RTC_ALRMASSR_MASKSS_2 0x04000000U
  6113. #define RTC_ALRMASSR_MASKSS_3 0x08000000U
  6114. #define RTC_ALRMASSR_SS 0x00007FFFU
  6115. /******************** Bits definition for RTC_ALRMBSSR register *************/
  6116. #define RTC_ALRMBSSR_MASKSS 0x0F000000U
  6117. #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
  6118. #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
  6119. #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
  6120. #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
  6121. #define RTC_ALRMBSSR_SS 0x00007FFFU
  6122. /******************** Bits definition for RTC_OR register ****************/
  6123. #define RTC_OR_TSINSEL 0x00000006U
  6124. #define RTC_OR_TSINSEL_0 0x00000002U
  6125. #define RTC_OR_TSINSEL_1 0x00000004U
  6126. #define RTC_OR_ALARMTYPE 0x00000008U
  6127. /******************** Bits definition for RTC_BKP0R register ****************/
  6128. #define RTC_BKP0R 0xFFFFFFFFU
  6129. /******************** Bits definition for RTC_BKP1R register ****************/
  6130. #define RTC_BKP1R 0xFFFFFFFFU
  6131. /******************** Bits definition for RTC_BKP2R register ****************/
  6132. #define RTC_BKP2R 0xFFFFFFFFU
  6133. /******************** Bits definition for RTC_BKP3R register ****************/
  6134. #define RTC_BKP3R 0xFFFFFFFFU
  6135. /******************** Bits definition for RTC_BKP4R register ****************/
  6136. #define RTC_BKP4R 0xFFFFFFFFU
  6137. /******************** Bits definition for RTC_BKP5R register ****************/
  6138. #define RTC_BKP5R 0xFFFFFFFFU
  6139. /******************** Bits definition for RTC_BKP6R register ****************/
  6140. #define RTC_BKP6R 0xFFFFFFFFU
  6141. /******************** Bits definition for RTC_BKP7R register ****************/
  6142. #define RTC_BKP7R 0xFFFFFFFFU
  6143. /******************** Bits definition for RTC_BKP8R register ****************/
  6144. #define RTC_BKP8R 0xFFFFFFFFU
  6145. /******************** Bits definition for RTC_BKP9R register ****************/
  6146. #define RTC_BKP9R 0xFFFFFFFFU
  6147. /******************** Bits definition for RTC_BKP10R register ***************/
  6148. #define RTC_BKP10R 0xFFFFFFFFU
  6149. /******************** Bits definition for RTC_BKP11R register ***************/
  6150. #define RTC_BKP11R 0xFFFFFFFFU
  6151. /******************** Bits definition for RTC_BKP12R register ***************/
  6152. #define RTC_BKP12R 0xFFFFFFFFU
  6153. /******************** Bits definition for RTC_BKP13R register ***************/
  6154. #define RTC_BKP13R 0xFFFFFFFFU
  6155. /******************** Bits definition for RTC_BKP14R register ***************/
  6156. #define RTC_BKP14R 0xFFFFFFFFU
  6157. /******************** Bits definition for RTC_BKP15R register ***************/
  6158. #define RTC_BKP15R 0xFFFFFFFFU
  6159. /******************** Bits definition for RTC_BKP16R register ***************/
  6160. #define RTC_BKP16R 0xFFFFFFFFU
  6161. /******************** Bits definition for RTC_BKP17R register ***************/
  6162. #define RTC_BKP17R 0xFFFFFFFFU
  6163. /******************** Bits definition for RTC_BKP18R register ***************/
  6164. #define RTC_BKP18R 0xFFFFFFFFU
  6165. /******************** Bits definition for RTC_BKP19R register ***************/
  6166. #define RTC_BKP19R 0xFFFFFFFFU
  6167. /******************** Bits definition for RTC_BKP20R register ***************/
  6168. #define RTC_BKP20R 0xFFFFFFFFU
  6169. /******************** Bits definition for RTC_BKP21R register ***************/
  6170. #define RTC_BKP21R 0xFFFFFFFFU
  6171. /******************** Bits definition for RTC_BKP22R register ***************/
  6172. #define RTC_BKP22R 0xFFFFFFFFU
  6173. /******************** Bits definition for RTC_BKP23R register ***************/
  6174. #define RTC_BKP23R 0xFFFFFFFFU
  6175. /******************** Bits definition for RTC_BKP24R register ***************/
  6176. #define RTC_BKP24R 0xFFFFFFFFU
  6177. /******************** Bits definition for RTC_BKP25R register ***************/
  6178. #define RTC_BKP25R 0xFFFFFFFFU
  6179. /******************** Bits definition for RTC_BKP26R register ***************/
  6180. #define RTC_BKP26R 0xFFFFFFFFU
  6181. /******************** Bits definition for RTC_BKP27R register ***************/
  6182. #define RTC_BKP27R 0xFFFFFFFFU
  6183. /******************** Bits definition for RTC_BKP28R register ***************/
  6184. #define RTC_BKP28R 0xFFFFFFFFU
  6185. /******************** Bits definition for RTC_BKP29R register ***************/
  6186. #define RTC_BKP29R 0xFFFFFFFFU
  6187. /******************** Bits definition for RTC_BKP30R register ***************/
  6188. #define RTC_BKP30R 0xFFFFFFFFU
  6189. /******************** Bits definition for RTC_BKP31R register ***************/
  6190. #define RTC_BKP31R 0xFFFFFFFFU
  6191. /******************** Number of backup registers ******************************/
  6192. #define RTC_BKP_NUMBER 0x00000020U
  6193. /******************************************************************************/
  6194. /* */
  6195. /* Serial Audio Interface */
  6196. /* */
  6197. /******************************************************************************/
  6198. /******************** Bit definition for SAI_GCR register *******************/
  6199. #define SAI_GCR_SYNCIN 0x00000003U /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  6200. #define SAI_GCR_SYNCIN_0 0x00000001U /*!<Bit 0 */
  6201. #define SAI_GCR_SYNCIN_1 0x00000002U /*!<Bit 1 */
  6202. #define SAI_GCR_SYNCOUT 0x00000030U /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  6203. #define SAI_GCR_SYNCOUT_0 0x00000010U /*!<Bit 0 */
  6204. #define SAI_GCR_SYNCOUT_1 0x00000020U /*!<Bit 1 */
  6205. /******************* Bit definition for SAI_xCR1 register *******************/
  6206. #define SAI_xCR1_MODE 0x00000003U /*!<MODE[1:0] bits (Audio Block Mode) */
  6207. #define SAI_xCR1_MODE_0 0x00000001U /*!<Bit 0 */
  6208. #define SAI_xCR1_MODE_1 0x00000002U /*!<Bit 1 */
  6209. #define SAI_xCR1_PRTCFG 0x0000000CU /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  6210. #define SAI_xCR1_PRTCFG_0 0x00000004U /*!<Bit 0 */
  6211. #define SAI_xCR1_PRTCFG_1 0x00000008U /*!<Bit 1 */
  6212. #define SAI_xCR1_DS 0x000000E0U /*!<DS[1:0] bits (Data Size) */
  6213. #define SAI_xCR1_DS_0 0x00000020U /*!<Bit 0 */
  6214. #define SAI_xCR1_DS_1 0x00000040U /*!<Bit 1 */
  6215. #define SAI_xCR1_DS_2 0x00000080U /*!<Bit 2 */
  6216. #define SAI_xCR1_LSBFIRST 0x00000100U /*!<LSB First Configuration */
  6217. #define SAI_xCR1_CKSTR 0x00000200U /*!<ClocK STRobing edge */
  6218. #define SAI_xCR1_SYNCEN 0x00000C00U /*!<SYNCEN[1:0](SYNChronization ENable) */
  6219. #define SAI_xCR1_SYNCEN_0 0x00000400U /*!<Bit 0 */
  6220. #define SAI_xCR1_SYNCEN_1 0x00000800U /*!<Bit 1 */
  6221. #define SAI_xCR1_MONO 0x00001000U /*!<Mono mode */
  6222. #define SAI_xCR1_OUTDRIV 0x00002000U /*!<Output Drive */
  6223. #define SAI_xCR1_SAIEN 0x00010000U /*!<Audio Block enable */
  6224. #define SAI_xCR1_DMAEN 0x00020000U /*!<DMA enable */
  6225. #define SAI_xCR1_NODIV 0x00080000U /*!<No Divider Configuration */
  6226. #define SAI_xCR1_MCKDIV 0x00F00000U /*!<MCKDIV[3:0] (Master ClocK Divider) */
  6227. #define SAI_xCR1_MCKDIV_0 0x00100000U /*!<Bit 0 */
  6228. #define SAI_xCR1_MCKDIV_1 0x00200000U /*!<Bit 1 */
  6229. #define SAI_xCR1_MCKDIV_2 0x00400000U /*!<Bit 2 */
  6230. #define SAI_xCR1_MCKDIV_3 0x00800000U /*!<Bit 3 */
  6231. /******************* Bit definition for SAI_xCR2 register *******************/
  6232. #define SAI_xCR2_FTH 0x00000007U /*!<FTH[2:0](Fifo THreshold) */
  6233. #define SAI_xCR2_FTH_0 0x00000001U /*!<Bit 0 */
  6234. #define SAI_xCR2_FTH_1 0x00000002U /*!<Bit 1 */
  6235. #define SAI_xCR2_FTH_2 0x00000004U /*!<Bit 2 */
  6236. #define SAI_xCR2_FFLUSH 0x00000008U /*!<Fifo FLUSH */
  6237. #define SAI_xCR2_TRIS 0x00000010U /*!<TRIState Management on data line */
  6238. #define SAI_xCR2_MUTE 0x00000020U /*!<Mute mode */
  6239. #define SAI_xCR2_MUTEVAL 0x00000040U /*!<Muate value */
  6240. #define SAI_xCR2_MUTECNT 0x00001F80U /*!<MUTECNT[5:0] (MUTE counter) */
  6241. #define SAI_xCR2_MUTECNT_0 0x00000080U /*!<Bit 0 */
  6242. #define SAI_xCR2_MUTECNT_1 0x00000100U /*!<Bit 1 */
  6243. #define SAI_xCR2_MUTECNT_2 0x00000200U /*!<Bit 2 */
  6244. #define SAI_xCR2_MUTECNT_3 0x00000400U /*!<Bit 3 */
  6245. #define SAI_xCR2_MUTECNT_4 0x00000800U /*!<Bit 4 */
  6246. #define SAI_xCR2_MUTECNT_5 0x00001000U /*!<Bit 5 */
  6247. #define SAI_xCR2_CPL 0x00002000U /*!< Complement Bit */
  6248. #define SAI_xCR2_COMP 0x0000C000U /*!<COMP[1:0] (Companding mode) */
  6249. #define SAI_xCR2_COMP_0 0x00004000U /*!<Bit 0 */
  6250. #define SAI_xCR2_COMP_1 0x00008000U /*!<Bit 1 */
  6251. /****************** Bit definition for SAI_xFRCR register *******************/
  6252. #define SAI_xFRCR_FRL 0x000000FFU /*!<FRL[1:0](Frame length) */
  6253. #define SAI_xFRCR_FRL_0 0x00000001U /*!<Bit 0 */
  6254. #define SAI_xFRCR_FRL_1 0x00000002U /*!<Bit 1 */
  6255. #define SAI_xFRCR_FRL_2 0x00000004U /*!<Bit 2 */
  6256. #define SAI_xFRCR_FRL_3 0x00000008U /*!<Bit 3 */
  6257. #define SAI_xFRCR_FRL_4 0x00000010U /*!<Bit 4 */
  6258. #define SAI_xFRCR_FRL_5 0x00000020U /*!<Bit 5 */
  6259. #define SAI_xFRCR_FRL_6 0x00000040U /*!<Bit 6 */
  6260. #define SAI_xFRCR_FRL_7 0x00000080U /*!<Bit 7 */
  6261. #define SAI_xFRCR_FSALL 0x00007F00U /*!<FRL[1:0] (Frame synchronization active level length) */
  6262. #define SAI_xFRCR_FSALL_0 0x00000100U /*!<Bit 0 */
  6263. #define SAI_xFRCR_FSALL_1 0x00000200U /*!<Bit 1 */
  6264. #define SAI_xFRCR_FSALL_2 0x00000400U /*!<Bit 2 */
  6265. #define SAI_xFRCR_FSALL_3 0x00000800U /*!<Bit 3 */
  6266. #define SAI_xFRCR_FSALL_4 0x00001000U /*!<Bit 4 */
  6267. #define SAI_xFRCR_FSALL_5 0x00002000U /*!<Bit 5 */
  6268. #define SAI_xFRCR_FSALL_6 0x00004000U /*!<Bit 6 */
  6269. #define SAI_xFRCR_FSDEF 0x00010000U /*!<Frame Synchronization Definition */
  6270. #define SAI_xFRCR_FSPOL 0x00020000U /*!<Frame Synchronization POLarity */
  6271. #define SAI_xFRCR_FSOFF 0x00040000U /*!<Frame Synchronization OFFset */
  6272. /* Legacy define */
  6273. #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
  6274. /****************** Bit definition for SAI_xSLOTR register *******************/
  6275. #define SAI_xSLOTR_FBOFF 0x0000001FU /*!<FRL[4:0](First Bit Offset) */
  6276. #define SAI_xSLOTR_FBOFF_0 0x00000001U /*!<Bit 0 */
  6277. #define SAI_xSLOTR_FBOFF_1 0x00000002U /*!<Bit 1 */
  6278. #define SAI_xSLOTR_FBOFF_2 0x00000004U /*!<Bit 2 */
  6279. #define SAI_xSLOTR_FBOFF_3 0x00000008U /*!<Bit 3 */
  6280. #define SAI_xSLOTR_FBOFF_4 0x00000010U /*!<Bit 4 */
  6281. #define SAI_xSLOTR_SLOTSZ 0x000000C0U /*!<SLOTSZ[1:0] (Slot size) */
  6282. #define SAI_xSLOTR_SLOTSZ_0 0x00000040U /*!<Bit 0 */
  6283. #define SAI_xSLOTR_SLOTSZ_1 0x00000080U /*!<Bit 1 */
  6284. #define SAI_xSLOTR_NBSLOT 0x00000F00U /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  6285. #define SAI_xSLOTR_NBSLOT_0 0x00000100U /*!<Bit 0 */
  6286. #define SAI_xSLOTR_NBSLOT_1 0x00000200U /*!<Bit 1 */
  6287. #define SAI_xSLOTR_NBSLOT_2 0x00000400U /*!<Bit 2 */
  6288. #define SAI_xSLOTR_NBSLOT_3 0x00000800U /*!<Bit 3 */
  6289. #define SAI_xSLOTR_SLOTEN 0xFFFF0000U /*!<SLOTEN[15:0] (Slot Enable) */
  6290. /******************* Bit definition for SAI_xIMR register *******************/
  6291. #define SAI_xIMR_OVRUDRIE 0x00000001U /*!<Overrun underrun interrupt enable */
  6292. #define SAI_xIMR_MUTEDETIE 0x00000002U /*!<Mute detection interrupt enable */
  6293. #define SAI_xIMR_WCKCFGIE 0x00000004U /*!<Wrong Clock Configuration interrupt enable */
  6294. #define SAI_xIMR_FREQIE 0x00000008U /*!<FIFO request interrupt enable */
  6295. #define SAI_xIMR_CNRDYIE 0x00000010U /*!<Codec not ready interrupt enable */
  6296. #define SAI_xIMR_AFSDETIE 0x00000020U /*!<Anticipated frame synchronization detection interrupt enable */
  6297. #define SAI_xIMR_LFSDETIE 0x00000040U /*!<Late frame synchronization detection interrupt enable */
  6298. /******************** Bit definition for SAI_xSR register *******************/
  6299. #define SAI_xSR_OVRUDR 0x00000001U /*!<Overrun underrun */
  6300. #define SAI_xSR_MUTEDET 0x00000002U /*!<Mute detection */
  6301. #define SAI_xSR_WCKCFG 0x00000004U /*!<Wrong Clock Configuration */
  6302. #define SAI_xSR_FREQ 0x00000008U /*!<FIFO request */
  6303. #define SAI_xSR_CNRDY 0x00000010U /*!<Codec not ready */
  6304. #define SAI_xSR_AFSDET 0x00000020U /*!<Anticipated frame synchronization detection */
  6305. #define SAI_xSR_LFSDET 0x00000040U /*!<Late frame synchronization detection */
  6306. #define SAI_xSR_FLVL 0x00070000U /*!<FLVL[2:0] (FIFO Level Threshold) */
  6307. #define SAI_xSR_FLVL_0 0x00010000U /*!<Bit 0 */
  6308. #define SAI_xSR_FLVL_1 0x00020000U /*!<Bit 1 */
  6309. #define SAI_xSR_FLVL_2 0x00040000U /*!<Bit 2 */
  6310. /****************** Bit definition for SAI_xCLRFR register ******************/
  6311. #define SAI_xCLRFR_COVRUDR 0x00000001U /*!<Clear Overrun underrun */
  6312. #define SAI_xCLRFR_CMUTEDET 0x00000002U /*!<Clear Mute detection */
  6313. #define SAI_xCLRFR_CWCKCFG 0x00000004U /*!<Clear Wrong Clock Configuration */
  6314. #define SAI_xCLRFR_CFREQ 0x00000008U /*!<Clear FIFO request */
  6315. #define SAI_xCLRFR_CCNRDY 0x00000010U /*!<Clear Codec not ready */
  6316. #define SAI_xCLRFR_CAFSDET 0x00000020U /*!<Clear Anticipated frame synchronization detection */
  6317. #define SAI_xCLRFR_CLFSDET 0x00000040U /*!<Clear Late frame synchronization detection */
  6318. /****************** Bit definition for SAI_xDR register *********************/
  6319. #define SAI_xDR_DATA 0xFFFFFFFFU
  6320. /******************************************************************************/
  6321. /* */
  6322. /* SPDIF-RX Interface */
  6323. /* */
  6324. /******************************************************************************/
  6325. /******************** Bit definition for SPDIF_CR register *******************/
  6326. #define SPDIFRX_CR_SPDIFEN 0x00000003U /*!<Peripheral Block Enable */
  6327. #define SPDIFRX_CR_RXDMAEN 0x00000004U /*!<Receiver DMA Enable for data flow */
  6328. #define SPDIFRX_CR_RXSTEO 0x00000008U /*!<Stereo Mode */
  6329. #define SPDIFRX_CR_DRFMT 0x00000030U /*!<RX Data format */
  6330. #define SPDIFRX_CR_PMSK 0x00000040U /*!<Mask Parity error bit */
  6331. #define SPDIFRX_CR_VMSK 0x00000080U /*!<Mask of Validity bit */
  6332. #define SPDIFRX_CR_CUMSK 0x00000100U /*!<Mask of channel status and user bits */
  6333. #define SPDIFRX_CR_PTMSK 0x00000200U /*!<Mask of Preamble Type bits */
  6334. #define SPDIFRX_CR_CBDMAEN 0x00000400U /*!<Control Buffer DMA ENable for control flow */
  6335. #define SPDIFRX_CR_CHSEL 0x00000800U /*!<Channel Selection */
  6336. #define SPDIFRX_CR_NBTR 0x00003000U /*!<Maximum allowed re-tries during synchronization phase */
  6337. #define SPDIFRX_CR_WFA 0x00004000U /*!<Wait For Activity */
  6338. #define SPDIFRX_CR_INSEL 0x00070000U /*!<SPDIF input selection */
  6339. /******************* Bit definition for SPDIFRX_IMR register *******************/
  6340. #define SPDIFRX_IMR_RXNEIE 0x00000001U /*!<RXNE interrupt enable */
  6341. #define SPDIFRX_IMR_CSRNEIE 0x00000002U /*!<Control Buffer Ready Interrupt Enable */
  6342. #define SPDIFRX_IMR_PERRIE 0x00000004U /*!<Parity error interrupt enable */
  6343. #define SPDIFRX_IMR_OVRIE 0x00000008U /*!<Overrun error Interrupt Enable */
  6344. #define SPDIFRX_IMR_SBLKIE 0x00000010U /*!<Synchronization Block Detected Interrupt Enable */
  6345. #define SPDIFRX_IMR_SYNCDIE 0x00000020U /*!<Synchronization Done */
  6346. #define SPDIFRX_IMR_IFEIE 0x00000040U /*!<Serial Interface Error Interrupt Enable */
  6347. /******************* Bit definition for SPDIFRX_SR register *******************/
  6348. #define SPDIFRX_SR_RXNE 0x00000001U /*!<Read data register not empty */
  6349. #define SPDIFRX_SR_CSRNE 0x00000002U /*!<The Control Buffer register is not empty */
  6350. #define SPDIFRX_SR_PERR 0x00000004U /*!<Parity error */
  6351. #define SPDIFRX_SR_OVR 0x00000008U /*!<Overrun error */
  6352. #define SPDIFRX_SR_SBD 0x00000010U /*!<Synchronization Block Detected */
  6353. #define SPDIFRX_SR_SYNCD 0x00000020U /*!<Synchronization Done */
  6354. #define SPDIFRX_SR_FERR 0x00000040U /*!<Framing error */
  6355. #define SPDIFRX_SR_SERR 0x00000080U /*!<Synchronization error */
  6356. #define SPDIFRX_SR_TERR 0x00000100U /*!<Time-out error */
  6357. #define SPDIFRX_SR_WIDTH5 0x7FFF0000U /*!<Duration of 5 symbols counted with spdif_clk */
  6358. /******************* Bit definition for SPDIFRX_IFCR register *******************/
  6359. #define SPDIFRX_IFCR_PERRCF 0x00000004U /*!<Clears the Parity error flag */
  6360. #define SPDIFRX_IFCR_OVRCF 0x00000008U /*!<Clears the Overrun error flag */
  6361. #define SPDIFRX_IFCR_SBDCF 0x00000010U /*!<Clears the Synchronization Block Detected flag */
  6362. #define SPDIFRX_IFCR_SYNCDCF 0x00000020U /*!<Clears the Synchronization Done flag */
  6363. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
  6364. #define SPDIFRX_DR0_DR 0x00FFFFFFU /*!<Data value */
  6365. #define SPDIFRX_DR0_PE 0x01000000U /*!<Parity Error bit */
  6366. #define SPDIFRX_DR0_V 0x02000000U /*!<Validity bit */
  6367. #define SPDIFRX_DR0_U 0x04000000U /*!<User bit */
  6368. #define SPDIFRX_DR0_C 0x08000000U /*!<Channel Status bit */
  6369. #define SPDIFRX_DR0_PT 0x30000000U /*!<Preamble Type */
  6370. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
  6371. #define SPDIFRX_DR1_DR 0xFFFFFF00U /*!<Data value */
  6372. #define SPDIFRX_DR1_PT 0x00000030U /*!<Preamble Type */
  6373. #define SPDIFRX_DR1_C 0x00000008U /*!<Channel Status bit */
  6374. #define SPDIFRX_DR1_U 0x00000004U /*!<User bit */
  6375. #define SPDIFRX_DR1_V 0x00000002U /*!<Validity bit */
  6376. #define SPDIFRX_DR1_PE 0x00000001U /*!<Parity Error bit */
  6377. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
  6378. #define SPDIFRX_DR1_DRNL1 0xFFFF0000U /*!<Data value Channel B */
  6379. #define SPDIFRX_DR1_DRNL2 0x0000FFFFU /*!<Data value Channel A */
  6380. /******************* Bit definition for SPDIFRX_CSR register *******************/
  6381. #define SPDIFRX_CSR_USR 0x0000FFFFU /*!<User data information */
  6382. #define SPDIFRX_CSR_CS 0x00FF0000U /*!<Channel A status information */
  6383. #define SPDIFRX_CSR_SOB 0x01000000U /*!<Start Of Block */
  6384. /******************* Bit definition for SPDIFRX_DIR register *******************/
  6385. #define SPDIFRX_DIR_THI 0x000013FFU /*!<Threshold LOW */
  6386. #define SPDIFRX_DIR_TLO 0x1FFF0000U /*!<Threshold HIGH */
  6387. /******************************************************************************/
  6388. /* */
  6389. /* SD host Interface */
  6390. /* */
  6391. /******************************************************************************/
  6392. /****************** Bit definition for SDMMC_POWER register ******************/
  6393. #define SDMMC_POWER_PWRCTRL 0x03U /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  6394. #define SDMMC_POWER_PWRCTRL_0 0x01U /*!<Bit 0 */
  6395. #define SDMMC_POWER_PWRCTRL_1 0x02U /*!<Bit 1 */
  6396. /****************** Bit definition for SDMMC_CLKCR register ******************/
  6397. #define SDMMC_CLKCR_CLKDIV 0x00FFU /*!<Clock divide factor */
  6398. #define SDMMC_CLKCR_CLKEN 0x0100U /*!<Clock enable bit */
  6399. #define SDMMC_CLKCR_PWRSAV 0x0200U /*!<Power saving configuration bit */
  6400. #define SDMMC_CLKCR_BYPASS 0x0400U /*!<Clock divider bypass enable bit */
  6401. #define SDMMC_CLKCR_WIDBUS 0x1800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  6402. #define SDMMC_CLKCR_WIDBUS_0 0x0800U /*!<Bit 0 */
  6403. #define SDMMC_CLKCR_WIDBUS_1 0x1000U /*!<Bit 1 */
  6404. #define SDMMC_CLKCR_NEGEDGE 0x2000U /*!<SDMMC_CK dephasing selection bit */
  6405. #define SDMMC_CLKCR_HWFC_EN 0x4000U /*!<HW Flow Control enable */
  6406. /******************* Bit definition for SDMMC_ARG register *******************/
  6407. #define SDMMC_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */
  6408. /******************* Bit definition for SDMMC_CMD register *******************/
  6409. #define SDMMC_CMD_CMDINDEX 0x003FU /*!<Command Index */
  6410. #define SDMMC_CMD_WAITRESP 0x00C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */
  6411. #define SDMMC_CMD_WAITRESP_0 0x0040U /*!< Bit 0 */
  6412. #define SDMMC_CMD_WAITRESP_1 0x0080U /*!< Bit 1 */
  6413. #define SDMMC_CMD_WAITINT 0x0100U /*!<CPSM Waits for Interrupt Request */
  6414. #define SDMMC_CMD_WAITPEND 0x0200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  6415. #define SDMMC_CMD_CPSMEN 0x0400U /*!<Command path state machine (CPSM) Enable bit */
  6416. #define SDMMC_CMD_SDIOSUSPEND 0x0800U /*!<SD I/O suspend command */
  6417. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  6418. #define SDMMC_RESPCMD_RESPCMD 0x3FU /*!<Response command index */
  6419. /****************** Bit definition for SDMMC_RESP0 register ******************/
  6420. #define SDMMC_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */
  6421. /****************** Bit definition for SDMMC_RESP1 register ******************/
  6422. #define SDMMC_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */
  6423. /****************** Bit definition for SDMMC_RESP2 register ******************/
  6424. #define SDMMC_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */
  6425. /****************** Bit definition for SDMMC_RESP3 register ******************/
  6426. #define SDMMC_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */
  6427. /****************** Bit definition for SDMMC_RESP4 register ******************/
  6428. #define SDMMC_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */
  6429. /****************** Bit definition for SDMMC_DTIMER register *****************/
  6430. #define SDMMC_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */
  6431. /****************** Bit definition for SDMMC_DLEN register *******************/
  6432. #define SDMMC_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */
  6433. /****************** Bit definition for SDMMC_DCTRL register ******************/
  6434. #define SDMMC_DCTRL_DTEN 0x0001U /*!<Data transfer enabled bit */
  6435. #define SDMMC_DCTRL_DTDIR 0x0002U /*!<Data transfer direction selection */
  6436. #define SDMMC_DCTRL_DTMODE 0x0004U /*!<Data transfer mode selection */
  6437. #define SDMMC_DCTRL_DMAEN 0x0008U /*!<DMA enabled bit */
  6438. #define SDMMC_DCTRL_DBLOCKSIZE 0x00F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  6439. #define SDMMC_DCTRL_DBLOCKSIZE_0 0x0010U /*!<Bit 0 */
  6440. #define SDMMC_DCTRL_DBLOCKSIZE_1 0x0020U /*!<Bit 1 */
  6441. #define SDMMC_DCTRL_DBLOCKSIZE_2 0x0040U /*!<Bit 2 */
  6442. #define SDMMC_DCTRL_DBLOCKSIZE_3 0x0080U /*!<Bit 3 */
  6443. #define SDMMC_DCTRL_RWSTART 0x0100U /*!<Read wait start */
  6444. #define SDMMC_DCTRL_RWSTOP 0x0200U /*!<Read wait stop */
  6445. #define SDMMC_DCTRL_RWMOD 0x0400U /*!<Read wait mode */
  6446. #define SDMMC_DCTRL_SDIOEN 0x0800U /*!<SD I/O enable functions */
  6447. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  6448. #define SDMMC_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */
  6449. /****************** Bit definition for SDMMC_STA registe ********************/
  6450. #define SDMMC_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */
  6451. #define SDMMC_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */
  6452. #define SDMMC_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */
  6453. #define SDMMC_STA_DTIMEOUT 0x00000008U /*!<Data timeout */
  6454. #define SDMMC_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */
  6455. #define SDMMC_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */
  6456. #define SDMMC_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */
  6457. #define SDMMC_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */
  6458. #define SDMMC_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */
  6459. #define SDMMC_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */
  6460. #define SDMMC_STA_CMDACT 0x00000800U /*!<Command transfer in progress */
  6461. #define SDMMC_STA_TXACT 0x00001000U /*!<Data transmit in progress */
  6462. #define SDMMC_STA_RXACT 0x00002000U /*!<Data receive in progress */
  6463. #define SDMMC_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  6464. #define SDMMC_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  6465. #define SDMMC_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */
  6466. #define SDMMC_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */
  6467. #define SDMMC_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */
  6468. #define SDMMC_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */
  6469. #define SDMMC_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */
  6470. #define SDMMC_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */
  6471. #define SDMMC_STA_SDIOIT 0x00400000U /*!<SDMMC interrupt received */
  6472. /******************* Bit definition for SDMMC_ICR register *******************/
  6473. #define SDMMC_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */
  6474. #define SDMMC_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */
  6475. #define SDMMC_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */
  6476. #define SDMMC_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */
  6477. #define SDMMC_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */
  6478. #define SDMMC_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */
  6479. #define SDMMC_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */
  6480. #define SDMMC_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */
  6481. #define SDMMC_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */
  6482. #define SDMMC_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */
  6483. #define SDMMC_ICR_SDIOITC 0x00400000U /*!<SDMMCIT flag clear bit */
  6484. /****************** Bit definition for SDMMC_MASK register *******************/
  6485. #define SDMMC_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */
  6486. #define SDMMC_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */
  6487. #define SDMMC_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */
  6488. #define SDMMC_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */
  6489. #define SDMMC_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */
  6490. #define SDMMC_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */
  6491. #define SDMMC_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */
  6492. #define SDMMC_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */
  6493. #define SDMMC_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */
  6494. #define SDMMC_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */
  6495. #define SDMMC_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */
  6496. #define SDMMC_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */
  6497. #define SDMMC_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */
  6498. #define SDMMC_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */
  6499. #define SDMMC_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */
  6500. #define SDMMC_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */
  6501. #define SDMMC_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */
  6502. #define SDMMC_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */
  6503. #define SDMMC_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */
  6504. #define SDMMC_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */
  6505. #define SDMMC_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */
  6506. #define SDMMC_MASK_SDIOITIE 0x00400000U /*!<SDMMC Mode Interrupt Received interrupt Enable */
  6507. /***************** Bit definition for SDMMC_FIFOCNT register *****************/
  6508. #define SDMMC_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */
  6509. /****************** Bit definition for SDMMC_FIFO register *******************/
  6510. #define SDMMC_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */
  6511. /******************************************************************************/
  6512. /* */
  6513. /* Serial Peripheral Interface (SPI) */
  6514. /* */
  6515. /******************************************************************************/
  6516. /******************* Bit definition for SPI_CR1 register ********************/
  6517. #define SPI_CR1_CPHA 0x00000001U /*!< Clock Phase */
  6518. #define SPI_CR1_CPOL 0x00000002U /*!< Clock Polarity */
  6519. #define SPI_CR1_MSTR 0x00000004U /*!< Master Selection */
  6520. #define SPI_CR1_BR 0x00000038U /*!< BR[2:0] bits (Baud Rate Control) */
  6521. #define SPI_CR1_BR_0 0x00000008U /*!< Bit 0 */
  6522. #define SPI_CR1_BR_1 0x00000010U /*!< Bit 1 */
  6523. #define SPI_CR1_BR_2 0x00000020U /*!< Bit 2 */
  6524. #define SPI_CR1_SPE 0x00000040U /*!< SPI Enable */
  6525. #define SPI_CR1_LSBFIRST 0x00000080U /*!< Frame Format */
  6526. #define SPI_CR1_SSI 0x00000100U /*!< Internal slave select */
  6527. #define SPI_CR1_SSM 0x00000200U /*!< Software slave management */
  6528. #define SPI_CR1_RXONLY 0x00000400U /*!< Receive only */
  6529. #define SPI_CR1_CRCL 0x00000800U /*!< CRC Length */
  6530. #define SPI_CR1_CRCNEXT 0x00001000U /*!< Transmit CRC next */
  6531. #define SPI_CR1_CRCEN 0x00002000U /*!< Hardware CRC calculation enable */
  6532. #define SPI_CR1_BIDIOE 0x00004000U /*!< Output enable in bidirectional mode */
  6533. #define SPI_CR1_BIDIMODE 0x00008000U /*!< Bidirectional data mode enable */
  6534. /******************* Bit definition for SPI_CR2 register ********************/
  6535. #define SPI_CR2_RXDMAEN 0x00000001U /*!< Rx Buffer DMA Enable */
  6536. #define SPI_CR2_TXDMAEN 0x00000002U /*!< Tx Buffer DMA Enable */
  6537. #define SPI_CR2_SSOE 0x00000004U /*!< SS Output Enable */
  6538. #define SPI_CR2_NSSP 0x00000008U /*!< NSS pulse management Enable */
  6539. #define SPI_CR2_FRF 0x00000010U /*!< Frame Format Enable */
  6540. #define SPI_CR2_ERRIE 0x00000020U /*!< Error Interrupt Enable */
  6541. #define SPI_CR2_RXNEIE 0x00000040U /*!< RX buffer Not Empty Interrupt Enable */
  6542. #define SPI_CR2_TXEIE 0x00000080U /*!< Tx buffer Empty Interrupt Enable */
  6543. #define SPI_CR2_DS 0x00000F00U /*!< DS[3:0] Data Size */
  6544. #define SPI_CR2_DS_0 0x00000100U /*!< Bit 0 */
  6545. #define SPI_CR2_DS_1 0x00000200U /*!< Bit 1 */
  6546. #define SPI_CR2_DS_2 0x00000400U /*!< Bit 2 */
  6547. #define SPI_CR2_DS_3 0x00000800U /*!< Bit 3 */
  6548. #define SPI_CR2_FRXTH 0x00001000U /*!< FIFO reception Threshold */
  6549. #define SPI_CR2_LDMARX 0x00002000U /*!< Last DMA transfer for reception */
  6550. #define SPI_CR2_LDMATX 0x00004000U /*!< Last DMA transfer for transmission */
  6551. /******************** Bit definition for SPI_SR register ********************/
  6552. #define SPI_SR_RXNE 0x00000001U /*!< Receive buffer Not Empty */
  6553. #define SPI_SR_TXE 0x00000002U /*!< Transmit buffer Empty */
  6554. #define SPI_SR_CHSIDE 0x00000004U /*!< Channel side */
  6555. #define SPI_SR_UDR 0x00000008U /*!< Underrun flag */
  6556. #define SPI_SR_CRCERR 0x00000010U /*!< CRC Error flag */
  6557. #define SPI_SR_MODF 0x00000020U /*!< Mode fault */
  6558. #define SPI_SR_OVR 0x00000040U /*!< Overrun flag */
  6559. #define SPI_SR_BSY 0x00000080U /*!< Busy flag */
  6560. #define SPI_SR_FRE 0x00000100U /*!< TI frame format error */
  6561. #define SPI_SR_FRLVL 0x00000600U /*!< FIFO Reception Level */
  6562. #define SPI_SR_FRLVL_0 0x00000200U /*!< Bit 0 */
  6563. #define SPI_SR_FRLVL_1 0x00000400U /*!< Bit 1 */
  6564. #define SPI_SR_FTLVL 0x00001800U /*!< FIFO Transmission Level */
  6565. #define SPI_SR_FTLVL_0 0x00000800U /*!< Bit 0 */
  6566. #define SPI_SR_FTLVL_1 0x00001000U /*!< Bit 1 */
  6567. /******************** Bit definition for SPI_DR register ********************/
  6568. #define SPI_DR_DR 0xFFFFU /*!< Data Register */
  6569. /******************* Bit definition for SPI_CRCPR register ******************/
  6570. #define SPI_CRCPR_CRCPOLY 0xFFFFU /*!< CRC polynomial register */
  6571. /****************** Bit definition for SPI_RXCRCR register ******************/
  6572. #define SPI_RXCRCR_RXCRC 0xFFFFU /*!< Rx CRC Register */
  6573. /****************** Bit definition for SPI_TXCRCR register ******************/
  6574. #define SPI_TXCRCR_TXCRC 0xFFFFU /*!< Tx CRC Register */
  6575. /****************** Bit definition for SPI_I2SCFGR register *****************/
  6576. #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */
  6577. #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */
  6578. #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */
  6579. #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */
  6580. #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */
  6581. #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */
  6582. #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */
  6583. #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */
  6584. #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */
  6585. #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  6586. #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */
  6587. #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */
  6588. #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */
  6589. #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */
  6590. #define SPI_I2SCFGR_ASTRTEN 0x00001000U /*!<Asynchronous start enable */
  6591. /****************** Bit definition for SPI_I2SPR register *******************/
  6592. #define SPI_I2SPR_I2SDIV 0x00FFU /*!<I2S Linear prescaler */
  6593. #define SPI_I2SPR_ODD 0x0100U /*!<Odd factor for the prescaler */
  6594. #define SPI_I2SPR_MCKOE 0x0200U /*!<Master Clock Output Enable */
  6595. /******************************************************************************/
  6596. /* */
  6597. /* SYSCFG */
  6598. /* */
  6599. /******************************************************************************/
  6600. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  6601. #define SYSCFG_MEMRMP_MEM_BOOT 0x00000001U /*!< Boot information after Reset */
  6602. #define SYSCFG_MEMRMP_SWP_FB 0x00000100U /*!< User Flash Bank swap */
  6603. #define SYSCFG_MEMRMP_SWP_FMC 0x00000C00U /*!< FMC Memory Mapping swapping */
  6604. #define SYSCFG_MEMRMP_SWP_FMC_0 0x00000400U
  6605. #define SYSCFG_MEMRMP_SWP_FMC_1 0x00000800U
  6606. /****************** Bit definition for SYSCFG_PMC register ******************/
  6607. #define SYSCFG_PMC_I2C1_FMP 0x00000001U /*!< I2C1_FMP I2C1 Fast Mode + Enable */
  6608. #define SYSCFG_PMC_I2C2_FMP 0x00000002U /*!< I2C2_FMP I2C2 Fast Mode + Enable */
  6609. #define SYSCFG_PMC_I2C3_FMP 0x00000004U /*!< I2C3_FMP I2C3 Fast Mode + Enable */
  6610. #define SYSCFG_PMC_I2C4_FMP 0x00000008U /*!< I2C4_FMP I2C4 Fast Mode + Enable */
  6611. #define SYSCFG_PMC_I2C_PB6_FMP 0x00000010U /*!< PB6_FMP Fast Mode + Enable */
  6612. #define SYSCFG_PMC_I2C_PB7_FMP 0x00000020U /*!< PB7_FMP Fast Mode + Enable */
  6613. #define SYSCFG_PMC_I2C_PB8_FMP 0x00000040U /*!< PB8_FMP Fast Mode + Enable */
  6614. #define SYSCFG_PMC_I2C_PB9_FMP 0x00000080U /*!< PB9_FMP Fast Mode + Enable */
  6615. #define SYSCFG_PMC_ADCxDC2 0x00070000U /*!< Refer to AN4073 on how to use this bit */
  6616. #define SYSCFG_PMC_ADC1DC2 0x00010000U /*!< Refer to AN4073 on how to use this bit */
  6617. #define SYSCFG_PMC_ADC2DC2 0x00020000U /*!< Refer to AN4073 on how to use this bit */
  6618. #define SYSCFG_PMC_ADC3DC2 0x00040000U /*!< Refer to AN4073 on how to use this bit */
  6619. #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U /*!<Ethernet PHY interface selection */
  6620. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  6621. #define SYSCFG_EXTICR1_EXTI0 0x000FU /*!<EXTI 0 configuration */
  6622. #define SYSCFG_EXTICR1_EXTI1 0x00F0U /*!<EXTI 1 configuration */
  6623. #define SYSCFG_EXTICR1_EXTI2 0x0F00U /*!<EXTI 2 configuration */
  6624. #define SYSCFG_EXTICR1_EXTI3 0xF000U /*!<EXTI 3 configuration */
  6625. /**
  6626. * @brief EXTI0 configuration
  6627. */
  6628. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  6629. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  6630. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  6631. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  6632. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  6633. #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PF[0] pin */
  6634. #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PG[0] pin */
  6635. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  6636. #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U /*!<PI[0] pin */
  6637. #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U /*!<PJ[0] pin */
  6638. #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU /*!<PK[0] pin */
  6639. /**
  6640. * @brief EXTI1 configuration
  6641. */
  6642. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  6643. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  6644. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  6645. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  6646. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  6647. #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PF[1] pin */
  6648. #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PG[1] pin */
  6649. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  6650. #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U /*!<PI[1] pin */
  6651. #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U /*!<PJ[1] pin */
  6652. #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U /*!<PK[1] pin */
  6653. /**
  6654. * @brief EXTI2 configuration
  6655. */
  6656. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  6657. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  6658. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  6659. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  6660. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  6661. #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PF[2] pin */
  6662. #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PG[2] pin */
  6663. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  6664. #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U /*!<PI[2] pin */
  6665. #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U /*!<PJ[2] pin */
  6666. #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U /*!<PK[2] pin */
  6667. /**
  6668. * @brief EXTI3 configuration
  6669. */
  6670. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  6671. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  6672. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  6673. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  6674. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  6675. #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PF[3] pin */
  6676. #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PG[3] pin */
  6677. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  6678. #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U /*!<PI[3] pin */
  6679. #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U /*!<PJ[3] pin */
  6680. #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U /*!<PK[3] pin */
  6681. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  6682. #define SYSCFG_EXTICR2_EXTI4 0x000FU /*!<EXTI 4 configuration */
  6683. #define SYSCFG_EXTICR2_EXTI5 0x00F0U /*!<EXTI 5 configuration */
  6684. #define SYSCFG_EXTICR2_EXTI6 0x0F00U /*!<EXTI 6 configuration */
  6685. #define SYSCFG_EXTICR2_EXTI7 0xF000U /*!<EXTI 7 configuration */
  6686. /**
  6687. * @brief EXTI4 configuration
  6688. */
  6689. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  6690. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  6691. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  6692. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  6693. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  6694. #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PF[4] pin */
  6695. #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PG[4] pin */
  6696. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  6697. #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U /*!<PI[4] pin */
  6698. #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U /*!<PJ[4] pin */
  6699. #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU /*!<PK[4] pin */
  6700. /**
  6701. * @brief EXTI5 configuration
  6702. */
  6703. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  6704. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  6705. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  6706. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  6707. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  6708. #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PF[5] pin */
  6709. #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PG[5] pin */
  6710. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  6711. #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U /*!<PI[5] pin */
  6712. #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U /*!<PJ[5] pin */
  6713. #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U /*!<PK[5] pin */
  6714. /**
  6715. * @brief EXTI6 configuration
  6716. */
  6717. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  6718. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  6719. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  6720. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  6721. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  6722. #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PF[6] pin */
  6723. #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PG[6] pin */
  6724. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  6725. #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U /*!<PI[6] pin */
  6726. #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U /*!<PJ[6] pin */
  6727. #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U /*!<PK[6] pin */
  6728. /**
  6729. * @brief EXTI7 configuration
  6730. */
  6731. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  6732. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  6733. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  6734. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  6735. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  6736. #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PF[7] pin */
  6737. #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PG[7] pin */
  6738. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  6739. #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U /*!<PI[7] pin */
  6740. #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U /*!<PJ[7] pin */
  6741. #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U /*!<PK[7] pin */
  6742. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  6743. #define SYSCFG_EXTICR3_EXTI8 0x000FU /*!<EXTI 8 configuration */
  6744. #define SYSCFG_EXTICR3_EXTI9 0x00F0U /*!<EXTI 9 configuration */
  6745. #define SYSCFG_EXTICR3_EXTI10 0x0F00U /*!<EXTI 10 configuration */
  6746. #define SYSCFG_EXTICR3_EXTI11 0xF000U /*!<EXTI 11 configuration */
  6747. /**
  6748. * @brief EXTI8 configuration
  6749. */
  6750. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  6751. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  6752. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  6753. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  6754. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  6755. #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PF[8] pin */
  6756. #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PG[8] pin */
  6757. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  6758. #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U /*!<PI[8] pin */
  6759. #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U /*!<PJ[8] pin */
  6760. /**
  6761. * @brief EXTI9 configuration
  6762. */
  6763. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  6764. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  6765. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  6766. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  6767. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  6768. #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PF[9] pin */
  6769. #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PG[9] pin */
  6770. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  6771. #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U /*!<PI[9] pin */
  6772. #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U /*!<PJ[9] pin */
  6773. /**
  6774. * @brief EXTI10 configuration
  6775. */
  6776. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  6777. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  6778. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  6779. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  6780. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  6781. #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PF[10] pin */
  6782. #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PG[10] pin */
  6783. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  6784. #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U /*!<PI[10] pin */
  6785. #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U /*!<PJ[10] pin */
  6786. /**
  6787. * @brief EXTI11 configuration
  6788. */
  6789. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  6790. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  6791. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  6792. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  6793. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  6794. #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PF[11] pin */
  6795. #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PG[11] pin */
  6796. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  6797. #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U /*!<PI[11] pin */
  6798. #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U /*!<PJ[11] pin */
  6799. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  6800. #define SYSCFG_EXTICR4_EXTI12 0x000FU /*!<EXTI 12 configuration */
  6801. #define SYSCFG_EXTICR4_EXTI13 0x00F0U /*!<EXTI 13 configuration */
  6802. #define SYSCFG_EXTICR4_EXTI14 0x0F00U /*!<EXTI 14 configuration */
  6803. #define SYSCFG_EXTICR4_EXTI15 0xF000U /*!<EXTI 15 configuration */
  6804. /**
  6805. * @brief EXTI12 configuration
  6806. */
  6807. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  6808. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  6809. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  6810. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  6811. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  6812. #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PF[12] pin */
  6813. #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PG[12] pin */
  6814. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  6815. #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U /*!<PI[12] pin */
  6816. #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U /*!<PJ[12] pin */
  6817. /**
  6818. * @brief EXTI13 configuration
  6819. */
  6820. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  6821. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  6822. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  6823. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  6824. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  6825. #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PF[13] pin */
  6826. #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PG[13] pin */
  6827. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  6828. #define SYSCFG_EXTICR4_EXTI13_PI 0x0080U /*!<PI[13] pin */
  6829. #define SYSCFG_EXTICR4_EXTI13_PJ 0x0090U /*!<PJ[13] pin */
  6830. /**
  6831. * @brief EXTI14 configuration
  6832. */
  6833. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  6834. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  6835. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  6836. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  6837. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  6838. #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PF[14] pin */
  6839. #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PG[14] pin */
  6840. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  6841. #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U /*!<PI[14] pin */
  6842. #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U /*!<PJ[14] pin */
  6843. /**
  6844. * @brief EXTI15 configuration
  6845. */
  6846. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  6847. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  6848. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  6849. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  6850. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  6851. #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */
  6852. #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */
  6853. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  6854. #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U /*!<PI[15] pin */
  6855. #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U /*!<PJ[15] pin */
  6856. /****************** Bit definition for SYSCFG_CBR register ******************/
  6857. #define SYSCFG_CBR_CLL 0x00000001U /*!<Core Lockup Lock */
  6858. #define SYSCFG_CBR_PVDL 0x00000004U /*!<PVD Lock */
  6859. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  6860. #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell power-down */
  6861. #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell ready flag */
  6862. /******************************************************************************/
  6863. /* */
  6864. /* TIM */
  6865. /* */
  6866. /******************************************************************************/
  6867. /******************* Bit definition for TIM_CR1 register ********************/
  6868. #define TIM_CR1_CEN 0x0001U /*!<Counter enable */
  6869. #define TIM_CR1_UDIS 0x0002U /*!<Update disable */
  6870. #define TIM_CR1_URS 0x0004U /*!<Update request source */
  6871. #define TIM_CR1_OPM 0x0008U /*!<One pulse mode */
  6872. #define TIM_CR1_DIR 0x0010U /*!<Direction */
  6873. #define TIM_CR1_CMS 0x0060U /*!<CMS[1:0] bits (Center-aligned mode selection) */
  6874. #define TIM_CR1_CMS_0 0x0020U /*!<Bit 0 */
  6875. #define TIM_CR1_CMS_1 0x0040U /*!<Bit 1 */
  6876. #define TIM_CR1_ARPE 0x0080U /*!<Auto-reload preload enable */
  6877. #define TIM_CR1_CKD 0x0300U /*!<CKD[1:0] bits (clock division) */
  6878. #define TIM_CR1_CKD_0 0x0100U /*!<Bit 0 */
  6879. #define TIM_CR1_CKD_1 0x0200U /*!<Bit 1 */
  6880. #define TIM_CR1_UIFREMAP 0x0800U /*!<UIF status bit */
  6881. /******************* Bit definition for TIM_CR2 register ********************/
  6882. #define TIM_CR2_CCPC 0x00000001U /*!<Capture/Compare Preloaded Control */
  6883. #define TIM_CR2_CCUS 0x00000004U /*!<Capture/Compare Control Update Selection */
  6884. #define TIM_CR2_CCDS 0x00000008U /*!<Capture/Compare DMA Selection */
  6885. #define TIM_CR2_OIS5 0x00010000U /*!<Output Idle state 4 (OC4 output) */
  6886. #define TIM_CR2_OIS6 0x00040000U /*!<Output Idle state 4 (OC4 output) */
  6887. #define TIM_CR2_MMS 0x0070U /*!<MMS[2:0] bits (Master Mode Selection) */
  6888. #define TIM_CR2_MMS_0 0x0010U /*!<Bit 0 */
  6889. #define TIM_CR2_MMS_1 0x0020U /*!<Bit 1 */
  6890. #define TIM_CR2_MMS_2 0x0040U /*!<Bit 2 */
  6891. #define TIM_CR2_MMS2 0x00F00000U /*!<MMS[2:0] bits (Master Mode Selection) */
  6892. #define TIM_CR2_MMS2_0 0x00100000U /*!<Bit 0 */
  6893. #define TIM_CR2_MMS2_1 0x00200000U /*!<Bit 1 */
  6894. #define TIM_CR2_MMS2_2 0x00400000U /*!<Bit 2 */
  6895. #define TIM_CR2_MMS2_3 0x00800000U /*!<Bit 2 */
  6896. #define TIM_CR2_TI1S 0x0080U /*!<TI1 Selection */
  6897. #define TIM_CR2_OIS1 0x0100U /*!<Output Idle state 1 (OC1 output) */
  6898. #define TIM_CR2_OIS1N 0x0200U /*!<Output Idle state 1 (OC1N output) */
  6899. #define TIM_CR2_OIS2 0x0400U /*!<Output Idle state 2 (OC2 output) */
  6900. #define TIM_CR2_OIS2N 0x0800U /*!<Output Idle state 2 (OC2N output) */
  6901. #define TIM_CR2_OIS3 0x1000U /*!<Output Idle state 3 (OC3 output) */
  6902. #define TIM_CR2_OIS3N 0x2000U /*!<Output Idle state 3 (OC3N output) */
  6903. #define TIM_CR2_OIS4 0x4000U /*!<Output Idle state 4 (OC4 output) */
  6904. /******************* Bit definition for TIM_SMCR register *******************/
  6905. #define TIM_SMCR_SMS 0x00010007U /*!<SMS[2:0] bits (Slave mode selection) */
  6906. #define TIM_SMCR_SMS_0 0x00000001U /*!<Bit 0 */
  6907. #define TIM_SMCR_SMS_1 0x00000002U /*!<Bit 1 */
  6908. #define TIM_SMCR_SMS_2 0x00000004U /*!<Bit 2 */
  6909. #define TIM_SMCR_SMS_3 0x00010000U /*!<Bit 3 */
  6910. #define TIM_SMCR_OCCS 0x00000008U /*!< OCREF clear selection */
  6911. #define TIM_SMCR_TS 0x0070U /*!<TS[2:0] bits (Trigger selection) */
  6912. #define TIM_SMCR_TS_0 0x0010U /*!<Bit 0 */
  6913. #define TIM_SMCR_TS_1 0x0020U /*!<Bit 1 */
  6914. #define TIM_SMCR_TS_2 0x0040U /*!<Bit 2 */
  6915. #define TIM_SMCR_MSM 0x0080U /*!<Master/slave mode */
  6916. #define TIM_SMCR_ETF 0x0F00U /*!<ETF[3:0] bits (External trigger filter) */
  6917. #define TIM_SMCR_ETF_0 0x0100U /*!<Bit 0 */
  6918. #define TIM_SMCR_ETF_1 0x0200U /*!<Bit 1 */
  6919. #define TIM_SMCR_ETF_2 0x0400U /*!<Bit 2 */
  6920. #define TIM_SMCR_ETF_3 0x0800U /*!<Bit 3 */
  6921. #define TIM_SMCR_ETPS 0x3000U /*!<ETPS[1:0] bits (External trigger prescaler) */
  6922. #define TIM_SMCR_ETPS_0 0x1000U /*!<Bit 0 */
  6923. #define TIM_SMCR_ETPS_1 0x2000U /*!<Bit 1 */
  6924. #define TIM_SMCR_ECE 0x4000U /*!<External clock enable */
  6925. #define TIM_SMCR_ETP 0x8000U /*!<External trigger polarity */
  6926. /******************* Bit definition for TIM_DIER register *******************/
  6927. #define TIM_DIER_UIE 0x0001U /*!<Update interrupt enable */
  6928. #define TIM_DIER_CC1IE 0x0002U /*!<Capture/Compare 1 interrupt enable */
  6929. #define TIM_DIER_CC2IE 0x0004U /*!<Capture/Compare 2 interrupt enable */
  6930. #define TIM_DIER_CC3IE 0x0008U /*!<Capture/Compare 3 interrupt enable */
  6931. #define TIM_DIER_CC4IE 0x0010U /*!<Capture/Compare 4 interrupt enable */
  6932. #define TIM_DIER_COMIE 0x0020U /*!<COM interrupt enable */
  6933. #define TIM_DIER_TIE 0x0040U /*!<Trigger interrupt enable */
  6934. #define TIM_DIER_BIE 0x0080U /*!<Break interrupt enable */
  6935. #define TIM_DIER_UDE 0x0100U /*!<Update DMA request enable */
  6936. #define TIM_DIER_CC1DE 0x0200U /*!<Capture/Compare 1 DMA request enable */
  6937. #define TIM_DIER_CC2DE 0x0400U /*!<Capture/Compare 2 DMA request enable */
  6938. #define TIM_DIER_CC3DE 0x0800U /*!<Capture/Compare 3 DMA request enable */
  6939. #define TIM_DIER_CC4DE 0x1000U /*!<Capture/Compare 4 DMA request enable */
  6940. #define TIM_DIER_COMDE 0x2000U /*!<COM DMA request enable */
  6941. #define TIM_DIER_TDE 0x4000U /*!<Trigger DMA request enable */
  6942. /******************** Bit definition for TIM_SR register ********************/
  6943. #define TIM_SR_UIF 0x0001U /*!<Update interrupt Flag */
  6944. #define TIM_SR_CC1IF 0x0002U /*!<Capture/Compare 1 interrupt Flag */
  6945. #define TIM_SR_CC2IF 0x0004U /*!<Capture/Compare 2 interrupt Flag */
  6946. #define TIM_SR_CC3IF 0x0008U /*!<Capture/Compare 3 interrupt Flag */
  6947. #define TIM_SR_CC4IF 0x0010U /*!<Capture/Compare 4 interrupt Flag */
  6948. #define TIM_SR_COMIF 0x0020U /*!<COM interrupt Flag */
  6949. #define TIM_SR_TIF 0x0040U /*!<Trigger interrupt Flag */
  6950. #define TIM_SR_BIF 0x0080U /*!<Break interrupt Flag */
  6951. #define TIM_SR_B2IF 0x0100U /*!<Break2 interrupt Flag */
  6952. #define TIM_SR_CC1OF 0x0200U /*!<Capture/Compare 1 Overcapture Flag */
  6953. #define TIM_SR_CC2OF 0x0400U /*!<Capture/Compare 2 Overcapture Flag */
  6954. #define TIM_SR_CC3OF 0x0800U /*!<Capture/Compare 3 Overcapture Flag */
  6955. #define TIM_SR_CC4OF 0x1000U /*!<Capture/Compare 4 Overcapture Flag */
  6956. /******************* Bit definition for TIM_EGR register ********************/
  6957. #define TIM_EGR_UG 0x00000001U /*!<Update Generation */
  6958. #define TIM_EGR_CC1G 0x00000002U /*!<Capture/Compare 1 Generation */
  6959. #define TIM_EGR_CC2G 0x00000004U /*!<Capture/Compare 2 Generation */
  6960. #define TIM_EGR_CC3G 0x00000008U /*!<Capture/Compare 3 Generation */
  6961. #define TIM_EGR_CC4G 0x00000010U /*!<Capture/Compare 4 Generation */
  6962. #define TIM_EGR_COMG 0x00000020U /*!<Capture/Compare Control Update Generation */
  6963. #define TIM_EGR_TG 0x00000040U /*!<Trigger Generation */
  6964. #define TIM_EGR_BG 0x00000080U /*!<Break Generation */
  6965. #define TIM_EGR_B2G 0x00000100U /*!<Break2 Generation */
  6966. /****************** Bit definition for TIM_CCMR1 register *******************/
  6967. #define TIM_CCMR1_CC1S 0x00000003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  6968. #define TIM_CCMR1_CC1S_0 0x00000001U /*!<Bit 0 */
  6969. #define TIM_CCMR1_CC1S_1 0x00000002U /*!<Bit 1 */
  6970. #define TIM_CCMR1_OC1FE 0x00000004U /*!<Output Compare 1 Fast enable */
  6971. #define TIM_CCMR1_OC1PE 0x00000008U /*!<Output Compare 1 Preload enable */
  6972. #define TIM_CCMR1_OC1M 0x00010070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  6973. #define TIM_CCMR1_OC1M_0 0x00000010U /*!<Bit 0 */
  6974. #define TIM_CCMR1_OC1M_1 0x00000020U /*!<Bit 1 */
  6975. #define TIM_CCMR1_OC1M_2 0x00000040U /*!<Bit 2 */
  6976. #define TIM_CCMR1_OC1M_3 0x00010000U /*!<Bit 3 */
  6977. #define TIM_CCMR1_OC1CE 0x00000080U /*!<Output Compare 1Clear Enable */
  6978. #define TIM_CCMR1_CC2S 0x00000300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  6979. #define TIM_CCMR1_CC2S_0 0x00000100U /*!<Bit 0 */
  6980. #define TIM_CCMR1_CC2S_1 0x00000200U /*!<Bit 1 */
  6981. #define TIM_CCMR1_OC2FE 0x00000400U /*!<Output Compare 2 Fast enable */
  6982. #define TIM_CCMR1_OC2PE 0x00000800U /*!<Output Compare 2 Preload enable */
  6983. #define TIM_CCMR1_OC2M 0x01007000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  6984. #define TIM_CCMR1_OC2M_0 0x00001000U /*!<Bit 0 */
  6985. #define TIM_CCMR1_OC2M_1 0x00002000U /*!<Bit 1 */
  6986. #define TIM_CCMR1_OC2M_2 0x00004000U /*!<Bit 2 */
  6987. #define TIM_CCMR1_OC2M_3 0x01000000U /*!<Bit 3 */
  6988. #define TIM_CCMR1_OC2CE 0x00008000U /*!<Output Compare 2 Clear Enable */
  6989. /*----------------------------------------------------------------------------*/
  6990. #define TIM_CCMR1_IC1PSC 0x000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  6991. #define TIM_CCMR1_IC1PSC_0 0x0004U /*!<Bit 0 */
  6992. #define TIM_CCMR1_IC1PSC_1 0x0008U /*!<Bit 1 */
  6993. #define TIM_CCMR1_IC1F 0x00F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  6994. #define TIM_CCMR1_IC1F_0 0x0010U /*!<Bit 0 */
  6995. #define TIM_CCMR1_IC1F_1 0x0020U /*!<Bit 1 */
  6996. #define TIM_CCMR1_IC1F_2 0x0040U /*!<Bit 2 */
  6997. #define TIM_CCMR1_IC1F_3 0x0080U /*!<Bit 3 */
  6998. #define TIM_CCMR1_IC2PSC 0x0C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  6999. #define TIM_CCMR1_IC2PSC_0 0x0400U /*!<Bit 0 */
  7000. #define TIM_CCMR1_IC2PSC_1 0x0800U /*!<Bit 1 */
  7001. #define TIM_CCMR1_IC2F 0xF000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  7002. #define TIM_CCMR1_IC2F_0 0x1000U /*!<Bit 0 */
  7003. #define TIM_CCMR1_IC2F_1 0x2000U /*!<Bit 1 */
  7004. #define TIM_CCMR1_IC2F_2 0x4000U /*!<Bit 2 */
  7005. #define TIM_CCMR1_IC2F_3 0x8000U /*!<Bit 3 */
  7006. /****************** Bit definition for TIM_CCMR2 register *******************/
  7007. #define TIM_CCMR2_CC3S 0x00000003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  7008. #define TIM_CCMR2_CC3S_0 0x00000001U /*!<Bit 0 */
  7009. #define TIM_CCMR2_CC3S_1 0x00000002U /*!<Bit 1 */
  7010. #define TIM_CCMR2_OC3FE 0x00000004U /*!<Output Compare 3 Fast enable */
  7011. #define TIM_CCMR2_OC3PE 0x00000008U /*!<Output Compare 3 Preload enable */
  7012. #define TIM_CCMR2_OC3M 0x00010070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  7013. #define TIM_CCMR2_OC3M_0 0x00000010U /*!<Bit 0 */
  7014. #define TIM_CCMR2_OC3M_1 0x00000020U /*!<Bit 1 */
  7015. #define TIM_CCMR2_OC3M_2 0x00000040U /*!<Bit 2 */
  7016. #define TIM_CCMR2_OC3M_3 0x00010000U /*!<Bit 3 */
  7017. #define TIM_CCMR2_OC3CE 0x00000080U /*!<Output Compare 3 Clear Enable */
  7018. #define TIM_CCMR2_CC4S 0x00000300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  7019. #define TIM_CCMR2_CC4S_0 0x00000100U /*!<Bit 0 */
  7020. #define TIM_CCMR2_CC4S_1 0x00000200U /*!<Bit 1 */
  7021. #define TIM_CCMR2_OC4FE 0x00000400U /*!<Output Compare 4 Fast enable */
  7022. #define TIM_CCMR2_OC4PE 0x00000800U /*!<Output Compare 4 Preload enable */
  7023. #define TIM_CCMR2_OC4M 0x01007000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  7024. #define TIM_CCMR2_OC4M_0 0x00001000U /*!<Bit 0 */
  7025. #define TIM_CCMR2_OC4M_1 0x00002000U /*!<Bit 1 */
  7026. #define TIM_CCMR2_OC4M_2 0x00004000U /*!<Bit 2 */
  7027. #define TIM_CCMR2_OC4M_3 0x01000000U /*!<Bit 3 */
  7028. #define TIM_CCMR2_OC4CE 0x8000U /*!<Output Compare 4 Clear Enable */
  7029. /*----------------------------------------------------------------------------*/
  7030. #define TIM_CCMR2_IC3PSC 0x000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  7031. #define TIM_CCMR2_IC3PSC_0 0x0004U /*!<Bit 0 */
  7032. #define TIM_CCMR2_IC3PSC_1 0x0008U /*!<Bit 1 */
  7033. #define TIM_CCMR2_IC3F 0x00F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  7034. #define TIM_CCMR2_IC3F_0 0x0010U /*!<Bit 0 */
  7035. #define TIM_CCMR2_IC3F_1 0x0020U /*!<Bit 1 */
  7036. #define TIM_CCMR2_IC3F_2 0x0040U /*!<Bit 2 */
  7037. #define TIM_CCMR2_IC3F_3 0x0080U /*!<Bit 3 */
  7038. #define TIM_CCMR2_IC4PSC 0x0C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  7039. #define TIM_CCMR2_IC4PSC_0 0x0400U /*!<Bit 0 */
  7040. #define TIM_CCMR2_IC4PSC_1 0x0800U /*!<Bit 1 */
  7041. #define TIM_CCMR2_IC4F 0xF000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  7042. #define TIM_CCMR2_IC4F_0 0x1000U /*!<Bit 0 */
  7043. #define TIM_CCMR2_IC4F_1 0x2000U /*!<Bit 1 */
  7044. #define TIM_CCMR2_IC4F_2 0x4000U /*!<Bit 2 */
  7045. #define TIM_CCMR2_IC4F_3 0x8000U /*!<Bit 3 */
  7046. /******************* Bit definition for TIM_CCER register *******************/
  7047. #define TIM_CCER_CC1E 0x00000001U /*!<Capture/Compare 1 output enable */
  7048. #define TIM_CCER_CC1P 0x00000002U /*!<Capture/Compare 1 output Polarity */
  7049. #define TIM_CCER_CC1NE 0x00000004U /*!<Capture/Compare 1 Complementary output enable */
  7050. #define TIM_CCER_CC1NP 0x00000008U /*!<Capture/Compare 1 Complementary output Polarity */
  7051. #define TIM_CCER_CC2E 0x00000010U /*!<Capture/Compare 2 output enable */
  7052. #define TIM_CCER_CC2P 0x00000020U /*!<Capture/Compare 2 output Polarity */
  7053. #define TIM_CCER_CC2NE 0x00000040U /*!<Capture/Compare 2 Complementary output enable */
  7054. #define TIM_CCER_CC2NP 0x00000080U /*!<Capture/Compare 2 Complementary output Polarity */
  7055. #define TIM_CCER_CC3E 0x00000100U /*!<Capture/Compare 3 output enable */
  7056. #define TIM_CCER_CC3P 0x00000200U /*!<Capture/Compare 3 output Polarity */
  7057. #define TIM_CCER_CC3NE 0x00000400U /*!<Capture/Compare 3 Complementary output enable */
  7058. #define TIM_CCER_CC3NP 0x00000800U /*!<Capture/Compare 3 Complementary output Polarity */
  7059. #define TIM_CCER_CC4E 0x00001000U /*!<Capture/Compare 4 output enable */
  7060. #define TIM_CCER_CC4P 0x00002000U /*!<Capture/Compare 4 output Polarity */
  7061. #define TIM_CCER_CC4NP 0x00008000U /*!<Capture/Compare 4 Complementary output Polarity */
  7062. #define TIM_CCER_CC5E 0x00010000U /*!<Capture/Compare 5 output enable */
  7063. #define TIM_CCER_CC5P 0x00020000U /*!<Capture/Compare 5 output Polarity */
  7064. #define TIM_CCER_CC6E 0x00100000U /*!<Capture/Compare 6 output enable */
  7065. #define TIM_CCER_CC6P 0x00200000U /*!<Capture/Compare 6 output Polarity */
  7066. /******************* Bit definition for TIM_CNT register ********************/
  7067. #define TIM_CNT_CNT 0xFFFFU /*!<Counter Value */
  7068. /******************* Bit definition for TIM_PSC register ********************/
  7069. #define TIM_PSC_PSC 0xFFFFU /*!<Prescaler Value */
  7070. /******************* Bit definition for TIM_ARR register ********************/
  7071. #define TIM_ARR_ARR 0xFFFFU /*!<actual auto-reload Value */
  7072. /******************* Bit definition for TIM_RCR register ********************/
  7073. #define TIM_RCR_REP ((uint8_t)0xFFU) /*!<Repetition Counter Value */
  7074. /******************* Bit definition for TIM_CCR1 register *******************/
  7075. #define TIM_CCR1_CCR1 0xFFFFU /*!<Capture/Compare 1 Value */
  7076. /******************* Bit definition for TIM_CCR2 register *******************/
  7077. #define TIM_CCR2_CCR2 0xFFFFU /*!<Capture/Compare 2 Value */
  7078. /******************* Bit definition for TIM_CCR3 register *******************/
  7079. #define TIM_CCR3_CCR3 0xFFFFU /*!<Capture/Compare 3 Value */
  7080. /******************* Bit definition for TIM_CCR4 register *******************/
  7081. #define TIM_CCR4_CCR4 0xFFFFU /*!<Capture/Compare 4 Value */
  7082. /******************* Bit definition for TIM_BDTR register *******************/
  7083. #define TIM_BDTR_DTG 0x000000FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  7084. #define TIM_BDTR_DTG_0 0x00000001U /*!<Bit 0 */
  7085. #define TIM_BDTR_DTG_1 0x00000002U /*!<Bit 1 */
  7086. #define TIM_BDTR_DTG_2 0x00000004U /*!<Bit 2 */
  7087. #define TIM_BDTR_DTG_3 0x00000008U /*!<Bit 3 */
  7088. #define TIM_BDTR_DTG_4 0x00000010U /*!<Bit 4 */
  7089. #define TIM_BDTR_DTG_5 0x00000020U /*!<Bit 5 */
  7090. #define TIM_BDTR_DTG_6 0x00000040U /*!<Bit 6 */
  7091. #define TIM_BDTR_DTG_7 0x00000080U /*!<Bit 7 */
  7092. #define TIM_BDTR_LOCK 0x00000300U /*!<LOCK[1:0] bits (Lock Configuration) */
  7093. #define TIM_BDTR_LOCK_0 0x00000100U /*!<Bit 0 */
  7094. #define TIM_BDTR_LOCK_1 0x00000200U /*!<Bit 1 */
  7095. #define TIM_BDTR_OSSI 0x00000400U /*!<Off-State Selection for Idle mode */
  7096. #define TIM_BDTR_OSSR 0x00000800U /*!<Off-State Selection for Run mode */
  7097. #define TIM_BDTR_BKE 0x00001000U /*!<Break enable */
  7098. #define TIM_BDTR_BKP 0x00002000U /*!<Break Polarity */
  7099. #define TIM_BDTR_AOE 0x00004000U /*!<Automatic Output enable */
  7100. #define TIM_BDTR_MOE 0x00008000U /*!<Main Output enable */
  7101. #define TIM_BDTR_BKF 0x000F0000U /*!<Break Filter for Break1 */
  7102. #define TIM_BDTR_BK2F 0x00F00000U /*!<Break Filter for Break2 */
  7103. #define TIM_BDTR_BK2E 0x01000000U /*!<Break enable for Break2 */
  7104. #define TIM_BDTR_BK2P 0x02000000U /*!<Break Polarity for Break2 */
  7105. /******************* Bit definition for TIM_DCR register ********************/
  7106. #define TIM_DCR_DBA 0x001FU /*!<DBA[4:0] bits (DMA Base Address) */
  7107. #define TIM_DCR_DBA_0 0x0001U /*!<Bit 0 */
  7108. #define TIM_DCR_DBA_1 0x0002U /*!<Bit 1 */
  7109. #define TIM_DCR_DBA_2 0x0004U /*!<Bit 2 */
  7110. #define TIM_DCR_DBA_3 0x0008U /*!<Bit 3 */
  7111. #define TIM_DCR_DBA_4 0x0010U /*!<Bit 4 */
  7112. #define TIM_DCR_DBL 0x1F00U /*!<DBL[4:0] bits (DMA Burst Length) */
  7113. #define TIM_DCR_DBL_0 0x0100U /*!<Bit 0 */
  7114. #define TIM_DCR_DBL_1 0x0200U /*!<Bit 1 */
  7115. #define TIM_DCR_DBL_2 0x0400U /*!<Bit 2 */
  7116. #define TIM_DCR_DBL_3 0x0800U /*!<Bit 3 */
  7117. #define TIM_DCR_DBL_4 0x1000U /*!<Bit 4 */
  7118. /******************* Bit definition for TIM_DMAR register *******************/
  7119. #define TIM_DMAR_DMAB 0xFFFFU /*!<DMA register for burst accesses */
  7120. /******************* Bit definition for TIM_OR regiter *********************/
  7121. #define TIM_OR_TI4_RMP 0x00C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  7122. #define TIM_OR_TI4_RMP_0 0x0040U /*!<Bit 0 */
  7123. #define TIM_OR_TI4_RMP_1 0x0080U /*!<Bit 1 */
  7124. #define TIM_OR_ITR1_RMP 0x0C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  7125. #define TIM_OR_ITR1_RMP_0 0x0400U /*!<Bit 0 */
  7126. #define TIM_OR_ITR1_RMP_1 0x0800U /*!<Bit 1 */
  7127. /****************** Bit definition for TIM_CCMR3 register *******************/
  7128. #define TIM_CCMR3_OC5FE 0x00000004U /*!<Output Compare 5 Fast enable */
  7129. #define TIM_CCMR3_OC5PE 0x00000008U /*!<Output Compare 5 Preload enable */
  7130. #define TIM_CCMR3_OC5M 0x00010070U /*!<OC5M[2:0] bits (Output Compare 5 Mode) */
  7131. #define TIM_CCMR3_OC5M_0 0x00000010U /*!<Bit 0 */
  7132. #define TIM_CCMR3_OC5M_1 0x00000020U /*!<Bit 1 */
  7133. #define TIM_CCMR3_OC5M_2 0x00000040U /*!<Bit 2 */
  7134. #define TIM_CCMR3_OC5M_3 0x00010000U /*!<Bit 3 */
  7135. #define TIM_CCMR3_OC5CE 0x00000080U /*!<Output Compare 5 Clear Enable */
  7136. #define TIM_CCMR3_OC6FE 0x00000400U /*!<Output Compare 4 Fast enable */
  7137. #define TIM_CCMR3_OC6PE 0x00000800U /*!<Output Compare 4 Preload enable */
  7138. #define TIM_CCMR3_OC6M 0x01007000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  7139. #define TIM_CCMR3_OC6M_0 0x00001000U /*!<Bit 0 */
  7140. #define TIM_CCMR3_OC6M_1 0x00002000U /*!<Bit 1 */
  7141. #define TIM_CCMR3_OC6M_2 0x00004000U /*!<Bit 2 */
  7142. #define TIM_CCMR3_OC6M_3 0x01000000U /*!<Bit 3 */
  7143. #define TIM_CCMR3_OC6CE 0x00008000U /*!<Output Compare 4 Clear Enable */
  7144. /******************* Bit definition for TIM_CCR5 register *******************/
  7145. #define TIM_CCR5_CCR5 0xFFFFFFFFU /*!<Capture/Compare 5 Value */
  7146. #define TIM_CCR5_GC5C1 0x20000000U /*!<Group Channel 5 and Channel 1 */
  7147. #define TIM_CCR5_GC5C2 0x40000000U /*!<Group Channel 5 and Channel 2 */
  7148. #define TIM_CCR5_GC5C3 0x80000000U /*!<Group Channel 5 and Channel 3 */
  7149. /******************* Bit definition for TIM_CCR6 register *******************/
  7150. #define TIM_CCR6_CCR6 ((uint16_t)0xFFFFU) /*!<Capture/Compare 6 Value */
  7151. /******************* Bit definition for TIM1_AF1 register *******************/
  7152. #define TIM1_AF1_BKINE 0x00000001U /*!<BRK BKIN input enable */
  7153. #define TIM1_AF1_BKDF1BKE 0x00000100U /*!<BRK DFSDM1_BREAK enable */
  7154. /******************* Bit definition for TIM1_AF2 register *******************/
  7155. #define TIM1_AF2_BK2INE 0x00000001U /*!<BRK2 BKIN input enable */
  7156. #define TIM1_AF2_BK2DF1BKE 0x00000100U /*!<BRK2 DFSDM1_BREAK enable */
  7157. /******************* Bit definition for TIM8_AF1 register *******************/
  7158. #define TIM8_AF1_BKINE 0x00000001U /*!<BRK BKIN input enable */
  7159. #define TIM8_AF1_BKDF1BKE 0x00000100U /*!<BRK DFSDM1_BREAK enable */
  7160. /******************* Bit definition for TIM8_AF2 register *******************/
  7161. #define TIM8_AF2_BK2INE 0x00000001U /*!<BRK2 BKIN2 input enable */
  7162. #define TIM8_AF2_BK2DF1BKE 0x00000100U /*!<BRK2 DFSDM1_BREAK enable */
  7163. /******************************************************************************/
  7164. /* */
  7165. /* Low Power Timer (LPTIM) */
  7166. /* */
  7167. /******************************************************************************/
  7168. /****************** Bit definition for LPTIM_ISR register *******************/
  7169. #define LPTIM_ISR_CMPM 0x00000001U /*!< Compare match */
  7170. #define LPTIM_ISR_ARRM 0x00000002U /*!< Autoreload match */
  7171. #define LPTIM_ISR_EXTTRIG 0x00000004U /*!< External trigger edge event */
  7172. #define LPTIM_ISR_CMPOK 0x00000008U /*!< Compare register update OK */
  7173. #define LPTIM_ISR_ARROK 0x00000010U /*!< Autoreload register update OK */
  7174. #define LPTIM_ISR_UP 0x00000020U /*!< Counter direction change down to up */
  7175. #define LPTIM_ISR_DOWN 0x00000040U /*!< Counter direction change up to down */
  7176. /****************** Bit definition for LPTIM_ICR register *******************/
  7177. #define LPTIM_ICR_CMPMCF 0x00000001U /*!< Compare match Clear Flag */
  7178. #define LPTIM_ICR_ARRMCF 0x00000002U /*!< Autoreload match Clear Flag */
  7179. #define LPTIM_ICR_EXTTRIGCF 0x00000004U /*!< External trigger edge event Clear Flag */
  7180. #define LPTIM_ICR_CMPOKCF 0x00000008U /*!< Compare register update OK Clear Flag */
  7181. #define LPTIM_ICR_ARROKCF 0x00000010U /*!< Autoreload register update OK Clear Flag */
  7182. #define LPTIM_ICR_UPCF 0x00000020U /*!< Counter direction change down to up Clear Flag */
  7183. #define LPTIM_ICR_DOWNCF 0x00000040U /*!< Counter direction change up to down Clear Flag */
  7184. /****************** Bit definition for LPTIM_IER register *******************/
  7185. #define LPTIM_IER_CMPMIE 0x00000001U /*!< Compare match Interrupt Enable */
  7186. #define LPTIM_IER_ARRMIE 0x00000002U /*!< Autoreload match Interrupt Enable */
  7187. #define LPTIM_IER_EXTTRIGIE 0x00000004U /*!< External trigger edge event Interrupt Enable */
  7188. #define LPTIM_IER_CMPOKIE 0x00000008U /*!< Compare register update OK Interrupt Enable */
  7189. #define LPTIM_IER_ARROKIE 0x00000010U /*!< Autoreload register update OK Interrupt Enable */
  7190. #define LPTIM_IER_UPIE 0x00000020U /*!< Counter direction change down to up Interrupt Enable */
  7191. #define LPTIM_IER_DOWNIE 0x00000040U /*!< Counter direction change up to down Interrupt Enable */
  7192. /****************** Bit definition for LPTIM_CFGR register*******************/
  7193. #define LPTIM_CFGR_CKSEL 0x00000001U /*!< Clock selector */
  7194. #define LPTIM_CFGR_CKPOL 0x00000006U /*!< CKPOL[1:0] bits (Clock polarity) */
  7195. #define LPTIM_CFGR_CKPOL_0 0x00000002U /*!< Bit 0 */
  7196. #define LPTIM_CFGR_CKPOL_1 0x00000004U /*!< Bit 1 */
  7197. #define LPTIM_CFGR_CKFLT 0x00000018U /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  7198. #define LPTIM_CFGR_CKFLT_0 0x00000008U /*!< Bit 0 */
  7199. #define LPTIM_CFGR_CKFLT_1 0x00000010U /*!< Bit 1 */
  7200. #define LPTIM_CFGR_TRGFLT 0x000000C0U /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  7201. #define LPTIM_CFGR_TRGFLT_0 0x00000040U /*!< Bit 0 */
  7202. #define LPTIM_CFGR_TRGFLT_1 0x00000080U /*!< Bit 1 */
  7203. #define LPTIM_CFGR_PRESC 0x00000E00U /*!< PRESC[2:0] bits (Clock prescaler) */
  7204. #define LPTIM_CFGR_PRESC_0 0x00000200U /*!< Bit 0 */
  7205. #define LPTIM_CFGR_PRESC_1 0x00000400U /*!< Bit 1 */
  7206. #define LPTIM_CFGR_PRESC_2 0x00000800U /*!< Bit 2 */
  7207. #define LPTIM_CFGR_TRIGSEL 0x0000E000U /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  7208. #define LPTIM_CFGR_TRIGSEL_0 0x00002000U /*!< Bit 0 */
  7209. #define LPTIM_CFGR_TRIGSEL_1 0x00004000U /*!< Bit 1 */
  7210. #define LPTIM_CFGR_TRIGSEL_2 0x00008000U /*!< Bit 2 */
  7211. #define LPTIM_CFGR_TRIGEN 0x00060000U /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  7212. #define LPTIM_CFGR_TRIGEN_0 0x00020000U /*!< Bit 0 */
  7213. #define LPTIM_CFGR_TRIGEN_1 0x00040000U /*!< Bit 1 */
  7214. #define LPTIM_CFGR_TIMOUT 0x00080000U /*!< Timout enable */
  7215. #define LPTIM_CFGR_WAVE 0x00100000U /*!< Waveform shape */
  7216. #define LPTIM_CFGR_WAVPOL 0x00200000U /*!< Waveform shape polarity */
  7217. #define LPTIM_CFGR_PRELOAD 0x00400000U /*!< Reg update mode */
  7218. #define LPTIM_CFGR_COUNTMODE 0x00800000U /*!< Counter mode enable */
  7219. #define LPTIM_CFGR_ENC 0x01000000U /*!< Encoder mode enable */
  7220. /****************** Bit definition for LPTIM_CR register ********************/
  7221. #define LPTIM_CR_ENABLE 0x00000001U /*!< LPTIMer enable */
  7222. #define LPTIM_CR_SNGSTRT 0x00000002U /*!< Timer start in single mode */
  7223. #define LPTIM_CR_CNTSTRT 0x00000004U /*!< Timer start in continuous mode */
  7224. /****************** Bit definition for LPTIM_CMP register *******************/
  7225. #define LPTIM_CMP_CMP 0x0000FFFFU /*!< Compare register */
  7226. /****************** Bit definition for LPTIM_ARR register *******************/
  7227. #define LPTIM_ARR_ARR 0x0000FFFFU /*!< Auto reload register */
  7228. /****************** Bit definition for LPTIM_CNT register *******************/
  7229. #define LPTIM_CNT_CNT 0x0000FFFFU /*!< Counter register */
  7230. /******************************************************************************/
  7231. /* */
  7232. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  7233. /* */
  7234. /******************************************************************************/
  7235. /****************** Bit definition for USART_CR1 register *******************/
  7236. #define USART_CR1_UE 0x00000001U /*!< USART Enable */
  7237. #define USART_CR1_RE 0x00000004U /*!< Receiver Enable */
  7238. #define USART_CR1_TE 0x00000008U /*!< Transmitter Enable */
  7239. #define USART_CR1_IDLEIE 0x00000010U /*!< IDLE Interrupt Enable */
  7240. #define USART_CR1_RXNEIE 0x00000020U /*!< RXNE Interrupt Enable */
  7241. #define USART_CR1_TCIE 0x00000040U /*!< Transmission Complete Interrupt Enable */
  7242. #define USART_CR1_TXEIE 0x00000080U /*!< TXE Interrupt Enable */
  7243. #define USART_CR1_PEIE 0x00000100U /*!< PE Interrupt Enable */
  7244. #define USART_CR1_PS 0x00000200U /*!< Parity Selection */
  7245. #define USART_CR1_PCE 0x00000400U /*!< Parity Control Enable */
  7246. #define USART_CR1_WAKE 0x00000800U /*!< Receiver Wakeup method */
  7247. #define USART_CR1_M 0x10001000U /*!< Word length */
  7248. #define USART_CR1_M_0 0x00001000U /*!< Word length - Bit 0 */
  7249. #define USART_CR1_MME 0x00002000U /*!< Mute Mode Enable */
  7250. #define USART_CR1_CMIE 0x00004000U /*!< Character match interrupt enable */
  7251. #define USART_CR1_OVER8 0x00008000U /*!< Oversampling by 8-bit or 16-bit mode */
  7252. #define USART_CR1_DEDT 0x001F0000U /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  7253. #define USART_CR1_DEDT_0 0x00010000U /*!< Bit 0 */
  7254. #define USART_CR1_DEDT_1 0x00020000U /*!< Bit 1 */
  7255. #define USART_CR1_DEDT_2 0x00040000U /*!< Bit 2 */
  7256. #define USART_CR1_DEDT_3 0x00080000U /*!< Bit 3 */
  7257. #define USART_CR1_DEDT_4 0x00100000U /*!< Bit 4 */
  7258. #define USART_CR1_DEAT 0x03E00000U /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  7259. #define USART_CR1_DEAT_0 0x00200000U /*!< Bit 0 */
  7260. #define USART_CR1_DEAT_1 0x00400000U /*!< Bit 1 */
  7261. #define USART_CR1_DEAT_2 0x00800000U /*!< Bit 2 */
  7262. #define USART_CR1_DEAT_3 0x01000000U /*!< Bit 3 */
  7263. #define USART_CR1_DEAT_4 0x02000000U /*!< Bit 4 */
  7264. #define USART_CR1_RTOIE 0x04000000U /*!< Receive Time Out interrupt enable */
  7265. #define USART_CR1_EOBIE 0x08000000U /*!< End of Block interrupt enable */
  7266. #define USART_CR1_M_1 0x10000000U /*!< Word length - Bit 1 */
  7267. /****************** Bit definition for USART_CR2 register *******************/
  7268. #define USART_CR2_ADDM7 0x00000010U /*!< 7-bit or 4-bit Address Detection */
  7269. #define USART_CR2_LBDL 0x00000020U /*!< LIN Break Detection Length */
  7270. #define USART_CR2_LBDIE 0x00000040U /*!< LIN Break Detection Interrupt Enable */
  7271. #define USART_CR2_LBCL 0x00000100U /*!< Last Bit Clock pulse */
  7272. #define USART_CR2_CPHA 0x00000200U /*!< Clock Phase */
  7273. #define USART_CR2_CPOL 0x00000400U /*!< Clock Polarity */
  7274. #define USART_CR2_CLKEN 0x00000800U /*!< Clock Enable */
  7275. #define USART_CR2_STOP 0x00003000U /*!< STOP[1:0] bits (STOP bits) */
  7276. #define USART_CR2_STOP_0 0x00001000U /*!< Bit 0 */
  7277. #define USART_CR2_STOP_1 0x00002000U /*!< Bit 1 */
  7278. #define USART_CR2_LINEN 0x00004000U /*!< LIN mode enable */
  7279. #define USART_CR2_SWAP 0x00008000U /*!< SWAP TX/RX pins */
  7280. #define USART_CR2_RXINV 0x00010000U /*!< RX pin active level inversion */
  7281. #define USART_CR2_TXINV 0x00020000U /*!< TX pin active level inversion */
  7282. #define USART_CR2_DATAINV 0x00040000U /*!< Binary data inversion */
  7283. #define USART_CR2_MSBFIRST 0x00080000U /*!< Most Significant Bit First */
  7284. #define USART_CR2_ABREN 0x00100000U /*!< Auto Baud-Rate Enable */
  7285. #define USART_CR2_ABRMODE 0x00600000U /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  7286. #define USART_CR2_ABRMODE_0 0x00200000U /*!< Bit 0 */
  7287. #define USART_CR2_ABRMODE_1 0x00400000U /*!< Bit 1 */
  7288. #define USART_CR2_RTOEN 0x00800000U /*!< Receiver Time-Out enable */
  7289. #define USART_CR2_ADD 0xFF000000U /*!< Address of the USART node */
  7290. /****************** Bit definition for USART_CR3 register *******************/
  7291. #define USART_CR3_EIE 0x00000001U /*!< Error Interrupt Enable */
  7292. #define USART_CR3_IREN 0x00000002U /*!< IrDA mode Enable */
  7293. #define USART_CR3_IRLP 0x00000004U /*!< IrDA Low-Power */
  7294. #define USART_CR3_HDSEL 0x00000008U /*!< Half-Duplex Selection */
  7295. #define USART_CR3_NACK 0x00000010U /*!< SmartCard NACK enable */
  7296. #define USART_CR3_SCEN 0x00000020U /*!< SmartCard mode enable */
  7297. #define USART_CR3_DMAR 0x00000040U /*!< DMA Enable Receiver */
  7298. #define USART_CR3_DMAT 0x00000080U /*!< DMA Enable Transmitter */
  7299. #define USART_CR3_RTSE 0x00000100U /*!< RTS Enable */
  7300. #define USART_CR3_CTSE 0x00000200U /*!< CTS Enable */
  7301. #define USART_CR3_CTSIE 0x00000400U /*!< CTS Interrupt Enable */
  7302. #define USART_CR3_ONEBIT 0x00000800U /*!< One sample bit method enable */
  7303. #define USART_CR3_OVRDIS 0x00001000U /*!< Overrun Disable */
  7304. #define USART_CR3_DDRE 0x00002000U /*!< DMA Disable on Reception Error */
  7305. #define USART_CR3_DEM 0x00004000U /*!< Driver Enable Mode */
  7306. #define USART_CR3_DEP 0x00008000U /*!< Driver Enable Polarity Selection */
  7307. #define USART_CR3_SCARCNT 0x000E0000U /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  7308. #define USART_CR3_SCARCNT_0 0x00020000U /*!< Bit 0 */
  7309. #define USART_CR3_SCARCNT_1 0x00040000U /*!< Bit 1 */
  7310. #define USART_CR3_SCARCNT_2 0x00080000U /*!< Bit 2 */
  7311. /****************** Bit definition for USART_BRR register *******************/
  7312. #define USART_BRR_DIV_FRACTION 0x000FU /*!< Fraction of USARTDIV */
  7313. #define USART_BRR_DIV_MANTISSA 0xFFF0U /*!< Mantissa of USARTDIV */
  7314. /****************** Bit definition for USART_GTPR register ******************/
  7315. #define USART_GTPR_PSC 0x00FFU /*!< PSC[7:0] bits (Prescaler value) */
  7316. #define USART_GTPR_GT 0xFF00U /*!< GT[7:0] bits (Guard time value) */
  7317. /******************* Bit definition for USART_RTOR register *****************/
  7318. #define USART_RTOR_RTO 0x00FFFFFFU /*!< Receiver Time Out Value */
  7319. #define USART_RTOR_BLEN 0xFF000000U /*!< Block Length */
  7320. /******************* Bit definition for USART_RQR register ******************/
  7321. #define USART_RQR_ABRRQ 0x0001U /*!< Auto-Baud Rate Request */
  7322. #define USART_RQR_SBKRQ 0x0002U /*!< Send Break Request */
  7323. #define USART_RQR_MMRQ 0x0004U /*!< Mute Mode Request */
  7324. #define USART_RQR_RXFRQ 0x0008U /*!< Receive Data flush Request */
  7325. #define USART_RQR_TXFRQ 0x0010U /*!< Transmit data flush Request */
  7326. /******************* Bit definition for USART_ISR register ******************/
  7327. #define USART_ISR_PE 0x00000001U /*!< Parity Error */
  7328. #define USART_ISR_FE 0x00000002U /*!< Framing Error */
  7329. #define USART_ISR_NE 0x00000004U /*!< Noise detected Flag */
  7330. #define USART_ISR_ORE 0x00000008U /*!< OverRun Error */
  7331. #define USART_ISR_IDLE 0x00000010U /*!< IDLE line detected */
  7332. #define USART_ISR_RXNE 0x00000020U /*!< Read Data Register Not Empty */
  7333. #define USART_ISR_TC 0x00000040U /*!< Transmission Complete */
  7334. #define USART_ISR_TXE 0x00000080U /*!< Transmit Data Register Empty */
  7335. #define USART_ISR_LBDF 0x00000100U /*!< LIN Break Detection Flag */
  7336. #define USART_ISR_CTSIF 0x00000200U /*!< CTS interrupt flag */
  7337. #define USART_ISR_CTS 0x00000400U /*!< CTS flag */
  7338. #define USART_ISR_RTOF 0x00000800U /*!< Receiver Time Out */
  7339. #define USART_ISR_EOBF 0x00001000U /*!< End Of Block Flag */
  7340. #define USART_ISR_ABRE 0x00004000U /*!< Auto-Baud Rate Error */
  7341. #define USART_ISR_ABRF 0x00008000U /*!< Auto-Baud Rate Flag */
  7342. #define USART_ISR_BUSY 0x00010000U /*!< Busy Flag */
  7343. #define USART_ISR_CMF 0x00020000U /*!< Character Match Flag */
  7344. #define USART_ISR_SBKF 0x00040000U /*!< Send Break Flag */
  7345. #define USART_ISR_RWU 0x00080000U /*!< Receive Wake Up from mute mode Flag */
  7346. #define USART_ISR_WUF 0x00100000U /*!< Wake Up from stop mode Flag */
  7347. #define USART_ISR_TEACK 0x00200000U /*!< Transmit Enable Acknowledge Flag */
  7348. #define USART_ISR_REACK 0x00400000U /*!< Receive Enable Acknowledge Flag */
  7349. /******************* Bit definition for USART_ICR register ******************/
  7350. #define USART_ICR_PECF 0x00000001U /*!< Parity Error Clear Flag */
  7351. #define USART_ICR_FECF 0x00000002U /*!< Framing Error Clear Flag */
  7352. #define USART_ICR_NCF 0x00000004U /*!< Noise detected Clear Flag */
  7353. #define USART_ICR_ORECF 0x00000008U /*!< OverRun Error Clear Flag */
  7354. #define USART_ICR_IDLECF 0x00000010U /*!< IDLE line detected Clear Flag */
  7355. #define USART_ICR_TCCF 0x00000040U /*!< Transmission Complete Clear Flag */
  7356. #define USART_ICR_LBDCF 0x00000100U /*!< LIN Break Detection Clear Flag */
  7357. #define USART_ICR_CTSCF 0x00000200U /*!< CTS Interrupt Clear Flag */
  7358. #define USART_ICR_RTOCF 0x00000800U /*!< Receiver Time Out Clear Flag */
  7359. #define USART_ICR_EOBCF 0x00001000U /*!< End Of Block Clear Flag */
  7360. #define USART_ICR_CMCF 0x00020000U /*!< Character Match Clear Flag */
  7361. #define USART_ICR_WUCF 0x00100000U /*!< Wake Up from stop mode Clear Flag */
  7362. /******************* Bit definition for USART_RDR register ******************/
  7363. #define USART_RDR_RDR 0x01FFU /*!< RDR[8:0] bits (Receive Data value) */
  7364. /******************* Bit definition for USART_TDR register ******************/
  7365. #define USART_TDR_TDR 0x01FFU /*!< TDR[8:0] bits (Transmit Data value) */
  7366. /******************************************************************************/
  7367. /* */
  7368. /* Window WATCHDOG */
  7369. /* */
  7370. /******************************************************************************/
  7371. /******************* Bit definition for WWDG_CR register ********************/
  7372. #define WWDG_CR_T 0x7FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  7373. #define WWDG_CR_T_0 0x01U /*!<Bit 0 */
  7374. #define WWDG_CR_T_1 0x02U /*!<Bit 1 */
  7375. #define WWDG_CR_T_2 0x04U /*!<Bit 2 */
  7376. #define WWDG_CR_T_3 0x08U /*!<Bit 3 */
  7377. #define WWDG_CR_T_4 0x10U /*!<Bit 4 */
  7378. #define WWDG_CR_T_5 0x20U /*!<Bit 5 */
  7379. #define WWDG_CR_T_6 0x40U /*!<Bit 6 */
  7380. #define WWDG_CR_WDGA 0x80U /*!<Activation bit */
  7381. /******************* Bit definition for WWDG_CFR register *******************/
  7382. #define WWDG_CFR_W 0x007FU /*!<W[6:0] bits (7-bit window value) */
  7383. #define WWDG_CFR_W_0 0x0001U /*!<Bit 0 */
  7384. #define WWDG_CFR_W_1 0x0002U /*!<Bit 1 */
  7385. #define WWDG_CFR_W_2 0x0004U /*!<Bit 2 */
  7386. #define WWDG_CFR_W_3 0x0008U /*!<Bit 3 */
  7387. #define WWDG_CFR_W_4 0x0010U /*!<Bit 4 */
  7388. #define WWDG_CFR_W_5 0x0020U /*!<Bit 5 */
  7389. #define WWDG_CFR_W_6 0x0040U /*!<Bit 6 */
  7390. #define WWDG_CFR_WDGTB 0x0180U /*!<WDGTB[1:0] bits (Timer Base) */
  7391. #define WWDG_CFR_WDGTB_0 0x0080U /*!<Bit 0 */
  7392. #define WWDG_CFR_WDGTB_1 0x0100U /*!<Bit 1 */
  7393. #define WWDG_CFR_EWI 0x0200U /*!<Early Wakeup Interrupt */
  7394. /******************* Bit definition for WWDG_SR register ********************/
  7395. #define WWDG_SR_EWIF 0x01U /*!<Early Wakeup Interrupt Flag */
  7396. /******************************************************************************/
  7397. /* */
  7398. /* DBG */
  7399. /* */
  7400. /******************************************************************************/
  7401. /******************** Bit definition for DBGMCU_IDCODE register *************/
  7402. #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
  7403. #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
  7404. /******************** Bit definition for DBGMCU_CR register *****************/
  7405. #define DBGMCU_CR_DBG_SLEEP 0x00000001U
  7406. #define DBGMCU_CR_DBG_STOP 0x00000002U
  7407. #define DBGMCU_CR_DBG_STANDBY 0x00000004U
  7408. #define DBGMCU_CR_TRACE_IOEN 0x00000020U
  7409. #define DBGMCU_CR_TRACE_MODE 0x000000C0U
  7410. #define DBGMCU_CR_TRACE_MODE_0 0x00000040U /*!<Bit 0 */
  7411. #define DBGMCU_CR_TRACE_MODE_1 0x00000080U /*!<Bit 1 */
  7412. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  7413. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
  7414. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
  7415. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
  7416. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
  7417. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
  7418. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
  7419. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
  7420. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
  7421. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
  7422. #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
  7423. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
  7424. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
  7425. #define DBGMCU_APB1_FZ_DBG_CAN3_STOP 0x00002000U
  7426. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
  7427. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
  7428. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
  7429. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
  7430. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
  7431. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  7432. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
  7433. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
  7434. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
  7435. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
  7436. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
  7437. /******************************************************************************/
  7438. /* */
  7439. /* Ethernet MAC Registers bits definitions */
  7440. /* */
  7441. /******************************************************************************/
  7442. /* Bit definition for Ethernet MAC Control Register register */
  7443. #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */
  7444. #define ETH_MACCR_JD 0x00400000U /* Jabber disable */
  7445. #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */
  7446. #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
  7447. #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
  7448. #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
  7449. #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
  7450. #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
  7451. #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
  7452. #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
  7453. #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
  7454. #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */
  7455. #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */
  7456. #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */
  7457. #define ETH_MACCR_LM 0x00001000U /* loopback mode */
  7458. #define ETH_MACCR_DM 0x00000800U /* Duplex mode */
  7459. #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */
  7460. #define ETH_MACCR_RD 0x00000200U /* Retry disable */
  7461. #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */
  7462. #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  7463. a transmission attempt during retries after a collision: 0 =< r <2^k */
  7464. #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
  7465. #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
  7466. #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
  7467. #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
  7468. #define ETH_MACCR_DC 0x00000010U /* Defferal check */
  7469. #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */
  7470. #define ETH_MACCR_RE 0x00000004U /* Receiver enable */
  7471. /* Bit definition for Ethernet MAC Frame Filter Register */
  7472. #define ETH_MACFFR_RA 0x80000000U /* Receive all */
  7473. #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */
  7474. #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */
  7475. #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */
  7476. #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */
  7477. #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */
  7478. #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */
  7479. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */
  7480. #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */
  7481. #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */
  7482. #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */
  7483. #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */
  7484. #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */
  7485. #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */
  7486. /* Bit definition for Ethernet MAC Hash Table High Register */
  7487. #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */
  7488. /* Bit definition for Ethernet MAC Hash Table Low Register */
  7489. #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */
  7490. /* Bit definition for Ethernet MAC MII Address Register */
  7491. #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */
  7492. #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */
  7493. #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */
  7494. #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  7495. #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  7496. #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  7497. #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  7498. #define ETH_MACMIIAR_CR_Div102 0x00000010U /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  7499. #define ETH_MACMIIAR_MW 0x00000002U /* MII write */
  7500. #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */
  7501. /* Bit definition for Ethernet MAC MII Data Register */
  7502. #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */
  7503. /* Bit definition for Ethernet MAC Flow Control Register */
  7504. #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */
  7505. #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */
  7506. #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */
  7507. #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
  7508. #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */
  7509. #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */
  7510. #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */
  7511. #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */
  7512. #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */
  7513. #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */
  7514. #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */
  7515. /* Bit definition for Ethernet MAC VLAN Tag Register */
  7516. #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */
  7517. #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */
  7518. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  7519. #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */
  7520. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  7521. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  7522. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  7523. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  7524. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  7525. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  7526. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  7527. RSVD - Filter1 Command - RSVD - Filter0 Command
  7528. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  7529. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  7530. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  7531. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  7532. #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */
  7533. #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */
  7534. #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */
  7535. #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */
  7536. #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */
  7537. #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */
  7538. #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */
  7539. /* Bit definition for Ethernet MAC Status Register */
  7540. #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */
  7541. #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */
  7542. #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */
  7543. #define ETH_MACSR_MMCS 0x00000010U /* MMC status */
  7544. #define ETH_MACSR_PMTS 0x00000008U /* PMT status */
  7545. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  7546. #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */
  7547. #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */
  7548. /* Bit definition for Ethernet MAC Address0 High Register */
  7549. #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */
  7550. /* Bit definition for Ethernet MAC Address0 Low Register */
  7551. #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */
  7552. /* Bit definition for Ethernet MAC Address1 High Register */
  7553. #define ETH_MACA1HR_AE 0x80000000U /* Address enable */
  7554. #define ETH_MACA1HR_SA 0x40000000U /* Source address */
  7555. #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  7556. #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  7557. #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  7558. #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  7559. #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  7560. #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  7561. #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
  7562. #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */
  7563. /* Bit definition for Ethernet MAC Address1 Low Register */
  7564. #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */
  7565. /* Bit definition for Ethernet MAC Address2 High Register */
  7566. #define ETH_MACA2HR_AE 0x80000000U /* Address enable */
  7567. #define ETH_MACA2HR_SA 0x40000000U /* Source address */
  7568. #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */
  7569. #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  7570. #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  7571. #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  7572. #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  7573. #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  7574. #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  7575. #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */
  7576. /* Bit definition for Ethernet MAC Address2 Low Register */
  7577. #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */
  7578. /* Bit definition for Ethernet MAC Address3 High Register */
  7579. #define ETH_MACA3HR_AE 0x80000000U /* Address enable */
  7580. #define ETH_MACA3HR_SA 0x40000000U /* Source address */
  7581. #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */
  7582. #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  7583. #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  7584. #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  7585. #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  7586. #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  7587. #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  7588. #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */
  7589. /* Bit definition for Ethernet MAC Address3 Low Register */
  7590. #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */
  7591. /******************************************************************************/
  7592. /* Ethernet MMC Registers bits definition */
  7593. /******************************************************************************/
  7594. /* Bit definition for Ethernet MMC Contol Register */
  7595. #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */
  7596. #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */
  7597. #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */
  7598. #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */
  7599. #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */
  7600. #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */
  7601. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  7602. #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */
  7603. #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */
  7604. #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */
  7605. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  7606. #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */
  7607. #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */
  7608. #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */
  7609. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  7610. #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  7611. #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  7612. #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  7613. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  7614. #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  7615. #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  7616. #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  7617. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  7618. #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  7619. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  7620. #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  7621. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  7622. #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */
  7623. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  7624. #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */
  7625. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  7626. #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */
  7627. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  7628. #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */
  7629. /******************************************************************************/
  7630. /* Ethernet PTP Registers bits definition */
  7631. /******************************************************************************/
  7632. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  7633. #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */
  7634. #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */
  7635. #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */
  7636. #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */
  7637. #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */
  7638. #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */
  7639. #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */
  7640. #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */
  7641. #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */
  7642. #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */
  7643. #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */
  7644. #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */
  7645. #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */
  7646. #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */
  7647. #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */
  7648. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  7649. #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */
  7650. /* Bit definition for Ethernet PTP Time Stamp High Register */
  7651. #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */
  7652. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  7653. #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */
  7654. #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */
  7655. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  7656. #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */
  7657. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  7658. #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */
  7659. #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */
  7660. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  7661. #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */
  7662. /* Bit definition for Ethernet PTP Target Time High Register */
  7663. #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */
  7664. /* Bit definition for Ethernet PTP Target Time Low Register */
  7665. #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */
  7666. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  7667. #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */
  7668. #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */
  7669. /******************************************************************************/
  7670. /* Ethernet DMA Registers bits definition */
  7671. /******************************************************************************/
  7672. /* Bit definition for Ethernet DMA Bus Mode Register */
  7673. #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */
  7674. #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */
  7675. #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */
  7676. #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */
  7677. #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  7678. #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  7679. #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  7680. #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  7681. #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  7682. #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  7683. #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  7684. #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  7685. #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  7686. #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  7687. #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  7688. #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  7689. #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */
  7690. #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */
  7691. #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
  7692. #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
  7693. #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
  7694. #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
  7695. #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */
  7696. #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  7697. #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  7698. #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  7699. #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  7700. #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  7701. #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  7702. #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  7703. #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  7704. #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  7705. #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  7706. #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  7707. #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  7708. #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */
  7709. #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */
  7710. #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */
  7711. #define ETH_DMABMR_SR 0x00000001U /* Software reset */
  7712. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  7713. #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */
  7714. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  7715. #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */
  7716. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  7717. #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */
  7718. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  7719. #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */
  7720. /* Bit definition for Ethernet DMA Status Register */
  7721. #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */
  7722. #define ETH_DMASR_PMTS 0x10000000U /* PMT status */
  7723. #define ETH_DMASR_MMCS 0x08000000U /* MMC status */
  7724. #define ETH_DMASR_EBS 0x03800000U /* Error bits status */
  7725. /* combination with EBS[2:0] for GetFlagStatus function */
  7726. #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */
  7727. #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */
  7728. #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */
  7729. #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */
  7730. #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
  7731. #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */
  7732. #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */
  7733. #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */
  7734. #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailabe */
  7735. #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */
  7736. #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */
  7737. #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
  7738. #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */
  7739. #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */
  7740. #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */
  7741. #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */
  7742. #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the recieve frame into host memory */
  7743. #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */
  7744. #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */
  7745. #define ETH_DMASR_ERS 0x00004000U /* Early receive status */
  7746. #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */
  7747. #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */
  7748. #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */
  7749. #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */
  7750. #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */
  7751. #define ETH_DMASR_RS 0x00000040U /* Receive status */
  7752. #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */
  7753. #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */
  7754. #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */
  7755. #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */
  7756. #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */
  7757. #define ETH_DMASR_TS 0x00000001U /* Transmit status */
  7758. /* Bit definition for Ethernet DMA Operation Mode Register */
  7759. #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */
  7760. #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */
  7761. #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */
  7762. #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */
  7763. #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */
  7764. #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */
  7765. #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  7766. #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  7767. #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  7768. #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  7769. #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  7770. #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  7771. #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  7772. #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  7773. #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */
  7774. #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */
  7775. #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */
  7776. #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */
  7777. #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
  7778. #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
  7779. #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
  7780. #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
  7781. #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */
  7782. #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */
  7783. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  7784. #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */
  7785. #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */
  7786. #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */
  7787. #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */
  7788. #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */
  7789. #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */
  7790. #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */
  7791. #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */
  7792. #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */
  7793. #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */
  7794. #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */
  7795. #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */
  7796. #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */
  7797. #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */
  7798. #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */
  7799. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  7800. #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */
  7801. #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */
  7802. #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */
  7803. #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */
  7804. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  7805. #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */
  7806. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  7807. #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */
  7808. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  7809. #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */
  7810. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  7811. #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */
  7812. /******************************************************************************/
  7813. /* */
  7814. /* USB_OTG */
  7815. /* */
  7816. /******************************************************************************/
  7817. /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
  7818. #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */
  7819. #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */
  7820. #define USB_OTG_GOTGCTL_VBVALOEN 0x00000004U /*!< VBUS valid override enable */
  7821. #define USB_OTG_GOTGCTL_VBVALOVAL 0x00000008U /*!< VBUS valid override value */
  7822. #define USB_OTG_GOTGCTL_AVALOEN 0x00000010U /*!< A-peripheral session valid override enable */
  7823. #define USB_OTG_GOTGCTL_AVALOVAL 0x00000020U /*!< A-peripheral session valid override value */
  7824. #define USB_OTG_GOTGCTL_BVALOEN 0x00000040U /*!< B-peripheral session valid override enable */
  7825. #define USB_OTG_GOTGCTL_BVALOVAL 0x00000080U /*!< B-peripheral session valid override value */
  7826. #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host set HNP enable */
  7827. #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */
  7828. #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */
  7829. #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */
  7830. #define USB_OTG_GOTGCTL_EHEN 0x00001000U /*!< Embedded host enable */
  7831. #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */
  7832. #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */
  7833. #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */
  7834. #define USB_OTG_GOTGCTL_BSESVLD 0x00080000U /*!< B-session valid */
  7835. #define USB_OTG_GOTGCTL_OTGVER 0x00100000U /*!< OTG version */
  7836. /******************** Bit definition for USB_OTG_HCFG register ********************/
  7837. #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */
  7838. #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */
  7839. #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */
  7840. #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */
  7841. /******************** Bit definition for USB_OTG_DCFG register ********************/
  7842. #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */
  7843. #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */
  7844. #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */
  7845. #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */
  7846. #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */
  7847. #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */
  7848. #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */
  7849. #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */
  7850. #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */
  7851. #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */
  7852. #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */
  7853. #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */
  7854. #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */
  7855. #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */
  7856. #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */
  7857. #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */
  7858. #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */
  7859. #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */
  7860. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  7861. #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */
  7862. #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */
  7863. #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */
  7864. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  7865. #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */
  7866. #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */
  7867. #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */
  7868. #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */
  7869. #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */
  7870. #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */
  7871. #define USB_OTG_GOTGINT_IDCHNG 0x00100000U /*!< Change in ID pin input value */
  7872. /******************** Bit definition for USB_OTG_DCTL register ********************/
  7873. #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */
  7874. #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */
  7875. #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */
  7876. #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */
  7877. #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */
  7878. #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */
  7879. #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */
  7880. #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */
  7881. #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */
  7882. #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */
  7883. #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */
  7884. #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */
  7885. #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */
  7886. /******************** Bit definition for USB_OTG_HFIR register ********************/
  7887. #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */
  7888. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  7889. #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */
  7890. #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */
  7891. /******************** Bit definition for USB_OTG_DSTS register ********************/
  7892. #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */
  7893. #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */
  7894. #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */
  7895. #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */
  7896. #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */
  7897. #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */
  7898. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  7899. #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */
  7900. #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */
  7901. #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */
  7902. #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */
  7903. #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */
  7904. #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */
  7905. #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */
  7906. #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */
  7907. #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */
  7908. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  7909. #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */
  7910. #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */
  7911. #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */
  7912. #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */
  7913. #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  7914. #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */
  7915. #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */
  7916. #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */
  7917. #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */
  7918. #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */
  7919. #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */
  7920. #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */
  7921. #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */
  7922. #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */
  7923. #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */
  7924. #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */
  7925. #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */
  7926. #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */
  7927. #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */
  7928. #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */
  7929. #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */
  7930. #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */
  7931. #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */
  7932. #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */
  7933. #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */
  7934. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  7935. #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */
  7936. #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */
  7937. #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */
  7938. #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */
  7939. #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */
  7940. #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */
  7941. #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */
  7942. #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */
  7943. #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */
  7944. #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */
  7945. #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */
  7946. #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */
  7947. #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */
  7948. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  7949. #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  7950. #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  7951. #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  7952. #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  7953. #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  7954. #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  7955. #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */
  7956. #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */
  7957. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  7958. #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */
  7959. #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */
  7960. #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */
  7961. #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */
  7962. #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */
  7963. #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */
  7964. #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */
  7965. #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */
  7966. #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */
  7967. #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */
  7968. #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */
  7969. #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */
  7970. #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */
  7971. #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */
  7972. #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */
  7973. #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */
  7974. #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */
  7975. #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */
  7976. #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */
  7977. /******************** Bit definition for USB_OTG_HAINT register ********************/
  7978. #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */
  7979. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  7980. #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  7981. #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  7982. #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */
  7983. #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */
  7984. #define USB_OTG_DOEPMSK_OTEPSPRM 0x00000020U /*!< Status Phase Received mask */
  7985. #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */
  7986. #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */
  7987. #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */
  7988. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  7989. #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */
  7990. #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */
  7991. #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */
  7992. #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */
  7993. #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */
  7994. #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */
  7995. #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */
  7996. #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */
  7997. #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */
  7998. #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */
  7999. #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */
  8000. #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */
  8001. #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */
  8002. #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */
  8003. #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */
  8004. #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */
  8005. #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */
  8006. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */
  8007. #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */
  8008. #define USB_OTG_GINTSTS_RSTDET 0x00800000U /*!< Reset detected interrupt */
  8009. #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */
  8010. #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */
  8011. #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */
  8012. #define USB_OTG_GINTSTS_LPMINT 0x08000000U /*!< LPM interrupt */
  8013. #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */
  8014. #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */
  8015. #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */
  8016. #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */
  8017. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  8018. #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */
  8019. #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */
  8020. #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */
  8021. #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */
  8022. #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */
  8023. #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */
  8024. #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */
  8025. #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */
  8026. #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */
  8027. #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */
  8028. #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */
  8029. #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */
  8030. #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */
  8031. #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */
  8032. #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */
  8033. #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */
  8034. #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */
  8035. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */
  8036. #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */
  8037. #define USB_OTG_GINTMSK_RSTDEM 0x00800000U /*!< Reset detected interrupt mask */
  8038. #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */
  8039. #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */
  8040. #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */
  8041. #define USB_OTG_GINTMSK_LPMINTM 0x08000000U /*!< LPM interrupt Mask */
  8042. #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */
  8043. #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */
  8044. #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */
  8045. #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */
  8046. /******************** Bit definition for USB_OTG_DAINT register ********************/
  8047. #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */
  8048. #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */
  8049. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  8050. #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */
  8051. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  8052. #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */
  8053. #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */
  8054. #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */
  8055. #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */
  8056. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  8057. #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */
  8058. #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */
  8059. /******************** Bit definition for OTG register ********************/
  8060. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  8061. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  8062. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  8063. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  8064. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  8065. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  8066. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  8067. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  8068. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  8069. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  8070. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  8071. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  8072. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  8073. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  8074. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  8075. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  8076. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  8077. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  8078. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  8079. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  8080. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  8081. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  8082. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  8083. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  8084. /******************** Bit definition for OTG register ********************/
  8085. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  8086. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  8087. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  8088. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  8089. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  8090. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  8091. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  8092. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  8093. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  8094. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  8095. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  8096. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  8097. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  8098. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  8099. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  8100. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  8101. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  8102. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  8103. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  8104. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  8105. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  8106. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  8107. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  8108. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  8109. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  8110. #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */
  8111. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  8112. #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */
  8113. /******************** Bit definition for OTG register ********************/
  8114. #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */
  8115. #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */
  8116. #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */
  8117. #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */
  8118. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
  8119. #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */
  8120. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  8121. #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */
  8122. #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */
  8123. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */
  8124. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */
  8125. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */
  8126. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */
  8127. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */
  8128. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */
  8129. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */
  8130. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */
  8131. #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */
  8132. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */
  8133. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */
  8134. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */
  8135. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */
  8136. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */
  8137. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */
  8138. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */
  8139. /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
  8140. #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */
  8141. #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */
  8142. #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */
  8143. #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */
  8144. #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */
  8145. #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */
  8146. #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */
  8147. #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */
  8148. #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */
  8149. #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */
  8150. #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */
  8151. #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */
  8152. #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */
  8153. #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */
  8154. #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */
  8155. #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */
  8156. #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */
  8157. #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */
  8158. #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */
  8159. #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */
  8160. #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */
  8161. #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */
  8162. #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */
  8163. #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */
  8164. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
  8165. #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */
  8166. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  8167. #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */
  8168. #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */
  8169. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  8170. #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */
  8171. #define USB_OTG_GCCFG_VBDEN 0x00200000U /*!< USB VBUS Detection Enable */
  8172. /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
  8173. #define USB_OTG_GPWRDN_ADPMEN 0x00000001U /*!< ADP module enable */
  8174. #define USB_OTG_GPWRDN_ADPIF 0x00800000U /*!< ADP Interrupt flag */
  8175. /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
  8176. #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */
  8177. #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */
  8178. /******************** Bit definition for USB_OTG_CID register ********************/
  8179. #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */
  8180. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  8181. #define USB_OTG_GLPMCFG_LPMEN 0x00000001U /*!< LPM support enable */
  8182. #define USB_OTG_GLPMCFG_LPMACK 0x00000002U /*!< LPM Token acknowledge enable */
  8183. #define USB_OTG_GLPMCFG_BESL 0x0000003CU /*!< BESL value received with last ACKed LPM Token */
  8184. #define USB_OTG_GLPMCFG_REMWAKE 0x00000040U /*!< bRemoteWake value received with last ACKed LPM Token */
  8185. #define USB_OTG_GLPMCFG_L1SSEN 0x00000080U /*!< L1 shallow sleep enable */
  8186. #define USB_OTG_GLPMCFG_BESLTHRS 0x00000F00U /*!< BESL threshold */
  8187. #define USB_OTG_GLPMCFG_L1DSEN 0x00001000U /*!< L1 deep sleep enable */
  8188. #define USB_OTG_GLPMCFG_LPMRSP 0x00006000U /*!< LPM response */
  8189. #define USB_OTG_GLPMCFG_SLPSTS 0x00008000U /*!< Port sleep status */
  8190. #define USB_OTG_GLPMCFG_L1RSMOK 0x00010000U /*!< Sleep State Resume OK */
  8191. #define USB_OTG_GLPMCFG_LPMCHIDX 0x001E0000U /*!< LPM Channel Index */
  8192. #define USB_OTG_GLPMCFG_LPMRCNT 0x00E00000U /*!< LPM retry count */
  8193. #define USB_OTG_GLPMCFG_SNDLPM 0x01000000U /*!< Send LPM transaction */
  8194. #define USB_OTG_GLPMCFG_LPMRCNTSTS 0x0E000000U /*!< LPM retry count status */
  8195. #define USB_OTG_GLPMCFG_ENBESL 0x10000000U /*!< Enable best effort service latency */
  8196. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  8197. #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8198. #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8199. #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  8200. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  8201. #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  8202. #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  8203. #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */
  8204. #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  8205. #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  8206. /******************** Bit definition for USB_OTG_HPRT register ********************/
  8207. #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */
  8208. #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */
  8209. #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */
  8210. #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */
  8211. #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */
  8212. #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */
  8213. #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */
  8214. #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */
  8215. #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */
  8216. #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */
  8217. #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */
  8218. #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */
  8219. #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */
  8220. #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */
  8221. #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */
  8222. #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */
  8223. #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */
  8224. #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */
  8225. #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */
  8226. #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */
  8227. #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */
  8228. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  8229. #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8230. #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8231. #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */
  8232. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  8233. #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  8234. #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  8235. #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */
  8236. #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  8237. #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */
  8238. #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  8239. #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */
  8240. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  8241. #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */
  8242. #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */
  8243. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  8244. #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */
  8245. #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  8246. #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */
  8247. #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  8248. #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  8249. #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  8250. #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  8251. #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */
  8252. #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */
  8253. #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */
  8254. #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */
  8255. #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */
  8256. #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */
  8257. #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  8258. #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */
  8259. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  8260. #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  8261. #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  8262. #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  8263. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  8264. #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */
  8265. #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */
  8266. #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */
  8267. #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */
  8268. #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */
  8269. #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */
  8270. #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */
  8271. #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */
  8272. #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */
  8273. #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */
  8274. #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */
  8275. #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */
  8276. #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */
  8277. #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */
  8278. #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */
  8279. #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */
  8280. #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */
  8281. #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */
  8282. #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */
  8283. #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */
  8284. #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */
  8285. #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */
  8286. #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */
  8287. #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */
  8288. #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */
  8289. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  8290. #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */
  8291. #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */
  8292. #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */
  8293. #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */
  8294. #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */
  8295. #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */
  8296. #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */
  8297. #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */
  8298. #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */
  8299. #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */
  8300. #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */
  8301. #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */
  8302. #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */
  8303. #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */
  8304. #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */
  8305. #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */
  8306. #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */
  8307. #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */
  8308. #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */
  8309. #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */
  8310. #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */
  8311. /******************** Bit definition for USB_OTG_HCINT register ********************/
  8312. #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */
  8313. #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */
  8314. #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */
  8315. #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */
  8316. #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */
  8317. #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */
  8318. #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */
  8319. #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */
  8320. #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */
  8321. #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */
  8322. #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */
  8323. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  8324. #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  8325. #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  8326. #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */
  8327. #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */
  8328. #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */
  8329. #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */
  8330. #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */
  8331. #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */
  8332. #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */
  8333. #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */
  8334. #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */
  8335. /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
  8336. #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */
  8337. #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */
  8338. #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */
  8339. #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */
  8340. #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */
  8341. #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */
  8342. #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */
  8343. #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */
  8344. #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */
  8345. #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */
  8346. #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */
  8347. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  8348. #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8349. #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8350. #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */
  8351. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  8352. #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8353. #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8354. #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */
  8355. #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */
  8356. #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */
  8357. #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */
  8358. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  8359. #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  8360. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  8361. #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  8362. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  8363. #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space available */
  8364. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  8365. #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */
  8366. #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */
  8367. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  8368. #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */
  8369. #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  8370. #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  8371. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  8372. #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  8373. #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  8374. #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  8375. #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  8376. #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */
  8377. #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */
  8378. #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  8379. #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */
  8380. #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  8381. #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  8382. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  8383. #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  8384. #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  8385. #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */
  8386. #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */
  8387. #define USB_OTG_DOEPINT_OTEPSPR 0x00000020U /*!< Status Phase Received For Control Write */
  8388. #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */
  8389. #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */
  8390. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  8391. #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8392. #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8393. #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */
  8394. #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */
  8395. #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */
  8396. /******************** Bit definition for PCGCCTL register ********************/
  8397. #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */
  8398. #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */
  8399. #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */
  8400. /******************************************************************************/
  8401. /* */
  8402. /* JPEG Encoder/Decoder */
  8403. /* */
  8404. /******************************************************************************/
  8405. /******************** Bit definition for CONFR0 register ********************/
  8406. #define JPEG_CONFR0_START 0x00000001U /*!<Start/Stop bit */
  8407. /******************** Bit definition for CONFR1 register *******************/
  8408. #define JPEG_CONFR1_NF 0x00000003U /*!<Number of color components */
  8409. #define JPEG_CONFR1_NF_0 0x00000001U /*!<Bit 0 */
  8410. #define JPEG_CONFR1_NF_1 0x00000002U /*!<Bit 1 */
  8411. #define JPEG_CONFR1_RE 0x00000004U /*!<Restart maker Enable */
  8412. #define JPEG_CONFR1_DE 0x00000008U /*!<Decoding Enable */
  8413. #define JPEG_CONFR1_COLORSPACE 0x00000030U /*!<Color Space */
  8414. #define JPEG_CONFR1_COLORSPACE_0 0x00000010U /*!<Bit 0 */
  8415. #define JPEG_CONFR1_COLORSPACE_1 0x00000020U /*!<Bit 1 */
  8416. #define JPEG_CONFR1_NS 0x000000C0U /*!<Number of components for Scan */
  8417. #define JPEG_CONFR1_NS_0 0x00000040U /*!<Bit 0 */
  8418. #define JPEG_CONFR1_NS_1 0x00000080U /*!<Bit 1 */
  8419. #define JPEG_CONFR1_HDR 0x00000100U /*!<Header Processing On/Off */
  8420. #define JPEG_CONFR1_YSIZE 0xFFFF0000U /*!<Number of lines in source image */
  8421. /******************** Bit definition for CONFR2 register *******************/
  8422. #define JPEG_CONFR2_NMCU 0x03FFFFFFU /*!<Number of MCU units minus 1 to encode */
  8423. /******************** Bit definition for CONFR3 register *******************/
  8424. #define JPEG_CONFR3_NRST 0x0000FFFFU /*!<Number of MCU between two restart makers minus 1 */
  8425. #define JPEG_CONFR3_XSIZE 0xFFFF0000U /*!<Number of pixels per line */
  8426. /******************** Bit definition for CONFR4 register *******************/
  8427. #define JPEG_CONFR4_HD 0x00000001U /*!<Selects the Huffman table for encoding the DC coefficients */
  8428. #define JPEG_CONFR4_HA 0x00000002U /*!<Selects the Huffman table for encoding the AC coefficients */
  8429. #define JPEG_CONFR4_QT 0x0000000CU /*!<Selects quantization table associated with a color component */
  8430. #define JPEG_CONFR4_QT_0 0x00000004U /*!<Bit 0 */
  8431. #define JPEG_CONFR4_QT_1 0x00000008U /*!<Bit 1 */
  8432. #define JPEG_CONFR4_NB 0x000000F0U /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  8433. #define JPEG_CONFR4_NB_0 0x00000010U /*!<Bit 0 */
  8434. #define JPEG_CONFR4_NB_1 0x00000020U /*!<Bit 1 */
  8435. #define JPEG_CONFR4_NB_2 0x00000040U /*!<Bit 2 */
  8436. #define JPEG_CONFR4_NB_3 0x00000080U /*!<Bit 3 */
  8437. #define JPEG_CONFR4_VSF 0x00000F00U /*!<Vertical sampling factor for component 1 */
  8438. #define JPEG_CONFR4_VSF_0 0x00000100U /*!<Bit 0 */
  8439. #define JPEG_CONFR4_VSF_1 0x00000200U /*!<Bit 1 */
  8440. #define JPEG_CONFR4_VSF_2 0x00000400U /*!<Bit 2 */
  8441. #define JPEG_CONFR4_VSF_3 0x00000800U /*!<Bit 3 */
  8442. #define JPEG_CONFR4_HSF 0x0000F000U /*!<Horizontal sampling factor for component 1 */
  8443. #define JPEG_CONFR4_HSF_0 0x00001000U /*!<Bit 0 */
  8444. #define JPEG_CONFR4_HSF_1 0x00002000U /*!<Bit 1 */
  8445. #define JPEG_CONFR4_HSF_2 0x00004000U /*!<Bit 2 */
  8446. #define JPEG_CONFR4_HSF_3 0x00008000U /*!<Bit 3 */
  8447. /******************** Bit definition for CONFR5 register *******************/
  8448. #define JPEG_CONFR5_HD 0x00000001U /*!<Selects the Huffman table for encoding the DC coefficients */
  8449. #define JPEG_CONFR5_HA 0x00000002U /*!<Selects the Huffman table for encoding the AC coefficients */
  8450. #define JPEG_CONFR5_QT 0x0000000CU /*!<Selects quantization table associated with a color component */
  8451. #define JPEG_CONFR5_QT_0 0x00000004U /*!<Bit 0 */
  8452. #define JPEG_CONFR5_QT_1 0x00000008U /*!<Bit 1 */
  8453. #define JPEG_CONFR5_NB 0x000000F0U /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  8454. #define JPEG_CONFR5_NB_0 0x00000010U /*!<Bit 0 */
  8455. #define JPEG_CONFR5_NB_1 0x00000020U /*!<Bit 1 */
  8456. #define JPEG_CONFR5_NB_2 0x00000040U /*!<Bit 2 */
  8457. #define JPEG_CONFR5_NB_3 0x00000080U /*!<Bit 3 */
  8458. #define JPEG_CONFR5_VSF 0x00000F00U /*!<Vertical sampling factor for component 2 */
  8459. #define JPEG_CONFR5_VSF_0 0x00000100U /*!<Bit 0 */
  8460. #define JPEG_CONFR5_VSF_1 0x00000200U /*!<Bit 1 */
  8461. #define JPEG_CONFR5_VSF_2 0x00000400U /*!<Bit 2 */
  8462. #define JPEG_CONFR5_VSF_3 0x00000800U /*!<Bit 3 */
  8463. #define JPEG_CONFR5_HSF 0x0000F000U /*!<Horizontal sampling factor for component 2 */
  8464. #define JPEG_CONFR5_HSF_0 0x00001000U /*!<Bit 0 */
  8465. #define JPEG_CONFR5_HSF_1 0x00002000U /*!<Bit 1 */
  8466. #define JPEG_CONFR5_HSF_2 0x00004000U /*!<Bit 2 */
  8467. #define JPEG_CONFR5_HSF_3 0x00008000U /*!<Bit 3 */
  8468. /******************** Bit definition for CONFR6 register *******************/
  8469. #define JPEG_CONFR6_HD 0x00000001U /*!<Selects the Huffman table for encoding the DC coefficients */
  8470. #define JPEG_CONFR6_HA 0x00000002U /*!<Selects the Huffman table for encoding the AC coefficients */
  8471. #define JPEG_CONFR6_QT 0x0000000CU /*!<Selects quantization table associated with a color component */
  8472. #define JPEG_CONFR6_QT_0 0x00000004U /*!<Bit 0 */
  8473. #define JPEG_CONFR6_QT_1 0x00000008U /*!<Bit 1 */
  8474. #define JPEG_CONFR6_NB 0x000000F0U /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  8475. #define JPEG_CONFR6_NB_0 0x00000010U /*!<Bit 0 */
  8476. #define JPEG_CONFR6_NB_1 0x00000020U /*!<Bit 1 */
  8477. #define JPEG_CONFR6_NB_2 0x00000040U /*!<Bit 2 */
  8478. #define JPEG_CONFR6_NB_3 0x00000080U /*!<Bit 3 */
  8479. #define JPEG_CONFR6_VSF 0x00000F00U /*!<Vertical sampling factor for component 2 */
  8480. #define JPEG_CONFR6_VSF_0 0x00000100U /*!<Bit 0 */
  8481. #define JPEG_CONFR6_VSF_1 0x00000200U /*!<Bit 1 */
  8482. #define JPEG_CONFR6_VSF_2 0x00000400U /*!<Bit 2 */
  8483. #define JPEG_CONFR6_VSF_3 0x00000800U /*!<Bit 3 */
  8484. #define JPEG_CONFR6_HSF 0x0000F000U /*!<Horizontal sampling factor for component 2 */
  8485. #define JPEG_CONFR6_HSF_0 0x00001000U /*!<Bit 0 */
  8486. #define JPEG_CONFR6_HSF_1 0x00002000U /*!<Bit 1 */
  8487. #define JPEG_CONFR6_HSF_2 0x00004000U /*!<Bit 2 */
  8488. #define JPEG_CONFR6_HSF_3 0x00008000U /*!<Bit 3 */
  8489. /******************** Bit definition for CONFR7 register *******************/
  8490. #define JPEG_CONFR7_HD 0x00000001U /*!<Selects the Huffman table for encoding the DC coefficients */
  8491. #define JPEG_CONFR7_HA 0x00000002U /*!<Selects the Huffman table for encoding the AC coefficients */
  8492. #define JPEG_CONFR7_QT 0x0000000CU /*!<Selects quantization table associated with a color component */
  8493. #define JPEG_CONFR7_QT_0 0x00000004U /*!<Bit 0 */
  8494. #define JPEG_CONFR7_QT_1 0x00000008U /*!<Bit 1 */
  8495. #define JPEG_CONFR7_NB 0x000000F0U /*!<Number of data units minus 1 that belong to a particular color in the MCU */
  8496. #define JPEG_CONFR7_NB_0 0x00000010U /*!<Bit 0 */
  8497. #define JPEG_CONFR7_NB_1 0x00000020U /*!<Bit 1 */
  8498. #define JPEG_CONFR7_NB_2 0x00000040U /*!<Bit 2 */
  8499. #define JPEG_CONFR7_NB_3 0x00000080U /*!<Bit 3 */
  8500. #define JPEG_CONFR7_VSF 0x00000F00U /*!<Vertical sampling factor for component 2 */
  8501. #define JPEG_CONFR7_VSF_0 0x00000100U /*!<Bit 0 */
  8502. #define JPEG_CONFR7_VSF_1 0x00000200U /*!<Bit 1 */
  8503. #define JPEG_CONFR7_VSF_2 0x00000400U /*!<Bit 2 */
  8504. #define JPEG_CONFR7_VSF_3 0x00000800U /*!<Bit 3 */
  8505. #define JPEG_CONFR7_HSF 0x0000F000U /*!<Horizontal sampling factor for component 2 */
  8506. #define JPEG_CONFR7_HSF_0 0x00001000U /*!<Bit 0 */
  8507. #define JPEG_CONFR7_HSF_1 0x00002000U /*!<Bit 1 */
  8508. #define JPEG_CONFR7_HSF_2 0x00004000U /*!<Bit 2 */
  8509. #define JPEG_CONFR7_HSF_3 0x00008000U /*!<Bit 3 */
  8510. /******************** Bit definition for CR register *******************/
  8511. #define JPEG_CR_JCEN 0x00000001U /*!<Enable the JPEG Codec Core */
  8512. #define JPEG_CR_IFTIE 0x00000002U /*!<Input FIFO Threshold Interrupt Enable */
  8513. #define JPEG_CR_IFNFIE 0x00000004U /*!<Input FIFO Not Full Interrupt Enable */
  8514. #define JPEG_CR_OFTIE 0x00000008U /*!<Output FIFO Threshold Interrupt Enable */
  8515. #define JPEG_CR_OFNEIE 0x00000010U /*!<Output FIFO Not Empty Interrupt Enable */
  8516. #define JPEG_CR_EOCIE 0x00000020U /*!<End of Conversion Interrupt Enable */
  8517. #define JPEG_CR_HPDIE 0x00000040U /*!<Header Parsing Done Interrupt Enable */
  8518. #define JPEG_CR_IDMAEN 0x00000800U /*!<Enable the DMA request generation for the input FIFO */
  8519. #define JPEG_CR_ODMAEN 0x00001000U /*!<Enable the DMA request generation for the output FIFO */
  8520. #define JPEG_CR_IFF 0x00002000U /*!<Flush the input FIFO */
  8521. #define JPEG_CR_OFF 0x00004000U /*!<Flush the output FIFO */
  8522. /******************** Bit definition for SR register *******************/
  8523. #define JPEG_SR_IFTF 0x00000002U /*!<Input FIFO is not full and is bellow its threshold flag */
  8524. #define JPEG_SR_IFNFF 0x00000004U /*!<Input FIFO Not Full Flag, a data can be written */
  8525. #define JPEG_SR_OFTF 0x00000008U /*!<Output FIFO is not empty and has reach its threshold */
  8526. #define JPEG_SR_OFNEF 0x000000010U /*!<Output FIFO is not empty, a data is available */
  8527. #define JPEG_SR_EOCF 0x000000020U /*!<JPEG Codec core has finished the encoding or the decoding process and than last data has been sent to the output FIFO */
  8528. #define JPEG_SR_HPDF 0x000000040U /*!<JPEG Codec has finished the parsing of the headers and the internal registers have been updated */
  8529. #define JPEG_SR_COF 0x000000080U /*!<JPEG Codec operation on going flag */
  8530. /******************** Bit definition for CFR register *******************/
  8531. #define JPEG_CFR_CEOCF 0x00000020U /*!<Clear End of Conversion Flag */
  8532. #define JPEG_CFR_CHPDF 0x00000040U /*!<Clear Header Parsing Done Flag */
  8533. /******************** Bit definition for DIR register ********************/
  8534. #define JPEG_DIR_DATAIN 0xFFFFFFFFU /*!<Data Input FIFO */
  8535. /******************** Bit definition for DOR register ********************/
  8536. #define JPEG_DOR_DATAOUT 0xFFFFFFFFU /*!<Data Output FIFO */
  8537. /******************************************************************************/
  8538. /* */
  8539. /* MDIOS */
  8540. /* */
  8541. /******************************************************************************/
  8542. /******************** Bit definition for MDIOS_CR register *******************/
  8543. #define MDIOS_CR_EN 0x00000001U /*!<Peripheral enable */
  8544. #define MDIOS_CR_WRIE 0x00000002U /*!<Register write interrupt enable */
  8545. #define MDIOS_CR_RDIE 0x00000004U /*!<Register Read Interrupt Enable */
  8546. #define MDIOS_CR_EIE 0x00000008U /*!<Error interrupt enable */
  8547. #define MDIOS_CR_DPC 0x00000080U /*!<Disable Preamble Check */
  8548. #define MDIOS_CR_PORT_ADDRESS 0x00001F00U /*!<PORT_ADDRESS[4:0] bits */
  8549. #define MDIOS_CR_PORT_ADDRESS_0 0x00000100U /*!<Bit 0 */
  8550. #define MDIOS_CR_PORT_ADDRESS_1 0x00000200U /*!<Bit 1 */
  8551. #define MDIOS_CR_PORT_ADDRESS_2 0x00000400U /*!<Bit 2 */
  8552. #define MDIOS_CR_PORT_ADDRESS_3 0x00000800U /*!<Bit 3 */
  8553. #define MDIOS_CR_PORT_ADDRESS_4 0x00001000U /*!<Bit 4 */
  8554. /******************** Bit definition for MDIOS_WRFR register *******************/
  8555. #define MDIOS_WRFR_WRF 0xFFFFFFFFU /*!<WRF[31:0] bits (Write flags for MDIO register 0 to 31) */
  8556. /******************** Bit definition for MDIOS_CWRFR register *******************/
  8557. #define MDIOS_CWRFR_CWRF 0xFFFFFFFFU /*!<CWRF[31:0] bits (Clear the write flag for MDIO register 0 to 31) */
  8558. /******************** Bit definition for MDIOS_RDFR register *******************/
  8559. #define MDIOS_RDFR_RDF 0xFFFFFFFFU /*!<RDF[31:0] bits (Read flags for MDIO registers 0 to 31) */
  8560. /******************** Bit definition for MDIOS_CRDFR register *******************/
  8561. #define MDIOS_CRDFR_CRDF 0xFFFFFFFFU /*!<CRDF[31:0] bits (Clear the read flag for MDIO registers 0 to 31) */
  8562. /******************** Bit definition for MDIOS_SR register *******************/
  8563. #define MDIOS_SR_PERF 0x00000001U /*!< Preamble error flag */
  8564. #define MDIOS_SR_SERF 0x00000002U /*!< Start error flag */
  8565. #define MDIOS_SR_TERF 0x00000004U /*!< Turnaround error flag */
  8566. /******************** Bit definition for MDIOS_CLRFR register *******************/
  8567. #define MDIOS_CLRFR_CPERF 0x00000001U /*!< Clear the preamble error flag */
  8568. #define MDIOS_CLRFR_CSERF 0x00000002U /*!< Clear the start error flag */
  8569. #define MDIOS_CLRFR_CTERF 0x00000004U /*!< Clear the turnaround error flag */
  8570. /**
  8571. * @}
  8572. */
  8573. /**
  8574. * @}
  8575. */
  8576. /** @addtogroup Exported_macros
  8577. * @{
  8578. */
  8579. /******************************* ADC Instances ********************************/
  8580. #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \
  8581. ((__INSTANCE__) == ADC2) || \
  8582. ((__INSTANCE__) == ADC3))
  8583. /******************************* CAN Instances ********************************/
  8584. #define IS_CAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == CAN1) || \
  8585. ((__INSTANCE__) == CAN2) || \
  8586. ((__INSTANCE__) == CAN3))
  8587. /******************************* CRC Instances ********************************/
  8588. #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC)
  8589. /******************************* DAC Instances ********************************/
  8590. #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC)
  8591. /******************************* DCMI Instances *******************************/
  8592. #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
  8593. /****************************** DFSDM Instances *******************************/
  8594. #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
  8595. ((INSTANCE) == DFSDM1_Filter1) || \
  8596. ((INSTANCE) == DFSDM1_Filter2) || \
  8597. ((INSTANCE) == DFSDM1_Filter3))
  8598. #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
  8599. ((INSTANCE) == DFSDM1_Channel1) || \
  8600. ((INSTANCE) == DFSDM1_Channel2) || \
  8601. ((INSTANCE) == DFSDM1_Channel3) || \
  8602. ((INSTANCE) == DFSDM1_Channel4) || \
  8603. ((INSTANCE) == DFSDM1_Channel5) || \
  8604. ((INSTANCE) == DFSDM1_Channel6) || \
  8605. ((INSTANCE) == DFSDM1_Channel7))
  8606. /******************************* DMA2D Instances *******************************/
  8607. #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
  8608. /******************************** DMA Instances *******************************/
  8609. #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \
  8610. ((__INSTANCE__) == DMA1_Stream1) || \
  8611. ((__INSTANCE__) == DMA1_Stream2) || \
  8612. ((__INSTANCE__) == DMA1_Stream3) || \
  8613. ((__INSTANCE__) == DMA1_Stream4) || \
  8614. ((__INSTANCE__) == DMA1_Stream5) || \
  8615. ((__INSTANCE__) == DMA1_Stream6) || \
  8616. ((__INSTANCE__) == DMA1_Stream7) || \
  8617. ((__INSTANCE__) == DMA2_Stream0) || \
  8618. ((__INSTANCE__) == DMA2_Stream1) || \
  8619. ((__INSTANCE__) == DMA2_Stream2) || \
  8620. ((__INSTANCE__) == DMA2_Stream3) || \
  8621. ((__INSTANCE__) == DMA2_Stream4) || \
  8622. ((__INSTANCE__) == DMA2_Stream5) || \
  8623. ((__INSTANCE__) == DMA2_Stream6) || \
  8624. ((__INSTANCE__) == DMA2_Stream7))
  8625. /******************************* GPIO Instances *******************************/
  8626. #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  8627. ((__INSTANCE__) == GPIOB) || \
  8628. ((__INSTANCE__) == GPIOC) || \
  8629. ((__INSTANCE__) == GPIOD) || \
  8630. ((__INSTANCE__) == GPIOE) || \
  8631. ((__INSTANCE__) == GPIOF) || \
  8632. ((__INSTANCE__) == GPIOG) || \
  8633. ((__INSTANCE__) == GPIOH) || \
  8634. ((__INSTANCE__) == GPIOI) || \
  8635. ((__INSTANCE__) == GPIOJ) || \
  8636. ((__INSTANCE__) == GPIOK))
  8637. #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  8638. ((__INSTANCE__) == GPIOB) || \
  8639. ((__INSTANCE__) == GPIOC) || \
  8640. ((__INSTANCE__) == GPIOD) || \
  8641. ((__INSTANCE__) == GPIOE) || \
  8642. ((__INSTANCE__) == GPIOF) || \
  8643. ((__INSTANCE__) == GPIOG) || \
  8644. ((__INSTANCE__) == GPIOH) || \
  8645. ((__INSTANCE__) == GPIOI) || \
  8646. ((__INSTANCE__) == GPIOJ) || \
  8647. ((__INSTANCE__) == GPIOK))
  8648. /****************************** CEC Instances *********************************/
  8649. #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
  8650. /****************************** QSPI Instances *********************************/
  8651. #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
  8652. /******************************** I2C Instances *******************************/
  8653. #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
  8654. ((__INSTANCE__) == I2C2) || \
  8655. ((__INSTANCE__) == I2C3) || \
  8656. ((__INSTANCE__) == I2C4))
  8657. /******************************** I2S Instances *******************************/
  8658. #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  8659. ((__INSTANCE__) == SPI2) || \
  8660. ((__INSTANCE__) == SPI3))
  8661. /******************************* LPTIM Instances ********************************/
  8662. #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1)
  8663. /****************************** LTDC Instances ********************************/
  8664. #define IS_LTDC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LTDC)
  8665. /****************************** MDIOS Instances ********************************/
  8666. #define IS_MDIOS_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == MDIOS)
  8667. /****************************** MDIOS Instances ********************************/
  8668. #define IS_JPEG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == JPEG)
  8669. /******************************* RNG Instances ********************************/
  8670. #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG)
  8671. /****************************** RTC Instances *********************************/
  8672. #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC)
  8673. /******************************* SAI Instances ********************************/
  8674. #define IS_SAI_ALL_INSTANCE(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \
  8675. ((__PERIPH__) == SAI1_Block_B) || \
  8676. ((__PERIPH__) == SAI2_Block_A) || \
  8677. ((__PERIPH__) == SAI2_Block_B))
  8678. /* Legacy define */
  8679. #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE
  8680. /******************************** SDMMC Instances *******************************/
  8681. #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SDMMC1) || \
  8682. ((__INSTANCE__) == SDMMC2))
  8683. /****************************** SPDIFRX Instances *********************************/
  8684. #define IS_SPDIFRX_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPDIFRX)
  8685. /******************************** SPI Instances *******************************/
  8686. #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  8687. ((__INSTANCE__) == SPI2) || \
  8688. ((__INSTANCE__) == SPI3) || \
  8689. ((__INSTANCE__) == SPI4) || \
  8690. ((__INSTANCE__) == SPI5) || \
  8691. ((__INSTANCE__) == SPI6))
  8692. /****************** TIM Instances : All supported instances *******************/
  8693. #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8694. ((__INSTANCE__) == TIM2) || \
  8695. ((__INSTANCE__) == TIM3) || \
  8696. ((__INSTANCE__) == TIM4) || \
  8697. ((__INSTANCE__) == TIM5) || \
  8698. ((__INSTANCE__) == TIM6) || \
  8699. ((__INSTANCE__) == TIM7) || \
  8700. ((__INSTANCE__) == TIM8) || \
  8701. ((__INSTANCE__) == TIM9) || \
  8702. ((__INSTANCE__) == TIM10) || \
  8703. ((__INSTANCE__) == TIM11) || \
  8704. ((__INSTANCE__) == TIM12) || \
  8705. ((__INSTANCE__) == TIM13) || \
  8706. ((__INSTANCE__) == TIM14))
  8707. /************* TIM Instances : at least 1 capture/compare channel *************/
  8708. #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8709. ((__INSTANCE__) == TIM2) || \
  8710. ((__INSTANCE__) == TIM3) || \
  8711. ((__INSTANCE__) == TIM4) || \
  8712. ((__INSTANCE__) == TIM5) || \
  8713. ((__INSTANCE__) == TIM8) || \
  8714. ((__INSTANCE__) == TIM9) || \
  8715. ((__INSTANCE__) == TIM10) || \
  8716. ((__INSTANCE__) == TIM11) || \
  8717. ((__INSTANCE__) == TIM12) || \
  8718. ((__INSTANCE__) == TIM13) || \
  8719. ((__INSTANCE__) == TIM14))
  8720. /************ TIM Instances : at least 2 capture/compare channels *************/
  8721. #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8722. ((__INSTANCE__) == TIM2) || \
  8723. ((__INSTANCE__) == TIM3) || \
  8724. ((__INSTANCE__) == TIM4) || \
  8725. ((__INSTANCE__) == TIM5) || \
  8726. ((__INSTANCE__) == TIM8) || \
  8727. ((__INSTANCE__) == TIM9) || \
  8728. ((__INSTANCE__) == TIM12))
  8729. /************ TIM Instances : at least 3 capture/compare channels *************/
  8730. #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8731. ((__INSTANCE__) == TIM2) || \
  8732. ((__INSTANCE__) == TIM3) || \
  8733. ((__INSTANCE__) == TIM4) || \
  8734. ((__INSTANCE__) == TIM5) || \
  8735. ((__INSTANCE__) == TIM8))
  8736. /************ TIM Instances : at least 4 capture/compare channels *************/
  8737. #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8738. ((__INSTANCE__) == TIM2) || \
  8739. ((__INSTANCE__) == TIM3) || \
  8740. ((__INSTANCE__) == TIM4) || \
  8741. ((__INSTANCE__) == TIM5) || \
  8742. ((__INSTANCE__) == TIM8))
  8743. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  8744. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \
  8745. (((__INSTANCE__) == TIM1) || \
  8746. ((__INSTANCE__) == TIM8))
  8747. /****************** TIM Instances : supporting OCxREF clear *******************/
  8748. #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\
  8749. (((__INSTANCE__) == TIM1) || \
  8750. ((__INSTANCE__) == TIM2) || \
  8751. ((__INSTANCE__) == TIM3) || \
  8752. ((__INSTANCE__) == TIM4) || \
  8753. ((__INSTANCE__) == TIM8))
  8754. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  8755. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\
  8756. (((__INSTANCE__) == TIM1) || \
  8757. ((__INSTANCE__) == TIM2) || \
  8758. ((__INSTANCE__) == TIM3) || \
  8759. ((__INSTANCE__) == TIM4) || \
  8760. ((__INSTANCE__) == TIM5) || \
  8761. ((__INSTANCE__) == TIM8))
  8762. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  8763. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\
  8764. (((__INSTANCE__) == TIM1) || \
  8765. ((__INSTANCE__) == TIM2) || \
  8766. ((__INSTANCE__) == TIM3) || \
  8767. ((__INSTANCE__) == TIM4) || \
  8768. ((__INSTANCE__) == TIM5) || \
  8769. ((__INSTANCE__) == TIM8))
  8770. /****************** TIM Instances : at least 5 capture/compare channels *******/
  8771. #define IS_TIM_CC5_INSTANCE(__INSTANCE__)\
  8772. (((__INSTANCE__) == TIM1) || \
  8773. ((__INSTANCE__) == TIM8) )
  8774. /****************** TIM Instances : at least 6 capture/compare channels *******/
  8775. #define IS_TIM_CC6_INSTANCE(__INSTANCE__)\
  8776. (((__INSTANCE__) == TIM1) || \
  8777. ((__INSTANCE__) == TIM8))
  8778. /******************** TIM Instances : Advanced-control timers *****************/
  8779. #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8780. ((__INSTANCE__) == TIM8))
  8781. /****************** TIM Instances : supporting 2 break inputs *****************/
  8782. #define IS_TIM_BREAK_INSTANCE(__INSTANCE__)\
  8783. (((__INSTANCE__) == TIM1) || \
  8784. ((__INSTANCE__) == TIM8))
  8785. /******************* TIM Instances : Timer input XOR function *****************/
  8786. #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8787. ((__INSTANCE__) == TIM2) || \
  8788. ((__INSTANCE__) == TIM3) || \
  8789. ((__INSTANCE__) == TIM4) || \
  8790. ((__INSTANCE__) == TIM5) || \
  8791. ((__INSTANCE__) == TIM8))
  8792. /****************** TIM Instances : DMA requests generation (UDE) *************/
  8793. #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8794. ((__INSTANCE__) == TIM2) || \
  8795. ((__INSTANCE__) == TIM3) || \
  8796. ((__INSTANCE__) == TIM4) || \
  8797. ((__INSTANCE__) == TIM5) || \
  8798. ((__INSTANCE__) == TIM6) || \
  8799. ((__INSTANCE__) == TIM7) || \
  8800. ((__INSTANCE__) == TIM8))
  8801. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  8802. #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8803. ((__INSTANCE__) == TIM2) || \
  8804. ((__INSTANCE__) == TIM3) || \
  8805. ((__INSTANCE__) == TIM4) || \
  8806. ((__INSTANCE__) == TIM5) || \
  8807. ((__INSTANCE__) == TIM8))
  8808. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  8809. #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8810. ((__INSTANCE__) == TIM2) || \
  8811. ((__INSTANCE__) == TIM3) || \
  8812. ((__INSTANCE__) == TIM4) || \
  8813. ((__INSTANCE__) == TIM5) || \
  8814. ((__INSTANCE__) == TIM8))
  8815. /******************** TIM Instances : DMA burst feature ***********************/
  8816. #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8817. ((__INSTANCE__) == TIM2) || \
  8818. ((__INSTANCE__) == TIM3) || \
  8819. ((__INSTANCE__) == TIM4) || \
  8820. ((__INSTANCE__) == TIM5) || \
  8821. ((__INSTANCE__) == TIM8))
  8822. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  8823. #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8824. ((__INSTANCE__) == TIM2) || \
  8825. ((__INSTANCE__) == TIM3) || \
  8826. ((__INSTANCE__) == TIM4) || \
  8827. ((__INSTANCE__) == TIM5) || \
  8828. ((__INSTANCE__) == TIM6) || \
  8829. ((__INSTANCE__) == TIM7) || \
  8830. ((__INSTANCE__) == TIM8) || \
  8831. ((__INSTANCE__) == TIM13) || \
  8832. ((__INSTANCE__) == TIM14))
  8833. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  8834. #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8835. ((__INSTANCE__) == TIM2) || \
  8836. ((__INSTANCE__) == TIM3) || \
  8837. ((__INSTANCE__) == TIM4) || \
  8838. ((__INSTANCE__) == TIM5) || \
  8839. ((__INSTANCE__) == TIM8) || \
  8840. ((__INSTANCE__) == TIM9) || \
  8841. ((__INSTANCE__) == TIM12))
  8842. /********************** TIM Instances : 32 bit Counter ************************/
  8843. #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__)(((__INSTANCE__) == TIM2) || \
  8844. ((__INSTANCE__) == TIM5))
  8845. /***************** TIM Instances : external trigger input available ************/
  8846. #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  8847. ((__INSTANCE__) == TIM2) || \
  8848. ((__INSTANCE__) == TIM3) || \
  8849. ((__INSTANCE__) == TIM4) || \
  8850. ((__INSTANCE__) == TIM5) || \
  8851. ((__INSTANCE__) == TIM8))
  8852. /****************** TIM Instances : remapping capability **********************/
  8853. #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
  8854. ((__INSTANCE__) == TIM5) || \
  8855. ((__INSTANCE__) == TIM11))
  8856. /******************* TIM Instances : output(s) available **********************/
  8857. #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \
  8858. ((((__INSTANCE__) == TIM1) && \
  8859. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8860. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8861. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8862. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8863. || \
  8864. (((__INSTANCE__) == TIM2) && \
  8865. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8866. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8867. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8868. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8869. || \
  8870. (((__INSTANCE__) == TIM3) && \
  8871. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8872. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8873. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8874. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8875. || \
  8876. (((__INSTANCE__) == TIM4) && \
  8877. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8878. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8879. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8880. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8881. || \
  8882. (((__INSTANCE__) == TIM5) && \
  8883. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8884. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8885. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8886. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8887. || \
  8888. (((__INSTANCE__) == TIM8) && \
  8889. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8890. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8891. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  8892. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  8893. || \
  8894. (((__INSTANCE__) == TIM9) && \
  8895. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8896. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  8897. || \
  8898. (((__INSTANCE__) == TIM10) && \
  8899. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8900. || \
  8901. (((__INSTANCE__) == TIM11) && \
  8902. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8903. || \
  8904. (((__INSTANCE__) == TIM12) && \
  8905. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8906. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  8907. || \
  8908. (((__INSTANCE__) == TIM13) && \
  8909. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  8910. || \
  8911. (((__INSTANCE__) == TIM14) && \
  8912. (((__CHANNEL__) == TIM_CHANNEL_1))))
  8913. /************ TIM Instances : complementary output(s) available ***************/
  8914. #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \
  8915. ((((__INSTANCE__) == TIM1) && \
  8916. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8917. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8918. ((__CHANNEL__) == TIM_CHANNEL_3))) \
  8919. || \
  8920. (((__INSTANCE__) == TIM8) && \
  8921. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  8922. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  8923. ((__CHANNEL__) == TIM_CHANNEL_3))))
  8924. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  8925. #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\
  8926. (((__INSTANCE__) == TIM1) || \
  8927. ((__INSTANCE__) == TIM8) )
  8928. /****************** TIM Instances : supporting synchronization ****************/
  8929. #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
  8930. (((__INSTANCE__) == TIM1) || \
  8931. ((__INSTANCE__) == TIM2) || \
  8932. ((__INSTANCE__) == TIM3) || \
  8933. ((__INSTANCE__) == TIM4) || \
  8934. ((__INSTANCE__) == TIM5) || \
  8935. ((__INSTANCE__) == TIM6) || \
  8936. ((__INSTANCE__) == TIM7) || \
  8937. ((__INSTANCE__) == TIM8))
  8938. /******************** USART Instances : Synchronous mode **********************/
  8939. #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8940. ((__INSTANCE__) == USART2) || \
  8941. ((__INSTANCE__) == USART3) || \
  8942. ((__INSTANCE__) == USART6))
  8943. /******************** UART Instances : Asynchronous mode **********************/
  8944. #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8945. ((__INSTANCE__) == USART2) || \
  8946. ((__INSTANCE__) == USART3) || \
  8947. ((__INSTANCE__) == UART4) || \
  8948. ((__INSTANCE__) == UART5) || \
  8949. ((__INSTANCE__) == USART6) || \
  8950. ((__INSTANCE__) == UART7) || \
  8951. ((__INSTANCE__) == UART8))
  8952. /****************** UART Instances : Driver Enable *****************/
  8953. #define IS_UART_DRIVER_ENABLE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8954. ((__INSTANCE__) == USART2) || \
  8955. ((__INSTANCE__) == USART3) || \
  8956. ((__INSTANCE__) == UART4) || \
  8957. ((__INSTANCE__) == UART5) || \
  8958. ((__INSTANCE__) == USART6) || \
  8959. ((__INSTANCE__) == UART7) || \
  8960. ((__INSTANCE__) == UART8))
  8961. /****************** UART Instances : Hardware Flow control ********************/
  8962. #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8963. ((__INSTANCE__) == USART2) || \
  8964. ((__INSTANCE__) == USART3) || \
  8965. ((__INSTANCE__) == UART4) || \
  8966. ((__INSTANCE__) == UART5) || \
  8967. ((__INSTANCE__) == USART6) || \
  8968. ((__INSTANCE__) == UART7) || \
  8969. ((__INSTANCE__) == UART8))
  8970. /********************* UART Instances : Smart card mode ***********************/
  8971. #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8972. ((__INSTANCE__) == USART2) || \
  8973. ((__INSTANCE__) == USART3) || \
  8974. ((__INSTANCE__) == USART6))
  8975. /*********************** UART Instances : IRDA mode ***************************/
  8976. #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  8977. ((__INSTANCE__) == USART2) || \
  8978. ((__INSTANCE__) == USART3) || \
  8979. ((__INSTANCE__) == UART4) || \
  8980. ((__INSTANCE__) == UART5) || \
  8981. ((__INSTANCE__) == USART6) || \
  8982. ((__INSTANCE__) == UART7) || \
  8983. ((__INSTANCE__) == UART8))
  8984. /****************************** IWDG Instances ********************************/
  8985. #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG)
  8986. /****************************** WWDG Instances ********************************/
  8987. #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG)
  8988. /******************************************************************************/
  8989. /* For a painless codes migration between the STM32F7xx device product */
  8990. /* lines, the aliases defined below are put in place to overcome the */
  8991. /* differences in the interrupt handlers and IRQn definitions. */
  8992. /* No need to update developed interrupt code when moving across */
  8993. /* product lines within the same STM32F7 Family */
  8994. /******************************************************************************/
  8995. /* Aliases for __IRQn */
  8996. #define HASH_RNG_IRQn RNG_IRQn
  8997. /* Aliases for __IRQHandler */
  8998. #define HASH_RNG_IRQHandler RNG_IRQHandler
  8999. /**
  9000. * @}
  9001. */
  9002. /**
  9003. * @}
  9004. */
  9005. /**
  9006. * @}
  9007. */
  9008. #ifdef __cplusplus
  9009. }
  9010. #endif /* __cplusplus */
  9011. #endif /* __STM32F767xx_H */
  9012. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/