You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

10442 lines
699 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f479xx.h
  4. * @author MCD Application Team
  5. * @version V2.5.1
  6. * @date 28-June-2016
  7. * @brief CMSIS STM32F479xx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - peripherals registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32f479xx
  47. * @{
  48. */
  49. #ifndef __STM32F479xx_H
  50. #define __STM32F479xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  59. */
  60. #define __CM4_REV 0x0001U /*!< Core revision r0p1 */
  61. #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */
  62. #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  64. #define __FPU_PRESENT 1U /*!< FPU present */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. typedef enum
  76. {
  77. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  79. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  80. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  81. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  82. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  83. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  84. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  85. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  86. /****** STM32 specific Interrupt Numbers **********************************************************************/
  87. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  88. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  89. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  90. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  91. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  92. RCC_IRQn = 5, /*!< RCC global Interrupt */
  93. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  94. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  95. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  96. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  97. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  98. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  99. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  100. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  101. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  102. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  103. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  104. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  105. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  106. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  107. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  108. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  109. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  110. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  111. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  112. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  113. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  114. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  115. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  116. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  117. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  118. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  119. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  120. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  121. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  122. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  123. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  124. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  125. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  126. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  127. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  128. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  129. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  130. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  131. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  132. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  133. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare global interrupt */
  134. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  135. FMC_IRQn = 48, /*!< FMC global Interrupt */
  136. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  137. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  138. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  139. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  140. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  141. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  142. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  143. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  144. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  145. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  146. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  147. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  148. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  149. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  150. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  151. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  152. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  153. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  154. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  155. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  156. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  157. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  158. USART6_IRQn = 71, /*!< USART6 global interrupt */
  159. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  160. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  161. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  162. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  163. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  164. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  165. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  166. CRYP_IRQn = 79, /*!< CRYP crypto global interrupt */
  167. HASH_RNG_IRQn = 80, /*!< Hash and Rng global interrupt */
  168. FPU_IRQn = 81, /*!< FPU global interrupt */
  169. UART7_IRQn = 82, /*!< UART7 global interrupt */
  170. UART8_IRQn = 83, /*!< UART8 global interrupt */
  171. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  172. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  173. SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
  174. SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
  175. LTDC_IRQn = 88, /*!< LTDC global Interrupt */
  176. LTDC_ER_IRQn = 89, /*!< LTDC Error global Interrupt */
  177. DMA2D_IRQn = 90, /*!< DMA2D global Interrupt */
  178. QUADSPI_IRQn = 91, /*!< QUADSPI global Interrupt */
  179. DSI_IRQn = 92 /*!< DSI global Interrupt */
  180. } IRQn_Type;
  181. /**
  182. * @}
  183. */
  184. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  185. #include "system_stm32f4xx.h"
  186. #include <stdint.h>
  187. /** @addtogroup Peripheral_registers_structures
  188. * @{
  189. */
  190. /**
  191. * @brief Analog to Digital Converter
  192. */
  193. typedef struct
  194. {
  195. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  196. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  197. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  198. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  199. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  200. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  201. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  202. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  203. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  204. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  205. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  206. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  207. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  208. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  209. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  210. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  211. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  212. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  213. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  214. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  215. } ADC_TypeDef;
  216. typedef struct
  217. {
  218. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  219. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  220. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  221. AND triple modes, Address offset: ADC1 base address + 0x308 */
  222. } ADC_Common_TypeDef;
  223. /**
  224. * @brief Controller Area Network TxMailBox
  225. */
  226. typedef struct
  227. {
  228. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  229. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  230. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  231. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  232. } CAN_TxMailBox_TypeDef;
  233. /**
  234. * @brief Controller Area Network FIFOMailBox
  235. */
  236. typedef struct
  237. {
  238. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  239. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  240. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  241. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  242. } CAN_FIFOMailBox_TypeDef;
  243. /**
  244. * @brief Controller Area Network FilterRegister
  245. */
  246. typedef struct
  247. {
  248. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  249. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  250. } CAN_FilterRegister_TypeDef;
  251. /**
  252. * @brief Controller Area Network
  253. */
  254. typedef struct
  255. {
  256. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  257. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  258. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  259. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  260. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  261. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  262. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  263. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  264. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  265. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  266. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  267. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  268. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  269. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  270. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  271. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  272. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  273. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  274. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  275. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  276. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  277. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  278. } CAN_TypeDef;
  279. /**
  280. * @brief CRC calculation unit
  281. */
  282. typedef struct
  283. {
  284. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  285. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  286. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  287. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  288. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  289. } CRC_TypeDef;
  290. /**
  291. * @brief Digital to Analog Converter
  292. */
  293. typedef struct
  294. {
  295. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  296. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  297. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  298. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  299. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  300. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  301. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  302. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  303. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  304. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  305. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  306. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  307. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  308. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  309. } DAC_TypeDef;
  310. /**
  311. * @brief Debug MCU
  312. */
  313. typedef struct
  314. {
  315. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  316. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  317. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  318. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  319. }DBGMCU_TypeDef;
  320. /**
  321. * @brief DCMI
  322. */
  323. typedef struct
  324. {
  325. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  326. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  327. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  328. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  329. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  330. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  331. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  332. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  333. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  334. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  335. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  336. } DCMI_TypeDef;
  337. /**
  338. * @brief DMA Controller
  339. */
  340. typedef struct
  341. {
  342. __IO uint32_t CR; /*!< DMA stream x configuration register */
  343. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  344. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  345. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  346. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  347. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  348. } DMA_Stream_TypeDef;
  349. typedef struct
  350. {
  351. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  352. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  353. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  354. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  355. } DMA_TypeDef;
  356. /**
  357. * @brief DMA2D Controller
  358. */
  359. typedef struct
  360. {
  361. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  362. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  363. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  364. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  365. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  366. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  367. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  368. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  369. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  370. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  371. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  372. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  373. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  374. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  375. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  376. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  377. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  378. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  379. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  380. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  381. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
  382. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
  383. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
  384. } DMA2D_TypeDef;
  385. /**
  386. * @brief DSI Controller
  387. */
  388. typedef struct
  389. {
  390. __IO uint32_t VR; /*!< DSI Host Version Register, Address offset: 0x00 */
  391. __IO uint32_t CR; /*!< DSI Host Control Register, Address offset: 0x04 */
  392. __IO uint32_t CCR; /*!< DSI HOST Clock Control Register, Address offset: 0x08 */
  393. __IO uint32_t LVCIDR; /*!< DSI Host LTDC VCID Register, Address offset: 0x0C */
  394. __IO uint32_t LCOLCR; /*!< DSI Host LTDC Color Coding Register, Address offset: 0x10 */
  395. __IO uint32_t LPCR; /*!< DSI Host LTDC Polarity Configuration Register, Address offset: 0x14 */
  396. __IO uint32_t LPMCR; /*!< DSI Host Low-Power Mode Configuration Register, Address offset: 0x18 */
  397. uint32_t RESERVED0[4]; /*!< Reserved, 0x1C - 0x2B */
  398. __IO uint32_t PCR; /*!< DSI Host Protocol Configuration Register, Address offset: 0x2C */
  399. __IO uint32_t GVCIDR; /*!< DSI Host Generic VCID Register, Address offset: 0x30 */
  400. __IO uint32_t MCR; /*!< DSI Host Mode Configuration Register, Address offset: 0x34 */
  401. __IO uint32_t VMCR; /*!< DSI Host Video Mode Configuration Register, Address offset: 0x38 */
  402. __IO uint32_t VPCR; /*!< DSI Host Video Packet Configuration Register, Address offset: 0x3C */
  403. __IO uint32_t VCCR; /*!< DSI Host Video Chunks Configuration Register, Address offset: 0x40 */
  404. __IO uint32_t VNPCR; /*!< DSI Host Video Null Packet Configuration Register, Address offset: 0x44 */
  405. __IO uint32_t VHSACR; /*!< DSI Host Video HSA Configuration Register, Address offset: 0x48 */
  406. __IO uint32_t VHBPCR; /*!< DSI Host Video HBP Configuration Register, Address offset: 0x4C */
  407. __IO uint32_t VLCR; /*!< DSI Host Video Line Configuration Register, Address offset: 0x50 */
  408. __IO uint32_t VVSACR; /*!< DSI Host Video VSA Configuration Register, Address offset: 0x54 */
  409. __IO uint32_t VVBPCR; /*!< DSI Host Video VBP Configuration Register, Address offset: 0x58 */
  410. __IO uint32_t VVFPCR; /*!< DSI Host Video VFP Configuration Register, Address offset: 0x5C */
  411. __IO uint32_t VVACR; /*!< DSI Host Video VA Configuration Register, Address offset: 0x60 */
  412. __IO uint32_t LCCR; /*!< DSI Host LTDC Command Configuration Register, Address offset: 0x64 */
  413. __IO uint32_t CMCR; /*!< DSI Host Command Mode Configuration Register, Address offset: 0x68 */
  414. __IO uint32_t GHCR; /*!< DSI Host Generic Header Configuration Register, Address offset: 0x6C */
  415. __IO uint32_t GPDR; /*!< DSI Host Generic Payload Data Register, Address offset: 0x70 */
  416. __IO uint32_t GPSR; /*!< DSI Host Generic Packet Status Register, Address offset: 0x74 */
  417. __IO uint32_t TCCR[6]; /*!< DSI Host Timeout Counter Configuration Register, Address offset: 0x78-0x8F */
  418. __IO uint32_t TDCR; /*!< DSI Host 3D Configuration Register, Address offset: 0x90 */
  419. __IO uint32_t CLCR; /*!< DSI Host Clock Lane Configuration Register, Address offset: 0x94 */
  420. __IO uint32_t CLTCR; /*!< DSI Host Clock Lane Timer Configuration Register, Address offset: 0x98 */
  421. __IO uint32_t DLTCR; /*!< DSI Host Data Lane Timer Configuration Register, Address offset: 0x9C */
  422. __IO uint32_t PCTLR; /*!< DSI Host PHY Control Register, Address offset: 0xA0 */
  423. __IO uint32_t PCONFR; /*!< DSI Host PHY Configuration Register, Address offset: 0xA4 */
  424. __IO uint32_t PUCR; /*!< DSI Host PHY ULPS Control Register, Address offset: 0xA8 */
  425. __IO uint32_t PTTCR; /*!< DSI Host PHY TX Triggers Configuration Register, Address offset: 0xAC */
  426. __IO uint32_t PSR; /*!< DSI Host PHY Status Register, Address offset: 0xB0 */
  427. uint32_t RESERVED1[2]; /*!< Reserved, 0xB4 - 0xBB */
  428. __IO uint32_t ISR[2]; /*!< DSI Host Interrupt & Status Register, Address offset: 0xBC-0xC3 */
  429. __IO uint32_t IER[2]; /*!< DSI Host Interrupt Enable Register, Address offset: 0xC4-0xCB */
  430. uint32_t RESERVED2[3]; /*!< Reserved, 0xD0 - 0xD7 */
  431. __IO uint32_t FIR[2]; /*!< DSI Host Force Interrupt Register, Address offset: 0xD8-0xDF */
  432. uint32_t RESERVED3[8]; /*!< Reserved, 0xE0 - 0xFF */
  433. __IO uint32_t VSCR; /*!< DSI Host Video Shadow Control Register, Address offset: 0x100 */
  434. uint32_t RESERVED4[2]; /*!< Reserved, 0x104 - 0x10B */
  435. __IO uint32_t LCVCIDR; /*!< DSI Host LTDC Current VCID Register, Address offset: 0x10C */
  436. __IO uint32_t LCCCR; /*!< DSI Host LTDC Current Color Coding Register, Address offset: 0x110 */
  437. uint32_t RESERVED5; /*!< Reserved, 0x114 */
  438. __IO uint32_t LPMCCR; /*!< DSI Host Low-power Mode Current Configuration Register, Address offset: 0x118 */
  439. uint32_t RESERVED6[7]; /*!< Reserved, 0x11C - 0x137 */
  440. __IO uint32_t VMCCR; /*!< DSI Host Video Mode Current Configuration Register, Address offset: 0x138 */
  441. __IO uint32_t VPCCR; /*!< DSI Host Video Packet Current Configuration Register, Address offset: 0x13C */
  442. __IO uint32_t VCCCR; /*!< DSI Host Video Chuncks Current Configuration Register, Address offset: 0x140 */
  443. __IO uint32_t VNPCCR; /*!< DSI Host Video Null Packet Current Configuration Register, Address offset: 0x144 */
  444. __IO uint32_t VHSACCR; /*!< DSI Host Video HSA Current Configuration Register, Address offset: 0x148 */
  445. __IO uint32_t VHBPCCR; /*!< DSI Host Video HBP Current Configuration Register, Address offset: 0x14C */
  446. __IO uint32_t VLCCR; /*!< DSI Host Video Line Current Configuration Register, Address offset: 0x150 */
  447. __IO uint32_t VVSACCR; /*!< DSI Host Video VSA Current Configuration Register, Address offset: 0x154 */
  448. __IO uint32_t VVBPCCR; /*!< DSI Host Video VBP Current Configuration Register, Address offset: 0x158 */
  449. __IO uint32_t VVFPCCR; /*!< DSI Host Video VFP Current Configuration Register, Address offset: 0x15C */
  450. __IO uint32_t VVACCR; /*!< DSI Host Video VA Current Configuration Register, Address offset: 0x160 */
  451. uint32_t RESERVED7[11]; /*!< Reserved, 0x164 - 0x18F */
  452. __IO uint32_t TDCCR; /*!< DSI Host 3D Current Configuration Register, Address offset: 0x190 */
  453. uint32_t RESERVED8[155]; /*!< Reserved, 0x194 - 0x3FF */
  454. __IO uint32_t WCFGR; /*!< DSI Wrapper Configuration Register, Address offset: 0x400 */
  455. __IO uint32_t WCR; /*!< DSI Wrapper Control Register, Address offset: 0x404 */
  456. __IO uint32_t WIER; /*!< DSI Wrapper Interrupt Enable Register, Address offset: 0x408 */
  457. __IO uint32_t WISR; /*!< DSI Wrapper Interrupt and Status Register, Address offset: 0x40C */
  458. __IO uint32_t WIFCR; /*!< DSI Wrapper Interrupt Flag Clear Register, Address offset: 0x410 */
  459. uint32_t RESERVED9; /*!< Reserved, 0x414 */
  460. __IO uint32_t WPCR[5]; /*!< DSI Wrapper PHY Configuration Register, Address offset: 0x418-0x42B */
  461. uint32_t RESERVED10; /*!< Reserved, 0x42C */
  462. __IO uint32_t WRPCR; /*!< DSI Wrapper Regulator and PLL Control Register, Address offset: 0x430 */
  463. } DSI_TypeDef;
  464. /**
  465. * @brief Ethernet MAC
  466. */
  467. typedef struct
  468. {
  469. __IO uint32_t MACCR;
  470. __IO uint32_t MACFFR;
  471. __IO uint32_t MACHTHR;
  472. __IO uint32_t MACHTLR;
  473. __IO uint32_t MACMIIAR;
  474. __IO uint32_t MACMIIDR;
  475. __IO uint32_t MACFCR;
  476. __IO uint32_t MACVLANTR; /* 8 */
  477. uint32_t RESERVED0[2];
  478. __IO uint32_t MACRWUFFR; /* 11 */
  479. __IO uint32_t MACPMTCSR;
  480. uint32_t RESERVED1[2];
  481. __IO uint32_t MACSR; /* 15 */
  482. __IO uint32_t MACIMR;
  483. __IO uint32_t MACA0HR;
  484. __IO uint32_t MACA0LR;
  485. __IO uint32_t MACA1HR;
  486. __IO uint32_t MACA1LR;
  487. __IO uint32_t MACA2HR;
  488. __IO uint32_t MACA2LR;
  489. __IO uint32_t MACA3HR;
  490. __IO uint32_t MACA3LR; /* 24 */
  491. uint32_t RESERVED2[40];
  492. __IO uint32_t MMCCR; /* 65 */
  493. __IO uint32_t MMCRIR;
  494. __IO uint32_t MMCTIR;
  495. __IO uint32_t MMCRIMR;
  496. __IO uint32_t MMCTIMR; /* 69 */
  497. uint32_t RESERVED3[14];
  498. __IO uint32_t MMCTGFSCCR; /* 84 */
  499. __IO uint32_t MMCTGFMSCCR;
  500. uint32_t RESERVED4[5];
  501. __IO uint32_t MMCTGFCR;
  502. uint32_t RESERVED5[10];
  503. __IO uint32_t MMCRFCECR;
  504. __IO uint32_t MMCRFAECR;
  505. uint32_t RESERVED6[10];
  506. __IO uint32_t MMCRGUFCR;
  507. uint32_t RESERVED7[334];
  508. __IO uint32_t PTPTSCR;
  509. __IO uint32_t PTPSSIR;
  510. __IO uint32_t PTPTSHR;
  511. __IO uint32_t PTPTSLR;
  512. __IO uint32_t PTPTSHUR;
  513. __IO uint32_t PTPTSLUR;
  514. __IO uint32_t PTPTSAR;
  515. __IO uint32_t PTPTTHR;
  516. __IO uint32_t PTPTTLR;
  517. __IO uint32_t RESERVED8;
  518. __IO uint32_t PTPTSSR;
  519. uint32_t RESERVED9[565];
  520. __IO uint32_t DMABMR;
  521. __IO uint32_t DMATPDR;
  522. __IO uint32_t DMARPDR;
  523. __IO uint32_t DMARDLAR;
  524. __IO uint32_t DMATDLAR;
  525. __IO uint32_t DMASR;
  526. __IO uint32_t DMAOMR;
  527. __IO uint32_t DMAIER;
  528. __IO uint32_t DMAMFBOCR;
  529. __IO uint32_t DMARSWTR;
  530. uint32_t RESERVED10[8];
  531. __IO uint32_t DMACHTDR;
  532. __IO uint32_t DMACHRDR;
  533. __IO uint32_t DMACHTBAR;
  534. __IO uint32_t DMACHRBAR;
  535. } ETH_TypeDef;
  536. /**
  537. * @brief External Interrupt/Event Controller
  538. */
  539. typedef struct
  540. {
  541. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  542. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  543. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  544. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  545. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  546. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  547. } EXTI_TypeDef;
  548. /**
  549. * @brief FLASH Registers
  550. */
  551. typedef struct
  552. {
  553. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  554. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  555. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  556. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  557. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  558. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  559. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  560. } FLASH_TypeDef;
  561. /**
  562. * @brief Flexible Memory Controller
  563. */
  564. typedef struct
  565. {
  566. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  567. } FMC_Bank1_TypeDef;
  568. /**
  569. * @brief Flexible Memory Controller Bank1E
  570. */
  571. typedef struct
  572. {
  573. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  574. } FMC_Bank1E_TypeDef;
  575. /**
  576. * @brief Flexible Memory Controller Bank3
  577. */
  578. typedef struct
  579. {
  580. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  581. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  582. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  583. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  584. uint32_t RESERVED; /*!< Reserved, 0x90 */
  585. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  586. } FMC_Bank3_TypeDef;
  587. /**
  588. * @brief Flexible Memory Controller Bank5_6
  589. */
  590. typedef struct
  591. {
  592. __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
  593. __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
  594. __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
  595. __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
  596. __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
  597. } FMC_Bank5_6_TypeDef;
  598. /**
  599. * @brief General Purpose I/O
  600. */
  601. typedef struct
  602. {
  603. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  604. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  605. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  606. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  607. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  608. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  609. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  610. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  611. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  612. } GPIO_TypeDef;
  613. /**
  614. * @brief System configuration controller
  615. */
  616. typedef struct
  617. {
  618. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  619. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  620. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  621. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  622. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  623. } SYSCFG_TypeDef;
  624. /**
  625. * @brief Inter-integrated Circuit Interface
  626. */
  627. typedef struct
  628. {
  629. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  630. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  631. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  632. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  633. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  634. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  635. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  636. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  637. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  638. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  639. } I2C_TypeDef;
  640. /**
  641. * @brief Independent WATCHDOG
  642. */
  643. typedef struct
  644. {
  645. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  646. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  647. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  648. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  649. } IWDG_TypeDef;
  650. /**
  651. * @brief LCD-TFT Display Controller
  652. */
  653. typedef struct
  654. {
  655. uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */
  656. __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */
  657. __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */
  658. __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */
  659. __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */
  660. __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */
  661. uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */
  662. __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */
  663. uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */
  664. __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */
  665. uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */
  666. __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */
  667. __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */
  668. __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */
  669. __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
  670. __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */
  671. __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */
  672. } LTDC_TypeDef;
  673. /**
  674. * @brief LCD-TFT Display layer x Controller
  675. */
  676. typedef struct
  677. {
  678. __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */
  679. __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
  680. __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */
  681. __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */
  682. __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */
  683. __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */
  684. __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */
  685. __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */
  686. uint32_t RESERVED0[2]; /*!< Reserved */
  687. __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */
  688. __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */
  689. __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */
  690. uint32_t RESERVED1[3]; /*!< Reserved */
  691. __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */
  692. } LTDC_Layer_TypeDef;
  693. /**
  694. * @brief Power Control
  695. */
  696. typedef struct
  697. {
  698. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  699. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  700. } PWR_TypeDef;
  701. /**
  702. * @brief Reset and Clock Control
  703. */
  704. typedef struct
  705. {
  706. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  707. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  708. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  709. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  710. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  711. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  712. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  713. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  714. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  715. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  716. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  717. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  718. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  719. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  720. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  721. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  722. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  723. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  724. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  725. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  726. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  727. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  728. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  729. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  730. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  731. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  732. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  733. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  734. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  735. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  736. __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
  737. __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */
  738. } RCC_TypeDef;
  739. /**
  740. * @brief Real-Time Clock
  741. */
  742. typedef struct
  743. {
  744. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  745. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  746. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  747. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  748. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  749. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  750. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  751. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  752. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  753. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  754. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  755. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  756. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  757. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  758. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  759. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  760. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  761. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  762. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  763. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  764. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  765. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  766. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  767. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  768. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  769. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  770. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  771. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  772. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  773. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  774. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  775. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  776. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  777. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  778. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  779. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  780. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  781. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  782. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  783. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  784. } RTC_TypeDef;
  785. /**
  786. * @brief Serial Audio Interface
  787. */
  788. typedef struct
  789. {
  790. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  791. } SAI_TypeDef;
  792. typedef struct
  793. {
  794. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  795. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  796. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  797. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  798. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  799. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  800. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  801. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  802. } SAI_Block_TypeDef;
  803. /**
  804. * @brief SD host Interface
  805. */
  806. typedef struct
  807. {
  808. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  809. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  810. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  811. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  812. __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  813. __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  814. __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  815. __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  816. __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  817. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  818. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  819. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  820. __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  821. __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  822. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  823. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  824. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  825. __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  826. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  827. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  828. } SDIO_TypeDef;
  829. /**
  830. * @brief Serial Peripheral Interface
  831. */
  832. typedef struct
  833. {
  834. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  835. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  836. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  837. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  838. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  839. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  840. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  841. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  842. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  843. } SPI_TypeDef;
  844. /**
  845. * @brief QUAD Serial Peripheral Interface
  846. */
  847. typedef struct
  848. {
  849. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  850. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  851. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  852. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  853. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  854. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  855. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  856. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  857. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  858. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  859. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  860. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  861. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  862. } QUADSPI_TypeDef;
  863. /**
  864. * @brief TIM
  865. */
  866. typedef struct
  867. {
  868. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  869. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  870. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  871. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  872. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  873. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  874. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  875. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  876. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  877. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  878. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  879. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  880. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  881. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  882. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  883. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  884. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  885. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  886. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  887. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  888. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  889. } TIM_TypeDef;
  890. /**
  891. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  892. */
  893. typedef struct
  894. {
  895. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  896. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  897. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  898. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  899. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  900. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  901. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  902. } USART_TypeDef;
  903. /**
  904. * @brief Window WATCHDOG
  905. */
  906. typedef struct
  907. {
  908. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  909. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  910. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  911. } WWDG_TypeDef;
  912. /**
  913. * @brief Crypto Processor
  914. */
  915. typedef struct
  916. {
  917. __IO uint32_t CR; /*!< CRYP control register, Address offset: 0x00 */
  918. __IO uint32_t SR; /*!< CRYP status register, Address offset: 0x04 */
  919. __IO uint32_t DR; /*!< CRYP data input register, Address offset: 0x08 */
  920. __IO uint32_t DOUT; /*!< CRYP data output register, Address offset: 0x0C */
  921. __IO uint32_t DMACR; /*!< CRYP DMA control register, Address offset: 0x10 */
  922. __IO uint32_t IMSCR; /*!< CRYP interrupt mask set/clear register, Address offset: 0x14 */
  923. __IO uint32_t RISR; /*!< CRYP raw interrupt status register, Address offset: 0x18 */
  924. __IO uint32_t MISR; /*!< CRYP masked interrupt status register, Address offset: 0x1C */
  925. __IO uint32_t K0LR; /*!< CRYP key left register 0, Address offset: 0x20 */
  926. __IO uint32_t K0RR; /*!< CRYP key right register 0, Address offset: 0x24 */
  927. __IO uint32_t K1LR; /*!< CRYP key left register 1, Address offset: 0x28 */
  928. __IO uint32_t K1RR; /*!< CRYP key right register 1, Address offset: 0x2C */
  929. __IO uint32_t K2LR; /*!< CRYP key left register 2, Address offset: 0x30 */
  930. __IO uint32_t K2RR; /*!< CRYP key right register 2, Address offset: 0x34 */
  931. __IO uint32_t K3LR; /*!< CRYP key left register 3, Address offset: 0x38 */
  932. __IO uint32_t K3RR; /*!< CRYP key right register 3, Address offset: 0x3C */
  933. __IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address offset: 0x40 */
  934. __IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address offset: 0x44 */
  935. __IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address offset: 0x48 */
  936. __IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address offset: 0x4C */
  937. __IO uint32_t CSGCMCCM0R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 0, Address offset: 0x50 */
  938. __IO uint32_t CSGCMCCM1R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 1, Address offset: 0x54 */
  939. __IO uint32_t CSGCMCCM2R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 2, Address offset: 0x58 */
  940. __IO uint32_t CSGCMCCM3R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 3, Address offset: 0x5C */
  941. __IO uint32_t CSGCMCCM4R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 4, Address offset: 0x60 */
  942. __IO uint32_t CSGCMCCM5R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 5, Address offset: 0x64 */
  943. __IO uint32_t CSGCMCCM6R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 6, Address offset: 0x68 */
  944. __IO uint32_t CSGCMCCM7R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 7, Address offset: 0x6C */
  945. __IO uint32_t CSGCM0R; /*!< CRYP GCM/GMAC context swap register 0, Address offset: 0x70 */
  946. __IO uint32_t CSGCM1R; /*!< CRYP GCM/GMAC context swap register 1, Address offset: 0x74 */
  947. __IO uint32_t CSGCM2R; /*!< CRYP GCM/GMAC context swap register 2, Address offset: 0x78 */
  948. __IO uint32_t CSGCM3R; /*!< CRYP GCM/GMAC context swap register 3, Address offset: 0x7C */
  949. __IO uint32_t CSGCM4R; /*!< CRYP GCM/GMAC context swap register 4, Address offset: 0x80 */
  950. __IO uint32_t CSGCM5R; /*!< CRYP GCM/GMAC context swap register 5, Address offset: 0x84 */
  951. __IO uint32_t CSGCM6R; /*!< CRYP GCM/GMAC context swap register 6, Address offset: 0x88 */
  952. __IO uint32_t CSGCM7R; /*!< CRYP GCM/GMAC context swap register 7, Address offset: 0x8C */
  953. } CRYP_TypeDef;
  954. /**
  955. * @brief HASH
  956. */
  957. typedef struct
  958. {
  959. __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */
  960. __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */
  961. __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */
  962. __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
  963. __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */
  964. __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */
  965. uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
  966. __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */
  967. } HASH_TypeDef;
  968. /**
  969. * @brief HASH_DIGEST
  970. */
  971. typedef struct
  972. {
  973. __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */
  974. } HASH_DIGEST_TypeDef;
  975. /**
  976. * @brief RNG
  977. */
  978. typedef struct
  979. {
  980. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  981. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  982. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  983. } RNG_TypeDef;
  984. /**
  985. * @brief USB_OTG_Core_Registers
  986. */
  987. typedef struct
  988. {
  989. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  990. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  991. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  992. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  993. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  994. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  995. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  996. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  997. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  998. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  999. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  1000. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  1001. uint32_t Reserved30[2]; /*!< Reserved 030h */
  1002. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  1003. __IO uint32_t CID; /*!< User ID Register 03Ch */
  1004. uint32_t Reserved5[3]; /*!< Reserved 040h-048h */
  1005. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
  1006. uint32_t Reserved6; /*!< Reserved 050h */
  1007. __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
  1008. uint32_t Reserved; /*!< Reserved 058h */
  1009. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  1010. uint32_t Reserved43[40]; /*!< Reserved 058h-0FFh */
  1011. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  1012. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  1013. } USB_OTG_GlobalTypeDef;
  1014. /**
  1015. * @brief USB_OTG_device_Registers
  1016. */
  1017. typedef struct
  1018. {
  1019. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  1020. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  1021. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  1022. uint32_t Reserved0C; /*!< Reserved 80Ch */
  1023. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  1024. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  1025. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  1026. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  1027. uint32_t Reserved20; /*!< Reserved 820h */
  1028. uint32_t Reserved9; /*!< Reserved 824h */
  1029. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  1030. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  1031. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  1032. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  1033. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  1034. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  1035. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  1036. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  1037. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  1038. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  1039. } USB_OTG_DeviceTypeDef;
  1040. /**
  1041. * @brief USB_OTG_IN_Endpoint-Specific_Register
  1042. */
  1043. typedef struct
  1044. {
  1045. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  1046. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  1047. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  1048. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  1049. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  1050. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  1051. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  1052. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  1053. } USB_OTG_INEndpointTypeDef;
  1054. /**
  1055. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  1056. */
  1057. typedef struct
  1058. {
  1059. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  1060. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  1061. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  1062. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  1063. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  1064. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  1065. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  1066. } USB_OTG_OUTEndpointTypeDef;
  1067. /**
  1068. * @brief USB_OTG_Host_Mode_Register_Structures
  1069. */
  1070. typedef struct
  1071. {
  1072. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  1073. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  1074. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  1075. uint32_t Reserved40C; /*!< Reserved 40Ch */
  1076. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  1077. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  1078. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  1079. } USB_OTG_HostTypeDef;
  1080. /**
  1081. * @brief USB_OTG_Host_Channel_Specific_Registers
  1082. */
  1083. typedef struct
  1084. {
  1085. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  1086. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  1087. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  1088. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  1089. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  1090. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  1091. uint32_t Reserved[2]; /*!< Reserved */
  1092. } USB_OTG_HostChannelTypeDef;
  1093. /**
  1094. * @}
  1095. */
  1096. /** @addtogroup Peripheral_memory_map
  1097. * @{
  1098. */
  1099. #define FLASH_BASE 0x08000000U /*!< FLASH(up to 1 MB) base address in the alias region */
  1100. #define CCMDATARAM_BASE 0x10000000U /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */
  1101. #define SRAM1_BASE 0x20000000U /*!< SRAM1(160 KB) base address in the alias region */
  1102. #define SRAM2_BASE 0x20028000U /*!< SRAM2(32 KB) base address in the alias region */
  1103. #define SRAM3_BASE 0x20030000U /*!< SRAM3(128 KB) base address in the alias region */
  1104. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  1105. #define BKPSRAM_BASE 0x40024000U /*!< Backup SRAM(4 KB) base address in the alias region */
  1106. #define FMC_R_BASE 0xA0000000U /*!< FMC registers base address */
  1107. #define QSPI_R_BASE 0xA0001000U /*!< QuadSPI registers base address */
  1108. #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(112 KB) base address in the bit-band region */
  1109. #define SRAM2_BB_BASE 0x22500000U /*!< SRAM2(16 KB) base address in the bit-band region */
  1110. #define SRAM3_BB_BASE 0x22600000U /*!< SRAM3(64 KB) base address in the bit-band region */
  1111. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  1112. #define BKPSRAM_BB_BASE 0x42480000U /*!< Backup SRAM(4 KB) base address in the bit-band region */
  1113. #define FLASH_END 0x081FFFFFU /*!< FLASH end address */
  1114. #define CCMDATARAM_END 0x1000FFFFU /*!< CCM data RAM end address */
  1115. /* Legacy defines */
  1116. #define SRAM_BASE SRAM1_BASE
  1117. #define SRAM_BB_BASE SRAM1_BB_BASE
  1118. /*!< Peripheral memory map */
  1119. #define APB1PERIPH_BASE PERIPH_BASE
  1120. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  1121. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  1122. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  1123. /*!< APB1 peripherals */
  1124. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  1125. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  1126. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  1127. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  1128. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  1129. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  1130. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
  1131. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
  1132. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
  1133. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  1134. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  1135. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  1136. #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400U)
  1137. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  1138. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  1139. #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000U)
  1140. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  1141. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  1142. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
  1143. #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
  1144. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  1145. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  1146. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  1147. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  1148. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
  1149. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  1150. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  1151. #define UART7_BASE (APB1PERIPH_BASE + 0x7800U)
  1152. #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U)
  1153. /*!< APB2 peripherals */
  1154. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  1155. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
  1156. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  1157. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  1158. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  1159. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
  1160. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
  1161. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  1162. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00U)
  1163. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  1164. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
  1165. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  1166. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  1167. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  1168. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  1169. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  1170. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
  1171. #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U)
  1172. #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U)
  1173. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U)
  1174. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U)
  1175. #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U)
  1176. #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U)
  1177. #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U)
  1178. #define DSI_BASE (APB2PERIPH_BASE + 0x6C00U)
  1179. /*!< AHB1 peripherals */
  1180. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  1181. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  1182. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  1183. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  1184. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  1185. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
  1186. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
  1187. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  1188. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
  1189. #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U)
  1190. #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U)
  1191. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  1192. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  1193. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  1194. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  1195. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  1196. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  1197. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  1198. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  1199. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  1200. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  1201. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  1202. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  1203. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  1204. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  1205. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  1206. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  1207. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  1208. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  1209. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  1210. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  1211. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  1212. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
  1213. #define ETH_MAC_BASE (ETH_BASE)
  1214. #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
  1215. #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
  1216. #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
  1217. #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
  1218. /*!< AHB2 peripherals */
  1219. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
  1220. #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000U)
  1221. #define HASH_BASE (AHB2PERIPH_BASE + 0x60400U)
  1222. #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710U)
  1223. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
  1224. /*!< FMC Bankx registers base address */
  1225. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
  1226. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
  1227. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
  1228. #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U)
  1229. /*!< Debug MCU registers base address */
  1230. #define DBGMCU_BASE 0xE0042000U
  1231. /*!< USB registers base address */
  1232. #define USB_OTG_HS_PERIPH_BASE 0x40040000U
  1233. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  1234. #define USB_OTG_GLOBAL_BASE 0x000U
  1235. #define USB_OTG_DEVICE_BASE 0x800U
  1236. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  1237. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  1238. #define USB_OTG_EP_REG_SIZE 0x20U
  1239. #define USB_OTG_HOST_BASE 0x400U
  1240. #define USB_OTG_HOST_PORT_BASE 0x440U
  1241. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  1242. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  1243. #define USB_OTG_PCGCCTL_BASE 0xE00U
  1244. #define USB_OTG_FIFO_BASE 0x1000U
  1245. #define USB_OTG_FIFO_SIZE 0x1000U
  1246. /**
  1247. * @}
  1248. */
  1249. /** @addtogroup Peripheral_declaration
  1250. * @{
  1251. */
  1252. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1253. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1254. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1255. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1256. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1257. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1258. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1259. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1260. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1261. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1262. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1263. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1264. #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
  1265. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1266. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1267. #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
  1268. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1269. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1270. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1271. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1272. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1273. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1274. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1275. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1276. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1277. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1278. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1279. #define UART7 ((USART_TypeDef *) UART7_BASE)
  1280. #define UART8 ((USART_TypeDef *) UART8_BASE)
  1281. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1282. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1283. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1284. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1285. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1286. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1287. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1288. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1289. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  1290. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1291. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  1292. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1293. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1294. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1295. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1296. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1297. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  1298. #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
  1299. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1300. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1301. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1302. #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
  1303. #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
  1304. #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
  1305. #define DSI ((DSI_TypeDef *)DSI_BASE)
  1306. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1307. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1308. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1309. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1310. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1311. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1312. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1313. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1314. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1315. #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
  1316. #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
  1317. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1318. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1319. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1320. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1321. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1322. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1323. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1324. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1325. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1326. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1327. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1328. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1329. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1330. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1331. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1332. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1333. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1334. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1335. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1336. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1337. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1338. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1339. #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
  1340. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1341. #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
  1342. #define HASH ((HASH_TypeDef *) HASH_BASE)
  1343. #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
  1344. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1345. #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1346. #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1347. #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1348. #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
  1349. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1350. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1351. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1352. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1353. /**
  1354. * @}
  1355. */
  1356. /** @addtogroup Exported_constants
  1357. * @{
  1358. */
  1359. /** @addtogroup Peripheral_Registers_Bits_Definition
  1360. * @{
  1361. */
  1362. /******************************************************************************/
  1363. /* Peripheral Registers_Bits_Definition */
  1364. /******************************************************************************/
  1365. /******************************************************************************/
  1366. /* */
  1367. /* Analog to Digital Converter */
  1368. /* */
  1369. /******************************************************************************/
  1370. /******************** Bit definition for ADC_SR register ********************/
  1371. #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */
  1372. #define ADC_SR_EOC 0x00000002U /*!<End of conversion */
  1373. #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */
  1374. #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */
  1375. #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */
  1376. #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */
  1377. /******************* Bit definition for ADC_CR1 register ********************/
  1378. #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1379. #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */
  1380. #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */
  1381. #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */
  1382. #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */
  1383. #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */
  1384. #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */
  1385. #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */
  1386. #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */
  1387. #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */
  1388. #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */
  1389. #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */
  1390. #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */
  1391. #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */
  1392. #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1393. #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */
  1394. #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */
  1395. #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */
  1396. #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */
  1397. #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */
  1398. #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */
  1399. #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */
  1400. #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */
  1401. #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */
  1402. /******************* Bit definition for ADC_CR2 register ********************/
  1403. #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */
  1404. #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */
  1405. #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */
  1406. #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */
  1407. #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */
  1408. #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */
  1409. #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1410. #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */
  1411. #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */
  1412. #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */
  1413. #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */
  1414. #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1415. #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */
  1416. #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */
  1417. #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */
  1418. #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1419. #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */
  1420. #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */
  1421. #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */
  1422. #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */
  1423. #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1424. #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */
  1425. #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */
  1426. #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */
  1427. /****************** Bit definition for ADC_SMPR1 register *******************/
  1428. #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1429. #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */
  1430. #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */
  1431. #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */
  1432. #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1433. #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */
  1434. #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */
  1435. #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */
  1436. #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1437. #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */
  1438. #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */
  1439. #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */
  1440. #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1441. #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */
  1442. #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */
  1443. #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */
  1444. #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1445. #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */
  1446. #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */
  1447. #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */
  1448. #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1449. #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */
  1450. #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */
  1451. #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */
  1452. #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1453. #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */
  1454. #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */
  1455. #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */
  1456. #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1457. #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */
  1458. #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */
  1459. #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */
  1460. #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1461. #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */
  1462. #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */
  1463. #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */
  1464. /****************** Bit definition for ADC_SMPR2 register *******************/
  1465. #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1466. #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */
  1467. #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */
  1468. #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */
  1469. #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1470. #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */
  1471. #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */
  1472. #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */
  1473. #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1474. #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */
  1475. #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */
  1476. #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */
  1477. #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1478. #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */
  1479. #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */
  1480. #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */
  1481. #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1482. #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */
  1483. #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */
  1484. #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */
  1485. #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1486. #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */
  1487. #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */
  1488. #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */
  1489. #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1490. #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */
  1491. #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */
  1492. #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */
  1493. #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1494. #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */
  1495. #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */
  1496. #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */
  1497. #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1498. #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */
  1499. #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */
  1500. #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */
  1501. #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1502. #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */
  1503. #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */
  1504. #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */
  1505. /****************** Bit definition for ADC_JOFR1 register *******************/
  1506. #define ADC_JOFR1_JOFFSET1 0x0FFFU /*!<Data offset for injected channel 1 */
  1507. /****************** Bit definition for ADC_JOFR2 register *******************/
  1508. #define ADC_JOFR2_JOFFSET2 0x0FFFU /*!<Data offset for injected channel 2 */
  1509. /****************** Bit definition for ADC_JOFR3 register *******************/
  1510. #define ADC_JOFR3_JOFFSET3 0x0FFFU /*!<Data offset for injected channel 3 */
  1511. /****************** Bit definition for ADC_JOFR4 register *******************/
  1512. #define ADC_JOFR4_JOFFSET4 0x0FFFU /*!<Data offset for injected channel 4 */
  1513. /******************* Bit definition for ADC_HTR register ********************/
  1514. #define ADC_HTR_HT 0x0FFFU /*!<Analog watchdog high threshold */
  1515. /******************* Bit definition for ADC_LTR register ********************/
  1516. #define ADC_LTR_LT 0x0FFFU /*!<Analog watchdog low threshold */
  1517. /******************* Bit definition for ADC_SQR1 register *******************/
  1518. #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1519. #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */
  1520. #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */
  1521. #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */
  1522. #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */
  1523. #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */
  1524. #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1525. #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */
  1526. #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */
  1527. #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */
  1528. #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */
  1529. #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */
  1530. #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1531. #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */
  1532. #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */
  1533. #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */
  1534. #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */
  1535. #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */
  1536. #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1537. #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */
  1538. #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */
  1539. #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */
  1540. #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */
  1541. #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */
  1542. #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */
  1543. #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */
  1544. #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */
  1545. #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */
  1546. #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */
  1547. /******************* Bit definition for ADC_SQR2 register *******************/
  1548. #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1549. #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */
  1550. #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */
  1551. #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */
  1552. #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */
  1553. #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */
  1554. #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1555. #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */
  1556. #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */
  1557. #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */
  1558. #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */
  1559. #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */
  1560. #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1561. #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */
  1562. #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */
  1563. #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */
  1564. #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */
  1565. #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */
  1566. #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1567. #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */
  1568. #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */
  1569. #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */
  1570. #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */
  1571. #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */
  1572. #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1573. #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */
  1574. #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */
  1575. #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */
  1576. #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */
  1577. #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */
  1578. #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1579. #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */
  1580. #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */
  1581. #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */
  1582. #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */
  1583. #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */
  1584. /******************* Bit definition for ADC_SQR3 register *******************/
  1585. #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1586. #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */
  1587. #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */
  1588. #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */
  1589. #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */
  1590. #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */
  1591. #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1592. #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */
  1593. #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */
  1594. #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */
  1595. #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */
  1596. #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */
  1597. #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1598. #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */
  1599. #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */
  1600. #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */
  1601. #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */
  1602. #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */
  1603. #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1604. #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */
  1605. #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */
  1606. #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */
  1607. #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */
  1608. #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */
  1609. #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1610. #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */
  1611. #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */
  1612. #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */
  1613. #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */
  1614. #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */
  1615. #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1616. #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */
  1617. #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */
  1618. #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */
  1619. #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */
  1620. #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */
  1621. /******************* Bit definition for ADC_JSQR register *******************/
  1622. #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1623. #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */
  1624. #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */
  1625. #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */
  1626. #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */
  1627. #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */
  1628. #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1629. #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */
  1630. #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */
  1631. #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */
  1632. #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */
  1633. #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */
  1634. #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1635. #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */
  1636. #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */
  1637. #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */
  1638. #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */
  1639. #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */
  1640. #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1641. #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */
  1642. #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */
  1643. #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */
  1644. #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */
  1645. #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */
  1646. #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */
  1647. #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */
  1648. #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */
  1649. /******************* Bit definition for ADC_JDR1 register *******************/
  1650. #define ADC_JDR1_JDATA 0xFFFFU /*!<Injected data */
  1651. /******************* Bit definition for ADC_JDR2 register *******************/
  1652. #define ADC_JDR2_JDATA 0xFFFFU /*!<Injected data */
  1653. /******************* Bit definition for ADC_JDR3 register *******************/
  1654. #define ADC_JDR3_JDATA 0xFFFFU /*!<Injected data */
  1655. /******************* Bit definition for ADC_JDR4 register *******************/
  1656. #define ADC_JDR4_JDATA 0xFFFFU /*!<Injected data */
  1657. /******************** Bit definition for ADC_DR register ********************/
  1658. #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */
  1659. #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */
  1660. /******************* Bit definition for ADC_CSR register ********************/
  1661. #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */
  1662. #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */
  1663. #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */
  1664. #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */
  1665. #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */
  1666. #define ADC_CSR_OVR1 0x00000020U /*!<ADC1 DMA overrun flag */
  1667. #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */
  1668. #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */
  1669. #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */
  1670. #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */
  1671. #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */
  1672. #define ADC_CSR_OVR2 0x00002000U /*!<ADC2 DMA overrun flag */
  1673. #define ADC_CSR_AWD3 0x00010000U /*!<ADC3 Analog watchdog flag */
  1674. #define ADC_CSR_EOC3 0x00020000U /*!<ADC3 End of conversion */
  1675. #define ADC_CSR_JEOC3 0x00040000U /*!<ADC3 Injected channel end of conversion */
  1676. #define ADC_CSR_JSTRT3 0x00080000U /*!<ADC3 Injected channel Start flag */
  1677. #define ADC_CSR_STRT3 0x00100000U /*!<ADC3 Regular channel Start flag */
  1678. #define ADC_CSR_OVR3 0x00200000U /*!<ADC3 DMA overrun flag */
  1679. /* Legacy defines */
  1680. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1681. #define ADC_CSR_DOVR2 ADC_CSR_OVR2
  1682. #define ADC_CSR_DOVR3 ADC_CSR_OVR3
  1683. /******************* Bit definition for ADC_CCR register ********************/
  1684. #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1685. #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */
  1686. #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */
  1687. #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */
  1688. #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */
  1689. #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */
  1690. #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1691. #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */
  1692. #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */
  1693. #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */
  1694. #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */
  1695. #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */
  1696. #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1697. #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */
  1698. #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */
  1699. #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1700. #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */
  1701. #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */
  1702. #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */
  1703. #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */
  1704. /******************* Bit definition for ADC_CDR register ********************/
  1705. #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */
  1706. #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */
  1707. /******************************************************************************/
  1708. /* */
  1709. /* Controller Area Network */
  1710. /* */
  1711. /******************************************************************************/
  1712. /*!<CAN control and status registers */
  1713. /******************* Bit definition for CAN_MCR register ********************/
  1714. #define CAN_MCR_INRQ 0x00000001U /*!<Initialization Request */
  1715. #define CAN_MCR_SLEEP 0x00000002U /*!<Sleep Mode Request */
  1716. #define CAN_MCR_TXFP 0x00000004U /*!<Transmit FIFO Priority */
  1717. #define CAN_MCR_RFLM 0x00000008U /*!<Receive FIFO Locked Mode */
  1718. #define CAN_MCR_NART 0x00000010U /*!<No Automatic Retransmission */
  1719. #define CAN_MCR_AWUM 0x00000020U /*!<Automatic Wakeup Mode */
  1720. #define CAN_MCR_ABOM 0x00000040U /*!<Automatic Bus-Off Management */
  1721. #define CAN_MCR_TTCM 0x00000080U /*!<Time Triggered Communication Mode */
  1722. #define CAN_MCR_RESET 0x00008000U /*!<bxCAN software master reset */
  1723. #define CAN_MCR_DBF 0x00010000U /*!<bxCAN Debug freeze */
  1724. /******************* Bit definition for CAN_MSR register ********************/
  1725. #define CAN_MSR_INAK 0x0001U /*!<Initialization Acknowledge */
  1726. #define CAN_MSR_SLAK 0x0002U /*!<Sleep Acknowledge */
  1727. #define CAN_MSR_ERRI 0x0004U /*!<Error Interrupt */
  1728. #define CAN_MSR_WKUI 0x0008U /*!<Wakeup Interrupt */
  1729. #define CAN_MSR_SLAKI 0x0010U /*!<Sleep Acknowledge Interrupt */
  1730. #define CAN_MSR_TXM 0x0100U /*!<Transmit Mode */
  1731. #define CAN_MSR_RXM 0x0200U /*!<Receive Mode */
  1732. #define CAN_MSR_SAMP 0x0400U /*!<Last Sample Point */
  1733. #define CAN_MSR_RX 0x0800U /*!<CAN Rx Signal */
  1734. /******************* Bit definition for CAN_TSR register ********************/
  1735. #define CAN_TSR_RQCP0 0x00000001U /*!<Request Completed Mailbox0 */
  1736. #define CAN_TSR_TXOK0 0x00000002U /*!<Transmission OK of Mailbox0 */
  1737. #define CAN_TSR_ALST0 0x00000004U /*!<Arbitration Lost for Mailbox0 */
  1738. #define CAN_TSR_TERR0 0x00000008U /*!<Transmission Error of Mailbox0 */
  1739. #define CAN_TSR_ABRQ0 0x00000080U /*!<Abort Request for Mailbox0 */
  1740. #define CAN_TSR_RQCP1 0x00000100U /*!<Request Completed Mailbox1 */
  1741. #define CAN_TSR_TXOK1 0x00000200U /*!<Transmission OK of Mailbox1 */
  1742. #define CAN_TSR_ALST1 0x00000400U /*!<Arbitration Lost for Mailbox1 */
  1743. #define CAN_TSR_TERR1 0x00000800U /*!<Transmission Error of Mailbox1 */
  1744. #define CAN_TSR_ABRQ1 0x00008000U /*!<Abort Request for Mailbox 1 */
  1745. #define CAN_TSR_RQCP2 0x00010000U /*!<Request Completed Mailbox2 */
  1746. #define CAN_TSR_TXOK2 0x00020000U /*!<Transmission OK of Mailbox 2 */
  1747. #define CAN_TSR_ALST2 0x00040000U /*!<Arbitration Lost for mailbox 2 */
  1748. #define CAN_TSR_TERR2 0x00080000U /*!<Transmission Error of Mailbox 2 */
  1749. #define CAN_TSR_ABRQ2 0x00800000U /*!<Abort Request for Mailbox 2 */
  1750. #define CAN_TSR_CODE 0x03000000U /*!<Mailbox Code */
  1751. #define CAN_TSR_TME 0x1C000000U /*!<TME[2:0] bits */
  1752. #define CAN_TSR_TME0 0x04000000U /*!<Transmit Mailbox 0 Empty */
  1753. #define CAN_TSR_TME1 0x08000000U /*!<Transmit Mailbox 1 Empty */
  1754. #define CAN_TSR_TME2 0x10000000U /*!<Transmit Mailbox 2 Empty */
  1755. #define CAN_TSR_LOW 0xE0000000U /*!<LOW[2:0] bits */
  1756. #define CAN_TSR_LOW0 0x20000000U /*!<Lowest Priority Flag for Mailbox 0 */
  1757. #define CAN_TSR_LOW1 0x40000000U /*!<Lowest Priority Flag for Mailbox 1 */
  1758. #define CAN_TSR_LOW2 0x80000000U /*!<Lowest Priority Flag for Mailbox 2 */
  1759. /******************* Bit definition for CAN_RF0R register *******************/
  1760. #define CAN_RF0R_FMP0 0x03U /*!<FIFO 0 Message Pending */
  1761. #define CAN_RF0R_FULL0 0x08U /*!<FIFO 0 Full */
  1762. #define CAN_RF0R_FOVR0 0x10U /*!<FIFO 0 Overrun */
  1763. #define CAN_RF0R_RFOM0 0x20U /*!<Release FIFO 0 Output Mailbox */
  1764. /******************* Bit definition for CAN_RF1R register *******************/
  1765. #define CAN_RF1R_FMP1 0x03U /*!<FIFO 1 Message Pending */
  1766. #define CAN_RF1R_FULL1 0x08U /*!<FIFO 1 Full */
  1767. #define CAN_RF1R_FOVR1 0x10U /*!<FIFO 1 Overrun */
  1768. #define CAN_RF1R_RFOM1 0x20U /*!<Release FIFO 1 Output Mailbox */
  1769. /******************** Bit definition for CAN_IER register *******************/
  1770. #define CAN_IER_TMEIE 0x00000001U /*!<Transmit Mailbox Empty Interrupt Enable */
  1771. #define CAN_IER_FMPIE0 0x00000002U /*!<FIFO Message Pending Interrupt Enable */
  1772. #define CAN_IER_FFIE0 0x00000004U /*!<FIFO Full Interrupt Enable */
  1773. #define CAN_IER_FOVIE0 0x00000008U /*!<FIFO Overrun Interrupt Enable */
  1774. #define CAN_IER_FMPIE1 0x00000010U /*!<FIFO Message Pending Interrupt Enable */
  1775. #define CAN_IER_FFIE1 0x00000020U /*!<FIFO Full Interrupt Enable */
  1776. #define CAN_IER_FOVIE1 0x00000040U /*!<FIFO Overrun Interrupt Enable */
  1777. #define CAN_IER_EWGIE 0x00000100U /*!<Error Warning Interrupt Enable */
  1778. #define CAN_IER_EPVIE 0x00000200U /*!<Error Passive Interrupt Enable */
  1779. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-Off Interrupt Enable */
  1780. #define CAN_IER_LECIE 0x00000800U /*!<Last Error Code Interrupt Enable */
  1781. #define CAN_IER_ERRIE 0x00008000U /*!<Error Interrupt Enable */
  1782. #define CAN_IER_WKUIE 0x00010000U /*!<Wakeup Interrupt Enable */
  1783. #define CAN_IER_SLKIE 0x00020000U /*!<Sleep Interrupt Enable */
  1784. #define CAN_IER_EWGIE 0x00000100U /*!<Error warning interrupt enable */
  1785. #define CAN_IER_EPVIE 0x00000200U /*!<Error passive interrupt enable */
  1786. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-off interrupt enable */
  1787. #define CAN_IER_LECIE 0x00000800U /*!<Last error code interrupt enable */
  1788. #define CAN_IER_ERRIE 0x00008000U /*!<Error interrupt enable */
  1789. /******************** Bit definition for CAN_ESR register *******************/
  1790. #define CAN_ESR_EWGF 0x00000001U /*!<Error Warning Flag */
  1791. #define CAN_ESR_EPVF 0x00000002U /*!<Error Passive Flag */
  1792. #define CAN_ESR_BOFF 0x00000004U /*!<Bus-Off Flag */
  1793. #define CAN_ESR_LEC 0x00000070U /*!<LEC[2:0] bits (Last Error Code) */
  1794. #define CAN_ESR_LEC_0 0x00000010U /*!<Bit 0 */
  1795. #define CAN_ESR_LEC_1 0x00000020U /*!<Bit 1 */
  1796. #define CAN_ESR_LEC_2 0x00000040U /*!<Bit 2 */
  1797. #define CAN_ESR_TEC 0x00FF0000U /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1798. #define CAN_ESR_REC 0xFF000000U /*!<Receive Error Counter */
  1799. /******************* Bit definition for CAN_BTR register ********************/
  1800. #define CAN_BTR_BRP 0x000003FFU /*!<Baud Rate Prescaler */
  1801. #define CAN_BTR_TS1 0x000F0000U /*!<Time Segment 1 */
  1802. #define CAN_BTR_TS1_0 0x00010000U /*!<Bit 0 */
  1803. #define CAN_BTR_TS1_1 0x00020000U /*!<Bit 1 */
  1804. #define CAN_BTR_TS1_2 0x00040000U /*!<Bit 2 */
  1805. #define CAN_BTR_TS1_3 0x00080000U /*!<Bit 3 */
  1806. #define CAN_BTR_TS2 0x00700000U /*!<Time Segment 2 */
  1807. #define CAN_BTR_TS2_0 0x00100000U /*!<Bit 0 */
  1808. #define CAN_BTR_TS2_1 0x00200000U /*!<Bit 1 */
  1809. #define CAN_BTR_TS2_2 0x00400000U /*!<Bit 2 */
  1810. #define CAN_BTR_SJW 0x03000000U /*!<Resynchronization Jump Width */
  1811. #define CAN_BTR_SJW_0 0x01000000U /*!<Bit 0 */
  1812. #define CAN_BTR_SJW_1 0x02000000U /*!<Bit 1 */
  1813. #define CAN_BTR_LBKM 0x40000000U /*!<Loop Back Mode (Debug) */
  1814. #define CAN_BTR_SILM 0x80000000U /*!<Silent Mode */
  1815. /*!<Mailbox registers */
  1816. /****************** Bit definition for CAN_TI0R register ********************/
  1817. #define CAN_TI0R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1818. #define CAN_TI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1819. #define CAN_TI0R_IDE 0x00000004U /*!<Identifier Extension */
  1820. #define CAN_TI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1821. #define CAN_TI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1822. /****************** Bit definition for CAN_TDT0R register *******************/
  1823. #define CAN_TDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1824. #define CAN_TDT0R_TGT 0x00000100U /*!<Transmit Global Time */
  1825. #define CAN_TDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1826. /****************** Bit definition for CAN_TDL0R register *******************/
  1827. #define CAN_TDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1828. #define CAN_TDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1829. #define CAN_TDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1830. #define CAN_TDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1831. /****************** Bit definition for CAN_TDH0R register *******************/
  1832. #define CAN_TDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1833. #define CAN_TDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1834. #define CAN_TDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1835. #define CAN_TDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1836. /******************* Bit definition for CAN_TI1R register *******************/
  1837. #define CAN_TI1R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1838. #define CAN_TI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1839. #define CAN_TI1R_IDE 0x00000004U /*!<Identifier Extension */
  1840. #define CAN_TI1R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1841. #define CAN_TI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1842. /******************* Bit definition for CAN_TDT1R register ******************/
  1843. #define CAN_TDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1844. #define CAN_TDT1R_TGT 0x00000100U /*!<Transmit Global Time */
  1845. #define CAN_TDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1846. /******************* Bit definition for CAN_TDL1R register ******************/
  1847. #define CAN_TDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1848. #define CAN_TDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1849. #define CAN_TDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1850. #define CAN_TDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1851. /******************* Bit definition for CAN_TDH1R register ******************/
  1852. #define CAN_TDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1853. #define CAN_TDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1854. #define CAN_TDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1855. #define CAN_TDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1856. /******************* Bit definition for CAN_TI2R register *******************/
  1857. #define CAN_TI2R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1858. #define CAN_TI2R_RTR 0x00000002U /*!<Remote Transmission Request */
  1859. #define CAN_TI2R_IDE 0x00000004U /*!<Identifier Extension */
  1860. #define CAN_TI2R_EXID 0x001FFFF8U /*!<Extended identifier */
  1861. #define CAN_TI2R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1862. /******************* Bit definition for CAN_TDT2R register ******************/
  1863. #define CAN_TDT2R_DLC 0x0000000FU /*!<Data Length Code */
  1864. #define CAN_TDT2R_TGT 0x00000100U /*!<Transmit Global Time */
  1865. #define CAN_TDT2R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1866. /******************* Bit definition for CAN_TDL2R register ******************/
  1867. #define CAN_TDL2R_DATA0 0x000000FFU /*!<Data byte 0 */
  1868. #define CAN_TDL2R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1869. #define CAN_TDL2R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1870. #define CAN_TDL2R_DATA3 0xFF000000U /*!<Data byte 3 */
  1871. /******************* Bit definition for CAN_TDH2R register ******************/
  1872. #define CAN_TDH2R_DATA4 0x000000FFU /*!<Data byte 4 */
  1873. #define CAN_TDH2R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1874. #define CAN_TDH2R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1875. #define CAN_TDH2R_DATA7 0xFF000000U /*!<Data byte 7 */
  1876. /******************* Bit definition for CAN_RI0R register *******************/
  1877. #define CAN_RI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1878. #define CAN_RI0R_IDE 0x00000004U /*!<Identifier Extension */
  1879. #define CAN_RI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1880. #define CAN_RI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1881. /******************* Bit definition for CAN_RDT0R register ******************/
  1882. #define CAN_RDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1883. #define CAN_RDT0R_FMI 0x0000FF00U /*!<Filter Match Index */
  1884. #define CAN_RDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1885. /******************* Bit definition for CAN_RDL0R register ******************/
  1886. #define CAN_RDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1887. #define CAN_RDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1888. #define CAN_RDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1889. #define CAN_RDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1890. /******************* Bit definition for CAN_RDH0R register ******************/
  1891. #define CAN_RDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1892. #define CAN_RDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1893. #define CAN_RDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1894. #define CAN_RDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1895. /******************* Bit definition for CAN_RI1R register *******************/
  1896. #define CAN_RI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1897. #define CAN_RI1R_IDE 0x00000004U /*!<Identifier Extension */
  1898. #define CAN_RI1R_EXID 0x001FFFF8U /*!<Extended identifier */
  1899. #define CAN_RI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1900. /******************* Bit definition for CAN_RDT1R register ******************/
  1901. #define CAN_RDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1902. #define CAN_RDT1R_FMI 0x0000FF00U /*!<Filter Match Index */
  1903. #define CAN_RDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1904. /******************* Bit definition for CAN_RDL1R register ******************/
  1905. #define CAN_RDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1906. #define CAN_RDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1907. #define CAN_RDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1908. #define CAN_RDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1909. /******************* Bit definition for CAN_RDH1R register ******************/
  1910. #define CAN_RDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1911. #define CAN_RDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1912. #define CAN_RDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1913. #define CAN_RDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1914. /*!<CAN filter registers */
  1915. /******************* Bit definition for CAN_FMR register ********************/
  1916. #define CAN_FMR_FINIT 0x01U /*!<Filter Init Mode */
  1917. #define CAN_FMR_CAN2SB 0x00003F00U /*!<CAN2 start bank */
  1918. /******************* Bit definition for CAN_FM1R register *******************/
  1919. #define CAN_FM1R_FBM 0x0FFFFFFFU /*!<Filter Mode */
  1920. #define CAN_FM1R_FBM0 0x00000001U /*!<Filter Init Mode bit 0 */
  1921. #define CAN_FM1R_FBM1 0x00000002U /*!<Filter Init Mode bit 1 */
  1922. #define CAN_FM1R_FBM2 0x00000004U /*!<Filter Init Mode bit 2 */
  1923. #define CAN_FM1R_FBM3 0x00000008U /*!<Filter Init Mode bit 3 */
  1924. #define CAN_FM1R_FBM4 0x00000010U /*!<Filter Init Mode bit 4 */
  1925. #define CAN_FM1R_FBM5 0x00000020U /*!<Filter Init Mode bit 5 */
  1926. #define CAN_FM1R_FBM6 0x00000040U /*!<Filter Init Mode bit 6 */
  1927. #define CAN_FM1R_FBM7 0x00000080U /*!<Filter Init Mode bit 7 */
  1928. #define CAN_FM1R_FBM8 0x00000100U /*!<Filter Init Mode bit 8 */
  1929. #define CAN_FM1R_FBM9 0x00000200U /*!<Filter Init Mode bit 9 */
  1930. #define CAN_FM1R_FBM10 0x00000400U /*!<Filter Init Mode bit 10 */
  1931. #define CAN_FM1R_FBM11 0x00000800U /*!<Filter Init Mode bit 11 */
  1932. #define CAN_FM1R_FBM12 0x00001000U /*!<Filter Init Mode bit 12 */
  1933. #define CAN_FM1R_FBM13 0x00002000U /*!<Filter Init Mode bit 13 */
  1934. #define CAN_FM1R_FBM14 0x00004000U /*!<Filter Init Mode bit 14 */
  1935. #define CAN_FM1R_FBM15 0x00008000U /*!<Filter Init Mode bit 15 */
  1936. #define CAN_FM1R_FBM16 0x00010000U /*!<Filter Init Mode bit 16 */
  1937. #define CAN_FM1R_FBM17 0x00020000U /*!<Filter Init Mode bit 17 */
  1938. #define CAN_FM1R_FBM18 0x00040000U /*!<Filter Init Mode bit 18 */
  1939. #define CAN_FM1R_FBM19 0x00080000U /*!<Filter Init Mode bit 19 */
  1940. #define CAN_FM1R_FBM20 0x00100000U /*!<Filter Init Mode bit 20 */
  1941. #define CAN_FM1R_FBM21 0x00200000U /*!<Filter Init Mode bit 21 */
  1942. #define CAN_FM1R_FBM22 0x00400000U /*!<Filter Init Mode bit 22 */
  1943. #define CAN_FM1R_FBM23 0x00800000U /*!<Filter Init Mode bit 23 */
  1944. #define CAN_FM1R_FBM24 0x01000000U /*!<Filter Init Mode bit 24 */
  1945. #define CAN_FM1R_FBM25 0x02000000U /*!<Filter Init Mode bit 25 */
  1946. #define CAN_FM1R_FBM26 0x04000000U /*!<Filter Init Mode bit 26 */
  1947. #define CAN_FM1R_FBM27 0x08000000U /*!<Filter Init Mode bit 27 */
  1948. /******************* Bit definition for CAN_FS1R register *******************/
  1949. #define CAN_FS1R_FSC 0x0FFFFFFFU /*!<Filter Scale Configuration */
  1950. #define CAN_FS1R_FSC0 0x00000001U /*!<Filter Scale Configuration bit 0 */
  1951. #define CAN_FS1R_FSC1 0x00000002U /*!<Filter Scale Configuration bit 1 */
  1952. #define CAN_FS1R_FSC2 0x00000004U /*!<Filter Scale Configuration bit 2 */
  1953. #define CAN_FS1R_FSC3 0x00000008U /*!<Filter Scale Configuration bit 3 */
  1954. #define CAN_FS1R_FSC4 0x00000010U /*!<Filter Scale Configuration bit 4 */
  1955. #define CAN_FS1R_FSC5 0x00000020U /*!<Filter Scale Configuration bit 5 */
  1956. #define CAN_FS1R_FSC6 0x00000040U /*!<Filter Scale Configuration bit 6 */
  1957. #define CAN_FS1R_FSC7 0x00000080U /*!<Filter Scale Configuration bit 7 */
  1958. #define CAN_FS1R_FSC8 0x00000100U /*!<Filter Scale Configuration bit 8 */
  1959. #define CAN_FS1R_FSC9 0x00000200U /*!<Filter Scale Configuration bit 9 */
  1960. #define CAN_FS1R_FSC10 0x00000400U /*!<Filter Scale Configuration bit 10 */
  1961. #define CAN_FS1R_FSC11 0x00000800U /*!<Filter Scale Configuration bit 11 */
  1962. #define CAN_FS1R_FSC12 0x00001000U /*!<Filter Scale Configuration bit 12 */
  1963. #define CAN_FS1R_FSC13 0x00002000U /*!<Filter Scale Configuration bit 13 */
  1964. #define CAN_FS1R_FSC14 0x00004000U /*!<Filter Scale Configuration bit 14 */
  1965. #define CAN_FS1R_FSC15 0x00008000U /*!<Filter Scale Configuration bit 15 */
  1966. #define CAN_FS1R_FSC16 0x00010000U /*!<Filter Scale Configuration bit 16 */
  1967. #define CAN_FS1R_FSC17 0x00020000U /*!<Filter Scale Configuration bit 17 */
  1968. #define CAN_FS1R_FSC18 0x00040000U /*!<Filter Scale Configuration bit 18 */
  1969. #define CAN_FS1R_FSC19 0x00080000U /*!<Filter Scale Configuration bit 19 */
  1970. #define CAN_FS1R_FSC20 0x00100000U /*!<Filter Scale Configuration bit 20 */
  1971. #define CAN_FS1R_FSC21 0x00200000U /*!<Filter Scale Configuration bit 21 */
  1972. #define CAN_FS1R_FSC22 0x00400000U /*!<Filter Scale Configuration bit 22 */
  1973. #define CAN_FS1R_FSC23 0x00800000U /*!<Filter Scale Configuration bit 23 */
  1974. #define CAN_FS1R_FSC24 0x01000000U /*!<Filter Scale Configuration bit 24 */
  1975. #define CAN_FS1R_FSC25 0x02000000U /*!<Filter Scale Configuration bit 25 */
  1976. #define CAN_FS1R_FSC26 0x04000000U /*!<Filter Scale Configuration bit 26 */
  1977. #define CAN_FS1R_FSC27 0x08000000U /*!<Filter Scale Configuration bit 27 */
  1978. /****************** Bit definition for CAN_FFA1R register *******************/
  1979. #define CAN_FFA1R_FFA 0x0FFFFFFFU /*!<Filter FIFO Assignment */
  1980. #define CAN_FFA1R_FFA0 0x00000001U /*!<Filter FIFO Assignment bit 0 */
  1981. #define CAN_FFA1R_FFA1 0x00000002U /*!<Filter FIFO Assignment bit 1 */
  1982. #define CAN_FFA1R_FFA2 0x00000004U /*!<Filter FIFO Assignment bit 2 */
  1983. #define CAN_FFA1R_FFA3 0x00000008U /*!<Filter FIFO Assignment bit 3 */
  1984. #define CAN_FFA1R_FFA4 0x00000010U /*!<Filter FIFO Assignment bit 4 */
  1985. #define CAN_FFA1R_FFA5 0x00000020U /*!<Filter FIFO Assignment bit 5 */
  1986. #define CAN_FFA1R_FFA6 0x00000040U /*!<Filter FIFO Assignment bit 6 */
  1987. #define CAN_FFA1R_FFA7 0x00000080U /*!<Filter FIFO Assignment bit 7 */
  1988. #define CAN_FFA1R_FFA8 0x00000100U /*!<Filter FIFO Assignment bit 8 */
  1989. #define CAN_FFA1R_FFA9 0x00000200U /*!<Filter FIFO Assignment bit 9 */
  1990. #define CAN_FFA1R_FFA10 0x00000400U /*!<Filter FIFO Assignment bit 10 */
  1991. #define CAN_FFA1R_FFA11 0x00000800U /*!<Filter FIFO Assignment bit 11 */
  1992. #define CAN_FFA1R_FFA12 0x00001000U /*!<Filter FIFO Assignment bit 12 */
  1993. #define CAN_FFA1R_FFA13 0x00002000U /*!<Filter FIFO Assignment bit 13 */
  1994. #define CAN_FFA1R_FFA14 0x00004000U /*!<Filter FIFO Assignment bit 14 */
  1995. #define CAN_FFA1R_FFA15 0x00008000U /*!<Filter FIFO Assignment bit 15 */
  1996. #define CAN_FFA1R_FFA16 0x00010000U /*!<Filter FIFO Assignment bit 16 */
  1997. #define CAN_FFA1R_FFA17 0x00020000U /*!<Filter FIFO Assignment bit 17 */
  1998. #define CAN_FFA1R_FFA18 0x00040000U /*!<Filter FIFO Assignment bit 18 */
  1999. #define CAN_FFA1R_FFA19 0x00080000U /*!<Filter FIFO Assignment bit 19 */
  2000. #define CAN_FFA1R_FFA20 0x00100000U /*!<Filter FIFO Assignment bit 20 */
  2001. #define CAN_FFA1R_FFA21 0x00200000U /*!<Filter FIFO Assignment bit 21 */
  2002. #define CAN_FFA1R_FFA22 0x00400000U /*!<Filter FIFO Assignment bit 22 */
  2003. #define CAN_FFA1R_FFA23 0x00800000U /*!<Filter FIFO Assignment bit 23 */
  2004. #define CAN_FFA1R_FFA24 0x01000000U /*!<Filter FIFO Assignment bit 24 */
  2005. #define CAN_FFA1R_FFA25 0x02000000U /*!<Filter FIFO Assignment bit 25 */
  2006. #define CAN_FFA1R_FFA26 0x04000000U /*!<Filter FIFO Assignment bit 26 */
  2007. #define CAN_FFA1R_FFA27 0x08000000U /*!<Filter FIFO Assignment bit 27 */
  2008. /******************* Bit definition for CAN_FA1R register *******************/
  2009. #define CAN_FA1R_FACT 0x0FFFFFFFU /*!<Filter Active */
  2010. #define CAN_FA1R_FACT0 0x00000001U /*!<Filter Active bit 0 */
  2011. #define CAN_FA1R_FACT1 0x00000002U /*!<Filter Active bit 1 */
  2012. #define CAN_FA1R_FACT2 0x00000004U /*!<Filter Active bit 2 */
  2013. #define CAN_FA1R_FACT3 0x00000008U /*!<Filter Active bit 3 */
  2014. #define CAN_FA1R_FACT4 0x00000010U /*!<Filter Active bit 4 */
  2015. #define CAN_FA1R_FACT5 0x00000020U /*!<Filter Active bit 5 */
  2016. #define CAN_FA1R_FACT6 0x00000040U /*!<Filter Active bit 6 */
  2017. #define CAN_FA1R_FACT7 0x00000080U /*!<Filter Active bit 7 */
  2018. #define CAN_FA1R_FACT8 0x00000100U /*!<Filter Active bit 8 */
  2019. #define CAN_FA1R_FACT9 0x00000200U /*!<Filter Active bit 9 */
  2020. #define CAN_FA1R_FACT10 0x00000400U /*!<Filter Active bit 10 */
  2021. #define CAN_FA1R_FACT11 0x00000800U /*!<Filter Active bit 11 */
  2022. #define CAN_FA1R_FACT12 0x00001000U /*!<Filter Active bit 12 */
  2023. #define CAN_FA1R_FACT13 0x00002000U /*!<Filter Active bit 13 */
  2024. #define CAN_FA1R_FACT14 0x00004000U /*!<Filter Active bit 14 */
  2025. #define CAN_FA1R_FACT15 0x00008000U /*!<Filter Active bit 15 */
  2026. #define CAN_FA1R_FACT16 0x00010000U /*!<Filter Active bit 16 */
  2027. #define CAN_FA1R_FACT17 0x00020000U /*!<Filter Active bit 17 */
  2028. #define CAN_FA1R_FACT18 0x00040000U /*!<Filter Active bit 18 */
  2029. #define CAN_FA1R_FACT19 0x00080000U /*!<Filter Active bit 19 */
  2030. #define CAN_FA1R_FACT20 0x00100000U /*!<Filter Active bit 20 */
  2031. #define CAN_FA1R_FACT21 0x00200000U /*!<Filter Active bit 21 */
  2032. #define CAN_FA1R_FACT22 0x00400000U /*!<Filter Active bit 22 */
  2033. #define CAN_FA1R_FACT23 0x00800000U /*!<Filter Active bit 23 */
  2034. #define CAN_FA1R_FACT24 0x01000000U /*!<Filter Active bit 24 */
  2035. #define CAN_FA1R_FACT25 0x02000000U /*!<Filter Active bit 25 */
  2036. #define CAN_FA1R_FACT26 0x04000000U /*!<Filter Active bit 26 */
  2037. #define CAN_FA1R_FACT27 0x08000000U /*!<Filter Active bit 27 */
  2038. /******************* Bit definition for CAN_F0R1 register *******************/
  2039. #define CAN_F0R1_FB0 0x00000001U /*!<Filter bit 0 */
  2040. #define CAN_F0R1_FB1 0x00000002U /*!<Filter bit 1 */
  2041. #define CAN_F0R1_FB2 0x00000004U /*!<Filter bit 2 */
  2042. #define CAN_F0R1_FB3 0x00000008U /*!<Filter bit 3 */
  2043. #define CAN_F0R1_FB4 0x00000010U /*!<Filter bit 4 */
  2044. #define CAN_F0R1_FB5 0x00000020U /*!<Filter bit 5 */
  2045. #define CAN_F0R1_FB6 0x00000040U /*!<Filter bit 6 */
  2046. #define CAN_F0R1_FB7 0x00000080U /*!<Filter bit 7 */
  2047. #define CAN_F0R1_FB8 0x00000100U /*!<Filter bit 8 */
  2048. #define CAN_F0R1_FB9 0x00000200U /*!<Filter bit 9 */
  2049. #define CAN_F0R1_FB10 0x00000400U /*!<Filter bit 10 */
  2050. #define CAN_F0R1_FB11 0x00000800U /*!<Filter bit 11 */
  2051. #define CAN_F0R1_FB12 0x00001000U /*!<Filter bit 12 */
  2052. #define CAN_F0R1_FB13 0x00002000U /*!<Filter bit 13 */
  2053. #define CAN_F0R1_FB14 0x00004000U /*!<Filter bit 14 */
  2054. #define CAN_F0R1_FB15 0x00008000U /*!<Filter bit 15 */
  2055. #define CAN_F0R1_FB16 0x00010000U /*!<Filter bit 16 */
  2056. #define CAN_F0R1_FB17 0x00020000U /*!<Filter bit 17 */
  2057. #define CAN_F0R1_FB18 0x00040000U /*!<Filter bit 18 */
  2058. #define CAN_F0R1_FB19 0x00080000U /*!<Filter bit 19 */
  2059. #define CAN_F0R1_FB20 0x00100000U /*!<Filter bit 20 */
  2060. #define CAN_F0R1_FB21 0x00200000U /*!<Filter bit 21 */
  2061. #define CAN_F0R1_FB22 0x00400000U /*!<Filter bit 22 */
  2062. #define CAN_F0R1_FB23 0x00800000U /*!<Filter bit 23 */
  2063. #define CAN_F0R1_FB24 0x01000000U /*!<Filter bit 24 */
  2064. #define CAN_F0R1_FB25 0x02000000U /*!<Filter bit 25 */
  2065. #define CAN_F0R1_FB26 0x04000000U /*!<Filter bit 26 */
  2066. #define CAN_F0R1_FB27 0x08000000U /*!<Filter bit 27 */
  2067. #define CAN_F0R1_FB28 0x10000000U /*!<Filter bit 28 */
  2068. #define CAN_F0R1_FB29 0x20000000U /*!<Filter bit 29 */
  2069. #define CAN_F0R1_FB30 0x40000000U /*!<Filter bit 30 */
  2070. #define CAN_F0R1_FB31 0x80000000U /*!<Filter bit 31 */
  2071. /******************* Bit definition for CAN_F1R1 register *******************/
  2072. #define CAN_F1R1_FB0 0x00000001U /*!<Filter bit 0 */
  2073. #define CAN_F1R1_FB1 0x00000002U /*!<Filter bit 1 */
  2074. #define CAN_F1R1_FB2 0x00000004U /*!<Filter bit 2 */
  2075. #define CAN_F1R1_FB3 0x00000008U /*!<Filter bit 3 */
  2076. #define CAN_F1R1_FB4 0x00000010U /*!<Filter bit 4 */
  2077. #define CAN_F1R1_FB5 0x00000020U /*!<Filter bit 5 */
  2078. #define CAN_F1R1_FB6 0x00000040U /*!<Filter bit 6 */
  2079. #define CAN_F1R1_FB7 0x00000080U /*!<Filter bit 7 */
  2080. #define CAN_F1R1_FB8 0x00000100U /*!<Filter bit 8 */
  2081. #define CAN_F1R1_FB9 0x00000200U /*!<Filter bit 9 */
  2082. #define CAN_F1R1_FB10 0x00000400U /*!<Filter bit 10 */
  2083. #define CAN_F1R1_FB11 0x00000800U /*!<Filter bit 11 */
  2084. #define CAN_F1R1_FB12 0x00001000U /*!<Filter bit 12 */
  2085. #define CAN_F1R1_FB13 0x00002000U /*!<Filter bit 13 */
  2086. #define CAN_F1R1_FB14 0x00004000U /*!<Filter bit 14 */
  2087. #define CAN_F1R1_FB15 0x00008000U /*!<Filter bit 15 */
  2088. #define CAN_F1R1_FB16 0x00010000U /*!<Filter bit 16 */
  2089. #define CAN_F1R1_FB17 0x00020000U /*!<Filter bit 17 */
  2090. #define CAN_F1R1_FB18 0x00040000U /*!<Filter bit 18 */
  2091. #define CAN_F1R1_FB19 0x00080000U /*!<Filter bit 19 */
  2092. #define CAN_F1R1_FB20 0x00100000U /*!<Filter bit 20 */
  2093. #define CAN_F1R1_FB21 0x00200000U /*!<Filter bit 21 */
  2094. #define CAN_F1R1_FB22 0x00400000U /*!<Filter bit 22 */
  2095. #define CAN_F1R1_FB23 0x00800000U /*!<Filter bit 23 */
  2096. #define CAN_F1R1_FB24 0x01000000U /*!<Filter bit 24 */
  2097. #define CAN_F1R1_FB25 0x02000000U /*!<Filter bit 25 */
  2098. #define CAN_F1R1_FB26 0x04000000U /*!<Filter bit 26 */
  2099. #define CAN_F1R1_FB27 0x08000000U /*!<Filter bit 27 */
  2100. #define CAN_F1R1_FB28 0x10000000U /*!<Filter bit 28 */
  2101. #define CAN_F1R1_FB29 0x20000000U /*!<Filter bit 29 */
  2102. #define CAN_F1R1_FB30 0x40000000U /*!<Filter bit 30 */
  2103. #define CAN_F1R1_FB31 0x80000000U /*!<Filter bit 31 */
  2104. /******************* Bit definition for CAN_F2R1 register *******************/
  2105. #define CAN_F2R1_FB0 0x00000001U /*!<Filter bit 0 */
  2106. #define CAN_F2R1_FB1 0x00000002U /*!<Filter bit 1 */
  2107. #define CAN_F2R1_FB2 0x00000004U /*!<Filter bit 2 */
  2108. #define CAN_F2R1_FB3 0x00000008U /*!<Filter bit 3 */
  2109. #define CAN_F2R1_FB4 0x00000010U /*!<Filter bit 4 */
  2110. #define CAN_F2R1_FB5 0x00000020U /*!<Filter bit 5 */
  2111. #define CAN_F2R1_FB6 0x00000040U /*!<Filter bit 6 */
  2112. #define CAN_F2R1_FB7 0x00000080U /*!<Filter bit 7 */
  2113. #define CAN_F2R1_FB8 0x00000100U /*!<Filter bit 8 */
  2114. #define CAN_F2R1_FB9 0x00000200U /*!<Filter bit 9 */
  2115. #define CAN_F2R1_FB10 0x00000400U /*!<Filter bit 10 */
  2116. #define CAN_F2R1_FB11 0x00000800U /*!<Filter bit 11 */
  2117. #define CAN_F2R1_FB12 0x00001000U /*!<Filter bit 12 */
  2118. #define CAN_F2R1_FB13 0x00002000U /*!<Filter bit 13 */
  2119. #define CAN_F2R1_FB14 0x00004000U /*!<Filter bit 14 */
  2120. #define CAN_F2R1_FB15 0x00008000U /*!<Filter bit 15 */
  2121. #define CAN_F2R1_FB16 0x00010000U /*!<Filter bit 16 */
  2122. #define CAN_F2R1_FB17 0x00020000U /*!<Filter bit 17 */
  2123. #define CAN_F2R1_FB18 0x00040000U /*!<Filter bit 18 */
  2124. #define CAN_F2R1_FB19 0x00080000U /*!<Filter bit 19 */
  2125. #define CAN_F2R1_FB20 0x00100000U /*!<Filter bit 20 */
  2126. #define CAN_F2R1_FB21 0x00200000U /*!<Filter bit 21 */
  2127. #define CAN_F2R1_FB22 0x00400000U /*!<Filter bit 22 */
  2128. #define CAN_F2R1_FB23 0x00800000U /*!<Filter bit 23 */
  2129. #define CAN_F2R1_FB24 0x01000000U /*!<Filter bit 24 */
  2130. #define CAN_F2R1_FB25 0x02000000U /*!<Filter bit 25 */
  2131. #define CAN_F2R1_FB26 0x04000000U /*!<Filter bit 26 */
  2132. #define CAN_F2R1_FB27 0x08000000U /*!<Filter bit 27 */
  2133. #define CAN_F2R1_FB28 0x10000000U /*!<Filter bit 28 */
  2134. #define CAN_F2R1_FB29 0x20000000U /*!<Filter bit 29 */
  2135. #define CAN_F2R1_FB30 0x40000000U /*!<Filter bit 30 */
  2136. #define CAN_F2R1_FB31 0x80000000U /*!<Filter bit 31 */
  2137. /******************* Bit definition for CAN_F3R1 register *******************/
  2138. #define CAN_F3R1_FB0 0x00000001U /*!<Filter bit 0 */
  2139. #define CAN_F3R1_FB1 0x00000002U /*!<Filter bit 1 */
  2140. #define CAN_F3R1_FB2 0x00000004U /*!<Filter bit 2 */
  2141. #define CAN_F3R1_FB3 0x00000008U /*!<Filter bit 3 */
  2142. #define CAN_F3R1_FB4 0x00000010U /*!<Filter bit 4 */
  2143. #define CAN_F3R1_FB5 0x00000020U /*!<Filter bit 5 */
  2144. #define CAN_F3R1_FB6 0x00000040U /*!<Filter bit 6 */
  2145. #define CAN_F3R1_FB7 0x00000080U /*!<Filter bit 7 */
  2146. #define CAN_F3R1_FB8 0x00000100U /*!<Filter bit 8 */
  2147. #define CAN_F3R1_FB9 0x00000200U /*!<Filter bit 9 */
  2148. #define CAN_F3R1_FB10 0x00000400U /*!<Filter bit 10 */
  2149. #define CAN_F3R1_FB11 0x00000800U /*!<Filter bit 11 */
  2150. #define CAN_F3R1_FB12 0x00001000U /*!<Filter bit 12 */
  2151. #define CAN_F3R1_FB13 0x00002000U /*!<Filter bit 13 */
  2152. #define CAN_F3R1_FB14 0x00004000U /*!<Filter bit 14 */
  2153. #define CAN_F3R1_FB15 0x00008000U /*!<Filter bit 15 */
  2154. #define CAN_F3R1_FB16 0x00010000U /*!<Filter bit 16 */
  2155. #define CAN_F3R1_FB17 0x00020000U /*!<Filter bit 17 */
  2156. #define CAN_F3R1_FB18 0x00040000U /*!<Filter bit 18 */
  2157. #define CAN_F3R1_FB19 0x00080000U /*!<Filter bit 19 */
  2158. #define CAN_F3R1_FB20 0x00100000U /*!<Filter bit 20 */
  2159. #define CAN_F3R1_FB21 0x00200000U /*!<Filter bit 21 */
  2160. #define CAN_F3R1_FB22 0x00400000U /*!<Filter bit 22 */
  2161. #define CAN_F3R1_FB23 0x00800000U /*!<Filter bit 23 */
  2162. #define CAN_F3R1_FB24 0x01000000U /*!<Filter bit 24 */
  2163. #define CAN_F3R1_FB25 0x02000000U /*!<Filter bit 25 */
  2164. #define CAN_F3R1_FB26 0x04000000U /*!<Filter bit 26 */
  2165. #define CAN_F3R1_FB27 0x08000000U /*!<Filter bit 27 */
  2166. #define CAN_F3R1_FB28 0x10000000U /*!<Filter bit 28 */
  2167. #define CAN_F3R1_FB29 0x20000000U /*!<Filter bit 29 */
  2168. #define CAN_F3R1_FB30 0x40000000U /*!<Filter bit 30 */
  2169. #define CAN_F3R1_FB31 0x80000000U /*!<Filter bit 31 */
  2170. /******************* Bit definition for CAN_F4R1 register *******************/
  2171. #define CAN_F4R1_FB0 0x00000001U /*!<Filter bit 0 */
  2172. #define CAN_F4R1_FB1 0x00000002U /*!<Filter bit 1 */
  2173. #define CAN_F4R1_FB2 0x00000004U /*!<Filter bit 2 */
  2174. #define CAN_F4R1_FB3 0x00000008U /*!<Filter bit 3 */
  2175. #define CAN_F4R1_FB4 0x00000010U /*!<Filter bit 4 */
  2176. #define CAN_F4R1_FB5 0x00000020U /*!<Filter bit 5 */
  2177. #define CAN_F4R1_FB6 0x00000040U /*!<Filter bit 6 */
  2178. #define CAN_F4R1_FB7 0x00000080U /*!<Filter bit 7 */
  2179. #define CAN_F4R1_FB8 0x00000100U /*!<Filter bit 8 */
  2180. #define CAN_F4R1_FB9 0x00000200U /*!<Filter bit 9 */
  2181. #define CAN_F4R1_FB10 0x00000400U /*!<Filter bit 10 */
  2182. #define CAN_F4R1_FB11 0x00000800U /*!<Filter bit 11 */
  2183. #define CAN_F4R1_FB12 0x00001000U /*!<Filter bit 12 */
  2184. #define CAN_F4R1_FB13 0x00002000U /*!<Filter bit 13 */
  2185. #define CAN_F4R1_FB14 0x00004000U /*!<Filter bit 14 */
  2186. #define CAN_F4R1_FB15 0x00008000U /*!<Filter bit 15 */
  2187. #define CAN_F4R1_FB16 0x00010000U /*!<Filter bit 16 */
  2188. #define CAN_F4R1_FB17 0x00020000U /*!<Filter bit 17 */
  2189. #define CAN_F4R1_FB18 0x00040000U /*!<Filter bit 18 */
  2190. #define CAN_F4R1_FB19 0x00080000U /*!<Filter bit 19 */
  2191. #define CAN_F4R1_FB20 0x00100000U /*!<Filter bit 20 */
  2192. #define CAN_F4R1_FB21 0x00200000U /*!<Filter bit 21 */
  2193. #define CAN_F4R1_FB22 0x00400000U /*!<Filter bit 22 */
  2194. #define CAN_F4R1_FB23 0x00800000U /*!<Filter bit 23 */
  2195. #define CAN_F4R1_FB24 0x01000000U /*!<Filter bit 24 */
  2196. #define CAN_F4R1_FB25 0x02000000U /*!<Filter bit 25 */
  2197. #define CAN_F4R1_FB26 0x04000000U /*!<Filter bit 26 */
  2198. #define CAN_F4R1_FB27 0x08000000U /*!<Filter bit 27 */
  2199. #define CAN_F4R1_FB28 0x10000000U /*!<Filter bit 28 */
  2200. #define CAN_F4R1_FB29 0x20000000U /*!<Filter bit 29 */
  2201. #define CAN_F4R1_FB30 0x40000000U /*!<Filter bit 30 */
  2202. #define CAN_F4R1_FB31 0x80000000U /*!<Filter bit 31 */
  2203. /******************* Bit definition for CAN_F5R1 register *******************/
  2204. #define CAN_F5R1_FB0 0x00000001U /*!<Filter bit 0 */
  2205. #define CAN_F5R1_FB1 0x00000002U /*!<Filter bit 1 */
  2206. #define CAN_F5R1_FB2 0x00000004U /*!<Filter bit 2 */
  2207. #define CAN_F5R1_FB3 0x00000008U /*!<Filter bit 3 */
  2208. #define CAN_F5R1_FB4 0x00000010U /*!<Filter bit 4 */
  2209. #define CAN_F5R1_FB5 0x00000020U /*!<Filter bit 5 */
  2210. #define CAN_F5R1_FB6 0x00000040U /*!<Filter bit 6 */
  2211. #define CAN_F5R1_FB7 0x00000080U /*!<Filter bit 7 */
  2212. #define CAN_F5R1_FB8 0x00000100U /*!<Filter bit 8 */
  2213. #define CAN_F5R1_FB9 0x00000200U /*!<Filter bit 9 */
  2214. #define CAN_F5R1_FB10 0x00000400U /*!<Filter bit 10 */
  2215. #define CAN_F5R1_FB11 0x00000800U /*!<Filter bit 11 */
  2216. #define CAN_F5R1_FB12 0x00001000U /*!<Filter bit 12 */
  2217. #define CAN_F5R1_FB13 0x00002000U /*!<Filter bit 13 */
  2218. #define CAN_F5R1_FB14 0x00004000U /*!<Filter bit 14 */
  2219. #define CAN_F5R1_FB15 0x00008000U /*!<Filter bit 15 */
  2220. #define CAN_F5R1_FB16 0x00010000U /*!<Filter bit 16 */
  2221. #define CAN_F5R1_FB17 0x00020000U /*!<Filter bit 17 */
  2222. #define CAN_F5R1_FB18 0x00040000U /*!<Filter bit 18 */
  2223. #define CAN_F5R1_FB19 0x00080000U /*!<Filter bit 19 */
  2224. #define CAN_F5R1_FB20 0x00100000U /*!<Filter bit 20 */
  2225. #define CAN_F5R1_FB21 0x00200000U /*!<Filter bit 21 */
  2226. #define CAN_F5R1_FB22 0x00400000U /*!<Filter bit 22 */
  2227. #define CAN_F5R1_FB23 0x00800000U /*!<Filter bit 23 */
  2228. #define CAN_F5R1_FB24 0x01000000U /*!<Filter bit 24 */
  2229. #define CAN_F5R1_FB25 0x02000000U /*!<Filter bit 25 */
  2230. #define CAN_F5R1_FB26 0x04000000U /*!<Filter bit 26 */
  2231. #define CAN_F5R1_FB27 0x08000000U /*!<Filter bit 27 */
  2232. #define CAN_F5R1_FB28 0x10000000U /*!<Filter bit 28 */
  2233. #define CAN_F5R1_FB29 0x20000000U /*!<Filter bit 29 */
  2234. #define CAN_F5R1_FB30 0x40000000U /*!<Filter bit 30 */
  2235. #define CAN_F5R1_FB31 0x80000000U /*!<Filter bit 31 */
  2236. /******************* Bit definition for CAN_F6R1 register *******************/
  2237. #define CAN_F6R1_FB0 0x00000001U /*!<Filter bit 0 */
  2238. #define CAN_F6R1_FB1 0x00000002U /*!<Filter bit 1 */
  2239. #define CAN_F6R1_FB2 0x00000004U /*!<Filter bit 2 */
  2240. #define CAN_F6R1_FB3 0x00000008U /*!<Filter bit 3 */
  2241. #define CAN_F6R1_FB4 0x00000010U /*!<Filter bit 4 */
  2242. #define CAN_F6R1_FB5 0x00000020U /*!<Filter bit 5 */
  2243. #define CAN_F6R1_FB6 0x00000040U /*!<Filter bit 6 */
  2244. #define CAN_F6R1_FB7 0x00000080U /*!<Filter bit 7 */
  2245. #define CAN_F6R1_FB8 0x00000100U /*!<Filter bit 8 */
  2246. #define CAN_F6R1_FB9 0x00000200U /*!<Filter bit 9 */
  2247. #define CAN_F6R1_FB10 0x00000400U /*!<Filter bit 10 */
  2248. #define CAN_F6R1_FB11 0x00000800U /*!<Filter bit 11 */
  2249. #define CAN_F6R1_FB12 0x00001000U /*!<Filter bit 12 */
  2250. #define CAN_F6R1_FB13 0x00002000U /*!<Filter bit 13 */
  2251. #define CAN_F6R1_FB14 0x00004000U /*!<Filter bit 14 */
  2252. #define CAN_F6R1_FB15 0x00008000U /*!<Filter bit 15 */
  2253. #define CAN_F6R1_FB16 0x00010000U /*!<Filter bit 16 */
  2254. #define CAN_F6R1_FB17 0x00020000U /*!<Filter bit 17 */
  2255. #define CAN_F6R1_FB18 0x00040000U /*!<Filter bit 18 */
  2256. #define CAN_F6R1_FB19 0x00080000U /*!<Filter bit 19 */
  2257. #define CAN_F6R1_FB20 0x00100000U /*!<Filter bit 20 */
  2258. #define CAN_F6R1_FB21 0x00200000U /*!<Filter bit 21 */
  2259. #define CAN_F6R1_FB22 0x00400000U /*!<Filter bit 22 */
  2260. #define CAN_F6R1_FB23 0x00800000U /*!<Filter bit 23 */
  2261. #define CAN_F6R1_FB24 0x01000000U /*!<Filter bit 24 */
  2262. #define CAN_F6R1_FB25 0x02000000U /*!<Filter bit 25 */
  2263. #define CAN_F6R1_FB26 0x04000000U /*!<Filter bit 26 */
  2264. #define CAN_F6R1_FB27 0x08000000U /*!<Filter bit 27 */
  2265. #define CAN_F6R1_FB28 0x10000000U /*!<Filter bit 28 */
  2266. #define CAN_F6R1_FB29 0x20000000U /*!<Filter bit 29 */
  2267. #define CAN_F6R1_FB30 0x40000000U /*!<Filter bit 30 */
  2268. #define CAN_F6R1_FB31 0x80000000U /*!<Filter bit 31 */
  2269. /******************* Bit definition for CAN_F7R1 register *******************/
  2270. #define CAN_F7R1_FB0 0x00000001U /*!<Filter bit 0 */
  2271. #define CAN_F7R1_FB1 0x00000002U /*!<Filter bit 1 */
  2272. #define CAN_F7R1_FB2 0x00000004U /*!<Filter bit 2 */
  2273. #define CAN_F7R1_FB3 0x00000008U /*!<Filter bit 3 */
  2274. #define CAN_F7R1_FB4 0x00000010U /*!<Filter bit 4 */
  2275. #define CAN_F7R1_FB5 0x00000020U /*!<Filter bit 5 */
  2276. #define CAN_F7R1_FB6 0x00000040U /*!<Filter bit 6 */
  2277. #define CAN_F7R1_FB7 0x00000080U /*!<Filter bit 7 */
  2278. #define CAN_F7R1_FB8 0x00000100U /*!<Filter bit 8 */
  2279. #define CAN_F7R1_FB9 0x00000200U /*!<Filter bit 9 */
  2280. #define CAN_F7R1_FB10 0x00000400U /*!<Filter bit 10 */
  2281. #define CAN_F7R1_FB11 0x00000800U /*!<Filter bit 11 */
  2282. #define CAN_F7R1_FB12 0x00001000U /*!<Filter bit 12 */
  2283. #define CAN_F7R1_FB13 0x00002000U /*!<Filter bit 13 */
  2284. #define CAN_F7R1_FB14 0x00004000U /*!<Filter bit 14 */
  2285. #define CAN_F7R1_FB15 0x00008000U /*!<Filter bit 15 */
  2286. #define CAN_F7R1_FB16 0x00010000U /*!<Filter bit 16 */
  2287. #define CAN_F7R1_FB17 0x00020000U /*!<Filter bit 17 */
  2288. #define CAN_F7R1_FB18 0x00040000U /*!<Filter bit 18 */
  2289. #define CAN_F7R1_FB19 0x00080000U /*!<Filter bit 19 */
  2290. #define CAN_F7R1_FB20 0x00100000U /*!<Filter bit 20 */
  2291. #define CAN_F7R1_FB21 0x00200000U /*!<Filter bit 21 */
  2292. #define CAN_F7R1_FB22 0x00400000U /*!<Filter bit 22 */
  2293. #define CAN_F7R1_FB23 0x00800000U /*!<Filter bit 23 */
  2294. #define CAN_F7R1_FB24 0x01000000U /*!<Filter bit 24 */
  2295. #define CAN_F7R1_FB25 0x02000000U /*!<Filter bit 25 */
  2296. #define CAN_F7R1_FB26 0x04000000U /*!<Filter bit 26 */
  2297. #define CAN_F7R1_FB27 0x08000000U /*!<Filter bit 27 */
  2298. #define CAN_F7R1_FB28 0x10000000U /*!<Filter bit 28 */
  2299. #define CAN_F7R1_FB29 0x20000000U /*!<Filter bit 29 */
  2300. #define CAN_F7R1_FB30 0x40000000U /*!<Filter bit 30 */
  2301. #define CAN_F7R1_FB31 0x80000000U /*!<Filter bit 31 */
  2302. /******************* Bit definition for CAN_F8R1 register *******************/
  2303. #define CAN_F8R1_FB0 0x00000001U /*!<Filter bit 0 */
  2304. #define CAN_F8R1_FB1 0x00000002U /*!<Filter bit 1 */
  2305. #define CAN_F8R1_FB2 0x00000004U /*!<Filter bit 2 */
  2306. #define CAN_F8R1_FB3 0x00000008U /*!<Filter bit 3 */
  2307. #define CAN_F8R1_FB4 0x00000010U /*!<Filter bit 4 */
  2308. #define CAN_F8R1_FB5 0x00000020U /*!<Filter bit 5 */
  2309. #define CAN_F8R1_FB6 0x00000040U /*!<Filter bit 6 */
  2310. #define CAN_F8R1_FB7 0x00000080U /*!<Filter bit 7 */
  2311. #define CAN_F8R1_FB8 0x00000100U /*!<Filter bit 8 */
  2312. #define CAN_F8R1_FB9 0x00000200U /*!<Filter bit 9 */
  2313. #define CAN_F8R1_FB10 0x00000400U /*!<Filter bit 10 */
  2314. #define CAN_F8R1_FB11 0x00000800U /*!<Filter bit 11 */
  2315. #define CAN_F8R1_FB12 0x00001000U /*!<Filter bit 12 */
  2316. #define CAN_F8R1_FB13 0x00002000U /*!<Filter bit 13 */
  2317. #define CAN_F8R1_FB14 0x00004000U /*!<Filter bit 14 */
  2318. #define CAN_F8R1_FB15 0x00008000U /*!<Filter bit 15 */
  2319. #define CAN_F8R1_FB16 0x00010000U /*!<Filter bit 16 */
  2320. #define CAN_F8R1_FB17 0x00020000U /*!<Filter bit 17 */
  2321. #define CAN_F8R1_FB18 0x00040000U /*!<Filter bit 18 */
  2322. #define CAN_F8R1_FB19 0x00080000U /*!<Filter bit 19 */
  2323. #define CAN_F8R1_FB20 0x00100000U /*!<Filter bit 20 */
  2324. #define CAN_F8R1_FB21 0x00200000U /*!<Filter bit 21 */
  2325. #define CAN_F8R1_FB22 0x00400000U /*!<Filter bit 22 */
  2326. #define CAN_F8R1_FB23 0x00800000U /*!<Filter bit 23 */
  2327. #define CAN_F8R1_FB24 0x01000000U /*!<Filter bit 24 */
  2328. #define CAN_F8R1_FB25 0x02000000U /*!<Filter bit 25 */
  2329. #define CAN_F8R1_FB26 0x04000000U /*!<Filter bit 26 */
  2330. #define CAN_F8R1_FB27 0x08000000U /*!<Filter bit 27 */
  2331. #define CAN_F8R1_FB28 0x10000000U /*!<Filter bit 28 */
  2332. #define CAN_F8R1_FB29 0x20000000U /*!<Filter bit 29 */
  2333. #define CAN_F8R1_FB30 0x40000000U /*!<Filter bit 30 */
  2334. #define CAN_F8R1_FB31 0x80000000U /*!<Filter bit 31 */
  2335. /******************* Bit definition for CAN_F9R1 register *******************/
  2336. #define CAN_F9R1_FB0 0x00000001U /*!<Filter bit 0 */
  2337. #define CAN_F9R1_FB1 0x00000002U /*!<Filter bit 1 */
  2338. #define CAN_F9R1_FB2 0x00000004U /*!<Filter bit 2 */
  2339. #define CAN_F9R1_FB3 0x00000008U /*!<Filter bit 3 */
  2340. #define CAN_F9R1_FB4 0x00000010U /*!<Filter bit 4 */
  2341. #define CAN_F9R1_FB5 0x00000020U /*!<Filter bit 5 */
  2342. #define CAN_F9R1_FB6 0x00000040U /*!<Filter bit 6 */
  2343. #define CAN_F9R1_FB7 0x00000080U /*!<Filter bit 7 */
  2344. #define CAN_F9R1_FB8 0x00000100U /*!<Filter bit 8 */
  2345. #define CAN_F9R1_FB9 0x00000200U /*!<Filter bit 9 */
  2346. #define CAN_F9R1_FB10 0x00000400U /*!<Filter bit 10 */
  2347. #define CAN_F9R1_FB11 0x00000800U /*!<Filter bit 11 */
  2348. #define CAN_F9R1_FB12 0x00001000U /*!<Filter bit 12 */
  2349. #define CAN_F9R1_FB13 0x00002000U /*!<Filter bit 13 */
  2350. #define CAN_F9R1_FB14 0x00004000U /*!<Filter bit 14 */
  2351. #define CAN_F9R1_FB15 0x00008000U /*!<Filter bit 15 */
  2352. #define CAN_F9R1_FB16 0x00010000U /*!<Filter bit 16 */
  2353. #define CAN_F9R1_FB17 0x00020000U /*!<Filter bit 17 */
  2354. #define CAN_F9R1_FB18 0x00040000U /*!<Filter bit 18 */
  2355. #define CAN_F9R1_FB19 0x00080000U /*!<Filter bit 19 */
  2356. #define CAN_F9R1_FB20 0x00100000U /*!<Filter bit 20 */
  2357. #define CAN_F9R1_FB21 0x00200000U /*!<Filter bit 21 */
  2358. #define CAN_F9R1_FB22 0x00400000U /*!<Filter bit 22 */
  2359. #define CAN_F9R1_FB23 0x00800000U /*!<Filter bit 23 */
  2360. #define CAN_F9R1_FB24 0x01000000U /*!<Filter bit 24 */
  2361. #define CAN_F9R1_FB25 0x02000000U /*!<Filter bit 25 */
  2362. #define CAN_F9R1_FB26 0x04000000U /*!<Filter bit 26 */
  2363. #define CAN_F9R1_FB27 0x08000000U /*!<Filter bit 27 */
  2364. #define CAN_F9R1_FB28 0x10000000U /*!<Filter bit 28 */
  2365. #define CAN_F9R1_FB29 0x20000000U /*!<Filter bit 29 */
  2366. #define CAN_F9R1_FB30 0x40000000U /*!<Filter bit 30 */
  2367. #define CAN_F9R1_FB31 0x80000000U /*!<Filter bit 31 */
  2368. /******************* Bit definition for CAN_F10R1 register ******************/
  2369. #define CAN_F10R1_FB0 0x00000001U /*!<Filter bit 0 */
  2370. #define CAN_F10R1_FB1 0x00000002U /*!<Filter bit 1 */
  2371. #define CAN_F10R1_FB2 0x00000004U /*!<Filter bit 2 */
  2372. #define CAN_F10R1_FB3 0x00000008U /*!<Filter bit 3 */
  2373. #define CAN_F10R1_FB4 0x00000010U /*!<Filter bit 4 */
  2374. #define CAN_F10R1_FB5 0x00000020U /*!<Filter bit 5 */
  2375. #define CAN_F10R1_FB6 0x00000040U /*!<Filter bit 6 */
  2376. #define CAN_F10R1_FB7 0x00000080U /*!<Filter bit 7 */
  2377. #define CAN_F10R1_FB8 0x00000100U /*!<Filter bit 8 */
  2378. #define CAN_F10R1_FB9 0x00000200U /*!<Filter bit 9 */
  2379. #define CAN_F10R1_FB10 0x00000400U /*!<Filter bit 10 */
  2380. #define CAN_F10R1_FB11 0x00000800U /*!<Filter bit 11 */
  2381. #define CAN_F10R1_FB12 0x00001000U /*!<Filter bit 12 */
  2382. #define CAN_F10R1_FB13 0x00002000U /*!<Filter bit 13 */
  2383. #define CAN_F10R1_FB14 0x00004000U /*!<Filter bit 14 */
  2384. #define CAN_F10R1_FB15 0x00008000U /*!<Filter bit 15 */
  2385. #define CAN_F10R1_FB16 0x00010000U /*!<Filter bit 16 */
  2386. #define CAN_F10R1_FB17 0x00020000U /*!<Filter bit 17 */
  2387. #define CAN_F10R1_FB18 0x00040000U /*!<Filter bit 18 */
  2388. #define CAN_F10R1_FB19 0x00080000U /*!<Filter bit 19 */
  2389. #define CAN_F10R1_FB20 0x00100000U /*!<Filter bit 20 */
  2390. #define CAN_F10R1_FB21 0x00200000U /*!<Filter bit 21 */
  2391. #define CAN_F10R1_FB22 0x00400000U /*!<Filter bit 22 */
  2392. #define CAN_F10R1_FB23 0x00800000U /*!<Filter bit 23 */
  2393. #define CAN_F10R1_FB24 0x01000000U /*!<Filter bit 24 */
  2394. #define CAN_F10R1_FB25 0x02000000U /*!<Filter bit 25 */
  2395. #define CAN_F10R1_FB26 0x04000000U /*!<Filter bit 26 */
  2396. #define CAN_F10R1_FB27 0x08000000U /*!<Filter bit 27 */
  2397. #define CAN_F10R1_FB28 0x10000000U /*!<Filter bit 28 */
  2398. #define CAN_F10R1_FB29 0x20000000U /*!<Filter bit 29 */
  2399. #define CAN_F10R1_FB30 0x40000000U /*!<Filter bit 30 */
  2400. #define CAN_F10R1_FB31 0x80000000U /*!<Filter bit 31 */
  2401. /******************* Bit definition for CAN_F11R1 register ******************/
  2402. #define CAN_F11R1_FB0 0x00000001U /*!<Filter bit 0 */
  2403. #define CAN_F11R1_FB1 0x00000002U /*!<Filter bit 1 */
  2404. #define CAN_F11R1_FB2 0x00000004U /*!<Filter bit 2 */
  2405. #define CAN_F11R1_FB3 0x00000008U /*!<Filter bit 3 */
  2406. #define CAN_F11R1_FB4 0x00000010U /*!<Filter bit 4 */
  2407. #define CAN_F11R1_FB5 0x00000020U /*!<Filter bit 5 */
  2408. #define CAN_F11R1_FB6 0x00000040U /*!<Filter bit 6 */
  2409. #define CAN_F11R1_FB7 0x00000080U /*!<Filter bit 7 */
  2410. #define CAN_F11R1_FB8 0x00000100U /*!<Filter bit 8 */
  2411. #define CAN_F11R1_FB9 0x00000200U /*!<Filter bit 9 */
  2412. #define CAN_F11R1_FB10 0x00000400U /*!<Filter bit 10 */
  2413. #define CAN_F11R1_FB11 0x00000800U /*!<Filter bit 11 */
  2414. #define CAN_F11R1_FB12 0x00001000U /*!<Filter bit 12 */
  2415. #define CAN_F11R1_FB13 0x00002000U /*!<Filter bit 13 */
  2416. #define CAN_F11R1_FB14 0x00004000U /*!<Filter bit 14 */
  2417. #define CAN_F11R1_FB15 0x00008000U /*!<Filter bit 15 */
  2418. #define CAN_F11R1_FB16 0x00010000U /*!<Filter bit 16 */
  2419. #define CAN_F11R1_FB17 0x00020000U /*!<Filter bit 17 */
  2420. #define CAN_F11R1_FB18 0x00040000U /*!<Filter bit 18 */
  2421. #define CAN_F11R1_FB19 0x00080000U /*!<Filter bit 19 */
  2422. #define CAN_F11R1_FB20 0x00100000U /*!<Filter bit 20 */
  2423. #define CAN_F11R1_FB21 0x00200000U /*!<Filter bit 21 */
  2424. #define CAN_F11R1_FB22 0x00400000U /*!<Filter bit 22 */
  2425. #define CAN_F11R1_FB23 0x00800000U /*!<Filter bit 23 */
  2426. #define CAN_F11R1_FB24 0x01000000U /*!<Filter bit 24 */
  2427. #define CAN_F11R1_FB25 0x02000000U /*!<Filter bit 25 */
  2428. #define CAN_F11R1_FB26 0x04000000U /*!<Filter bit 26 */
  2429. #define CAN_F11R1_FB27 0x08000000U /*!<Filter bit 27 */
  2430. #define CAN_F11R1_FB28 0x10000000U /*!<Filter bit 28 */
  2431. #define CAN_F11R1_FB29 0x20000000U /*!<Filter bit 29 */
  2432. #define CAN_F11R1_FB30 0x40000000U /*!<Filter bit 30 */
  2433. #define CAN_F11R1_FB31 0x80000000U /*!<Filter bit 31 */
  2434. /******************* Bit definition for CAN_F12R1 register ******************/
  2435. #define CAN_F12R1_FB0 0x00000001U /*!<Filter bit 0 */
  2436. #define CAN_F12R1_FB1 0x00000002U /*!<Filter bit 1 */
  2437. #define CAN_F12R1_FB2 0x00000004U /*!<Filter bit 2 */
  2438. #define CAN_F12R1_FB3 0x00000008U /*!<Filter bit 3 */
  2439. #define CAN_F12R1_FB4 0x00000010U /*!<Filter bit 4 */
  2440. #define CAN_F12R1_FB5 0x00000020U /*!<Filter bit 5 */
  2441. #define CAN_F12R1_FB6 0x00000040U /*!<Filter bit 6 */
  2442. #define CAN_F12R1_FB7 0x00000080U /*!<Filter bit 7 */
  2443. #define CAN_F12R1_FB8 0x00000100U /*!<Filter bit 8 */
  2444. #define CAN_F12R1_FB9 0x00000200U /*!<Filter bit 9 */
  2445. #define CAN_F12R1_FB10 0x00000400U /*!<Filter bit 10 */
  2446. #define CAN_F12R1_FB11 0x00000800U /*!<Filter bit 11 */
  2447. #define CAN_F12R1_FB12 0x00001000U /*!<Filter bit 12 */
  2448. #define CAN_F12R1_FB13 0x00002000U /*!<Filter bit 13 */
  2449. #define CAN_F12R1_FB14 0x00004000U /*!<Filter bit 14 */
  2450. #define CAN_F12R1_FB15 0x00008000U /*!<Filter bit 15 */
  2451. #define CAN_F12R1_FB16 0x00010000U /*!<Filter bit 16 */
  2452. #define CAN_F12R1_FB17 0x00020000U /*!<Filter bit 17 */
  2453. #define CAN_F12R1_FB18 0x00040000U /*!<Filter bit 18 */
  2454. #define CAN_F12R1_FB19 0x00080000U /*!<Filter bit 19 */
  2455. #define CAN_F12R1_FB20 0x00100000U /*!<Filter bit 20 */
  2456. #define CAN_F12R1_FB21 0x00200000U /*!<Filter bit 21 */
  2457. #define CAN_F12R1_FB22 0x00400000U /*!<Filter bit 22 */
  2458. #define CAN_F12R1_FB23 0x00800000U /*!<Filter bit 23 */
  2459. #define CAN_F12R1_FB24 0x01000000U /*!<Filter bit 24 */
  2460. #define CAN_F12R1_FB25 0x02000000U /*!<Filter bit 25 */
  2461. #define CAN_F12R1_FB26 0x04000000U /*!<Filter bit 26 */
  2462. #define CAN_F12R1_FB27 0x08000000U /*!<Filter bit 27 */
  2463. #define CAN_F12R1_FB28 0x10000000U /*!<Filter bit 28 */
  2464. #define CAN_F12R1_FB29 0x20000000U /*!<Filter bit 29 */
  2465. #define CAN_F12R1_FB30 0x40000000U /*!<Filter bit 30 */
  2466. #define CAN_F12R1_FB31 0x80000000U /*!<Filter bit 31 */
  2467. /******************* Bit definition for CAN_F13R1 register ******************/
  2468. #define CAN_F13R1_FB0 0x00000001U /*!<Filter bit 0 */
  2469. #define CAN_F13R1_FB1 0x00000002U /*!<Filter bit 1 */
  2470. #define CAN_F13R1_FB2 0x00000004U /*!<Filter bit 2 */
  2471. #define CAN_F13R1_FB3 0x00000008U /*!<Filter bit 3 */
  2472. #define CAN_F13R1_FB4 0x00000010U /*!<Filter bit 4 */
  2473. #define CAN_F13R1_FB5 0x00000020U /*!<Filter bit 5 */
  2474. #define CAN_F13R1_FB6 0x00000040U /*!<Filter bit 6 */
  2475. #define CAN_F13R1_FB7 0x00000080U /*!<Filter bit 7 */
  2476. #define CAN_F13R1_FB8 0x00000100U /*!<Filter bit 8 */
  2477. #define CAN_F13R1_FB9 0x00000200U /*!<Filter bit 9 */
  2478. #define CAN_F13R1_FB10 0x00000400U /*!<Filter bit 10 */
  2479. #define CAN_F13R1_FB11 0x00000800U /*!<Filter bit 11 */
  2480. #define CAN_F13R1_FB12 0x00001000U /*!<Filter bit 12 */
  2481. #define CAN_F13R1_FB13 0x00002000U /*!<Filter bit 13 */
  2482. #define CAN_F13R1_FB14 0x00004000U /*!<Filter bit 14 */
  2483. #define CAN_F13R1_FB15 0x00008000U /*!<Filter bit 15 */
  2484. #define CAN_F13R1_FB16 0x00010000U /*!<Filter bit 16 */
  2485. #define CAN_F13R1_FB17 0x00020000U /*!<Filter bit 17 */
  2486. #define CAN_F13R1_FB18 0x00040000U /*!<Filter bit 18 */
  2487. #define CAN_F13R1_FB19 0x00080000U /*!<Filter bit 19 */
  2488. #define CAN_F13R1_FB20 0x00100000U /*!<Filter bit 20 */
  2489. #define CAN_F13R1_FB21 0x00200000U /*!<Filter bit 21 */
  2490. #define CAN_F13R1_FB22 0x00400000U /*!<Filter bit 22 */
  2491. #define CAN_F13R1_FB23 0x00800000U /*!<Filter bit 23 */
  2492. #define CAN_F13R1_FB24 0x01000000U /*!<Filter bit 24 */
  2493. #define CAN_F13R1_FB25 0x02000000U /*!<Filter bit 25 */
  2494. #define CAN_F13R1_FB26 0x04000000U /*!<Filter bit 26 */
  2495. #define CAN_F13R1_FB27 0x08000000U /*!<Filter bit 27 */
  2496. #define CAN_F13R1_FB28 0x10000000U /*!<Filter bit 28 */
  2497. #define CAN_F13R1_FB29 0x20000000U /*!<Filter bit 29 */
  2498. #define CAN_F13R1_FB30 0x40000000U /*!<Filter bit 30 */
  2499. #define CAN_F13R1_FB31 0x80000000U /*!<Filter bit 31 */
  2500. /******************* Bit definition for CAN_F0R2 register *******************/
  2501. #define CAN_F0R2_FB0 0x00000001U /*!<Filter bit 0 */
  2502. #define CAN_F0R2_FB1 0x00000002U /*!<Filter bit 1 */
  2503. #define CAN_F0R2_FB2 0x00000004U /*!<Filter bit 2 */
  2504. #define CAN_F0R2_FB3 0x00000008U /*!<Filter bit 3 */
  2505. #define CAN_F0R2_FB4 0x00000010U /*!<Filter bit 4 */
  2506. #define CAN_F0R2_FB5 0x00000020U /*!<Filter bit 5 */
  2507. #define CAN_F0R2_FB6 0x00000040U /*!<Filter bit 6 */
  2508. #define CAN_F0R2_FB7 0x00000080U /*!<Filter bit 7 */
  2509. #define CAN_F0R2_FB8 0x00000100U /*!<Filter bit 8 */
  2510. #define CAN_F0R2_FB9 0x00000200U /*!<Filter bit 9 */
  2511. #define CAN_F0R2_FB10 0x00000400U /*!<Filter bit 10 */
  2512. #define CAN_F0R2_FB11 0x00000800U /*!<Filter bit 11 */
  2513. #define CAN_F0R2_FB12 0x00001000U /*!<Filter bit 12 */
  2514. #define CAN_F0R2_FB13 0x00002000U /*!<Filter bit 13 */
  2515. #define CAN_F0R2_FB14 0x00004000U /*!<Filter bit 14 */
  2516. #define CAN_F0R2_FB15 0x00008000U /*!<Filter bit 15 */
  2517. #define CAN_F0R2_FB16 0x00010000U /*!<Filter bit 16 */
  2518. #define CAN_F0R2_FB17 0x00020000U /*!<Filter bit 17 */
  2519. #define CAN_F0R2_FB18 0x00040000U /*!<Filter bit 18 */
  2520. #define CAN_F0R2_FB19 0x00080000U /*!<Filter bit 19 */
  2521. #define CAN_F0R2_FB20 0x00100000U /*!<Filter bit 20 */
  2522. #define CAN_F0R2_FB21 0x00200000U /*!<Filter bit 21 */
  2523. #define CAN_F0R2_FB22 0x00400000U /*!<Filter bit 22 */
  2524. #define CAN_F0R2_FB23 0x00800000U /*!<Filter bit 23 */
  2525. #define CAN_F0R2_FB24 0x01000000U /*!<Filter bit 24 */
  2526. #define CAN_F0R2_FB25 0x02000000U /*!<Filter bit 25 */
  2527. #define CAN_F0R2_FB26 0x04000000U /*!<Filter bit 26 */
  2528. #define CAN_F0R2_FB27 0x08000000U /*!<Filter bit 27 */
  2529. #define CAN_F0R2_FB28 0x10000000U /*!<Filter bit 28 */
  2530. #define CAN_F0R2_FB29 0x20000000U /*!<Filter bit 29 */
  2531. #define CAN_F0R2_FB30 0x40000000U /*!<Filter bit 30 */
  2532. #define CAN_F0R2_FB31 0x80000000U /*!<Filter bit 31 */
  2533. /******************* Bit definition for CAN_F1R2 register *******************/
  2534. #define CAN_F1R2_FB0 0x00000001U /*!<Filter bit 0 */
  2535. #define CAN_F1R2_FB1 0x00000002U /*!<Filter bit 1 */
  2536. #define CAN_F1R2_FB2 0x00000004U /*!<Filter bit 2 */
  2537. #define CAN_F1R2_FB3 0x00000008U /*!<Filter bit 3 */
  2538. #define CAN_F1R2_FB4 0x00000010U /*!<Filter bit 4 */
  2539. #define CAN_F1R2_FB5 0x00000020U /*!<Filter bit 5 */
  2540. #define CAN_F1R2_FB6 0x00000040U /*!<Filter bit 6 */
  2541. #define CAN_F1R2_FB7 0x00000080U /*!<Filter bit 7 */
  2542. #define CAN_F1R2_FB8 0x00000100U /*!<Filter bit 8 */
  2543. #define CAN_F1R2_FB9 0x00000200U /*!<Filter bit 9 */
  2544. #define CAN_F1R2_FB10 0x00000400U /*!<Filter bit 10 */
  2545. #define CAN_F1R2_FB11 0x00000800U /*!<Filter bit 11 */
  2546. #define CAN_F1R2_FB12 0x00001000U /*!<Filter bit 12 */
  2547. #define CAN_F1R2_FB13 0x00002000U /*!<Filter bit 13 */
  2548. #define CAN_F1R2_FB14 0x00004000U /*!<Filter bit 14 */
  2549. #define CAN_F1R2_FB15 0x00008000U /*!<Filter bit 15 */
  2550. #define CAN_F1R2_FB16 0x00010000U /*!<Filter bit 16 */
  2551. #define CAN_F1R2_FB17 0x00020000U /*!<Filter bit 17 */
  2552. #define CAN_F1R2_FB18 0x00040000U /*!<Filter bit 18 */
  2553. #define CAN_F1R2_FB19 0x00080000U /*!<Filter bit 19 */
  2554. #define CAN_F1R2_FB20 0x00100000U /*!<Filter bit 20 */
  2555. #define CAN_F1R2_FB21 0x00200000U /*!<Filter bit 21 */
  2556. #define CAN_F1R2_FB22 0x00400000U /*!<Filter bit 22 */
  2557. #define CAN_F1R2_FB23 0x00800000U /*!<Filter bit 23 */
  2558. #define CAN_F1R2_FB24 0x01000000U /*!<Filter bit 24 */
  2559. #define CAN_F1R2_FB25 0x02000000U /*!<Filter bit 25 */
  2560. #define CAN_F1R2_FB26 0x04000000U /*!<Filter bit 26 */
  2561. #define CAN_F1R2_FB27 0x08000000U /*!<Filter bit 27 */
  2562. #define CAN_F1R2_FB28 0x10000000U /*!<Filter bit 28 */
  2563. #define CAN_F1R2_FB29 0x20000000U /*!<Filter bit 29 */
  2564. #define CAN_F1R2_FB30 0x40000000U /*!<Filter bit 30 */
  2565. #define CAN_F1R2_FB31 0x80000000U /*!<Filter bit 31 */
  2566. /******************* Bit definition for CAN_F2R2 register *******************/
  2567. #define CAN_F2R2_FB0 0x00000001U /*!<Filter bit 0 */
  2568. #define CAN_F2R2_FB1 0x00000002U /*!<Filter bit 1 */
  2569. #define CAN_F2R2_FB2 0x00000004U /*!<Filter bit 2 */
  2570. #define CAN_F2R2_FB3 0x00000008U /*!<Filter bit 3 */
  2571. #define CAN_F2R2_FB4 0x00000010U /*!<Filter bit 4 */
  2572. #define CAN_F2R2_FB5 0x00000020U /*!<Filter bit 5 */
  2573. #define CAN_F2R2_FB6 0x00000040U /*!<Filter bit 6 */
  2574. #define CAN_F2R2_FB7 0x00000080U /*!<Filter bit 7 */
  2575. #define CAN_F2R2_FB8 0x00000100U /*!<Filter bit 8 */
  2576. #define CAN_F2R2_FB9 0x00000200U /*!<Filter bit 9 */
  2577. #define CAN_F2R2_FB10 0x00000400U /*!<Filter bit 10 */
  2578. #define CAN_F2R2_FB11 0x00000800U /*!<Filter bit 11 */
  2579. #define CAN_F2R2_FB12 0x00001000U /*!<Filter bit 12 */
  2580. #define CAN_F2R2_FB13 0x00002000U /*!<Filter bit 13 */
  2581. #define CAN_F2R2_FB14 0x00004000U /*!<Filter bit 14 */
  2582. #define CAN_F2R2_FB15 0x00008000U /*!<Filter bit 15 */
  2583. #define CAN_F2R2_FB16 0x00010000U /*!<Filter bit 16 */
  2584. #define CAN_F2R2_FB17 0x00020000U /*!<Filter bit 17 */
  2585. #define CAN_F2R2_FB18 0x00040000U /*!<Filter bit 18 */
  2586. #define CAN_F2R2_FB19 0x00080000U /*!<Filter bit 19 */
  2587. #define CAN_F2R2_FB20 0x00100000U /*!<Filter bit 20 */
  2588. #define CAN_F2R2_FB21 0x00200000U /*!<Filter bit 21 */
  2589. #define CAN_F2R2_FB22 0x00400000U /*!<Filter bit 22 */
  2590. #define CAN_F2R2_FB23 0x00800000U /*!<Filter bit 23 */
  2591. #define CAN_F2R2_FB24 0x01000000U /*!<Filter bit 24 */
  2592. #define CAN_F2R2_FB25 0x02000000U /*!<Filter bit 25 */
  2593. #define CAN_F2R2_FB26 0x04000000U /*!<Filter bit 26 */
  2594. #define CAN_F2R2_FB27 0x08000000U /*!<Filter bit 27 */
  2595. #define CAN_F2R2_FB28 0x10000000U /*!<Filter bit 28 */
  2596. #define CAN_F2R2_FB29 0x20000000U /*!<Filter bit 29 */
  2597. #define CAN_F2R2_FB30 0x40000000U /*!<Filter bit 30 */
  2598. #define CAN_F2R2_FB31 0x80000000U /*!<Filter bit 31 */
  2599. /******************* Bit definition for CAN_F3R2 register *******************/
  2600. #define CAN_F3R2_FB0 0x00000001U /*!<Filter bit 0 */
  2601. #define CAN_F3R2_FB1 0x00000002U /*!<Filter bit 1 */
  2602. #define CAN_F3R2_FB2 0x00000004U /*!<Filter bit 2 */
  2603. #define CAN_F3R2_FB3 0x00000008U /*!<Filter bit 3 */
  2604. #define CAN_F3R2_FB4 0x00000010U /*!<Filter bit 4 */
  2605. #define CAN_F3R2_FB5 0x00000020U /*!<Filter bit 5 */
  2606. #define CAN_F3R2_FB6 0x00000040U /*!<Filter bit 6 */
  2607. #define CAN_F3R2_FB7 0x00000080U /*!<Filter bit 7 */
  2608. #define CAN_F3R2_FB8 0x00000100U /*!<Filter bit 8 */
  2609. #define CAN_F3R2_FB9 0x00000200U /*!<Filter bit 9 */
  2610. #define CAN_F3R2_FB10 0x00000400U /*!<Filter bit 10 */
  2611. #define CAN_F3R2_FB11 0x00000800U /*!<Filter bit 11 */
  2612. #define CAN_F3R2_FB12 0x00001000U /*!<Filter bit 12 */
  2613. #define CAN_F3R2_FB13 0x00002000U /*!<Filter bit 13 */
  2614. #define CAN_F3R2_FB14 0x00004000U /*!<Filter bit 14 */
  2615. #define CAN_F3R2_FB15 0x00008000U /*!<Filter bit 15 */
  2616. #define CAN_F3R2_FB16 0x00010000U /*!<Filter bit 16 */
  2617. #define CAN_F3R2_FB17 0x00020000U /*!<Filter bit 17 */
  2618. #define CAN_F3R2_FB18 0x00040000U /*!<Filter bit 18 */
  2619. #define CAN_F3R2_FB19 0x00080000U /*!<Filter bit 19 */
  2620. #define CAN_F3R2_FB20 0x00100000U /*!<Filter bit 20 */
  2621. #define CAN_F3R2_FB21 0x00200000U /*!<Filter bit 21 */
  2622. #define CAN_F3R2_FB22 0x00400000U /*!<Filter bit 22 */
  2623. #define CAN_F3R2_FB23 0x00800000U /*!<Filter bit 23 */
  2624. #define CAN_F3R2_FB24 0x01000000U /*!<Filter bit 24 */
  2625. #define CAN_F3R2_FB25 0x02000000U /*!<Filter bit 25 */
  2626. #define CAN_F3R2_FB26 0x04000000U /*!<Filter bit 26 */
  2627. #define CAN_F3R2_FB27 0x08000000U /*!<Filter bit 27 */
  2628. #define CAN_F3R2_FB28 0x10000000U /*!<Filter bit 28 */
  2629. #define CAN_F3R2_FB29 0x20000000U /*!<Filter bit 29 */
  2630. #define CAN_F3R2_FB30 0x40000000U /*!<Filter bit 30 */
  2631. #define CAN_F3R2_FB31 0x80000000U /*!<Filter bit 31 */
  2632. /******************* Bit definition for CAN_F4R2 register *******************/
  2633. #define CAN_F4R2_FB0 0x00000001U /*!<Filter bit 0 */
  2634. #define CAN_F4R2_FB1 0x00000002U /*!<Filter bit 1 */
  2635. #define CAN_F4R2_FB2 0x00000004U /*!<Filter bit 2 */
  2636. #define CAN_F4R2_FB3 0x00000008U /*!<Filter bit 3 */
  2637. #define CAN_F4R2_FB4 0x00000010U /*!<Filter bit 4 */
  2638. #define CAN_F4R2_FB5 0x00000020U /*!<Filter bit 5 */
  2639. #define CAN_F4R2_FB6 0x00000040U /*!<Filter bit 6 */
  2640. #define CAN_F4R2_FB7 0x00000080U /*!<Filter bit 7 */
  2641. #define CAN_F4R2_FB8 0x00000100U /*!<Filter bit 8 */
  2642. #define CAN_F4R2_FB9 0x00000200U /*!<Filter bit 9 */
  2643. #define CAN_F4R2_FB10 0x00000400U /*!<Filter bit 10 */
  2644. #define CAN_F4R2_FB11 0x00000800U /*!<Filter bit 11 */
  2645. #define CAN_F4R2_FB12 0x00001000U /*!<Filter bit 12 */
  2646. #define CAN_F4R2_FB13 0x00002000U /*!<Filter bit 13 */
  2647. #define CAN_F4R2_FB14 0x00004000U /*!<Filter bit 14 */
  2648. #define CAN_F4R2_FB15 0x00008000U /*!<Filter bit 15 */
  2649. #define CAN_F4R2_FB16 0x00010000U /*!<Filter bit 16 */
  2650. #define CAN_F4R2_FB17 0x00020000U /*!<Filter bit 17 */
  2651. #define CAN_F4R2_FB18 0x00040000U /*!<Filter bit 18 */
  2652. #define CAN_F4R2_FB19 0x00080000U /*!<Filter bit 19 */
  2653. #define CAN_F4R2_FB20 0x00100000U /*!<Filter bit 20 */
  2654. #define CAN_F4R2_FB21 0x00200000U /*!<Filter bit 21 */
  2655. #define CAN_F4R2_FB22 0x00400000U /*!<Filter bit 22 */
  2656. #define CAN_F4R2_FB23 0x00800000U /*!<Filter bit 23 */
  2657. #define CAN_F4R2_FB24 0x01000000U /*!<Filter bit 24 */
  2658. #define CAN_F4R2_FB25 0x02000000U /*!<Filter bit 25 */
  2659. #define CAN_F4R2_FB26 0x04000000U /*!<Filter bit 26 */
  2660. #define CAN_F4R2_FB27 0x08000000U /*!<Filter bit 27 */
  2661. #define CAN_F4R2_FB28 0x10000000U /*!<Filter bit 28 */
  2662. #define CAN_F4R2_FB29 0x20000000U /*!<Filter bit 29 */
  2663. #define CAN_F4R2_FB30 0x40000000U /*!<Filter bit 30 */
  2664. #define CAN_F4R2_FB31 0x80000000U /*!<Filter bit 31 */
  2665. /******************* Bit definition for CAN_F5R2 register *******************/
  2666. #define CAN_F5R2_FB0 0x00000001U /*!<Filter bit 0 */
  2667. #define CAN_F5R2_FB1 0x00000002U /*!<Filter bit 1 */
  2668. #define CAN_F5R2_FB2 0x00000004U /*!<Filter bit 2 */
  2669. #define CAN_F5R2_FB3 0x00000008U /*!<Filter bit 3 */
  2670. #define CAN_F5R2_FB4 0x00000010U /*!<Filter bit 4 */
  2671. #define CAN_F5R2_FB5 0x00000020U /*!<Filter bit 5 */
  2672. #define CAN_F5R2_FB6 0x00000040U /*!<Filter bit 6 */
  2673. #define CAN_F5R2_FB7 0x00000080U /*!<Filter bit 7 */
  2674. #define CAN_F5R2_FB8 0x00000100U /*!<Filter bit 8 */
  2675. #define CAN_F5R2_FB9 0x00000200U /*!<Filter bit 9 */
  2676. #define CAN_F5R2_FB10 0x00000400U /*!<Filter bit 10 */
  2677. #define CAN_F5R2_FB11 0x00000800U /*!<Filter bit 11 */
  2678. #define CAN_F5R2_FB12 0x00001000U /*!<Filter bit 12 */
  2679. #define CAN_F5R2_FB13 0x00002000U /*!<Filter bit 13 */
  2680. #define CAN_F5R2_FB14 0x00004000U /*!<Filter bit 14 */
  2681. #define CAN_F5R2_FB15 0x00008000U /*!<Filter bit 15 */
  2682. #define CAN_F5R2_FB16 0x00010000U /*!<Filter bit 16 */
  2683. #define CAN_F5R2_FB17 0x00020000U /*!<Filter bit 17 */
  2684. #define CAN_F5R2_FB18 0x00040000U /*!<Filter bit 18 */
  2685. #define CAN_F5R2_FB19 0x00080000U /*!<Filter bit 19 */
  2686. #define CAN_F5R2_FB20 0x00100000U /*!<Filter bit 20 */
  2687. #define CAN_F5R2_FB21 0x00200000U /*!<Filter bit 21 */
  2688. #define CAN_F5R2_FB22 0x00400000U /*!<Filter bit 22 */
  2689. #define CAN_F5R2_FB23 0x00800000U /*!<Filter bit 23 */
  2690. #define CAN_F5R2_FB24 0x01000000U /*!<Filter bit 24 */
  2691. #define CAN_F5R2_FB25 0x02000000U /*!<Filter bit 25 */
  2692. #define CAN_F5R2_FB26 0x04000000U /*!<Filter bit 26 */
  2693. #define CAN_F5R2_FB27 0x08000000U /*!<Filter bit 27 */
  2694. #define CAN_F5R2_FB28 0x10000000U /*!<Filter bit 28 */
  2695. #define CAN_F5R2_FB29 0x20000000U /*!<Filter bit 29 */
  2696. #define CAN_F5R2_FB30 0x40000000U /*!<Filter bit 30 */
  2697. #define CAN_F5R2_FB31 0x80000000U /*!<Filter bit 31 */
  2698. /******************* Bit definition for CAN_F6R2 register *******************/
  2699. #define CAN_F6R2_FB0 0x00000001U /*!<Filter bit 0 */
  2700. #define CAN_F6R2_FB1 0x00000002U /*!<Filter bit 1 */
  2701. #define CAN_F6R2_FB2 0x00000004U /*!<Filter bit 2 */
  2702. #define CAN_F6R2_FB3 0x00000008U /*!<Filter bit 3 */
  2703. #define CAN_F6R2_FB4 0x00000010U /*!<Filter bit 4 */
  2704. #define CAN_F6R2_FB5 0x00000020U /*!<Filter bit 5 */
  2705. #define CAN_F6R2_FB6 0x00000040U /*!<Filter bit 6 */
  2706. #define CAN_F6R2_FB7 0x00000080U /*!<Filter bit 7 */
  2707. #define CAN_F6R2_FB8 0x00000100U /*!<Filter bit 8 */
  2708. #define CAN_F6R2_FB9 0x00000200U /*!<Filter bit 9 */
  2709. #define CAN_F6R2_FB10 0x00000400U /*!<Filter bit 10 */
  2710. #define CAN_F6R2_FB11 0x00000800U /*!<Filter bit 11 */
  2711. #define CAN_F6R2_FB12 0x00001000U /*!<Filter bit 12 */
  2712. #define CAN_F6R2_FB13 0x00002000U /*!<Filter bit 13 */
  2713. #define CAN_F6R2_FB14 0x00004000U /*!<Filter bit 14 */
  2714. #define CAN_F6R2_FB15 0x00008000U /*!<Filter bit 15 */
  2715. #define CAN_F6R2_FB16 0x00010000U /*!<Filter bit 16 */
  2716. #define CAN_F6R2_FB17 0x00020000U /*!<Filter bit 17 */
  2717. #define CAN_F6R2_FB18 0x00040000U /*!<Filter bit 18 */
  2718. #define CAN_F6R2_FB19 0x00080000U /*!<Filter bit 19 */
  2719. #define CAN_F6R2_FB20 0x00100000U /*!<Filter bit 20 */
  2720. #define CAN_F6R2_FB21 0x00200000U /*!<Filter bit 21 */
  2721. #define CAN_F6R2_FB22 0x00400000U /*!<Filter bit 22 */
  2722. #define CAN_F6R2_FB23 0x00800000U /*!<Filter bit 23 */
  2723. #define CAN_F6R2_FB24 0x01000000U /*!<Filter bit 24 */
  2724. #define CAN_F6R2_FB25 0x02000000U /*!<Filter bit 25 */
  2725. #define CAN_F6R2_FB26 0x04000000U /*!<Filter bit 26 */
  2726. #define CAN_F6R2_FB27 0x08000000U /*!<Filter bit 27 */
  2727. #define CAN_F6R2_FB28 0x10000000U /*!<Filter bit 28 */
  2728. #define CAN_F6R2_FB29 0x20000000U /*!<Filter bit 29 */
  2729. #define CAN_F6R2_FB30 0x40000000U /*!<Filter bit 30 */
  2730. #define CAN_F6R2_FB31 0x80000000U /*!<Filter bit 31 */
  2731. /******************* Bit definition for CAN_F7R2 register *******************/
  2732. #define CAN_F7R2_FB0 0x00000001U /*!<Filter bit 0 */
  2733. #define CAN_F7R2_FB1 0x00000002U /*!<Filter bit 1 */
  2734. #define CAN_F7R2_FB2 0x00000004U /*!<Filter bit 2 */
  2735. #define CAN_F7R2_FB3 0x00000008U /*!<Filter bit 3 */
  2736. #define CAN_F7R2_FB4 0x00000010U /*!<Filter bit 4 */
  2737. #define CAN_F7R2_FB5 0x00000020U /*!<Filter bit 5 */
  2738. #define CAN_F7R2_FB6 0x00000040U /*!<Filter bit 6 */
  2739. #define CAN_F7R2_FB7 0x00000080U /*!<Filter bit 7 */
  2740. #define CAN_F7R2_FB8 0x00000100U /*!<Filter bit 8 */
  2741. #define CAN_F7R2_FB9 0x00000200U /*!<Filter bit 9 */
  2742. #define CAN_F7R2_FB10 0x00000400U /*!<Filter bit 10 */
  2743. #define CAN_F7R2_FB11 0x00000800U /*!<Filter bit 11 */
  2744. #define CAN_F7R2_FB12 0x00001000U /*!<Filter bit 12 */
  2745. #define CAN_F7R2_FB13 0x00002000U /*!<Filter bit 13 */
  2746. #define CAN_F7R2_FB14 0x00004000U /*!<Filter bit 14 */
  2747. #define CAN_F7R2_FB15 0x00008000U /*!<Filter bit 15 */
  2748. #define CAN_F7R2_FB16 0x00010000U /*!<Filter bit 16 */
  2749. #define CAN_F7R2_FB17 0x00020000U /*!<Filter bit 17 */
  2750. #define CAN_F7R2_FB18 0x00040000U /*!<Filter bit 18 */
  2751. #define CAN_F7R2_FB19 0x00080000U /*!<Filter bit 19 */
  2752. #define CAN_F7R2_FB20 0x00100000U /*!<Filter bit 20 */
  2753. #define CAN_F7R2_FB21 0x00200000U /*!<Filter bit 21 */
  2754. #define CAN_F7R2_FB22 0x00400000U /*!<Filter bit 22 */
  2755. #define CAN_F7R2_FB23 0x00800000U /*!<Filter bit 23 */
  2756. #define CAN_F7R2_FB24 0x01000000U /*!<Filter bit 24 */
  2757. #define CAN_F7R2_FB25 0x02000000U /*!<Filter bit 25 */
  2758. #define CAN_F7R2_FB26 0x04000000U /*!<Filter bit 26 */
  2759. #define CAN_F7R2_FB27 0x08000000U /*!<Filter bit 27 */
  2760. #define CAN_F7R2_FB28 0x10000000U /*!<Filter bit 28 */
  2761. #define CAN_F7R2_FB29 0x20000000U /*!<Filter bit 29 */
  2762. #define CAN_F7R2_FB30 0x40000000U /*!<Filter bit 30 */
  2763. #define CAN_F7R2_FB31 0x80000000U /*!<Filter bit 31 */
  2764. /******************* Bit definition for CAN_F8R2 register *******************/
  2765. #define CAN_F8R2_FB0 0x00000001U /*!<Filter bit 0 */
  2766. #define CAN_F8R2_FB1 0x00000002U /*!<Filter bit 1 */
  2767. #define CAN_F8R2_FB2 0x00000004U /*!<Filter bit 2 */
  2768. #define CAN_F8R2_FB3 0x00000008U /*!<Filter bit 3 */
  2769. #define CAN_F8R2_FB4 0x00000010U /*!<Filter bit 4 */
  2770. #define CAN_F8R2_FB5 0x00000020U /*!<Filter bit 5 */
  2771. #define CAN_F8R2_FB6 0x00000040U /*!<Filter bit 6 */
  2772. #define CAN_F8R2_FB7 0x00000080U /*!<Filter bit 7 */
  2773. #define CAN_F8R2_FB8 0x00000100U /*!<Filter bit 8 */
  2774. #define CAN_F8R2_FB9 0x00000200U /*!<Filter bit 9 */
  2775. #define CAN_F8R2_FB10 0x00000400U /*!<Filter bit 10 */
  2776. #define CAN_F8R2_FB11 0x00000800U /*!<Filter bit 11 */
  2777. #define CAN_F8R2_FB12 0x00001000U /*!<Filter bit 12 */
  2778. #define CAN_F8R2_FB13 0x00002000U /*!<Filter bit 13 */
  2779. #define CAN_F8R2_FB14 0x00004000U /*!<Filter bit 14 */
  2780. #define CAN_F8R2_FB15 0x00008000U /*!<Filter bit 15 */
  2781. #define CAN_F8R2_FB16 0x00010000U /*!<Filter bit 16 */
  2782. #define CAN_F8R2_FB17 0x00020000U /*!<Filter bit 17 */
  2783. #define CAN_F8R2_FB18 0x00040000U /*!<Filter bit 18 */
  2784. #define CAN_F8R2_FB19 0x00080000U /*!<Filter bit 19 */
  2785. #define CAN_F8R2_FB20 0x00100000U /*!<Filter bit 20 */
  2786. #define CAN_F8R2_FB21 0x00200000U /*!<Filter bit 21 */
  2787. #define CAN_F8R2_FB22 0x00400000U /*!<Filter bit 22 */
  2788. #define CAN_F8R2_FB23 0x00800000U /*!<Filter bit 23 */
  2789. #define CAN_F8R2_FB24 0x01000000U /*!<Filter bit 24 */
  2790. #define CAN_F8R2_FB25 0x02000000U /*!<Filter bit 25 */
  2791. #define CAN_F8R2_FB26 0x04000000U /*!<Filter bit 26 */
  2792. #define CAN_F8R2_FB27 0x08000000U /*!<Filter bit 27 */
  2793. #define CAN_F8R2_FB28 0x10000000U /*!<Filter bit 28 */
  2794. #define CAN_F8R2_FB29 0x20000000U /*!<Filter bit 29 */
  2795. #define CAN_F8R2_FB30 0x40000000U /*!<Filter bit 30 */
  2796. #define CAN_F8R2_FB31 0x80000000U /*!<Filter bit 31 */
  2797. /******************* Bit definition for CAN_F9R2 register *******************/
  2798. #define CAN_F9R2_FB0 0x00000001U /*!<Filter bit 0 */
  2799. #define CAN_F9R2_FB1 0x00000002U /*!<Filter bit 1 */
  2800. #define CAN_F9R2_FB2 0x00000004U /*!<Filter bit 2 */
  2801. #define CAN_F9R2_FB3 0x00000008U /*!<Filter bit 3 */
  2802. #define CAN_F9R2_FB4 0x00000010U /*!<Filter bit 4 */
  2803. #define CAN_F9R2_FB5 0x00000020U /*!<Filter bit 5 */
  2804. #define CAN_F9R2_FB6 0x00000040U /*!<Filter bit 6 */
  2805. #define CAN_F9R2_FB7 0x00000080U /*!<Filter bit 7 */
  2806. #define CAN_F9R2_FB8 0x00000100U /*!<Filter bit 8 */
  2807. #define CAN_F9R2_FB9 0x00000200U /*!<Filter bit 9 */
  2808. #define CAN_F9R2_FB10 0x00000400U /*!<Filter bit 10 */
  2809. #define CAN_F9R2_FB11 0x00000800U /*!<Filter bit 11 */
  2810. #define CAN_F9R2_FB12 0x00001000U /*!<Filter bit 12 */
  2811. #define CAN_F9R2_FB13 0x00002000U /*!<Filter bit 13 */
  2812. #define CAN_F9R2_FB14 0x00004000U /*!<Filter bit 14 */
  2813. #define CAN_F9R2_FB15 0x00008000U /*!<Filter bit 15 */
  2814. #define CAN_F9R2_FB16 0x00010000U /*!<Filter bit 16 */
  2815. #define CAN_F9R2_FB17 0x00020000U /*!<Filter bit 17 */
  2816. #define CAN_F9R2_FB18 0x00040000U /*!<Filter bit 18 */
  2817. #define CAN_F9R2_FB19 0x00080000U /*!<Filter bit 19 */
  2818. #define CAN_F9R2_FB20 0x00100000U /*!<Filter bit 20 */
  2819. #define CAN_F9R2_FB21 0x00200000U /*!<Filter bit 21 */
  2820. #define CAN_F9R2_FB22 0x00400000U /*!<Filter bit 22 */
  2821. #define CAN_F9R2_FB23 0x00800000U /*!<Filter bit 23 */
  2822. #define CAN_F9R2_FB24 0x01000000U /*!<Filter bit 24 */
  2823. #define CAN_F9R2_FB25 0x02000000U /*!<Filter bit 25 */
  2824. #define CAN_F9R2_FB26 0x04000000U /*!<Filter bit 26 */
  2825. #define CAN_F9R2_FB27 0x08000000U /*!<Filter bit 27 */
  2826. #define CAN_F9R2_FB28 0x10000000U /*!<Filter bit 28 */
  2827. #define CAN_F9R2_FB29 0x20000000U /*!<Filter bit 29 */
  2828. #define CAN_F9R2_FB30 0x40000000U /*!<Filter bit 30 */
  2829. #define CAN_F9R2_FB31 0x80000000U /*!<Filter bit 31 */
  2830. /******************* Bit definition for CAN_F10R2 register ******************/
  2831. #define CAN_F10R2_FB0 0x00000001U /*!<Filter bit 0 */
  2832. #define CAN_F10R2_FB1 0x00000002U /*!<Filter bit 1 */
  2833. #define CAN_F10R2_FB2 0x00000004U /*!<Filter bit 2 */
  2834. #define CAN_F10R2_FB3 0x00000008U /*!<Filter bit 3 */
  2835. #define CAN_F10R2_FB4 0x00000010U /*!<Filter bit 4 */
  2836. #define CAN_F10R2_FB5 0x00000020U /*!<Filter bit 5 */
  2837. #define CAN_F10R2_FB6 0x00000040U /*!<Filter bit 6 */
  2838. #define CAN_F10R2_FB7 0x00000080U /*!<Filter bit 7 */
  2839. #define CAN_F10R2_FB8 0x00000100U /*!<Filter bit 8 */
  2840. #define CAN_F10R2_FB9 0x00000200U /*!<Filter bit 9 */
  2841. #define CAN_F10R2_FB10 0x00000400U /*!<Filter bit 10 */
  2842. #define CAN_F10R2_FB11 0x00000800U /*!<Filter bit 11 */
  2843. #define CAN_F10R2_FB12 0x00001000U /*!<Filter bit 12 */
  2844. #define CAN_F10R2_FB13 0x00002000U /*!<Filter bit 13 */
  2845. #define CAN_F10R2_FB14 0x00004000U /*!<Filter bit 14 */
  2846. #define CAN_F10R2_FB15 0x00008000U /*!<Filter bit 15 */
  2847. #define CAN_F10R2_FB16 0x00010000U /*!<Filter bit 16 */
  2848. #define CAN_F10R2_FB17 0x00020000U /*!<Filter bit 17 */
  2849. #define CAN_F10R2_FB18 0x00040000U /*!<Filter bit 18 */
  2850. #define CAN_F10R2_FB19 0x00080000U /*!<Filter bit 19 */
  2851. #define CAN_F10R2_FB20 0x00100000U /*!<Filter bit 20 */
  2852. #define CAN_F10R2_FB21 0x00200000U /*!<Filter bit 21 */
  2853. #define CAN_F10R2_FB22 0x00400000U /*!<Filter bit 22 */
  2854. #define CAN_F10R2_FB23 0x00800000U /*!<Filter bit 23 */
  2855. #define CAN_F10R2_FB24 0x01000000U /*!<Filter bit 24 */
  2856. #define CAN_F10R2_FB25 0x02000000U /*!<Filter bit 25 */
  2857. #define CAN_F10R2_FB26 0x04000000U /*!<Filter bit 26 */
  2858. #define CAN_F10R2_FB27 0x08000000U /*!<Filter bit 27 */
  2859. #define CAN_F10R2_FB28 0x10000000U /*!<Filter bit 28 */
  2860. #define CAN_F10R2_FB29 0x20000000U /*!<Filter bit 29 */
  2861. #define CAN_F10R2_FB30 0x40000000U /*!<Filter bit 30 */
  2862. #define CAN_F10R2_FB31 0x80000000U /*!<Filter bit 31 */
  2863. /******************* Bit definition for CAN_F11R2 register ******************/
  2864. #define CAN_F11R2_FB0 0x00000001U /*!<Filter bit 0 */
  2865. #define CAN_F11R2_FB1 0x00000002U /*!<Filter bit 1 */
  2866. #define CAN_F11R2_FB2 0x00000004U /*!<Filter bit 2 */
  2867. #define CAN_F11R2_FB3 0x00000008U /*!<Filter bit 3 */
  2868. #define CAN_F11R2_FB4 0x00000010U /*!<Filter bit 4 */
  2869. #define CAN_F11R2_FB5 0x00000020U /*!<Filter bit 5 */
  2870. #define CAN_F11R2_FB6 0x00000040U /*!<Filter bit 6 */
  2871. #define CAN_F11R2_FB7 0x00000080U /*!<Filter bit 7 */
  2872. #define CAN_F11R2_FB8 0x00000100U /*!<Filter bit 8 */
  2873. #define CAN_F11R2_FB9 0x00000200U /*!<Filter bit 9 */
  2874. #define CAN_F11R2_FB10 0x00000400U /*!<Filter bit 10 */
  2875. #define CAN_F11R2_FB11 0x00000800U /*!<Filter bit 11 */
  2876. #define CAN_F11R2_FB12 0x00001000U /*!<Filter bit 12 */
  2877. #define CAN_F11R2_FB13 0x00002000U /*!<Filter bit 13 */
  2878. #define CAN_F11R2_FB14 0x00004000U /*!<Filter bit 14 */
  2879. #define CAN_F11R2_FB15 0x00008000U /*!<Filter bit 15 */
  2880. #define CAN_F11R2_FB16 0x00010000U /*!<Filter bit 16 */
  2881. #define CAN_F11R2_FB17 0x00020000U /*!<Filter bit 17 */
  2882. #define CAN_F11R2_FB18 0x00040000U /*!<Filter bit 18 */
  2883. #define CAN_F11R2_FB19 0x00080000U /*!<Filter bit 19 */
  2884. #define CAN_F11R2_FB20 0x00100000U /*!<Filter bit 20 */
  2885. #define CAN_F11R2_FB21 0x00200000U /*!<Filter bit 21 */
  2886. #define CAN_F11R2_FB22 0x00400000U /*!<Filter bit 22 */
  2887. #define CAN_F11R2_FB23 0x00800000U /*!<Filter bit 23 */
  2888. #define CAN_F11R2_FB24 0x01000000U /*!<Filter bit 24 */
  2889. #define CAN_F11R2_FB25 0x02000000U /*!<Filter bit 25 */
  2890. #define CAN_F11R2_FB26 0x04000000U /*!<Filter bit 26 */
  2891. #define CAN_F11R2_FB27 0x08000000U /*!<Filter bit 27 */
  2892. #define CAN_F11R2_FB28 0x10000000U /*!<Filter bit 28 */
  2893. #define CAN_F11R2_FB29 0x20000000U /*!<Filter bit 29 */
  2894. #define CAN_F11R2_FB30 0x40000000U /*!<Filter bit 30 */
  2895. #define CAN_F11R2_FB31 0x80000000U /*!<Filter bit 31 */
  2896. /******************* Bit definition for CAN_F12R2 register ******************/
  2897. #define CAN_F12R2_FB0 0x00000001U /*!<Filter bit 0 */
  2898. #define CAN_F12R2_FB1 0x00000002U /*!<Filter bit 1 */
  2899. #define CAN_F12R2_FB2 0x00000004U /*!<Filter bit 2 */
  2900. #define CAN_F12R2_FB3 0x00000008U /*!<Filter bit 3 */
  2901. #define CAN_F12R2_FB4 0x00000010U /*!<Filter bit 4 */
  2902. #define CAN_F12R2_FB5 0x00000020U /*!<Filter bit 5 */
  2903. #define CAN_F12R2_FB6 0x00000040U /*!<Filter bit 6 */
  2904. #define CAN_F12R2_FB7 0x00000080U /*!<Filter bit 7 */
  2905. #define CAN_F12R2_FB8 0x00000100U /*!<Filter bit 8 */
  2906. #define CAN_F12R2_FB9 0x00000200U /*!<Filter bit 9 */
  2907. #define CAN_F12R2_FB10 0x00000400U /*!<Filter bit 10 */
  2908. #define CAN_F12R2_FB11 0x00000800U /*!<Filter bit 11 */
  2909. #define CAN_F12R2_FB12 0x00001000U /*!<Filter bit 12 */
  2910. #define CAN_F12R2_FB13 0x00002000U /*!<Filter bit 13 */
  2911. #define CAN_F12R2_FB14 0x00004000U /*!<Filter bit 14 */
  2912. #define CAN_F12R2_FB15 0x00008000U /*!<Filter bit 15 */
  2913. #define CAN_F12R2_FB16 0x00010000U /*!<Filter bit 16 */
  2914. #define CAN_F12R2_FB17 0x00020000U /*!<Filter bit 17 */
  2915. #define CAN_F12R2_FB18 0x00040000U /*!<Filter bit 18 */
  2916. #define CAN_F12R2_FB19 0x00080000U /*!<Filter bit 19 */
  2917. #define CAN_F12R2_FB20 0x00100000U /*!<Filter bit 20 */
  2918. #define CAN_F12R2_FB21 0x00200000U /*!<Filter bit 21 */
  2919. #define CAN_F12R2_FB22 0x00400000U /*!<Filter bit 22 */
  2920. #define CAN_F12R2_FB23 0x00800000U /*!<Filter bit 23 */
  2921. #define CAN_F12R2_FB24 0x01000000U /*!<Filter bit 24 */
  2922. #define CAN_F12R2_FB25 0x02000000U /*!<Filter bit 25 */
  2923. #define CAN_F12R2_FB26 0x04000000U /*!<Filter bit 26 */
  2924. #define CAN_F12R2_FB27 0x08000000U /*!<Filter bit 27 */
  2925. #define CAN_F12R2_FB28 0x10000000U /*!<Filter bit 28 */
  2926. #define CAN_F12R2_FB29 0x20000000U /*!<Filter bit 29 */
  2927. #define CAN_F12R2_FB30 0x40000000U /*!<Filter bit 30 */
  2928. #define CAN_F12R2_FB31 0x80000000U /*!<Filter bit 31 */
  2929. /******************* Bit definition for CAN_F13R2 register ******************/
  2930. #define CAN_F13R2_FB0 0x00000001U /*!<Filter bit 0 */
  2931. #define CAN_F13R2_FB1 0x00000002U /*!<Filter bit 1 */
  2932. #define CAN_F13R2_FB2 0x00000004U /*!<Filter bit 2 */
  2933. #define CAN_F13R2_FB3 0x00000008U /*!<Filter bit 3 */
  2934. #define CAN_F13R2_FB4 0x00000010U /*!<Filter bit 4 */
  2935. #define CAN_F13R2_FB5 0x00000020U /*!<Filter bit 5 */
  2936. #define CAN_F13R2_FB6 0x00000040U /*!<Filter bit 6 */
  2937. #define CAN_F13R2_FB7 0x00000080U /*!<Filter bit 7 */
  2938. #define CAN_F13R2_FB8 0x00000100U /*!<Filter bit 8 */
  2939. #define CAN_F13R2_FB9 0x00000200U /*!<Filter bit 9 */
  2940. #define CAN_F13R2_FB10 0x00000400U /*!<Filter bit 10 */
  2941. #define CAN_F13R2_FB11 0x00000800U /*!<Filter bit 11 */
  2942. #define CAN_F13R2_FB12 0x00001000U /*!<Filter bit 12 */
  2943. #define CAN_F13R2_FB13 0x00002000U /*!<Filter bit 13 */
  2944. #define CAN_F13R2_FB14 0x00004000U /*!<Filter bit 14 */
  2945. #define CAN_F13R2_FB15 0x00008000U /*!<Filter bit 15 */
  2946. #define CAN_F13R2_FB16 0x00010000U /*!<Filter bit 16 */
  2947. #define CAN_F13R2_FB17 0x00020000U /*!<Filter bit 17 */
  2948. #define CAN_F13R2_FB18 0x00040000U /*!<Filter bit 18 */
  2949. #define CAN_F13R2_FB19 0x00080000U /*!<Filter bit 19 */
  2950. #define CAN_F13R2_FB20 0x00100000U /*!<Filter bit 20 */
  2951. #define CAN_F13R2_FB21 0x00200000U /*!<Filter bit 21 */
  2952. #define CAN_F13R2_FB22 0x00400000U /*!<Filter bit 22 */
  2953. #define CAN_F13R2_FB23 0x00800000U /*!<Filter bit 23 */
  2954. #define CAN_F13R2_FB24 0x01000000U /*!<Filter bit 24 */
  2955. #define CAN_F13R2_FB25 0x02000000U /*!<Filter bit 25 */
  2956. #define CAN_F13R2_FB26 0x04000000U /*!<Filter bit 26 */
  2957. #define CAN_F13R2_FB27 0x08000000U /*!<Filter bit 27 */
  2958. #define CAN_F13R2_FB28 0x10000000U /*!<Filter bit 28 */
  2959. #define CAN_F13R2_FB29 0x20000000U /*!<Filter bit 29 */
  2960. #define CAN_F13R2_FB30 0x40000000U /*!<Filter bit 30 */
  2961. #define CAN_F13R2_FB31 0x80000000U /*!<Filter bit 31 */
  2962. /******************************************************************************/
  2963. /* */
  2964. /* CRC calculation unit */
  2965. /* */
  2966. /******************************************************************************/
  2967. /******************* Bit definition for CRC_DR register *********************/
  2968. #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */
  2969. /******************* Bit definition for CRC_IDR register ********************/
  2970. #define CRC_IDR_IDR 0xFFU /*!< General-purpose 8-bit data register bits */
  2971. /******************** Bit definition for CRC_CR register ********************/
  2972. #define CRC_CR_RESET 0x01U /*!< RESET bit */
  2973. /******************************************************************************/
  2974. /* */
  2975. /* Crypto Processor */
  2976. /* */
  2977. /******************************************************************************/
  2978. /******************* Bits definition for CRYP_CR register ********************/
  2979. #define CRYP_CR_ALGODIR 0x00000004U
  2980. #define CRYP_CR_ALGOMODE 0x00080038U
  2981. #define CRYP_CR_ALGOMODE_0 0x00000008U
  2982. #define CRYP_CR_ALGOMODE_1 0x00000010U
  2983. #define CRYP_CR_ALGOMODE_2 0x00000020U
  2984. #define CRYP_CR_ALGOMODE_TDES_ECB 0x00000000U
  2985. #define CRYP_CR_ALGOMODE_TDES_CBC 0x00000008U
  2986. #define CRYP_CR_ALGOMODE_DES_ECB 0x00000010U
  2987. #define CRYP_CR_ALGOMODE_DES_CBC 0x00000018U
  2988. #define CRYP_CR_ALGOMODE_AES_ECB 0x00000020U
  2989. #define CRYP_CR_ALGOMODE_AES_CBC 0x00000028U
  2990. #define CRYP_CR_ALGOMODE_AES_CTR 0x00000030U
  2991. #define CRYP_CR_ALGOMODE_AES_KEY 0x00000038U
  2992. #define CRYP_CR_DATATYPE 0x000000C0U
  2993. #define CRYP_CR_DATATYPE_0 0x00000040U
  2994. #define CRYP_CR_DATATYPE_1 0x00000080U
  2995. #define CRYP_CR_KEYSIZE 0x00000300U
  2996. #define CRYP_CR_KEYSIZE_0 0x00000100U
  2997. #define CRYP_CR_KEYSIZE_1 0x00000200U
  2998. #define CRYP_CR_FFLUSH 0x00004000U
  2999. #define CRYP_CR_CRYPEN 0x00008000U
  3000. #define CRYP_CR_GCM_CCMPH 0x00030000U
  3001. #define CRYP_CR_GCM_CCMPH_0 0x00010000U
  3002. #define CRYP_CR_GCM_CCMPH_1 0x00020000U
  3003. #define CRYP_CR_ALGOMODE_3 0x00080000U
  3004. /****************** Bits definition for CRYP_SR register *********************/
  3005. #define CRYP_SR_IFEM 0x00000001U
  3006. #define CRYP_SR_IFNF 0x00000002U
  3007. #define CRYP_SR_OFNE 0x00000004U
  3008. #define CRYP_SR_OFFU 0x00000008U
  3009. #define CRYP_SR_BUSY 0x00000010U
  3010. /****************** Bits definition for CRYP_DMACR register ******************/
  3011. #define CRYP_DMACR_DIEN 0x00000001U
  3012. #define CRYP_DMACR_DOEN 0x00000002U
  3013. /***************** Bits definition for CRYP_IMSCR register ******************/
  3014. #define CRYP_IMSCR_INIM 0x00000001U
  3015. #define CRYP_IMSCR_OUTIM 0x00000002U
  3016. /****************** Bits definition for CRYP_RISR register *******************/
  3017. #define CRYP_RISR_OUTRIS 0x00000001U
  3018. #define CRYP_RISR_INRIS 0x00000002U
  3019. /****************** Bits definition for CRYP_MISR register *******************/
  3020. #define CRYP_MISR_INMIS 0x00000001U
  3021. #define CRYP_MISR_OUTMIS 0x00000002U
  3022. /******************************************************************************/
  3023. /* */
  3024. /* Digital to Analog Converter */
  3025. /* */
  3026. /******************************************************************************/
  3027. /******************** Bit definition for DAC_CR register ********************/
  3028. #define DAC_CR_EN1 0x00000001U /*!<DAC channel1 enable */
  3029. #define DAC_CR_BOFF1 0x00000002U /*!<DAC channel1 output buffer disable */
  3030. #define DAC_CR_TEN1 0x00000004U /*!<DAC channel1 Trigger enable */
  3031. #define DAC_CR_TSEL1 0x00000038U /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  3032. #define DAC_CR_TSEL1_0 0x00000008U /*!<Bit 0 */
  3033. #define DAC_CR_TSEL1_1 0x00000010U /*!<Bit 1 */
  3034. #define DAC_CR_TSEL1_2 0x00000020U /*!<Bit 2 */
  3035. #define DAC_CR_WAVE1 0x000000C0U /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  3036. #define DAC_CR_WAVE1_0 0x00000040U /*!<Bit 0 */
  3037. #define DAC_CR_WAVE1_1 0x00000080U /*!<Bit 1 */
  3038. #define DAC_CR_MAMP1 0x00000F00U /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  3039. #define DAC_CR_MAMP1_0 0x00000100U /*!<Bit 0 */
  3040. #define DAC_CR_MAMP1_1 0x00000200U /*!<Bit 1 */
  3041. #define DAC_CR_MAMP1_2 0x00000400U /*!<Bit 2 */
  3042. #define DAC_CR_MAMP1_3 0x00000800U /*!<Bit 3 */
  3043. #define DAC_CR_DMAEN1 0x00001000U /*!<DAC channel1 DMA enable */
  3044. #define DAC_CR_DMAUDRIE1 0x00002000U /*!<DAC channel1 DMA underrun interrupt enable*/
  3045. #define DAC_CR_EN2 0x00010000U /*!<DAC channel2 enable */
  3046. #define DAC_CR_BOFF2 0x00020000U /*!<DAC channel2 output buffer disable */
  3047. #define DAC_CR_TEN2 0x00040000U /*!<DAC channel2 Trigger enable */
  3048. #define DAC_CR_TSEL2 0x00380000U /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  3049. #define DAC_CR_TSEL2_0 0x00080000U /*!<Bit 0 */
  3050. #define DAC_CR_TSEL2_1 0x00100000U /*!<Bit 1 */
  3051. #define DAC_CR_TSEL2_2 0x00200000U /*!<Bit 2 */
  3052. #define DAC_CR_WAVE2 0x00C00000U /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  3053. #define DAC_CR_WAVE2_0 0x00400000U /*!<Bit 0 */
  3054. #define DAC_CR_WAVE2_1 0x00800000U /*!<Bit 1 */
  3055. #define DAC_CR_MAMP2 0x0F000000U /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  3056. #define DAC_CR_MAMP2_0 0x01000000U /*!<Bit 0 */
  3057. #define DAC_CR_MAMP2_1 0x02000000U /*!<Bit 1 */
  3058. #define DAC_CR_MAMP2_2 0x04000000U /*!<Bit 2 */
  3059. #define DAC_CR_MAMP2_3 0x08000000U /*!<Bit 3 */
  3060. #define DAC_CR_DMAEN2 0x10000000U /*!<DAC channel2 DMA enabled */
  3061. #define DAC_CR_DMAUDRIE2 0x20000000U /*!<DAC channel2 DMA underrun interrupt enable*/
  3062. /***************** Bit definition for DAC_SWTRIGR register ******************/
  3063. #define DAC_SWTRIGR_SWTRIG1 0x01U /*!<DAC channel1 software trigger */
  3064. #define DAC_SWTRIGR_SWTRIG2 0x02U /*!<DAC channel2 software trigger */
  3065. /***************** Bit definition for DAC_DHR12R1 register ******************/
  3066. #define DAC_DHR12R1_DACC1DHR 0x0FFFU /*!<DAC channel1 12-bit Right aligned data */
  3067. /***************** Bit definition for DAC_DHR12L1 register ******************/
  3068. #define DAC_DHR12L1_DACC1DHR 0xFFF0U /*!<DAC channel1 12-bit Left aligned data */
  3069. /****************** Bit definition for DAC_DHR8R1 register ******************/
  3070. #define DAC_DHR8R1_DACC1DHR 0xFFU /*!<DAC channel1 8-bit Right aligned data */
  3071. /***************** Bit definition for DAC_DHR12R2 register ******************/
  3072. #define DAC_DHR12R2_DACC2DHR 0x0FFFU /*!<DAC channel2 12-bit Right aligned data */
  3073. /***************** Bit definition for DAC_DHR12L2 register ******************/
  3074. #define DAC_DHR12L2_DACC2DHR 0xFFF0U /*!<DAC channel2 12-bit Left aligned data */
  3075. /****************** Bit definition for DAC_DHR8R2 register ******************/
  3076. #define DAC_DHR8R2_DACC2DHR 0xFFU /*!<DAC channel2 8-bit Right aligned data */
  3077. /***************** Bit definition for DAC_DHR12RD register ******************/
  3078. #define DAC_DHR12RD_DACC1DHR 0x00000FFFU /*!<DAC channel1 12-bit Right aligned data */
  3079. #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U /*!<DAC channel2 12-bit Right aligned data */
  3080. /***************** Bit definition for DAC_DHR12LD register ******************/
  3081. #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U /*!<DAC channel1 12-bit Left aligned data */
  3082. #define DAC_DHR12LD_DACC2DHR 0xFFF00000U /*!<DAC channel2 12-bit Left aligned data */
  3083. /****************** Bit definition for DAC_DHR8RD register ******************/
  3084. #define DAC_DHR8RD_DACC1DHR 0x00FFU /*!<DAC channel1 8-bit Right aligned data */
  3085. #define DAC_DHR8RD_DACC2DHR 0xFF00U /*!<DAC channel2 8-bit Right aligned data */
  3086. /******************* Bit definition for DAC_DOR1 register *******************/
  3087. #define DAC_DOR1_DACC1DOR 0x0FFFU /*!<DAC channel1 data output */
  3088. /******************* Bit definition for DAC_DOR2 register *******************/
  3089. #define DAC_DOR2_DACC2DOR 0x0FFFU /*!<DAC channel2 data output */
  3090. /******************** Bit definition for DAC_SR register ********************/
  3091. #define DAC_SR_DMAUDR1 0x00002000U /*!<DAC channel1 DMA underrun flag */
  3092. #define DAC_SR_DMAUDR2 0x20000000U /*!<DAC channel2 DMA underrun flag */
  3093. /******************************************************************************/
  3094. /* */
  3095. /* Debug MCU */
  3096. /* */
  3097. /******************************************************************************/
  3098. /******************************************************************************/
  3099. /* */
  3100. /* DCMI */
  3101. /* */
  3102. /******************************************************************************/
  3103. /******************** Bits definition for DCMI_CR register ******************/
  3104. #define DCMI_CR_CAPTURE 0x00000001U
  3105. #define DCMI_CR_CM 0x00000002U
  3106. #define DCMI_CR_CROP 0x00000004U
  3107. #define DCMI_CR_JPEG 0x00000008U
  3108. #define DCMI_CR_ESS 0x00000010U
  3109. #define DCMI_CR_PCKPOL 0x00000020U
  3110. #define DCMI_CR_HSPOL 0x00000040U
  3111. #define DCMI_CR_VSPOL 0x00000080U
  3112. #define DCMI_CR_FCRC_0 0x00000100U
  3113. #define DCMI_CR_FCRC_1 0x00000200U
  3114. #define DCMI_CR_EDM_0 0x00000400U
  3115. #define DCMI_CR_EDM_1 0x00000800U
  3116. #define DCMI_CR_OUTEN 0x00002000U
  3117. #define DCMI_CR_ENABLE 0x00004000U
  3118. #define DCMI_CR_BSM_0 0x00010000U
  3119. #define DCMI_CR_BSM_1 0x00020000U
  3120. #define DCMI_CR_OEBS 0x00040000U
  3121. #define DCMI_CR_LSM 0x00080000U
  3122. #define DCMI_CR_OELS 0x00100000U
  3123. /******************** Bits definition for DCMI_SR register ******************/
  3124. #define DCMI_SR_HSYNC 0x00000001U
  3125. #define DCMI_SR_VSYNC 0x00000002U
  3126. #define DCMI_SR_FNE 0x00000004U
  3127. /******************** Bits definition for DCMI_RIS register *****************/
  3128. #define DCMI_RIS_FRAME_RIS 0x00000001U
  3129. #define DCMI_RIS_OVR_RIS 0x00000002U
  3130. #define DCMI_RIS_ERR_RIS 0x00000004U
  3131. #define DCMI_RIS_VSYNC_RIS 0x00000008U
  3132. #define DCMI_RIS_LINE_RIS 0x00000010U
  3133. /* Legacy defines */
  3134. #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
  3135. #define DCMI_RISR_OVR_RIS DCMI_RIS_OVR_RIS
  3136. #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
  3137. #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
  3138. #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
  3139. #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
  3140. /******************** Bits definition for DCMI_IER register *****************/
  3141. #define DCMI_IER_FRAME_IE 0x00000001U
  3142. #define DCMI_IER_OVR_IE 0x00000002U
  3143. #define DCMI_IER_ERR_IE 0x00000004U
  3144. #define DCMI_IER_VSYNC_IE 0x00000008U
  3145. #define DCMI_IER_LINE_IE 0x00000010U
  3146. /* Legacy defines */
  3147. #define DCMI_IER_OVF_IE DCMI_IER_OVR_IE
  3148. /******************** Bits definition for DCMI_MIS register *****************/
  3149. #define DCMI_MIS_FRAME_MIS 0x00000001U
  3150. #define DCMI_MIS_OVR_MIS 0x00000002U
  3151. #define DCMI_MIS_ERR_MIS 0x00000004U
  3152. #define DCMI_MIS_VSYNC_MIS 0x00000008U
  3153. #define DCMI_MIS_LINE_MIS 0x00000010U
  3154. /* Legacy defines */
  3155. #define DCMI_MISR_FRAME_MIS DCMI_MIS_FRAME_MIS
  3156. #define DCMI_MISR_OVF_MIS DCMI_MIS_OVR_MIS
  3157. #define DCMI_MISR_ERR_MIS DCMI_MIS_ERR_MIS
  3158. #define DCMI_MISR_VSYNC_MIS DCMI_MIS_VSYNC_MIS
  3159. #define DCMI_MISR_LINE_MIS DCMI_MIS_LINE_MIS
  3160. /******************** Bits definition for DCMI_ICR register *****************/
  3161. #define DCMI_ICR_FRAME_ISC 0x00000001U
  3162. #define DCMI_ICR_OVR_ISC 0x00000002U
  3163. #define DCMI_ICR_ERR_ISC 0x00000004U
  3164. #define DCMI_ICR_VSYNC_ISC 0x00000008U
  3165. #define DCMI_ICR_LINE_ISC 0x00000010U
  3166. /* Legacy defines */
  3167. #define DCMI_ICR_OVF_ISC DCMI_ICR_OVR_ISC
  3168. /******************** Bits definition for DCMI_ESCR register ******************/
  3169. #define DCMI_ESCR_FSC 0x000000FFU
  3170. #define DCMI_ESCR_LSC 0x0000FF00U
  3171. #define DCMI_ESCR_LEC 0x00FF0000U
  3172. #define DCMI_ESCR_FEC 0xFF000000U
  3173. /******************** Bits definition for DCMI_ESUR register ******************/
  3174. #define DCMI_ESUR_FSU 0x000000FFU
  3175. #define DCMI_ESUR_LSU 0x0000FF00U
  3176. #define DCMI_ESUR_LEU 0x00FF0000U
  3177. #define DCMI_ESUR_FEU 0xFF000000U
  3178. /******************** Bits definition for DCMI_CWSTRT register ******************/
  3179. #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU
  3180. #define DCMI_CWSTRT_VST 0x1FFF0000U
  3181. /******************** Bits definition for DCMI_CWSIZE register ******************/
  3182. #define DCMI_CWSIZE_CAPCNT 0x00003FFFU
  3183. #define DCMI_CWSIZE_VLINE 0x3FFF0000U
  3184. /******************** Bits definition for DCMI_DR register *********************/
  3185. #define DCMI_DR_BYTE0 0x000000FFU
  3186. #define DCMI_DR_BYTE1 0x0000FF00U
  3187. #define DCMI_DR_BYTE2 0x00FF0000U
  3188. #define DCMI_DR_BYTE3 0xFF000000U
  3189. /******************************************************************************/
  3190. /* */
  3191. /* DMA Controller */
  3192. /* */
  3193. /******************************************************************************/
  3194. /******************** Bits definition for DMA_SxCR register *****************/
  3195. #define DMA_SxCR_CHSEL 0x0E000000U
  3196. #define DMA_SxCR_CHSEL_0 0x02000000U
  3197. #define DMA_SxCR_CHSEL_1 0x04000000U
  3198. #define DMA_SxCR_CHSEL_2 0x08000000U
  3199. #define DMA_SxCR_MBURST 0x01800000U
  3200. #define DMA_SxCR_MBURST_0 0x00800000U
  3201. #define DMA_SxCR_MBURST_1 0x01000000U
  3202. #define DMA_SxCR_PBURST 0x00600000U
  3203. #define DMA_SxCR_PBURST_0 0x00200000U
  3204. #define DMA_SxCR_PBURST_1 0x00400000U
  3205. #define DMA_SxCR_CT 0x00080000U
  3206. #define DMA_SxCR_DBM 0x00040000U
  3207. #define DMA_SxCR_PL 0x00030000U
  3208. #define DMA_SxCR_PL_0 0x00010000U
  3209. #define DMA_SxCR_PL_1 0x00020000U
  3210. #define DMA_SxCR_PINCOS 0x00008000U
  3211. #define DMA_SxCR_MSIZE 0x00006000U
  3212. #define DMA_SxCR_MSIZE_0 0x00002000U
  3213. #define DMA_SxCR_MSIZE_1 0x00004000U
  3214. #define DMA_SxCR_PSIZE 0x00001800U
  3215. #define DMA_SxCR_PSIZE_0 0x00000800U
  3216. #define DMA_SxCR_PSIZE_1 0x00001000U
  3217. #define DMA_SxCR_MINC 0x00000400U
  3218. #define DMA_SxCR_PINC 0x00000200U
  3219. #define DMA_SxCR_CIRC 0x00000100U
  3220. #define DMA_SxCR_DIR 0x000000C0U
  3221. #define DMA_SxCR_DIR_0 0x00000040U
  3222. #define DMA_SxCR_DIR_1 0x00000080U
  3223. #define DMA_SxCR_PFCTRL 0x00000020U
  3224. #define DMA_SxCR_TCIE 0x00000010U
  3225. #define DMA_SxCR_HTIE 0x00000008U
  3226. #define DMA_SxCR_TEIE 0x00000004U
  3227. #define DMA_SxCR_DMEIE 0x00000002U
  3228. #define DMA_SxCR_EN 0x00000001U
  3229. /* Legacy defines */
  3230. #define DMA_SxCR_ACK 0x00100000U
  3231. /******************** Bits definition for DMA_SxCNDTR register **************/
  3232. #define DMA_SxNDT 0x0000FFFFU
  3233. #define DMA_SxNDT_0 0x00000001U
  3234. #define DMA_SxNDT_1 0x00000002U
  3235. #define DMA_SxNDT_2 0x00000004U
  3236. #define DMA_SxNDT_3 0x00000008U
  3237. #define DMA_SxNDT_4 0x00000010U
  3238. #define DMA_SxNDT_5 0x00000020U
  3239. #define DMA_SxNDT_6 0x00000040U
  3240. #define DMA_SxNDT_7 0x00000080U
  3241. #define DMA_SxNDT_8 0x00000100U
  3242. #define DMA_SxNDT_9 0x00000200U
  3243. #define DMA_SxNDT_10 0x00000400U
  3244. #define DMA_SxNDT_11 0x00000800U
  3245. #define DMA_SxNDT_12 0x00001000U
  3246. #define DMA_SxNDT_13 0x00002000U
  3247. #define DMA_SxNDT_14 0x00004000U
  3248. #define DMA_SxNDT_15 0x00008000U
  3249. /******************** Bits definition for DMA_SxFCR register ****************/
  3250. #define DMA_SxFCR_FEIE 0x00000080U
  3251. #define DMA_SxFCR_FS 0x00000038U
  3252. #define DMA_SxFCR_FS_0 0x00000008U
  3253. #define DMA_SxFCR_FS_1 0x00000010U
  3254. #define DMA_SxFCR_FS_2 0x00000020U
  3255. #define DMA_SxFCR_DMDIS 0x00000004U
  3256. #define DMA_SxFCR_FTH 0x00000003U
  3257. #define DMA_SxFCR_FTH_0 0x00000001U
  3258. #define DMA_SxFCR_FTH_1 0x00000002U
  3259. /******************** Bits definition for DMA_LISR register *****************/
  3260. #define DMA_LISR_TCIF3 0x08000000U
  3261. #define DMA_LISR_HTIF3 0x04000000U
  3262. #define DMA_LISR_TEIF3 0x02000000U
  3263. #define DMA_LISR_DMEIF3 0x01000000U
  3264. #define DMA_LISR_FEIF3 0x00400000U
  3265. #define DMA_LISR_TCIF2 0x00200000U
  3266. #define DMA_LISR_HTIF2 0x00100000U
  3267. #define DMA_LISR_TEIF2 0x00080000U
  3268. #define DMA_LISR_DMEIF2 0x00040000U
  3269. #define DMA_LISR_FEIF2 0x00010000U
  3270. #define DMA_LISR_TCIF1 0x00000800U
  3271. #define DMA_LISR_HTIF1 0x00000400U
  3272. #define DMA_LISR_TEIF1 0x00000200U
  3273. #define DMA_LISR_DMEIF1 0x00000100U
  3274. #define DMA_LISR_FEIF1 0x00000040U
  3275. #define DMA_LISR_TCIF0 0x00000020U
  3276. #define DMA_LISR_HTIF0 0x00000010U
  3277. #define DMA_LISR_TEIF0 0x00000008U
  3278. #define DMA_LISR_DMEIF0 0x00000004U
  3279. #define DMA_LISR_FEIF0 0x00000001U
  3280. /******************** Bits definition for DMA_HISR register *****************/
  3281. #define DMA_HISR_TCIF7 0x08000000U
  3282. #define DMA_HISR_HTIF7 0x04000000U
  3283. #define DMA_HISR_TEIF7 0x02000000U
  3284. #define DMA_HISR_DMEIF7 0x01000000U
  3285. #define DMA_HISR_FEIF7 0x00400000U
  3286. #define DMA_HISR_TCIF6 0x00200000U
  3287. #define DMA_HISR_HTIF6 0x00100000U
  3288. #define DMA_HISR_TEIF6 0x00080000U
  3289. #define DMA_HISR_DMEIF6 0x00040000U
  3290. #define DMA_HISR_FEIF6 0x00010000U
  3291. #define DMA_HISR_TCIF5 0x00000800U
  3292. #define DMA_HISR_HTIF5 0x00000400U
  3293. #define DMA_HISR_TEIF5 0x00000200U
  3294. #define DMA_HISR_DMEIF5 0x00000100U
  3295. #define DMA_HISR_FEIF5 0x00000040U
  3296. #define DMA_HISR_TCIF4 0x00000020U
  3297. #define DMA_HISR_HTIF4 0x00000010U
  3298. #define DMA_HISR_TEIF4 0x00000008U
  3299. #define DMA_HISR_DMEIF4 0x00000004U
  3300. #define DMA_HISR_FEIF4 0x00000001U
  3301. /******************** Bits definition for DMA_LIFCR register ****************/
  3302. #define DMA_LIFCR_CTCIF3 0x08000000U
  3303. #define DMA_LIFCR_CHTIF3 0x04000000U
  3304. #define DMA_LIFCR_CTEIF3 0x02000000U
  3305. #define DMA_LIFCR_CDMEIF3 0x01000000U
  3306. #define DMA_LIFCR_CFEIF3 0x00400000U
  3307. #define DMA_LIFCR_CTCIF2 0x00200000U
  3308. #define DMA_LIFCR_CHTIF2 0x00100000U
  3309. #define DMA_LIFCR_CTEIF2 0x00080000U
  3310. #define DMA_LIFCR_CDMEIF2 0x00040000U
  3311. #define DMA_LIFCR_CFEIF2 0x00010000U
  3312. #define DMA_LIFCR_CTCIF1 0x00000800U
  3313. #define DMA_LIFCR_CHTIF1 0x00000400U
  3314. #define DMA_LIFCR_CTEIF1 0x00000200U
  3315. #define DMA_LIFCR_CDMEIF1 0x00000100U
  3316. #define DMA_LIFCR_CFEIF1 0x00000040U
  3317. #define DMA_LIFCR_CTCIF0 0x00000020U
  3318. #define DMA_LIFCR_CHTIF0 0x00000010U
  3319. #define DMA_LIFCR_CTEIF0 0x00000008U
  3320. #define DMA_LIFCR_CDMEIF0 0x00000004U
  3321. #define DMA_LIFCR_CFEIF0 0x00000001U
  3322. /******************** Bits definition for DMA_HIFCR register ****************/
  3323. #define DMA_HIFCR_CTCIF7 0x08000000U
  3324. #define DMA_HIFCR_CHTIF7 0x04000000U
  3325. #define DMA_HIFCR_CTEIF7 0x02000000U
  3326. #define DMA_HIFCR_CDMEIF7 0x01000000U
  3327. #define DMA_HIFCR_CFEIF7 0x00400000U
  3328. #define DMA_HIFCR_CTCIF6 0x00200000U
  3329. #define DMA_HIFCR_CHTIF6 0x00100000U
  3330. #define DMA_HIFCR_CTEIF6 0x00080000U
  3331. #define DMA_HIFCR_CDMEIF6 0x00040000U
  3332. #define DMA_HIFCR_CFEIF6 0x00010000U
  3333. #define DMA_HIFCR_CTCIF5 0x00000800U
  3334. #define DMA_HIFCR_CHTIF5 0x00000400U
  3335. #define DMA_HIFCR_CTEIF5 0x00000200U
  3336. #define DMA_HIFCR_CDMEIF5 0x00000100U
  3337. #define DMA_HIFCR_CFEIF5 0x00000040U
  3338. #define DMA_HIFCR_CTCIF4 0x00000020U
  3339. #define DMA_HIFCR_CHTIF4 0x00000010U
  3340. #define DMA_HIFCR_CTEIF4 0x00000008U
  3341. #define DMA_HIFCR_CDMEIF4 0x00000004U
  3342. #define DMA_HIFCR_CFEIF4 0x00000001U
  3343. /******************************************************************************/
  3344. /* */
  3345. /* AHB Master DMA2D Controller (DMA2D) */
  3346. /* */
  3347. /******************************************************************************/
  3348. /******************** Bit definition for DMA2D_CR register ******************/
  3349. #define DMA2D_CR_START 0x00000001U /*!< Start transfer */
  3350. #define DMA2D_CR_SUSP 0x00000002U /*!< Suspend transfer */
  3351. #define DMA2D_CR_ABORT 0x00000004U /*!< Abort transfer */
  3352. #define DMA2D_CR_TEIE 0x00000100U /*!< Transfer Error Interrupt Enable */
  3353. #define DMA2D_CR_TCIE 0x00000200U /*!< Transfer Complete Interrupt Enable */
  3354. #define DMA2D_CR_TWIE 0x00000400U /*!< Transfer Watermark Interrupt Enable */
  3355. #define DMA2D_CR_CAEIE 0x00000800U /*!< CLUT Access Error Interrupt Enable */
  3356. #define DMA2D_CR_CTCIE 0x00001000U /*!< CLUT Transfer Complete Interrupt Enable */
  3357. #define DMA2D_CR_CEIE 0x00002000U /*!< Configuration Error Interrupt Enable */
  3358. #define DMA2D_CR_MODE 0x00030000U /*!< DMA2D Mode[1:0] */
  3359. #define DMA2D_CR_MODE_0 0x00010000U /*!< DMA2D Mode bit 0 */
  3360. #define DMA2D_CR_MODE_1 0x00020000U /*!< DMA2D Mode bit 1 */
  3361. /******************** Bit definition for DMA2D_ISR register *****************/
  3362. #define DMA2D_ISR_TEIF 0x00000001U /*!< Transfer Error Interrupt Flag */
  3363. #define DMA2D_ISR_TCIF 0x00000002U /*!< Transfer Complete Interrupt Flag */
  3364. #define DMA2D_ISR_TWIF 0x00000004U /*!< Transfer Watermark Interrupt Flag */
  3365. #define DMA2D_ISR_CAEIF 0x00000008U /*!< CLUT Access Error Interrupt Flag */
  3366. #define DMA2D_ISR_CTCIF 0x00000010U /*!< CLUT Transfer Complete Interrupt Flag */
  3367. #define DMA2D_ISR_CEIF 0x00000020U /*!< Configuration Error Interrupt Flag */
  3368. /******************** Bit definition for DMA2D_IFCR register ****************/
  3369. #define DMA2D_IFCR_CTEIF 0x00000001U /*!< Clears Transfer Error Interrupt Flag */
  3370. #define DMA2D_IFCR_CTCIF 0x00000002U /*!< Clears Transfer Complete Interrupt Flag */
  3371. #define DMA2D_IFCR_CTWIF 0x00000004U /*!< Clears Transfer Watermark Interrupt Flag */
  3372. #define DMA2D_IFCR_CAECIF 0x00000008U /*!< Clears CLUT Access Error Interrupt Flag */
  3373. #define DMA2D_IFCR_CCTCIF 0x00000010U /*!< Clears CLUT Transfer Complete Interrupt Flag */
  3374. #define DMA2D_IFCR_CCEIF 0x00000020U /*!< Clears Configuration Error Interrupt Flag */
  3375. /* Legacy defines */
  3376. #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF /*!< Clears Transfer Error Interrupt Flag */
  3377. #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF /*!< Clears Transfer Complete Interrupt Flag */
  3378. #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF /*!< Clears Transfer Watermark Interrupt Flag */
  3379. #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF /*!< Clears CLUT Access Error Interrupt Flag */
  3380. #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF /*!< Clears CLUT Transfer Complete Interrupt Flag */
  3381. #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF /*!< Clears Configuration Error Interrupt Flag */
  3382. /******************** Bit definition for DMA2D_FGMAR register ***************/
  3383. #define DMA2D_FGMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3384. /******************** Bit definition for DMA2D_FGOR register ****************/
  3385. #define DMA2D_FGOR_LO 0x00003FFFU /*!< Line Offset */
  3386. /******************** Bit definition for DMA2D_BGMAR register ***************/
  3387. #define DMA2D_BGMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3388. /******************** Bit definition for DMA2D_BGOR register ****************/
  3389. #define DMA2D_BGOR_LO 0x00003FFFU /*!< Line Offset */
  3390. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  3391. #define DMA2D_FGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */
  3392. #define DMA2D_FGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */
  3393. #define DMA2D_FGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */
  3394. #define DMA2D_FGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */
  3395. #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */
  3396. #define DMA2D_FGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */
  3397. #define DMA2D_FGPFCCR_START 0x00000020U /*!< Start */
  3398. #define DMA2D_FGPFCCR_CS 0x0000FF00U /*!< CLUT size */
  3399. #define DMA2D_FGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */
  3400. #define DMA2D_FGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */
  3401. #define DMA2D_FGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */
  3402. #define DMA2D_FGPFCCR_ALPHA 0xFF000000U /*!< Alpha value */
  3403. /******************** Bit definition for DMA2D_FGCOLR register **************/
  3404. #define DMA2D_FGCOLR_BLUE 0x000000FFU /*!< Blue Value */
  3405. #define DMA2D_FGCOLR_GREEN 0x0000FF00U /*!< Green Value */
  3406. #define DMA2D_FGCOLR_RED 0x00FF0000U /*!< Red Value */
  3407. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  3408. #define DMA2D_BGPFCCR_CM 0x0000000FU /*!< Input color mode CM[3:0] */
  3409. #define DMA2D_BGPFCCR_CM_0 0x00000001U /*!< Input color mode CM bit 0 */
  3410. #define DMA2D_BGPFCCR_CM_1 0x00000002U /*!< Input color mode CM bit 1 */
  3411. #define DMA2D_BGPFCCR_CM_2 0x00000004U /*!< Input color mode CM bit 2 */
  3412. #define DMA2D_FGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */
  3413. #define DMA2D_BGPFCCR_CCM 0x00000010U /*!< CLUT Color mode */
  3414. #define DMA2D_BGPFCCR_START 0x00000020U /*!< Start */
  3415. #define DMA2D_BGPFCCR_CS 0x0000FF00U /*!< CLUT size */
  3416. #define DMA2D_BGPFCCR_AM 0x00030000U /*!< Alpha mode AM[1:0] */
  3417. #define DMA2D_BGPFCCR_AM_0 0x00010000U /*!< Alpha mode AM bit 0 */
  3418. #define DMA2D_BGPFCCR_AM_1 0x00020000U /*!< Alpha mode AM bit 1 */
  3419. #define DMA2D_BGPFCCR_ALPHA 0xFF000000U /*!< background Input Alpha value */
  3420. /******************** Bit definition for DMA2D_BGCOLR register **************/
  3421. #define DMA2D_BGCOLR_BLUE 0x000000FFU /*!< Blue Value */
  3422. #define DMA2D_BGCOLR_GREEN 0x0000FF00U /*!< Green Value */
  3423. #define DMA2D_BGCOLR_RED 0x00FF0000U /*!< Red Value */
  3424. /******************** Bit definition for DMA2D_FGCMAR register **************/
  3425. #define DMA2D_FGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3426. /******************** Bit definition for DMA2D_BGCMAR register **************/
  3427. #define DMA2D_BGCMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3428. /******************** Bit definition for DMA2D_OPFCCR register **************/
  3429. #define DMA2D_OPFCCR_CM 0x00000007U /*!< Color mode CM[2:0] */
  3430. #define DMA2D_OPFCCR_CM_0 0x00000001U /*!< Color mode CM bit 0 */
  3431. #define DMA2D_OPFCCR_CM_1 0x00000002U /*!< Color mode CM bit 1 */
  3432. #define DMA2D_OPFCCR_CM_2 0x00000004U /*!< Color mode CM bit 2 */
  3433. /******************** Bit definition for DMA2D_OCOLR register ***************/
  3434. /*!<Mode_ARGB8888/RGB888 */
  3435. #define DMA2D_OCOLR_BLUE_1 0x000000FFU /*!< BLUE Value */
  3436. #define DMA2D_OCOLR_GREEN_1 0x0000FF00U /*!< GREEN Value */
  3437. #define DMA2D_OCOLR_RED_1 0x00FF0000U /*!< Red Value */
  3438. #define DMA2D_OCOLR_ALPHA_1 0xFF000000U /*!< Alpha Channel Value */
  3439. /*!<Mode_RGB565 */
  3440. #define DMA2D_OCOLR_BLUE_2 0x0000001FU /*!< BLUE Value */
  3441. #define DMA2D_OCOLR_GREEN_2 0x000007E0U /*!< GREEN Value */
  3442. #define DMA2D_OCOLR_RED_2 0x0000F800U /*!< Red Value */
  3443. /*!<Mode_ARGB1555 */
  3444. #define DMA2D_OCOLR_BLUE_3 0x0000001FU /*!< BLUE Value */
  3445. #define DMA2D_OCOLR_GREEN_3 0x000003E0U /*!< GREEN Value */
  3446. #define DMA2D_OCOLR_RED_3 0x00007C00U /*!< Red Value */
  3447. #define DMA2D_OCOLR_ALPHA_3 0x00008000U /*!< Alpha Channel Value */
  3448. /*!<Mode_ARGB4444 */
  3449. #define DMA2D_OCOLR_BLUE_4 0x0000000FU /*!< BLUE Value */
  3450. #define DMA2D_OCOLR_GREEN_4 0x000000F0U /*!< GREEN Value */
  3451. #define DMA2D_OCOLR_RED_4 0x00000F00U /*!< Red Value */
  3452. #define DMA2D_OCOLR_ALPHA_4 0x0000F000U /*!< Alpha Channel Value */
  3453. /******************** Bit definition for DMA2D_OMAR register ****************/
  3454. #define DMA2D_OMAR_MA 0xFFFFFFFFU /*!< Memory Address */
  3455. /******************** Bit definition for DMA2D_OOR register *****************/
  3456. #define DMA2D_OOR_LO 0x00003FFFU /*!< Line Offset */
  3457. /******************** Bit definition for DMA2D_NLR register *****************/
  3458. #define DMA2D_NLR_NL 0x0000FFFFU /*!< Number of Lines */
  3459. #define DMA2D_NLR_PL 0x3FFF0000U /*!< Pixel per Lines */
  3460. /******************** Bit definition for DMA2D_LWR register *****************/
  3461. #define DMA2D_LWR_LW 0x0000FFFFU /*!< Line Watermark */
  3462. /******************** Bit definition for DMA2D_AMTCR register ***************/
  3463. #define DMA2D_AMTCR_EN 0x00000001U /*!< Enable */
  3464. #define DMA2D_AMTCR_DT 0x0000FF00U /*!< Dead Time */
  3465. /******************** Bit definition for DMA2D_FGCLUT register **************/
  3466. /******************** Bit definition for DMA2D_BGCLUT register **************/
  3467. /******************************************************************************/
  3468. /* */
  3469. /* Display Serial Interface (DSI) */
  3470. /* */
  3471. /******************************************************************************/
  3472. /******************* Bit definition for DSI_VR register *****************/
  3473. #define DSI_VR 0x3133302AU /*!< DSI Host Version */
  3474. /******************* Bit definition for DSI_CR register *****************/
  3475. #define DSI_CR_EN 0x00000001U /*!< DSI Host power up and reset */
  3476. /******************* Bit definition for DSI_CCR register ****************/
  3477. #define DSI_CCR_TXECKDIV 0x000000FFU /*!< TX Escape Clock Division */
  3478. #define DSI_CCR_TXECKDIV0 0x00000001U
  3479. #define DSI_CCR_TXECKDIV1 0x00000002U
  3480. #define DSI_CCR_TXECKDIV2 0x00000004U
  3481. #define DSI_CCR_TXECKDIV3 0x00000008U
  3482. #define DSI_CCR_TXECKDIV4 0x00000010U
  3483. #define DSI_CCR_TXECKDIV5 0x00000020U
  3484. #define DSI_CCR_TXECKDIV6 0x00000040U
  3485. #define DSI_CCR_TXECKDIV7 0x00000080U
  3486. #define DSI_CCR_TOCKDIV 0x0000FF00U /*!< Timeout Clock Division */
  3487. #define DSI_CCR_TOCKDIV0 0x00000100U
  3488. #define DSI_CCR_TOCKDIV1 0x00000200U
  3489. #define DSI_CCR_TOCKDIV2 0x00000400U
  3490. #define DSI_CCR_TOCKDIV3 0x00000800U
  3491. #define DSI_CCR_TOCKDIV4 0x00001000U
  3492. #define DSI_CCR_TOCKDIV5 0x00002000U
  3493. #define DSI_CCR_TOCKDIV6 0x00004000U
  3494. #define DSI_CCR_TOCKDIV7 0x00008000U
  3495. /******************* Bit definition for DSI_LVCIDR register *************/
  3496. #define DSI_LVCIDR_VCID 0x00000003U /*!< Virtual Channel ID */
  3497. #define DSI_LVCIDR_VCID0 0x00000001U
  3498. #define DSI_LVCIDR_VCID1 0x00000002U
  3499. /******************* Bit definition for DSI_LCOLCR register *************/
  3500. #define DSI_LCOLCR_COLC 0x0000000FU /*!< Color Coding */
  3501. #define DSI_LCOLCR_COLC0 0x00000001U
  3502. #define DSI_LCOLCR_COLC1 0x00000020U
  3503. #define DSI_LCOLCR_COLC2 0x00000040U
  3504. #define DSI_LCOLCR_COLC3 0x00000080U
  3505. #define DSI_LCOLCR_LPE 0x00000100U /*!< Loosly Packet Enable */
  3506. /******************* Bit definition for DSI_LPCR register ***************/
  3507. #define DSI_LPCR_DEP 0x00000001U /*!< Data Enable Polarity */
  3508. #define DSI_LPCR_VSP 0x00000002U /*!< VSYNC Polarity */
  3509. #define DSI_LPCR_HSP 0x00000004U /*!< HSYNC Polarity */
  3510. /******************* Bit definition for DSI_LPMCR register **************/
  3511. #define DSI_LPMCR_VLPSIZE 0x000000FFU /*!< VACT Largest Packet Size */
  3512. #define DSI_LPMCR_VLPSIZE0 0x00000001U
  3513. #define DSI_LPMCR_VLPSIZE1 0x00000002U
  3514. #define DSI_LPMCR_VLPSIZE2 0x00000004U
  3515. #define DSI_LPMCR_VLPSIZE3 0x00000008U
  3516. #define DSI_LPMCR_VLPSIZE4 0x00000010U
  3517. #define DSI_LPMCR_VLPSIZE5 0x00000020U
  3518. #define DSI_LPMCR_VLPSIZE6 0x00000040U
  3519. #define DSI_LPMCR_VLPSIZE7 0x00000080U
  3520. #define DSI_LPMCR_LPSIZE 0x00FF0000U /*!< Largest Packet Size */
  3521. #define DSI_LPMCR_LPSIZE0 0x00010000U
  3522. #define DSI_LPMCR_LPSIZE1 0x00020000U
  3523. #define DSI_LPMCR_LPSIZE2 0x00040000U
  3524. #define DSI_LPMCR_LPSIZE3 0x00080000U
  3525. #define DSI_LPMCR_LPSIZE4 0x00100000U
  3526. #define DSI_LPMCR_LPSIZE5 0x00200000U
  3527. #define DSI_LPMCR_LPSIZE6 0x00400000U
  3528. #define DSI_LPMCR_LPSIZE7 0x00800000U
  3529. /******************* Bit definition for DSI_PCR register ****************/
  3530. #define DSI_PCR_ETTXE 0x00000001U /*!< EoTp Transmission Enable */
  3531. #define DSI_PCR_ETRXE 0x00000002U /*!< EoTp Reception Enable */
  3532. #define DSI_PCR_BTAE 0x00000004U /*!< Bus Turn Around Enable */
  3533. #define DSI_PCR_ECCRXE 0x00000008U /*!< ECC Reception Enable */
  3534. #define DSI_PCR_CRCRXE 0x00000010U /*!< CRC Reception Enable */
  3535. /******************* Bit definition for DSI_GVCIDR register *************/
  3536. #define DSI_GVCIDR_VCID 0x00000003U /*!< Virtual Channel ID */
  3537. #define DSI_GVCIDR_VCID0 0x00000001U
  3538. #define DSI_GVCIDR_VCID1 0x00000002U
  3539. /******************* Bit definition for DSI_MCR register ****************/
  3540. #define DSI_MCR_CMDM 0x00000001U /*!< Command Mode */
  3541. /******************* Bit definition for DSI_VMCR register ***************/
  3542. #define DSI_VMCR_VMT 0x00000003U /*!< Video Mode Type */
  3543. #define DSI_VMCR_VMT0 0x00000001U
  3544. #define DSI_VMCR_VMT1 0x00000002U
  3545. #define DSI_VMCR_LPVSAE 0x00000100U /*!< Low-Power Vertical Sync Active Enable */
  3546. #define DSI_VMCR_LPVBPE 0x00000200U /*!< Low-power Vertical Back-Porch Enable */
  3547. #define DSI_VMCR_LPVFPE 0x00000400U /*!< Low-power Vertical Front-porch Enable */
  3548. #define DSI_VMCR_LPVAE 0x00000800U /*!< Low-Power Vertical Active Enable */
  3549. #define DSI_VMCR_LPHBPE 0x00001000U /*!< Low-Power Horizontal Back-Porch Enable */
  3550. #define DSI_VMCR_LPHFPE 0x00002000U /*!< Low-Power Horizontal Front-Porch Enable */
  3551. #define DSI_VMCR_FBTAAE 0x00004000U /*!< Frame Bus-Turn-Around Acknowledge Enable */
  3552. #define DSI_VMCR_LPCE 0x00008000U /*!< Low-Power Command Enable */
  3553. #define DSI_VMCR_PGE 0x00010000U /*!< Pattern Generator Enable */
  3554. #define DSI_VMCR_PGM 0x00100000U /*!< Pattern Generator Mode */
  3555. #define DSI_VMCR_PGO 0x01000000U /*!< Pattern Generator Orientation */
  3556. /******************* Bit definition for DSI_VPCR register ***************/
  3557. #define DSI_VPCR_VPSIZE 0x00003FFFU /*!< Video Packet Size */
  3558. #define DSI_VPCR_VPSIZE0 0x00000001U
  3559. #define DSI_VPCR_VPSIZE1 0x00000002U
  3560. #define DSI_VPCR_VPSIZE2 0x00000004U
  3561. #define DSI_VPCR_VPSIZE3 0x00000008U
  3562. #define DSI_VPCR_VPSIZE4 0x00000010U
  3563. #define DSI_VPCR_VPSIZE5 0x00000020U
  3564. #define DSI_VPCR_VPSIZE6 0x00000040U
  3565. #define DSI_VPCR_VPSIZE7 0x00000080U
  3566. #define DSI_VPCR_VPSIZE8 0x00000100U
  3567. #define DSI_VPCR_VPSIZE9 0x00000200U
  3568. #define DSI_VPCR_VPSIZE10 0x00000400U
  3569. #define DSI_VPCR_VPSIZE11 0x00000800U
  3570. #define DSI_VPCR_VPSIZE12 0x00001000U
  3571. #define DSI_VPCR_VPSIZE13 0x00002000U
  3572. /******************* Bit definition for DSI_VCCR register ***************/
  3573. #define DSI_VCCR_NUMC 0x00001FFFU /*!< Number of Chunks */
  3574. #define DSI_VCCR_NUMC0 0x00000001U
  3575. #define DSI_VCCR_NUMC1 0x00000002U
  3576. #define DSI_VCCR_NUMC2 0x00000004U
  3577. #define DSI_VCCR_NUMC3 0x00000008U
  3578. #define DSI_VCCR_NUMC4 0x00000010U
  3579. #define DSI_VCCR_NUMC5 0x00000020U
  3580. #define DSI_VCCR_NUMC6 0x00000040U
  3581. #define DSI_VCCR_NUMC7 0x00000080U
  3582. #define DSI_VCCR_NUMC8 0x00000100U
  3583. #define DSI_VCCR_NUMC9 0x00000200U
  3584. #define DSI_VCCR_NUMC10 0x00000400U
  3585. #define DSI_VCCR_NUMC11 0x00000800U
  3586. #define DSI_VCCR_NUMC12 0x00001000U
  3587. /******************* Bit definition for DSI_VNPCR register **************/
  3588. #define DSI_VNPCR_NPSIZE 0x00001FFFU /*!< Null Packet Size */
  3589. #define DSI_VNPCR_NPSIZE0 0x00000001U
  3590. #define DSI_VNPCR_NPSIZE1 0x00000002U
  3591. #define DSI_VNPCR_NPSIZE2 0x00000004U
  3592. #define DSI_VNPCR_NPSIZE3 0x00000008U
  3593. #define DSI_VNPCR_NPSIZE4 0x00000010U
  3594. #define DSI_VNPCR_NPSIZE5 0x00000020U
  3595. #define DSI_VNPCR_NPSIZE6 0x00000040U
  3596. #define DSI_VNPCR_NPSIZE7 0x00000080U
  3597. #define DSI_VNPCR_NPSIZE8 0x00000100U
  3598. #define DSI_VNPCR_NPSIZE9 0x00000200U
  3599. #define DSI_VNPCR_NPSIZE10 0x00000400U
  3600. #define DSI_VNPCR_NPSIZE11 0x00000800U
  3601. #define DSI_VNPCR_NPSIZE12 0x00001000U
  3602. /******************* Bit definition for DSI_VHSACR register *************/
  3603. #define DSI_VHSACR_HSA 0x00000FFFU /*!< Horizontal Synchronism Active duration */
  3604. #define DSI_VHSACR_HSA0 0x00000001U
  3605. #define DSI_VHSACR_HSA1 0x00000002U
  3606. #define DSI_VHSACR_HSA2 0x00000004U
  3607. #define DSI_VHSACR_HSA3 0x00000008U
  3608. #define DSI_VHSACR_HSA4 0x00000010U
  3609. #define DSI_VHSACR_HSA5 0x00000020U
  3610. #define DSI_VHSACR_HSA6 0x00000040U
  3611. #define DSI_VHSACR_HSA7 0x00000080U
  3612. #define DSI_VHSACR_HSA8 0x00000100U
  3613. #define DSI_VHSACR_HSA9 0x00000200U
  3614. #define DSI_VHSACR_HSA10 0x00000400U
  3615. #define DSI_VHSACR_HSA11 0x00000800U
  3616. /******************* Bit definition for DSI_VHBPCR register *************/
  3617. #define DSI_VHBPCR_HBP 0x00000FFFU /*!< Horizontal Back-Porch duration */
  3618. #define DSI_VHBPCR_HBP0 0x00000001U
  3619. #define DSI_VHBPCR_HBP1 0x00000002U
  3620. #define DSI_VHBPCR_HBP2 0x00000004U
  3621. #define DSI_VHBPCR_HBP3 0x00000008U
  3622. #define DSI_VHBPCR_HBP4 0x00000010U
  3623. #define DSI_VHBPCR_HBP5 0x00000020U
  3624. #define DSI_VHBPCR_HBP6 0x00000040U
  3625. #define DSI_VHBPCR_HBP7 0x00000080U
  3626. #define DSI_VHBPCR_HBP8 0x00000100U
  3627. #define DSI_VHBPCR_HBP9 0x00000200U
  3628. #define DSI_VHBPCR_HBP10 0x00000400U
  3629. #define DSI_VHBPCR_HBP11 0x00000800U
  3630. /******************* Bit definition for DSI_VLCR register ***************/
  3631. #define DSI_VLCR_HLINE 0x00007FFFU /*!< Horizontal Line duration */
  3632. #define DSI_VLCR_HLINE0 0x00000001U
  3633. #define DSI_VLCR_HLINE1 0x00000002U
  3634. #define DSI_VLCR_HLINE2 0x00000004U
  3635. #define DSI_VLCR_HLINE3 0x00000008U
  3636. #define DSI_VLCR_HLINE4 0x00000010U
  3637. #define DSI_VLCR_HLINE5 0x00000020U
  3638. #define DSI_VLCR_HLINE6 0x00000040U
  3639. #define DSI_VLCR_HLINE7 0x00000080U
  3640. #define DSI_VLCR_HLINE8 0x00000100U
  3641. #define DSI_VLCR_HLINE9 0x00000200U
  3642. #define DSI_VLCR_HLINE10 0x00000400U
  3643. #define DSI_VLCR_HLINE11 0x00000800U
  3644. #define DSI_VLCR_HLINE12 0x00001000U
  3645. #define DSI_VLCR_HLINE13 0x00002000U
  3646. #define DSI_VLCR_HLINE14 0x00004000U
  3647. /******************* Bit definition for DSI_VVSACR register *************/
  3648. #define DSI_VVSACR_VSA 0x000003FFU /*!< Vertical Synchronism Active duration */
  3649. #define DSI_VVSACR_VSA0 0x00000001U
  3650. #define DSI_VVSACR_VSA1 0x00000002U
  3651. #define DSI_VVSACR_VSA2 0x00000004U
  3652. #define DSI_VVSACR_VSA3 0x00000008U
  3653. #define DSI_VVSACR_VSA4 0x00000010U
  3654. #define DSI_VVSACR_VSA5 0x00000020U
  3655. #define DSI_VVSACR_VSA6 0x00000040U
  3656. #define DSI_VVSACR_VSA7 0x00000080U
  3657. #define DSI_VVSACR_VSA8 0x00000100U
  3658. #define DSI_VVSACR_VSA9 0x00000200U
  3659. /******************* Bit definition for DSI_VVBPCR register *************/
  3660. #define DSI_VVBPCR_VBP 0x000003FFU /*!< Vertical Back-Porch duration */
  3661. #define DSI_VVBPCR_VBP0 0x00000001U
  3662. #define DSI_VVBPCR_VBP1 0x00000002U
  3663. #define DSI_VVBPCR_VBP2 0x00000004U
  3664. #define DSI_VVBPCR_VBP3 0x00000008U
  3665. #define DSI_VVBPCR_VBP4 0x00000010U
  3666. #define DSI_VVBPCR_VBP5 0x00000020U
  3667. #define DSI_VVBPCR_VBP6 0x00000040U
  3668. #define DSI_VVBPCR_VBP7 0x00000080U
  3669. #define DSI_VVBPCR_VBP8 0x00000100U
  3670. #define DSI_VVBPCR_VBP9 0x00000200U
  3671. /******************* Bit definition for DSI_VVFPCR register *************/
  3672. #define DSI_VVFPCR_VFP 0x000003FFU /*!< Vertical Front-Porch duration */
  3673. #define DSI_VVFPCR_VFP0 0x00000001U
  3674. #define DSI_VVFPCR_VFP1 0x00000002U
  3675. #define DSI_VVFPCR_VFP2 0x00000004U
  3676. #define DSI_VVFPCR_VFP3 0x00000008U
  3677. #define DSI_VVFPCR_VFP4 0x00000010U
  3678. #define DSI_VVFPCR_VFP5 0x00000020U
  3679. #define DSI_VVFPCR_VFP6 0x00000040U
  3680. #define DSI_VVFPCR_VFP7 0x00000080U
  3681. #define DSI_VVFPCR_VFP8 0x00000100U
  3682. #define DSI_VVFPCR_VFP9 0x00000200U
  3683. /******************* Bit definition for DSI_VVACR register **************/
  3684. #define DSI_VVACR_VA 0x00003FFFU /*!< Vertical Active duration */
  3685. #define DSI_VVACR_VA0 0x00000001U
  3686. #define DSI_VVACR_VA1 0x00000002U
  3687. #define DSI_VVACR_VA2 0x00000004U
  3688. #define DSI_VVACR_VA3 0x00000008U
  3689. #define DSI_VVACR_VA4 0x00000010U
  3690. #define DSI_VVACR_VA5 0x00000020U
  3691. #define DSI_VVACR_VA6 0x00000040U
  3692. #define DSI_VVACR_VA7 0x00000080U
  3693. #define DSI_VVACR_VA8 0x00000100U
  3694. #define DSI_VVACR_VA9 0x00000200U
  3695. #define DSI_VVACR_VA10 0x00000400U
  3696. #define DSI_VVACR_VA11 0x00000800U
  3697. #define DSI_VVACR_VA12 0x00001000U
  3698. #define DSI_VVACR_VA13 0x00002000U
  3699. /******************* Bit definition for DSI_LCCR register ***************/
  3700. #define DSI_LCCR_CMDSIZE 0x0000FFFFU /*!< Command Size */
  3701. #define DSI_LCCR_CMDSIZE0 0x00000001U
  3702. #define DSI_LCCR_CMDSIZE1 0x00000002U
  3703. #define DSI_LCCR_CMDSIZE2 0x00000004U
  3704. #define DSI_LCCR_CMDSIZE3 0x00000008U
  3705. #define DSI_LCCR_CMDSIZE4 0x00000010U
  3706. #define DSI_LCCR_CMDSIZE5 0x00000020U
  3707. #define DSI_LCCR_CMDSIZE6 0x00000040U
  3708. #define DSI_LCCR_CMDSIZE7 0x00000080U
  3709. #define DSI_LCCR_CMDSIZE8 0x00000100U
  3710. #define DSI_LCCR_CMDSIZE9 0x00000200U
  3711. #define DSI_LCCR_CMDSIZE10 0x00000400U
  3712. #define DSI_LCCR_CMDSIZE11 0x00000800U
  3713. #define DSI_LCCR_CMDSIZE12 0x00001000U
  3714. #define DSI_LCCR_CMDSIZE13 0x00002000U
  3715. #define DSI_LCCR_CMDSIZE14 0x00004000U
  3716. #define DSI_LCCR_CMDSIZE15 0x00008000U
  3717. /******************* Bit definition for DSI_CMCR register ***************/
  3718. #define DSI_CMCR_TEARE 0x00000001U /*!< Tearing Effect Acknowledge Request Enable */
  3719. #define DSI_CMCR_ARE 0x00000002U /*!< Acknowledge Request Enable */
  3720. #define DSI_CMCR_GSW0TX 0x00000100U /*!< Generic Short Write Zero parameters Transmission */
  3721. #define DSI_CMCR_GSW1TX 0x00000200U /*!< Generic Short Write One parameters Transmission */
  3722. #define DSI_CMCR_GSW2TX 0x00000400U /*!< Generic Short Write Two parameters Transmission */
  3723. #define DSI_CMCR_GSR0TX 0x00000800U /*!< Generic Short Read Zero parameters Transmission */
  3724. #define DSI_CMCR_GSR1TX 0x00001000U /*!< Generic Short Read One parameters Transmission */
  3725. #define DSI_CMCR_GSR2TX 0x00002000U /*!< Generic Short Read Two parameters Transmission */
  3726. #define DSI_CMCR_GLWTX 0x00004000U /*!< Generic Long Write Transmission */
  3727. #define DSI_CMCR_DSW0TX 0x00010000U /*!< DCS Short Write Zero parameter Transmission */
  3728. #define DSI_CMCR_DSW1TX 0x00020000U /*!< DCS Short Read One parameter Transmission */
  3729. #define DSI_CMCR_DSR0TX 0x00040000U /*!< DCS Short Read Zero parameter Transmission */
  3730. #define DSI_CMCR_DLWTX 0x00080000U /*!< DCS Long Write Transmission */
  3731. #define DSI_CMCR_MRDPS 0x01000000U /*!< Maximum Read Packet Size */
  3732. /******************* Bit definition for DSI_GHCR register ***************/
  3733. #define DSI_GHCR_DT 0x0000003FU /*!< Type */
  3734. #define DSI_GHCR_DT0 0x00000001U
  3735. #define DSI_GHCR_DT1 0x00000002U
  3736. #define DSI_GHCR_DT2 0x00000004U
  3737. #define DSI_GHCR_DT3 0x00000008U
  3738. #define DSI_GHCR_DT4 0x00000010U
  3739. #define DSI_GHCR_DT5 0x00000020U
  3740. #define DSI_GHCR_VCID 0x000000C0U /*!< Channel */
  3741. #define DSI_GHCR_VCID0 0x00000040U
  3742. #define DSI_GHCR_VCID1 0x00000080U
  3743. #define DSI_GHCR_WCLSB 0x0000FF00U /*!< WordCount LSB */
  3744. #define DSI_GHCR_WCLSB0 0x00000100U
  3745. #define DSI_GHCR_WCLSB1 0x00000200U
  3746. #define DSI_GHCR_WCLSB2 0x00000400U
  3747. #define DSI_GHCR_WCLSB3 0x00000800U
  3748. #define DSI_GHCR_WCLSB4 0x00001000U
  3749. #define DSI_GHCR_WCLSB5 0x00002000U
  3750. #define DSI_GHCR_WCLSB6 0x00004000U
  3751. #define DSI_GHCR_WCLSB7 0x00008000U
  3752. #define DSI_GHCR_WCMSB 0x00FF0000U /*!< WordCount MSB */
  3753. #define DSI_GHCR_WCMSB0 0x00010000U
  3754. #define DSI_GHCR_WCMSB1 0x00020000U
  3755. #define DSI_GHCR_WCMSB2 0x00040000U
  3756. #define DSI_GHCR_WCMSB3 0x00080000U
  3757. #define DSI_GHCR_WCMSB4 0x00100000U
  3758. #define DSI_GHCR_WCMSB5 0x00200000U
  3759. #define DSI_GHCR_WCMSB6 0x00400000U
  3760. #define DSI_GHCR_WCMSB7 0x00800000U
  3761. /******************* Bit definition for DSI_GPDR register ***************/
  3762. #define DSI_GPDR_DATA1 0x000000FFU /*!< Payload Byte 1 */
  3763. #define DSI_GPDR_DATA1_0 0x00000001U
  3764. #define DSI_GPDR_DATA1_1 0x00000002U
  3765. #define DSI_GPDR_DATA1_2 0x00000004U
  3766. #define DSI_GPDR_DATA1_3 0x00000008U
  3767. #define DSI_GPDR_DATA1_4 0x00000010U
  3768. #define DSI_GPDR_DATA1_5 0x00000020U
  3769. #define DSI_GPDR_DATA1_6 0x00000040U
  3770. #define DSI_GPDR_DATA1_7 0x00000080U
  3771. #define DSI_GPDR_DATA2 0x0000FF00U /*!< Payload Byte 2 */
  3772. #define DSI_GPDR_DATA2_0 0x00000100U
  3773. #define DSI_GPDR_DATA2_1 0x00000200U
  3774. #define DSI_GPDR_DATA2_2 0x00000400U
  3775. #define DSI_GPDR_DATA2_3 0x00000800U
  3776. #define DSI_GPDR_DATA2_4 0x00001000U
  3777. #define DSI_GPDR_DATA2_5 0x00002000U
  3778. #define DSI_GPDR_DATA2_6 0x00004000U
  3779. #define DSI_GPDR_DATA2_7 0x00008000U
  3780. #define DSI_GPDR_DATA3 0x00FF0000U /*!< Payload Byte 3 */
  3781. #define DSI_GPDR_DATA3_0 0x00010000U
  3782. #define DSI_GPDR_DATA3_1 0x00020000U
  3783. #define DSI_GPDR_DATA3_2 0x00040000U
  3784. #define DSI_GPDR_DATA3_3 0x00080000U
  3785. #define DSI_GPDR_DATA3_4 0x00100000U
  3786. #define DSI_GPDR_DATA3_5 0x00200000U
  3787. #define DSI_GPDR_DATA3_6 0x00400000U
  3788. #define DSI_GPDR_DATA3_7 0x00800000U
  3789. #define DSI_GPDR_DATA4 0xFF000000U /*!< Payload Byte 4 */
  3790. #define DSI_GPDR_DATA4_0 0x01000000U
  3791. #define DSI_GPDR_DATA4_1 0x02000000U
  3792. #define DSI_GPDR_DATA4_2 0x04000000U
  3793. #define DSI_GPDR_DATA4_3 0x08000000U
  3794. #define DSI_GPDR_DATA4_4 0x10000000U
  3795. #define DSI_GPDR_DATA4_5 0x20000000U
  3796. #define DSI_GPDR_DATA4_6 0x40000000U
  3797. #define DSI_GPDR_DATA4_7 0x80000000U
  3798. /******************* Bit definition for DSI_GPSR register ***************/
  3799. #define DSI_GPSR_CMDFE 0x00000001U /*!< Command FIFO Empty */
  3800. #define DSI_GPSR_CMDFF 0x00000002U /*!< Command FIFO Full */
  3801. #define DSI_GPSR_PWRFE 0x00000004U /*!< Payload Write FIFO Empty */
  3802. #define DSI_GPSR_PWRFF 0x00000008U /*!< Payload Write FIFO Full */
  3803. #define DSI_GPSR_PRDFE 0x00000010U /*!< Payload Read FIFO Empty */
  3804. #define DSI_GPSR_PRDFF 0x00000020U /*!< Payload Read FIFO Full */
  3805. #define DSI_GPSR_RCB 0x00000040U /*!< Read Command Busy */
  3806. /******************* Bit definition for DSI_TCCR0 register **************/
  3807. #define DSI_TCCR0_LPRX_TOCNT 0x0000FFFFU /*!< Low-power Reception Timeout Counter */
  3808. #define DSI_TCCR0_LPRX_TOCNT0 0x00000001U
  3809. #define DSI_TCCR0_LPRX_TOCNT1 0x00000002U
  3810. #define DSI_TCCR0_LPRX_TOCNT2 0x00000004U
  3811. #define DSI_TCCR0_LPRX_TOCNT3 0x00000008U
  3812. #define DSI_TCCR0_LPRX_TOCNT4 0x00000010U
  3813. #define DSI_TCCR0_LPRX_TOCNT5 0x00000020U
  3814. #define DSI_TCCR0_LPRX_TOCNT6 0x00000040U
  3815. #define DSI_TCCR0_LPRX_TOCNT7 0x00000080U
  3816. #define DSI_TCCR0_LPRX_TOCNT8 0x00000100U
  3817. #define DSI_TCCR0_LPRX_TOCNT9 0x00000200U
  3818. #define DSI_TCCR0_LPRX_TOCNT10 0x00000400U
  3819. #define DSI_TCCR0_LPRX_TOCNT11 0x00000800U
  3820. #define DSI_TCCR0_LPRX_TOCNT12 0x00001000U
  3821. #define DSI_TCCR0_LPRX_TOCNT13 0x00002000U
  3822. #define DSI_TCCR0_LPRX_TOCNT14 0x00004000U
  3823. #define DSI_TCCR0_LPRX_TOCNT15 0x00008000U
  3824. #define DSI_TCCR0_HSTX_TOCNT 0xFFFF0000U /*!< High-Speed Transmission Timeout Counter */
  3825. #define DSI_TCCR0_HSTX_TOCNT0 0x00010000U
  3826. #define DSI_TCCR0_HSTX_TOCNT1 0x00020000U
  3827. #define DSI_TCCR0_HSTX_TOCNT2 0x00040000U
  3828. #define DSI_TCCR0_HSTX_TOCNT3 0x00080000U
  3829. #define DSI_TCCR0_HSTX_TOCNT4 0x00100000U
  3830. #define DSI_TCCR0_HSTX_TOCNT5 0x00200000U
  3831. #define DSI_TCCR0_HSTX_TOCNT6 0x00400000U
  3832. #define DSI_TCCR0_HSTX_TOCNT7 0x00800000U
  3833. #define DSI_TCCR0_HSTX_TOCNT8 0x01000000U
  3834. #define DSI_TCCR0_HSTX_TOCNT9 0x02000000U
  3835. #define DSI_TCCR0_HSTX_TOCNT10 0x04000000U
  3836. #define DSI_TCCR0_HSTX_TOCNT11 0x08000000U
  3837. #define DSI_TCCR0_HSTX_TOCNT12 0x10000000U
  3838. #define DSI_TCCR0_HSTX_TOCNT13 0x20000000U
  3839. #define DSI_TCCR0_HSTX_TOCNT14 0x40000000U
  3840. #define DSI_TCCR0_HSTX_TOCNT15 0x80000000U
  3841. /******************* Bit definition for DSI_TCCR1 register **************/
  3842. #define DSI_TCCR1_HSRD_TOCNT 0x0000FFFFU /*!< High-Speed Read Timeout Counter */
  3843. #define DSI_TCCR1_HSRD_TOCNT0 0x00000001U
  3844. #define DSI_TCCR1_HSRD_TOCNT1 0x00000002U
  3845. #define DSI_TCCR1_HSRD_TOCNT2 0x00000004U
  3846. #define DSI_TCCR1_HSRD_TOCNT3 0x00000008U
  3847. #define DSI_TCCR1_HSRD_TOCNT4 0x00000010U
  3848. #define DSI_TCCR1_HSRD_TOCNT5 0x00000020U
  3849. #define DSI_TCCR1_HSRD_TOCNT6 0x00000040U
  3850. #define DSI_TCCR1_HSRD_TOCNT7 0x00000080U
  3851. #define DSI_TCCR1_HSRD_TOCNT8 0x00000100U
  3852. #define DSI_TCCR1_HSRD_TOCNT9 0x00000200U
  3853. #define DSI_TCCR1_HSRD_TOCNT10 0x00000400U
  3854. #define DSI_TCCR1_HSRD_TOCNT11 0x00000800U
  3855. #define DSI_TCCR1_HSRD_TOCNT12 0x00001000U
  3856. #define DSI_TCCR1_HSRD_TOCNT13 0x00002000U
  3857. #define DSI_TCCR1_HSRD_TOCNT14 0x00004000U
  3858. #define DSI_TCCR1_HSRD_TOCNT15 0x00008000U
  3859. /******************* Bit definition for DSI_TCCR2 register **************/
  3860. #define DSI_TCCR2_LPRD_TOCNT 0x0000FFFFU /*!< Low-Power Read Timeout Counter */
  3861. #define DSI_TCCR2_LPRD_TOCNT0 0x00000001U
  3862. #define DSI_TCCR2_LPRD_TOCNT1 0x00000002U
  3863. #define DSI_TCCR2_LPRD_TOCNT2 0x00000004U
  3864. #define DSI_TCCR2_LPRD_TOCNT3 0x00000008U
  3865. #define DSI_TCCR2_LPRD_TOCNT4 0x00000010U
  3866. #define DSI_TCCR2_LPRD_TOCNT5 0x00000020U
  3867. #define DSI_TCCR2_LPRD_TOCNT6 0x00000040U
  3868. #define DSI_TCCR2_LPRD_TOCNT7 0x00000080U
  3869. #define DSI_TCCR2_LPRD_TOCNT8 0x00000100U
  3870. #define DSI_TCCR2_LPRD_TOCNT9 0x00000200U
  3871. #define DSI_TCCR2_LPRD_TOCNT10 0x00000400U
  3872. #define DSI_TCCR2_LPRD_TOCNT11 0x00000800U
  3873. #define DSI_TCCR2_LPRD_TOCNT12 0x00001000U
  3874. #define DSI_TCCR2_LPRD_TOCNT13 0x00002000U
  3875. #define DSI_TCCR2_LPRD_TOCNT14 0x00004000U
  3876. #define DSI_TCCR2_LPRD_TOCNT15 0x00008000U
  3877. /******************* Bit definition for DSI_TCCR3 register **************/
  3878. #define DSI_TCCR3_HSWR_TOCNT 0x0000FFFFU /*!< High-Speed Write Timeout Counter */
  3879. #define DSI_TCCR3_HSWR_TOCNT0 0x00000001U
  3880. #define DSI_TCCR3_HSWR_TOCNT1 0x00000002U
  3881. #define DSI_TCCR3_HSWR_TOCNT2 0x00000004U
  3882. #define DSI_TCCR3_HSWR_TOCNT3 0x00000008U
  3883. #define DSI_TCCR3_HSWR_TOCNT4 0x00000010U
  3884. #define DSI_TCCR3_HSWR_TOCNT5 0x00000020U
  3885. #define DSI_TCCR3_HSWR_TOCNT6 0x00000040U
  3886. #define DSI_TCCR3_HSWR_TOCNT7 0x00000080U
  3887. #define DSI_TCCR3_HSWR_TOCNT8 0x00000100U
  3888. #define DSI_TCCR3_HSWR_TOCNT9 0x00000200U
  3889. #define DSI_TCCR3_HSWR_TOCNT10 0x00000400U
  3890. #define DSI_TCCR3_HSWR_TOCNT11 0x00000800U
  3891. #define DSI_TCCR3_HSWR_TOCNT12 0x00001000U
  3892. #define DSI_TCCR3_HSWR_TOCNT13 0x00002000U
  3893. #define DSI_TCCR3_HSWR_TOCNT14 0x00004000U
  3894. #define DSI_TCCR3_HSWR_TOCNT15 0x00008000U
  3895. #define DSI_TCCR3_PM 0x01000000U /*!< Presp Mode */
  3896. /******************* Bit definition for DSI_TCCR4 register **************/
  3897. #define DSI_TCCR4_LPWR_TOCNT 0x0000FFFFU /*!< Low-Power Write Timeout Counter */
  3898. #define DSI_TCCR4_LPWR_TOCNT0 0x00000001U
  3899. #define DSI_TCCR4_LPWR_TOCNT1 0x00000002U
  3900. #define DSI_TCCR4_LPWR_TOCNT2 0x00000004U
  3901. #define DSI_TCCR4_LPWR_TOCNT3 0x00000008U
  3902. #define DSI_TCCR4_LPWR_TOCNT4 0x00000010U
  3903. #define DSI_TCCR4_LPWR_TOCNT5 0x00000020U
  3904. #define DSI_TCCR4_LPWR_TOCNT6 0x00000040U
  3905. #define DSI_TCCR4_LPWR_TOCNT7 0x00000080U
  3906. #define DSI_TCCR4_LPWR_TOCNT8 0x00000100U
  3907. #define DSI_TCCR4_LPWR_TOCNT9 0x00000200U
  3908. #define DSI_TCCR4_LPWR_TOCNT10 0x00000400U
  3909. #define DSI_TCCR4_LPWR_TOCNT11 0x00000800U
  3910. #define DSI_TCCR4_LPWR_TOCNT12 0x00001000U
  3911. #define DSI_TCCR4_LPWR_TOCNT13 0x00002000U
  3912. #define DSI_TCCR4_LPWR_TOCNT14 0x00004000U
  3913. #define DSI_TCCR4_LPWR_TOCNT15 0x00008000U
  3914. /******************* Bit definition for DSI_TCCR5 register **************/
  3915. #define DSI_TCCR5_BTA_TOCNT 0x0000FFFFU /*!< Bus-Turn-Around Timeout Counter */
  3916. #define DSI_TCCR5_BTA_TOCNT0 0x00000001U
  3917. #define DSI_TCCR5_BTA_TOCNT1 0x00000002U
  3918. #define DSI_TCCR5_BTA_TOCNT2 0x00000004U
  3919. #define DSI_TCCR5_BTA_TOCNT3 0x00000008U
  3920. #define DSI_TCCR5_BTA_TOCNT4 0x00000010U
  3921. #define DSI_TCCR5_BTA_TOCNT5 0x00000020U
  3922. #define DSI_TCCR5_BTA_TOCNT6 0x00000040U
  3923. #define DSI_TCCR5_BTA_TOCNT7 0x00000080U
  3924. #define DSI_TCCR5_BTA_TOCNT8 0x00000100U
  3925. #define DSI_TCCR5_BTA_TOCNT9 0x00000200U
  3926. #define DSI_TCCR5_BTA_TOCNT10 0x00000400U
  3927. #define DSI_TCCR5_BTA_TOCNT11 0x00000800U
  3928. #define DSI_TCCR5_BTA_TOCNT12 0x00001000U
  3929. #define DSI_TCCR5_BTA_TOCNT13 0x00002000U
  3930. #define DSI_TCCR5_BTA_TOCNT14 0x00004000U
  3931. #define DSI_TCCR5_BTA_TOCNT15 0x00008000U
  3932. /******************* Bit definition for DSI_TDCR register ***************/
  3933. #define DSI_TDCR_3DM 0x00000003U /*!< 3D Mode */
  3934. #define DSI_TDCR_3DM0 0x00000001U
  3935. #define DSI_TDCR_3DM1 0x00000002U
  3936. #define DSI_TDCR_3DF 0x0000000CU /*!< 3D Format */
  3937. #define DSI_TDCR_3DF0 0x00000004U
  3938. #define DSI_TDCR_3DF1 0x00000008U
  3939. #define DSI_TDCR_SVS 0x00000010U /*!< Second VSYNC */
  3940. #define DSI_TDCR_RF 0x00000020U /*!< Right First */
  3941. #define DSI_TDCR_S3DC 0x00010000U /*!< Send 3D Control */
  3942. /******************* Bit definition for DSI_CLCR register ***************/
  3943. #define DSI_CLCR_DPCC 0x00000001U /*!< D-PHY Clock Control */
  3944. #define DSI_CLCR_ACR 0x00000002U /*!< Automatic Clocklane Control */
  3945. /******************* Bit definition for DSI_CLTCR register **************/
  3946. #define DSI_CLTCR_LP2HS_TIME 0x000003FFU /*!< Low-Power to High-Speed Time */
  3947. #define DSI_CLTCR_LP2HS_TIME0 0x00000001U
  3948. #define DSI_CLTCR_LP2HS_TIME1 0x00000002U
  3949. #define DSI_CLTCR_LP2HS_TIME2 0x00000004U
  3950. #define DSI_CLTCR_LP2HS_TIME3 0x00000008U
  3951. #define DSI_CLTCR_LP2HS_TIME4 0x00000010U
  3952. #define DSI_CLTCR_LP2HS_TIME5 0x00000020U
  3953. #define DSI_CLTCR_LP2HS_TIME6 0x00000040U
  3954. #define DSI_CLTCR_LP2HS_TIME7 0x00000080U
  3955. #define DSI_CLTCR_LP2HS_TIME8 0x00000100U
  3956. #define DSI_CLTCR_LP2HS_TIME9 0x00000200U
  3957. #define DSI_CLTCR_HS2LP_TIME 0x03FF0000U /*!< High-Speed to Low-Power Time */
  3958. #define DSI_CLTCR_HS2LP_TIME0 0x00010000U
  3959. #define DSI_CLTCR_HS2LP_TIME1 0x00020000U
  3960. #define DSI_CLTCR_HS2LP_TIME2 0x00040000U
  3961. #define DSI_CLTCR_HS2LP_TIME3 0x00080000U
  3962. #define DSI_CLTCR_HS2LP_TIME4 0x00100000U
  3963. #define DSI_CLTCR_HS2LP_TIME5 0x00200000U
  3964. #define DSI_CLTCR_HS2LP_TIME6 0x00400000U
  3965. #define DSI_CLTCR_HS2LP_TIME7 0x00800000U
  3966. #define DSI_CLTCR_HS2LP_TIME8 0x01000000U
  3967. #define DSI_CLTCR_HS2LP_TIME9 0x02000000U
  3968. /******************* Bit definition for DSI_DLTCR register **************/
  3969. #define DSI_DLTCR_MRD_TIME 0x00007FFFU /*!< Maximum Read Time */
  3970. #define DSI_DLTCR_MRD_TIME0 0x00000001U
  3971. #define DSI_DLTCR_MRD_TIME1 0x00000002U
  3972. #define DSI_DLTCR_MRD_TIME2 0x00000004U
  3973. #define DSI_DLTCR_MRD_TIME3 0x00000008U
  3974. #define DSI_DLTCR_MRD_TIME4 0x00000010U
  3975. #define DSI_DLTCR_MRD_TIME5 0x00000020U
  3976. #define DSI_DLTCR_MRD_TIME6 0x00000040U
  3977. #define DSI_DLTCR_MRD_TIME7 0x00000080U
  3978. #define DSI_DLTCR_MRD_TIME8 0x00000100U
  3979. #define DSI_DLTCR_MRD_TIME9 0x00000200U
  3980. #define DSI_DLTCR_MRD_TIME10 0x00000400U
  3981. #define DSI_DLTCR_MRD_TIME11 0x00000800U
  3982. #define DSI_DLTCR_MRD_TIME12 0x00001000U
  3983. #define DSI_DLTCR_MRD_TIME13 0x00002000U
  3984. #define DSI_DLTCR_MRD_TIME14 0x00004000U
  3985. #define DSI_DLTCR_LP2HS_TIME 0x00FF0000U /*!< Low-Power To High-Speed Time */
  3986. #define DSI_DLTCR_LP2HS_TIME0 0x00010000U
  3987. #define DSI_DLTCR_LP2HS_TIME1 0x00020000U
  3988. #define DSI_DLTCR_LP2HS_TIME2 0x00040000U
  3989. #define DSI_DLTCR_LP2HS_TIME3 0x00080000U
  3990. #define DSI_DLTCR_LP2HS_TIME4 0x00100000U
  3991. #define DSI_DLTCR_LP2HS_TIME5 0x00200000U
  3992. #define DSI_DLTCR_LP2HS_TIME6 0x00400000U
  3993. #define DSI_DLTCR_LP2HS_TIME7 0x00800000U
  3994. #define DSI_DLTCR_HS2LP_TIME 0xFF000000U /*!< High-Speed To Low-Power Time */
  3995. #define DSI_DLTCR_HS2LP_TIME0 0x01000000U
  3996. #define DSI_DLTCR_HS2LP_TIME1 0x02000000U
  3997. #define DSI_DLTCR_HS2LP_TIME2 0x04000000U
  3998. #define DSI_DLTCR_HS2LP_TIME3 0x08000000U
  3999. #define DSI_DLTCR_HS2LP_TIME4 0x10000000U
  4000. #define DSI_DLTCR_HS2LP_TIME5 0x20000000U
  4001. #define DSI_DLTCR_HS2LP_TIME6 0x40000000U
  4002. #define DSI_DLTCR_HS2LP_TIME7 0x80000000U
  4003. /******************* Bit definition for DSI_PCTLR register **************/
  4004. #define DSI_PCTLR_DEN 0x00000002U /*!< Digital Enable */
  4005. #define DSI_PCTLR_CKE 0x00000004U /*!< Clock Enable */
  4006. /******************* Bit definition for DSI_PCONFR register *************/
  4007. #define DSI_PCONFR_NL 0x00000003U /*!< Number of Lanes */
  4008. #define DSI_PCONFR_NL0 0x00000001U
  4009. #define DSI_PCONFR_NL1 0x00000002U
  4010. #define DSI_PCONFR_SW_TIME 0x0000FF00U /*!< Stop Wait Time */
  4011. #define DSI_PCONFR_SW_TIME0 0x00000100U
  4012. #define DSI_PCONFR_SW_TIME1 0x00000200U
  4013. #define DSI_PCONFR_SW_TIME2 0x00000400U
  4014. #define DSI_PCONFR_SW_TIME3 0x00000800U
  4015. #define DSI_PCONFR_SW_TIME4 0x00001000U
  4016. #define DSI_PCONFR_SW_TIME5 0x00002000U
  4017. #define DSI_PCONFR_SW_TIME6 0x00004000U
  4018. #define DSI_PCONFR_SW_TIME7 0x00008000U
  4019. /******************* Bit definition for DSI_PUCR register ***************/
  4020. #define DSI_PUCR_URCL 0x00000001U /*!< ULPS Request on Clock Lane */
  4021. #define DSI_PUCR_UECL 0x00000002U /*!< ULPS Exit on Clock Lane */
  4022. #define DSI_PUCR_URDL 0x00000004U /*!< ULPS Request on Data Lane */
  4023. #define DSI_PUCR_UEDL 0x00000008U /*!< ULPS Exit on Data Lane */
  4024. /******************* Bit definition for DSI_PTTCR register **************/
  4025. #define DSI_PTTCR_TX_TRIG 0x0000000FU /*!< Transmission Trigger */
  4026. #define DSI_PTTCR_TX_TRIG0 0x00000001U
  4027. #define DSI_PTTCR_TX_TRIG1 0x00000002U
  4028. #define DSI_PTTCR_TX_TRIG2 0x00000004U
  4029. #define DSI_PTTCR_TX_TRIG3 0x00000008U
  4030. /******************* Bit definition for DSI_PSR register ****************/
  4031. #define DSI_PSR_PD 0x00000002U /*!< PHY Direction */
  4032. #define DSI_PSR_PSSC 0x00000004U /*!< PHY Stop State Clock lane */
  4033. #define DSI_PSR_UANC 0x00000008U /*!< ULPS Active Not Clock lane */
  4034. #define DSI_PSR_PSS0 0x00000010U /*!< PHY Stop State lane 0 */
  4035. #define DSI_PSR_UAN0 0x00000020U /*!< ULPS Active Not lane 0 */
  4036. #define DSI_PSR_RUE0 0x00000040U /*!< RX ULPS Escape lane 0 */
  4037. #define DSI_PSR_PSS1 0x00000080U /*!< PHY Stop State lane 1 */
  4038. #define DSI_PSR_UAN1 0x00000100U /*!< ULPS Active Not lane 1 */
  4039. /******************* Bit definition for DSI_ISR0 register ***************/
  4040. #define DSI_ISR0_AE0 0x00000001U /*!< Acknowledge Error 0 */
  4041. #define DSI_ISR0_AE1 0x00000002U /*!< Acknowledge Error 1 */
  4042. #define DSI_ISR0_AE2 0x00000004U /*!< Acknowledge Error 2 */
  4043. #define DSI_ISR0_AE3 0x00000008U /*!< Acknowledge Error 3 */
  4044. #define DSI_ISR0_AE4 0x00000010U /*!< Acknowledge Error 4 */
  4045. #define DSI_ISR0_AE5 0x00000020U /*!< Acknowledge Error 5 */
  4046. #define DSI_ISR0_AE6 0x00000040U /*!< Acknowledge Error 6 */
  4047. #define DSI_ISR0_AE7 0x00000080U /*!< Acknowledge Error 7 */
  4048. #define DSI_ISR0_AE8 0x00000100U /*!< Acknowledge Error 8 */
  4049. #define DSI_ISR0_AE9 0x00000200U /*!< Acknowledge Error 9 */
  4050. #define DSI_ISR0_AE10 0x00000400U /*!< Acknowledge Error 10 */
  4051. #define DSI_ISR0_AE11 0x00000800U /*!< Acknowledge Error 11 */
  4052. #define DSI_ISR0_AE12 0x00001000U /*!< Acknowledge Error 12 */
  4053. #define DSI_ISR0_AE13 0x00002000U /*!< Acknowledge Error 13 */
  4054. #define DSI_ISR0_AE14 0x00004000U /*!< Acknowledge Error 14 */
  4055. #define DSI_ISR0_AE15 0x00008000U /*!< Acknowledge Error 15 */
  4056. #define DSI_ISR0_PE0 0x00010000U /*!< PHY Error 0 */
  4057. #define DSI_ISR0_PE1 0x00020000U /*!< PHY Error 1 */
  4058. #define DSI_ISR0_PE2 0x00040000U /*!< PHY Error 2 */
  4059. #define DSI_ISR0_PE3 0x00080000U /*!< PHY Error 3 */
  4060. #define DSI_ISR0_PE4 0x00100000U /*!< PHY Error 4 */
  4061. /******************* Bit definition for DSI_ISR1 register ***************/
  4062. #define DSI_ISR1_TOHSTX 0x00000001U /*!< Timeout High-Speed Transmission */
  4063. #define DSI_ISR1_TOLPRX 0x00000002U /*!< Timeout Low-Power Reception */
  4064. #define DSI_ISR1_ECCSE 0x00000004U /*!< ECC Single-bit Error */
  4065. #define DSI_ISR1_ECCME 0x00000008U /*!< ECC Multi-bit Error */
  4066. #define DSI_ISR1_CRCE 0x00000010U /*!< CRC Error */
  4067. #define DSI_ISR1_PSE 0x00000020U /*!< Packet Size Error */
  4068. #define DSI_ISR1_EOTPE 0x00000040U /*!< EoTp Error */
  4069. #define DSI_ISR1_LPWRE 0x00000080U /*!< LTDC Payload Write Error */
  4070. #define DSI_ISR1_GCWRE 0x00000100U /*!< Generic Command Write Error */
  4071. #define DSI_ISR1_GPWRE 0x00000200U /*!< Generic Payload Write Error */
  4072. #define DSI_ISR1_GPTXE 0x00000400U /*!< Generic Payload Transmit Error */
  4073. #define DSI_ISR1_GPRDE 0x00000800U /*!< Generic Payload Read Error */
  4074. #define DSI_ISR1_GPRXE 0x00001000U /*!< Generic Payload Receive Error */
  4075. /******************* Bit definition for DSI_IER0 register ***************/
  4076. #define DSI_IER0_AE0IE 0x00000001U /*!< Acknowledge Error 0 Interrupt Enable */
  4077. #define DSI_IER0_AE1IE 0x00000002U /*!< Acknowledge Error 1 Interrupt Enable */
  4078. #define DSI_IER0_AE2IE 0x00000004U /*!< Acknowledge Error 2 Interrupt Enable */
  4079. #define DSI_IER0_AE3IE 0x00000008U /*!< Acknowledge Error 3 Interrupt Enable */
  4080. #define DSI_IER0_AE4IE 0x00000010U /*!< Acknowledge Error 4 Interrupt Enable */
  4081. #define DSI_IER0_AE5IE 0x00000020U /*!< Acknowledge Error 5 Interrupt Enable */
  4082. #define DSI_IER0_AE6IE 0x00000040U /*!< Acknowledge Error 6 Interrupt Enable */
  4083. #define DSI_IER0_AE7IE 0x00000080U /*!< Acknowledge Error 7 Interrupt Enable */
  4084. #define DSI_IER0_AE8IE 0x00000100U /*!< Acknowledge Error 8 Interrupt Enable */
  4085. #define DSI_IER0_AE9IE 0x00000200U /*!< Acknowledge Error 9 Interrupt Enable */
  4086. #define DSI_IER0_AE10IE 0x00000400U /*!< Acknowledge Error 10 Interrupt Enable */
  4087. #define DSI_IER0_AE11IE 0x00000800U /*!< Acknowledge Error 11 Interrupt Enable */
  4088. #define DSI_IER0_AE12IE 0x00001000U /*!< Acknowledge Error 12 Interrupt Enable */
  4089. #define DSI_IER0_AE13IE 0x00002000U /*!< Acknowledge Error 13 Interrupt Enable */
  4090. #define DSI_IER0_AE14IE 0x00004000U /*!< Acknowledge Error 14 Interrupt Enable */
  4091. #define DSI_IER0_AE15IE 0x00008000U /*!< Acknowledge Error 15 Interrupt Enable */
  4092. #define DSI_IER0_PE0IE 0x00010000U /*!< PHY Error 0 Interrupt Enable */
  4093. #define DSI_IER0_PE1IE 0x00020000U /*!< PHY Error 1 Interrupt Enable */
  4094. #define DSI_IER0_PE2IE 0x00040000U /*!< PHY Error 2 Interrupt Enable */
  4095. #define DSI_IER0_PE3IE 0x00080000U /*!< PHY Error 3 Interrupt Enable */
  4096. #define DSI_IER0_PE4IE 0x00100000U /*!< PHY Error 4 Interrupt Enable */
  4097. /******************* Bit definition for DSI_IER1 register ***************/
  4098. #define DSI_IER1_TOHSTXIE 0x00000001U /*!< Timeout High-Speed Transmission Interrupt Enable */
  4099. #define DSI_IER1_TOLPRXIE 0x00000002U /*!< Timeout Low-Power Reception Interrupt Enable */
  4100. #define DSI_IER1_ECCSEIE 0x00000004U /*!< ECC Single-bit Error Interrupt Enable */
  4101. #define DSI_IER1_ECCMEIE 0x00000008U /*!< ECC Multi-bit Error Interrupt Enable */
  4102. #define DSI_IER1_CRCEIE 0x00000010U /*!< CRC Error Interrupt Enable */
  4103. #define DSI_IER1_PSEIE 0x00000020U /*!< Packet Size Error Interrupt Enable */
  4104. #define DSI_IER1_EOTPEIE 0x00000040U /*!< EoTp Error Interrupt Enable */
  4105. #define DSI_IER1_LPWREIE 0x00000080U /*!< LTDC Payload Write Error Interrupt Enable */
  4106. #define DSI_IER1_GCWREIE 0x00000100U /*!< Generic Command Write Error Interrupt Enable */
  4107. #define DSI_IER1_GPWREIE 0x00000200U /*!< Generic Payload Write Error Interrupt Enable */
  4108. #define DSI_IER1_GPTXEIE 0x00000400U /*!< Generic Payload Transmit Error Interrupt Enable */
  4109. #define DSI_IER1_GPRDEIE 0x00000800U /*!< Generic Payload Read Error Interrupt Enable */
  4110. #define DSI_IER1_GPRXEIE 0x00001000U /*!< Generic Payload Receive Error Interrupt Enable */
  4111. /******************* Bit definition for DSI_FIR0 register ***************/
  4112. #define DSI_FIR0_FAE0 0x00000001U /*!< Force Acknowledge Error 0 */
  4113. #define DSI_FIR0_FAE1 0x00000002U /*!< Force Acknowledge Error 1 */
  4114. #define DSI_FIR0_FAE2 0x00000004U /*!< Force Acknowledge Error 2 */
  4115. #define DSI_FIR0_FAE3 0x00000008U /*!< Force Acknowledge Error 3 */
  4116. #define DSI_FIR0_FAE4 0x00000010U /*!< Force Acknowledge Error 4 */
  4117. #define DSI_FIR0_FAE5 0x00000020U /*!< Force Acknowledge Error 5 */
  4118. #define DSI_FIR0_FAE6 0x00000040U /*!< Force Acknowledge Error 6 */
  4119. #define DSI_FIR0_FAE7 0x00000080U /*!< Force Acknowledge Error 7 */
  4120. #define DSI_FIR0_FAE8 0x00000100U /*!< Force Acknowledge Error 8 */
  4121. #define DSI_FIR0_FAE9 0x00000200U /*!< Force Acknowledge Error 9 */
  4122. #define DSI_FIR0_FAE10 0x00000400U /*!< Force Acknowledge Error 10 */
  4123. #define DSI_FIR0_FAE11 0x00000800U /*!< Force Acknowledge Error 11 */
  4124. #define DSI_FIR0_FAE12 0x00001000U /*!< Force Acknowledge Error 12 */
  4125. #define DSI_FIR0_FAE13 0x00002000U /*!< Force Acknowledge Error 13 */
  4126. #define DSI_FIR0_FAE14 0x00004000U /*!< Force Acknowledge Error 14 */
  4127. #define DSI_FIR0_FAE15 0x00008000U /*!< Force Acknowledge Error 15 */
  4128. #define DSI_FIR0_FPE0 0x00010000U /*!< Force PHY Error 0 */
  4129. #define DSI_FIR0_FPE1 0x00020000U /*!< Force PHY Error 1 */
  4130. #define DSI_FIR0_FPE2 0x00040000U /*!< Force PHY Error 2 */
  4131. #define DSI_FIR0_FPE3 0x00080000U /*!< Force PHY Error 3 */
  4132. #define DSI_FIR0_FPE4 0x00100000U /*!< Force PHY Error 4 */
  4133. /******************* Bit definition for DSI_FIR1 register ***************/
  4134. #define DSI_FIR1_FTOHSTX 0x00000001U /*!< Force Timeout High-Speed Transmission */
  4135. #define DSI_FIR1_FTOLPRX 0x00000002U /*!< Force Timeout Low-Power Reception */
  4136. #define DSI_FIR1_FECCSE 0x00000004U /*!< Force ECC Single-bit Error */
  4137. #define DSI_FIR1_FECCME 0x00000008U /*!< Force ECC Multi-bit Error */
  4138. #define DSI_FIR1_FCRCE 0x00000010U /*!< Force CRC Error */
  4139. #define DSI_FIR1_FPSE 0x00000020U /*!< Force Packet Size Error */
  4140. #define DSI_FIR1_FEOTPE 0x00000040U /*!< Force EoTp Error */
  4141. #define DSI_FIR1_FLPWRE 0x00000080U /*!< Force LTDC Payload Write Error */
  4142. #define DSI_FIR1_FGCWRE 0x00000100U /*!< Force Generic Command Write Error */
  4143. #define DSI_FIR1_FGPWRE 0x00000200U /*!< Force Generic Payload Write Error */
  4144. #define DSI_FIR1_FGPTXE 0x00000400U /*!< Force Generic Payload Transmit Error */
  4145. #define DSI_FIR1_FGPRDE 0x00000800U /*!< Force Generic Payload Read Error */
  4146. #define DSI_FIR1_FGPRXE 0x00001000U /*!< Force Generic Payload Receive Error */
  4147. /******************* Bit definition for DSI_VSCR register ***************/
  4148. #define DSI_VSCR_EN 0x00000001U /*!< Enable */
  4149. #define DSI_VSCR_UR 0x00000100U /*!< Update Register */
  4150. /******************* Bit definition for DSI_LCVCIDR register ************/
  4151. #define DSI_LCVCIDR_VCID 0x00000003U /*!< Virtual Channel ID */
  4152. #define DSI_LCVCIDR_VCID0 0x00000001U
  4153. #define DSI_LCVCIDR_VCID1 0x00000002U
  4154. /******************* Bit definition for DSI_LCCCR register **************/
  4155. #define DSI_LCCCR_COLC 0x0000000FU /*!< Color Coding */
  4156. #define DSI_LCCCR_COLC0 0x00000001U
  4157. #define DSI_LCCCR_COLC1 0x00000002U
  4158. #define DSI_LCCCR_COLC2 0x00000004U
  4159. #define DSI_LCCCR_COLC3 0x00000008U
  4160. #define DSI_LCCCR_LPE 0x00000100U /*!< Loosely Packed Enable */
  4161. /******************* Bit definition for DSI_LPMCCR register *************/
  4162. #define DSI_LPMCCR_VLPSIZE 0x000000FFU /*!< VACT Largest Packet Size */
  4163. #define DSI_LPMCCR_VLPSIZE0 0x00000001U
  4164. #define DSI_LPMCCR_VLPSIZE1 0x00000002U
  4165. #define DSI_LPMCCR_VLPSIZE2 0x00000004U
  4166. #define DSI_LPMCCR_VLPSIZE3 0x00000008U
  4167. #define DSI_LPMCCR_VLPSIZE4 0x00000010U
  4168. #define DSI_LPMCCR_VLPSIZE5 0x00000020U
  4169. #define DSI_LPMCCR_VLPSIZE6 0x00000040U
  4170. #define DSI_LPMCCR_VLPSIZE7 0x00000080U
  4171. #define DSI_LPMCCR_LPSIZE 0x00FF0000U /*!< Largest Packet Size */
  4172. #define DSI_LPMCCR_LPSIZE0 0x00010000U
  4173. #define DSI_LPMCCR_LPSIZE1 0x00020000U
  4174. #define DSI_LPMCCR_LPSIZE2 0x00040000U
  4175. #define DSI_LPMCCR_LPSIZE3 0x00080000U
  4176. #define DSI_LPMCCR_LPSIZE4 0x00100000U
  4177. #define DSI_LPMCCR_LPSIZE5 0x00200000U
  4178. #define DSI_LPMCCR_LPSIZE6 0x00400000U
  4179. #define DSI_LPMCCR_LPSIZE7 0x00800000U
  4180. /******************* Bit definition for DSI_VMCCR register **************/
  4181. #define DSI_VMCCR_VMT 0x00000003U /*!< Video Mode Type */
  4182. #define DSI_VMCCR_VMT0 0x00000001U
  4183. #define DSI_VMCCR_VMT1 0x00000002U
  4184. #define DSI_VMCCR_LPVSAE 0x00000100U /*!< Low-power Vertical Sync time Enable */
  4185. #define DSI_VMCCR_LPVBPE 0x00000200U /*!< Low-power Vertical Back-porch Enable */
  4186. #define DSI_VMCCR_LPVFPE 0x00000400U /*!< Low-power Vertical Front-porch Enable */
  4187. #define DSI_VMCCR_LPVAE 0x00000800U /*!< Low-power Vertical Active Enable */
  4188. #define DSI_VMCCR_LPHBPE 0x00001000U /*!< Low-power Horizontal Back-porch Enable */
  4189. #define DSI_VMCCR_LPHFE 0x00002000U /*!< Low-power Horizontal Front-porch Enable */
  4190. #define DSI_VMCCR_FBTAAE 0x00004000U /*!< Frame BTA Acknowledge Enable */
  4191. #define DSI_VMCCR_LPCE 0x00008000U /*!< Low-power Command Enable */
  4192. /******************* Bit definition for DSI_VPCCR register **************/
  4193. #define DSI_VPCCR_VPSIZE 0x00003FFFU /*!< Video Packet Size */
  4194. #define DSI_VPCCR_VPSIZE0 0x00000001U
  4195. #define DSI_VPCCR_VPSIZE1 0x00000002U
  4196. #define DSI_VPCCR_VPSIZE2 0x00000004U
  4197. #define DSI_VPCCR_VPSIZE3 0x00000008U
  4198. #define DSI_VPCCR_VPSIZE4 0x00000010U
  4199. #define DSI_VPCCR_VPSIZE5 0x00000020U
  4200. #define DSI_VPCCR_VPSIZE6 0x00000040U
  4201. #define DSI_VPCCR_VPSIZE7 0x00000080U
  4202. #define DSI_VPCCR_VPSIZE8 0x00000100U
  4203. #define DSI_VPCCR_VPSIZE9 0x00000200U
  4204. #define DSI_VPCCR_VPSIZE10 0x00000400U
  4205. #define DSI_VPCCR_VPSIZE11 0x00000800U
  4206. #define DSI_VPCCR_VPSIZE12 0x00001000U
  4207. #define DSI_VPCCR_VPSIZE13 0x00002000U
  4208. /******************* Bit definition for DSI_VCCCR register **************/
  4209. #define DSI_VCCCR_NUMC 0x00001FFFU /*!< Number of Chunks */
  4210. #define DSI_VCCCR_NUMC0 0x00000001U
  4211. #define DSI_VCCCR_NUMC1 0x00000002U
  4212. #define DSI_VCCCR_NUMC2 0x00000004U
  4213. #define DSI_VCCCR_NUMC3 0x00000008U
  4214. #define DSI_VCCCR_NUMC4 0x00000010U
  4215. #define DSI_VCCCR_NUMC5 0x00000020U
  4216. #define DSI_VCCCR_NUMC6 0x00000040U
  4217. #define DSI_VCCCR_NUMC7 0x00000080U
  4218. #define DSI_VCCCR_NUMC8 0x00000100U
  4219. #define DSI_VCCCR_NUMC9 0x00000200U
  4220. #define DSI_VCCCR_NUMC10 0x00000400U
  4221. #define DSI_VCCCR_NUMC11 0x00000800U
  4222. #define DSI_VCCCR_NUMC12 0x00001000U
  4223. /******************* Bit definition for DSI_VNPCCR register *************/
  4224. #define DSI_VNPCCR_NPSIZE 0x00001FFFU /*!< Number of Chunks */
  4225. #define DSI_VNPCCR_NPSIZE0 0x00000001U
  4226. #define DSI_VNPCCR_NPSIZE1 0x00000002U
  4227. #define DSI_VNPCCR_NPSIZE2 0x00000004U
  4228. #define DSI_VNPCCR_NPSIZE3 0x00000008U
  4229. #define DSI_VNPCCR_NPSIZE4 0x00000010U
  4230. #define DSI_VNPCCR_NPSIZE5 0x00000020U
  4231. #define DSI_VNPCCR_NPSIZE6 0x00000040U
  4232. #define DSI_VNPCCR_NPSIZE7 0x00000080U
  4233. #define DSI_VNPCCR_NPSIZE8 0x00000100U
  4234. #define DSI_VNPCCR_NPSIZE9 0x00000200U
  4235. #define DSI_VNPCCR_NPSIZE10 0x00000400U
  4236. #define DSI_VNPCCR_NPSIZE11 0x00000800U
  4237. #define DSI_VNPCCR_NPSIZE12 0x00001000U
  4238. /******************* Bit definition for DSI_VHSACCR register ************/
  4239. #define DSI_VHSACCR_HSA 0x00000FFFU /*!< Horizontal Synchronism Active duration */
  4240. #define DSI_VHSACCR_HSA0 0x00000001U
  4241. #define DSI_VHSACCR_HSA1 0x00000002U
  4242. #define DSI_VHSACCR_HSA2 0x00000004U
  4243. #define DSI_VHSACCR_HSA3 0x00000008U
  4244. #define DSI_VHSACCR_HSA4 0x00000010U
  4245. #define DSI_VHSACCR_HSA5 0x00000020U
  4246. #define DSI_VHSACCR_HSA6 0x00000040U
  4247. #define DSI_VHSACCR_HSA7 0x00000080U
  4248. #define DSI_VHSACCR_HSA8 0x00000100U
  4249. #define DSI_VHSACCR_HSA9 0x00000200U
  4250. #define DSI_VHSACCR_HSA10 0x00000400U
  4251. #define DSI_VHSACCR_HSA11 0x00000800U
  4252. /******************* Bit definition for DSI_VHBPCCR register ************/
  4253. #define DSI_VHBPCCR_HBP 0x00000FFFU /*!< Horizontal Back-Porch duration */
  4254. #define DSI_VHBPCCR_HBP0 0x00000001U
  4255. #define DSI_VHBPCCR_HBP1 0x00000002U
  4256. #define DSI_VHBPCCR_HBP2 0x00000004U
  4257. #define DSI_VHBPCCR_HBP3 0x00000008U
  4258. #define DSI_VHBPCCR_HBP4 0x00000010U
  4259. #define DSI_VHBPCCR_HBP5 0x00000020U
  4260. #define DSI_VHBPCCR_HBP6 0x00000040U
  4261. #define DSI_VHBPCCR_HBP7 0x00000080U
  4262. #define DSI_VHBPCCR_HBP8 0x00000100U
  4263. #define DSI_VHBPCCR_HBP9 0x00000200U
  4264. #define DSI_VHBPCCR_HBP10 0x00000400U
  4265. #define DSI_VHBPCCR_HBP11 0x00000800U
  4266. /******************* Bit definition for DSI_VLCCR register **************/
  4267. #define DSI_VLCCR_HLINE 0x00007FFFU /*!< Horizontal Line duration */
  4268. #define DSI_VLCCR_HLINE0 0x00000001U
  4269. #define DSI_VLCCR_HLINE1 0x00000002U
  4270. #define DSI_VLCCR_HLINE2 0x00000004U
  4271. #define DSI_VLCCR_HLINE3 0x00000008U
  4272. #define DSI_VLCCR_HLINE4 0x00000010U
  4273. #define DSI_VLCCR_HLINE5 0x00000020U
  4274. #define DSI_VLCCR_HLINE6 0x00000040U
  4275. #define DSI_VLCCR_HLINE7 0x00000080U
  4276. #define DSI_VLCCR_HLINE8 0x00000100U
  4277. #define DSI_VLCCR_HLINE9 0x00000200U
  4278. #define DSI_VLCCR_HLINE10 0x00000400U
  4279. #define DSI_VLCCR_HLINE11 0x00000800U
  4280. #define DSI_VLCCR_HLINE12 0x00001000U
  4281. #define DSI_VLCCR_HLINE13 0x00002000U
  4282. #define DSI_VLCCR_HLINE14 0x00004000U
  4283. /******************* Bit definition for DSI_VVSACCR register ***************/
  4284. #define DSI_VVSACCR_VSA 0x000003FFU /*!< Vertical Synchronism Active duration */
  4285. #define DSI_VVSACCR_VSA0 0x00000001U
  4286. #define DSI_VVSACCR_VSA1 0x00000002U
  4287. #define DSI_VVSACCR_VSA2 0x00000004U
  4288. #define DSI_VVSACCR_VSA3 0x00000008U
  4289. #define DSI_VVSACCR_VSA4 0x00000010U
  4290. #define DSI_VVSACCR_VSA5 0x00000020U
  4291. #define DSI_VVSACCR_VSA6 0x00000040U
  4292. #define DSI_VVSACCR_VSA7 0x00000080U
  4293. #define DSI_VVSACCR_VSA8 0x00000100U
  4294. #define DSI_VVSACCR_VSA9 0x00000200U
  4295. /******************* Bit definition for DSI_VVBPCCR register ************/
  4296. #define DSI_VVBPCCR_VBP 0x000003FFU /*!< Vertical Back-Porch duration */
  4297. #define DSI_VVBPCCR_VBP0 0x00000001U
  4298. #define DSI_VVBPCCR_VBP1 0x00000002U
  4299. #define DSI_VVBPCCR_VBP2 0x00000004U
  4300. #define DSI_VVBPCCR_VBP3 0x00000008U
  4301. #define DSI_VVBPCCR_VBP4 0x00000010U
  4302. #define DSI_VVBPCCR_VBP5 0x00000020U
  4303. #define DSI_VVBPCCR_VBP6 0x00000040U
  4304. #define DSI_VVBPCCR_VBP7 0x00000080U
  4305. #define DSI_VVBPCCR_VBP8 0x00000100U
  4306. #define DSI_VVBPCCR_VBP9 0x00000200U
  4307. /******************* Bit definition for DSI_VVFPCCR register ************/
  4308. #define DSI_VVFPCCR_VFP 0x000003FFU /*!< Vertical Front-Porch duration */
  4309. #define DSI_VVFPCCR_VFP0 0x00000001U
  4310. #define DSI_VVFPCCR_VFP1 0x00000002U
  4311. #define DSI_VVFPCCR_VFP2 0x00000004U
  4312. #define DSI_VVFPCCR_VFP3 0x00000008U
  4313. #define DSI_VVFPCCR_VFP4 0x00000010U
  4314. #define DSI_VVFPCCR_VFP5 0x00000020U
  4315. #define DSI_VVFPCCR_VFP6 0x00000040U
  4316. #define DSI_VVFPCCR_VFP7 0x00000080U
  4317. #define DSI_VVFPCCR_VFP8 0x00000100U
  4318. #define DSI_VVFPCCR_VFP9 0x00000200U
  4319. /******************* Bit definition for DSI_VVACCR register *************/
  4320. #define DSI_VVACCR_VA 0x00003FFFU /*!< Vertical Active duration */
  4321. #define DSI_VVACCR_VA0 0x00000001U
  4322. #define DSI_VVACCR_VA1 0x00000002U
  4323. #define DSI_VVACCR_VA2 0x00000004U
  4324. #define DSI_VVACCR_VA3 0x00000008U
  4325. #define DSI_VVACCR_VA4 0x00000010U
  4326. #define DSI_VVACCR_VA5 0x00000020U
  4327. #define DSI_VVACCR_VA6 0x00000040U
  4328. #define DSI_VVACCR_VA7 0x00000080U
  4329. #define DSI_VVACCR_VA8 0x00000100U
  4330. #define DSI_VVACCR_VA9 0x00000200U
  4331. #define DSI_VVACCR_VA10 0x00000400U
  4332. #define DSI_VVACCR_VA11 0x00000800U
  4333. #define DSI_VVACCR_VA12 0x00001000U
  4334. #define DSI_VVACCR_VA13 0x00002000U
  4335. /******************* Bit definition for DSI_TDCCR register **************/
  4336. #define DSI_TDCCR_3DM 0x00000003U /*!< 3D Mode */
  4337. #define DSI_TDCCR_3DM0 0x00000001U
  4338. #define DSI_TDCCR_3DM1 0x00000002U
  4339. #define DSI_TDCCR_3DF 0x0000000CU /*!< 3D Format */
  4340. #define DSI_TDCCR_3DF0 0x00000004U
  4341. #define DSI_TDCCR_3DF1 0x00000008U
  4342. #define DSI_TDCCR_SVS 0x00000010U /*!< Second VSYNC */
  4343. #define DSI_TDCCR_RF 0x00000020U /*!< Right First */
  4344. #define DSI_TDCCR_S3DC 0x00010000U /*!< Send 3D Control */
  4345. /******************* Bit definition for DSI_WCFGR register ***************/
  4346. #define DSI_WCFGR_DSIM 0x00000001U /*!< DSI Mode */
  4347. #define DSI_WCFGR_COLMUX 0x0000000EU /*!< Color Multiplexing */
  4348. #define DSI_WCFGR_COLMUX0 0x00000002U
  4349. #define DSI_WCFGR_COLMUX1 0x00000004U
  4350. #define DSI_WCFGR_COLMUX2 0x00000008U
  4351. #define DSI_WCFGR_TESRC 0x00000010U /*!< Tearing Effect Source */
  4352. #define DSI_WCFGR_TEPOL 0x00000020U /*!< Tearing Effect Polarity */
  4353. #define DSI_WCFGR_AR 0x00000040U /*!< Automatic Refresh */
  4354. #define DSI_WCFGR_VSPOL 0x00000080U /*!< VSync Polarity */
  4355. /******************* Bit definition for DSI_WCR register *****************/
  4356. #define DSI_WCR_COLM 0x00000001U /*!< Color Mode */
  4357. #define DSI_WCR_SHTDN 0x00000002U /*!< Shutdown */
  4358. #define DSI_WCR_LTDCEN 0x00000004U /*!< LTDC Enable */
  4359. #define DSI_WCR_DSIEN 0x00000008U /*!< DSI Enable */
  4360. /******************* Bit definition for DSI_WIER register ****************/
  4361. #define DSI_WIER_TEIE 0x00000001U /*!< Tearing Effect Interrupt Enable */
  4362. #define DSI_WIER_ERIE 0x00000002U /*!< End of Refresh Interrupt Enable */
  4363. #define DSI_WIER_PLLLIE 0x00000200U /*!< PLL Lock Interrupt Enable */
  4364. #define DSI_WIER_PLLUIE 0x00000400U /*!< PLL Unlock Interrupt Enable */
  4365. #define DSI_WIER_RRIE 0x00002000U /*!< Regulator Ready Interrupt Enable */
  4366. /******************* Bit definition for DSI_WISR register ****************/
  4367. #define DSI_WISR_TEIF 0x00000001U /*!< Tearing Effect Interrupt Flag */
  4368. #define DSI_WISR_ERIF 0x00000002U /*!< End of Refresh Interrupt Flag */
  4369. #define DSI_WISR_BUSY 0x00000004U /*!< Busy Flag */
  4370. #define DSI_WISR_PLLLS 0x00000100U /*!< PLL Lock Status */
  4371. #define DSI_WISR_PLLLIF 0x00000200U /*!< PLL Lock Interrupt Flag */
  4372. #define DSI_WISR_PLLUIF 0x00000400U /*!< PLL Unlock Interrupt Flag */
  4373. #define DSI_WISR_RRS 0x00001000U /*!< Regulator Ready Flag */
  4374. #define DSI_WISR_RRIF 0x00002000U /*!< Regulator Ready Interrupt Flag */
  4375. /******************* Bit definition for DSI_WIFCR register ***************/
  4376. #define DSI_WIFCR_CTEIF 0x00000001U /*!< Clear Tearing Effect Interrupt Flag */
  4377. #define DSI_WIFCR_CERIF 0x00000002U /*!< Clear End of Refresh Interrupt Flag */
  4378. #define DSI_WIFCR_CPLLLIF 0x00000200U /*!< Clear PLL Lock Interrupt Flag */
  4379. #define DSI_WIFCR_CPLLUIF 0x00000400U /*!< Clear PLL Unlock Interrupt Flag */
  4380. #define DSI_WIFCR_CRRIF 0x00002000U /*!< Clear Regulator Ready Interrupt Flag */
  4381. /******************* Bit definition for DSI_WPCR0 register ***************/
  4382. #define DSI_WPCR0_UIX4 0x0000003FU /*!< Unit Interval multiplied by 4 */
  4383. #define DSI_WPCR0_UIX4_0 0x00000001U
  4384. #define DSI_WPCR0_UIX4_1 0x00000002U
  4385. #define DSI_WPCR0_UIX4_2 0x00000004U
  4386. #define DSI_WPCR0_UIX4_3 0x00000008U
  4387. #define DSI_WPCR0_UIX4_4 0x00000010U
  4388. #define DSI_WPCR0_UIX4_5 0x00000020U
  4389. #define DSI_WPCR0_SWCL 0x00000040U /*!< Swap pins on clock lane */
  4390. #define DSI_WPCR0_SWDL0 0x00000080U /*!< Swap pins on data lane 1 */
  4391. #define DSI_WPCR0_SWDL1 0x00000100U /*!< Swap pins on data lane 2 */
  4392. #define DSI_WPCR0_HSICL 0x00000200U /*!< Invert the high-speed data signal on clock lane */
  4393. #define DSI_WPCR0_HSIDL0 0x00000400U /*!< Invert the high-speed data signal on lane 1 */
  4394. #define DSI_WPCR0_HSIDL1 0x00000800U /*!< Invert the high-speed data signal on lane 2 */
  4395. #define DSI_WPCR0_FTXSMCL 0x00001000U /*!< Force clock lane in TX stop mode */
  4396. #define DSI_WPCR0_FTXSMDL 0x00002000U /*!< Force data lanes in TX stop mode */
  4397. #define DSI_WPCR0_CDOFFDL 0x00004000U /*!< Contention detection OFF */
  4398. #define DSI_WPCR0_TDDL 0x00010000U /*!< Turn Disable Data Lanes */
  4399. #define DSI_WPCR0_PDEN 0x00040000U /*!< Pull-Down Enable */
  4400. #define DSI_WPCR0_TCLKPREPEN 0x00080000U /*!< Timer for t-CLKPREP Enable */
  4401. #define DSI_WPCR0_TCLKZEROEN 0x00100000U /*!< Timer for t-CLKZERO Enable */
  4402. #define DSI_WPCR0_THSPREPEN 0x00200000U /*!< Timer for t-HSPREP Enable */
  4403. #define DSI_WPCR0_THSTRAILEN 0x00400000U /*!< Timer for t-HSTRAIL Enable */
  4404. #define DSI_WPCR0_THSZEROEN 0x00800000U /*!< Timer for t-HSZERO Enable */
  4405. #define DSI_WPCR0_TLPXDEN 0x01000000U /*!< Timer for t-LPXD Enable */
  4406. #define DSI_WPCR0_THSEXITEN 0x02000000U /*!< Timer for t-HSEXIT Enable */
  4407. #define DSI_WPCR0_TLPXCEN 0x04000000U /*!< Timer for t-LPXC Enable */
  4408. #define DSI_WPCR0_TCLKPOSTEN 0x08000000U /*!< Timer for t-CLKPOST Enable */
  4409. /******************* Bit definition for DSI_WPCR1 register ***************/
  4410. #define DSI_WPCR1_HSTXDCL 0x00000003U /*!< High-Speed Transmission Delay on Clock Lane */
  4411. #define DSI_WPCR1_HSTXDCL0 0x00000001U
  4412. #define DSI_WPCR1_HSTXDCL1 0x00000002U
  4413. #define DSI_WPCR1_HSTXDDL 0x0000000CU /*!< High-Speed Transmission Delay on Data Lane */
  4414. #define DSI_WPCR1_HSTXDDL0 0x00000004U
  4415. #define DSI_WPCR1_HSTXDDL1 0x00000008U
  4416. #define DSI_WPCR1_LPSRCCL 0x000000C0U /*!< Low-Power transmission Slew Rate Compensation on Clock Lane */
  4417. #define DSI_WPCR1_LPSRCCL0 0x00000040U
  4418. #define DSI_WPCR1_LPSRCCL1 0x00000080U
  4419. #define DSI_WPCR1_LPSRCDL 0x00000300U /*!< Low-Power transmission Slew Rate Compensation on Data Lane */
  4420. #define DSI_WPCR1_LPSRCDL0 0x00000100U
  4421. #define DSI_WPCR1_LPSRCDL1 0x00000200U
  4422. #define DSI_WPCR1_SDDC 0x00001000U /*!< SDD Control */
  4423. #define DSI_WPCR1_LPRXVCDL 0x0000C000U /*!< Low-Power Reception V-IL Compensation on Data Lanes */
  4424. #define DSI_WPCR1_LPRXVCDL0 0x00004000U
  4425. #define DSI_WPCR1_LPRXVCDL1 0x00008000U
  4426. #define DSI_WPCR1_HSTXSRCCL 0x00030000U /*!< High-Speed Transmission Delay on Clock Lane */
  4427. #define DSI_WPCR1_HSTXSRCCL0 0x00010000U
  4428. #define DSI_WPCR1_HSTXSRCCL1 0x00020000U
  4429. #define DSI_WPCR1_HSTXSRCDL 0x000C0000U /*!< High-Speed Transmission Delay on Data Lane */
  4430. #define DSI_WPCR1_HSTXSRCDL0 0x00040000U
  4431. #define DSI_WPCR1_HSTXSRCDL1 0x00080000U
  4432. #define DSI_WPCR1_FLPRXLPM 0x00400000U /*!< Forces LP Receiver in Low-Power Mode */
  4433. #define DSI_WPCR1_LPRXFT 0x06000000U /*!< Low-Power RX low-pass Filtering Tuning */
  4434. #define DSI_WPCR1_LPRXFT0 0x02000000U
  4435. #define DSI_WPCR1_LPRXFT1 0x04000000U
  4436. /******************* Bit definition for DSI_WPCR2 register ***************/
  4437. #define DSI_WPCR2_TCLKPREP 0x000000FFU /*!< t-CLKPREP */
  4438. #define DSI_WPCR2_TCLKPREP0 0x00000001U
  4439. #define DSI_WPCR2_TCLKPREP1 0x00000002U
  4440. #define DSI_WPCR2_TCLKPREP2 0x00000004U
  4441. #define DSI_WPCR2_TCLKPREP3 0x00000008U
  4442. #define DSI_WPCR2_TCLKPREP4 0x00000010U
  4443. #define DSI_WPCR2_TCLKPREP5 0x00000020U
  4444. #define DSI_WPCR2_TCLKPREP6 0x00000040U
  4445. #define DSI_WPCR2_TCLKPREP7 0x00000080U
  4446. #define DSI_WPCR2_TCLKZERO 0x0000FF00U /*!< t-CLKZERO */
  4447. #define DSI_WPCR2_TCLKZERO0 0x00000100U
  4448. #define DSI_WPCR2_TCLKZERO1 0x00000200U
  4449. #define DSI_WPCR2_TCLKZERO2 0x00000400U
  4450. #define DSI_WPCR2_TCLKZERO3 0x00000800U
  4451. #define DSI_WPCR2_TCLKZERO4 0x00001000U
  4452. #define DSI_WPCR2_TCLKZERO5 0x00002000U
  4453. #define DSI_WPCR2_TCLKZERO6 0x00004000U
  4454. #define DSI_WPCR2_TCLKZERO7 0x00008000U
  4455. #define DSI_WPCR2_THSPREP 0x00FF0000U /*!< t-HSPREP */
  4456. #define DSI_WPCR2_THSPREP0 0x00010000U
  4457. #define DSI_WPCR2_THSPREP1 0x00020000U
  4458. #define DSI_WPCR2_THSPREP2 0x00040000U
  4459. #define DSI_WPCR2_THSPREP3 0x00080000U
  4460. #define DSI_WPCR2_THSPREP4 0x00100000U
  4461. #define DSI_WPCR2_THSPREP5 0x00200000U
  4462. #define DSI_WPCR2_THSPREP6 0x00400000U
  4463. #define DSI_WPCR2_THSPREP7 0x00800000U
  4464. #define DSI_WPCR2_THSTRAIL 0xFF000000U /*!< t-HSTRAIL */
  4465. #define DSI_WPCR2_THSTRAIL0 0x01000000U
  4466. #define DSI_WPCR2_THSTRAIL1 0x02000000U
  4467. #define DSI_WPCR2_THSTRAIL2 0x04000000U
  4468. #define DSI_WPCR2_THSTRAIL3 0x08000000U
  4469. #define DSI_WPCR2_THSTRAIL4 0x10000000U
  4470. #define DSI_WPCR2_THSTRAIL5 0x20000000U
  4471. #define DSI_WPCR2_THSTRAIL6 0x40000000U
  4472. #define DSI_WPCR2_THSTRAIL7 0x80000000U
  4473. /******************* Bit definition for DSI_WPCR3 register ***************/
  4474. #define DSI_WPCR3_THSZERO 0x000000FFU /*!< t-HSZERO */
  4475. #define DSI_WPCR3_THSZERO0 0x00000001U
  4476. #define DSI_WPCR3_THSZERO1 0x00000002U
  4477. #define DSI_WPCR3_THSZERO2 0x00000004U
  4478. #define DSI_WPCR3_THSZERO3 0x00000008U
  4479. #define DSI_WPCR3_THSZERO4 0x00000010U
  4480. #define DSI_WPCR3_THSZERO5 0x00000020U
  4481. #define DSI_WPCR3_THSZERO6 0x00000040U
  4482. #define DSI_WPCR3_THSZERO7 0x00000080U
  4483. #define DSI_WPCR3_TLPXD 0x0000FF00U /*!< t-LPXD */
  4484. #define DSI_WPCR3_TLPXD0 0x00000100U
  4485. #define DSI_WPCR3_TLPXD1 0x00000200U
  4486. #define DSI_WPCR3_TLPXD2 0x00000400U
  4487. #define DSI_WPCR3_TLPXD3 0x00000800U
  4488. #define DSI_WPCR3_TLPXD4 0x00001000U
  4489. #define DSI_WPCR3_TLPXD5 0x00002000U
  4490. #define DSI_WPCR3_TLPXD6 0x00004000U
  4491. #define DSI_WPCR3_TLPXD7 0x00008000U
  4492. #define DSI_WPCR3_THSEXIT 0x00FF0000U /*!< t-HSEXIT */
  4493. #define DSI_WPCR3_THSEXIT0 0x00010000U
  4494. #define DSI_WPCR3_THSEXIT1 0x00020000U
  4495. #define DSI_WPCR3_THSEXIT2 0x00040000U
  4496. #define DSI_WPCR3_THSEXIT3 0x00080000U
  4497. #define DSI_WPCR3_THSEXIT4 0x00100000U
  4498. #define DSI_WPCR3_THSEXIT5 0x00200000U
  4499. #define DSI_WPCR3_THSEXIT6 0x00400000U
  4500. #define DSI_WPCR3_THSEXIT7 0x00800000U
  4501. #define DSI_WPCR3_TLPXC 0xFF000000U /*!< t-LPXC */
  4502. #define DSI_WPCR3_TLPXC0 0x01000000U
  4503. #define DSI_WPCR3_TLPXC1 0x02000000U
  4504. #define DSI_WPCR3_TLPXC2 0x04000000U
  4505. #define DSI_WPCR3_TLPXC3 0x08000000U
  4506. #define DSI_WPCR3_TLPXC4 0x10000000U
  4507. #define DSI_WPCR3_TLPXC5 0x20000000U
  4508. #define DSI_WPCR3_TLPXC6 0x40000000U
  4509. #define DSI_WPCR3_TLPXC7 0x80000000U
  4510. /******************* Bit definition for DSI_WPCR4 register ***************/
  4511. #define DSI_WPCR4_TCLKPOST 0x000000FFU /*!< t-CLKPOST */
  4512. #define DSI_WPCR4_TCLKPOST0 0x00000001U
  4513. #define DSI_WPCR4_TCLKPOST1 0x00000002U
  4514. #define DSI_WPCR4_TCLKPOST2 0x00000004U
  4515. #define DSI_WPCR4_TCLKPOST3 0x00000008U
  4516. #define DSI_WPCR4_TCLKPOST4 0x00000010U
  4517. #define DSI_WPCR4_TCLKPOST5 0x00000020U
  4518. #define DSI_WPCR4_TCLKPOST6 0x00000040U
  4519. #define DSI_WPCR4_TCLKPOST7 0x00000080U
  4520. /******************* Bit definition for DSI_WRPCR register ***************/
  4521. #define DSI_WRPCR_PLLEN 0x00000001U /*!< PLL Enable */
  4522. #define DSI_WRPCR_PLL_NDIV 0x000001FCU /*!< PLL Loop Division Factor */
  4523. #define DSI_WRPCR_PLL_NDIV0 0x00000004U
  4524. #define DSI_WRPCR_PLL_NDIV1 0x00000008U
  4525. #define DSI_WRPCR_PLL_NDIV2 0x00000010U
  4526. #define DSI_WRPCR_PLL_NDIV3 0x00000020U
  4527. #define DSI_WRPCR_PLL_NDIV4 0x00000040U
  4528. #define DSI_WRPCR_PLL_NDIV5 0x00000080U
  4529. #define DSI_WRPCR_PLL_NDIV6 0x00000100U
  4530. #define DSI_WRPCR_PLL_IDF 0x00007800U /*!< PLL Input Division Factor */
  4531. #define DSI_WRPCR_PLL_IDF0 0x00000800U
  4532. #define DSI_WRPCR_PLL_IDF1 0x00001000U
  4533. #define DSI_WRPCR_PLL_IDF2 0x00002000U
  4534. #define DSI_WRPCR_PLL_IDF3 0x00004000U
  4535. #define DSI_WRPCR_PLL_ODF 0x00030000U /*!< PLL Output Division Factor */
  4536. #define DSI_WRPCR_PLL_ODF0 0x00010000U
  4537. #define DSI_WRPCR_PLL_ODF1 0x00020000U
  4538. #define DSI_WRPCR_REGEN 0x01000000U /*!< Regulator Enable */
  4539. /******************************************************************************/
  4540. /* */
  4541. /* External Interrupt/Event Controller */
  4542. /* */
  4543. /******************************************************************************/
  4544. /******************* Bit definition for EXTI_IMR register *******************/
  4545. #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */
  4546. #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */
  4547. #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */
  4548. #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */
  4549. #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */
  4550. #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */
  4551. #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */
  4552. #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */
  4553. #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */
  4554. #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */
  4555. #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */
  4556. #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */
  4557. #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */
  4558. #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */
  4559. #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */
  4560. #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */
  4561. #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */
  4562. #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */
  4563. #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */
  4564. #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */
  4565. #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */
  4566. #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */
  4567. #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */
  4568. /******************* Bit definition for EXTI_EMR register *******************/
  4569. #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */
  4570. #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */
  4571. #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */
  4572. #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */
  4573. #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */
  4574. #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */
  4575. #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */
  4576. #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */
  4577. #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */
  4578. #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */
  4579. #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */
  4580. #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */
  4581. #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */
  4582. #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */
  4583. #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */
  4584. #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */
  4585. #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */
  4586. #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */
  4587. #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */
  4588. #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */
  4589. #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */
  4590. #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */
  4591. #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */
  4592. /****************** Bit definition for EXTI_RTSR register *******************/
  4593. #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */
  4594. #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */
  4595. #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */
  4596. #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */
  4597. #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */
  4598. #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */
  4599. #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */
  4600. #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */
  4601. #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */
  4602. #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */
  4603. #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */
  4604. #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */
  4605. #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */
  4606. #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */
  4607. #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */
  4608. #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */
  4609. #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */
  4610. #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */
  4611. #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */
  4612. #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */
  4613. #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */
  4614. #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */
  4615. #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */
  4616. /****************** Bit definition for EXTI_FTSR register *******************/
  4617. #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */
  4618. #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */
  4619. #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */
  4620. #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */
  4621. #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */
  4622. #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */
  4623. #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */
  4624. #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */
  4625. #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */
  4626. #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */
  4627. #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */
  4628. #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */
  4629. #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */
  4630. #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */
  4631. #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */
  4632. #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */
  4633. #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */
  4634. #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */
  4635. #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */
  4636. #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */
  4637. #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */
  4638. #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */
  4639. #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */
  4640. /****************** Bit definition for EXTI_SWIER register ******************/
  4641. #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */
  4642. #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */
  4643. #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */
  4644. #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */
  4645. #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */
  4646. #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */
  4647. #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */
  4648. #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */
  4649. #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */
  4650. #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */
  4651. #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */
  4652. #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */
  4653. #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */
  4654. #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */
  4655. #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */
  4656. #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */
  4657. #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */
  4658. #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */
  4659. #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */
  4660. #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */
  4661. #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */
  4662. #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */
  4663. #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */
  4664. /******************* Bit definition for EXTI_PR register ********************/
  4665. #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */
  4666. #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */
  4667. #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */
  4668. #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */
  4669. #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */
  4670. #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */
  4671. #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */
  4672. #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */
  4673. #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */
  4674. #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */
  4675. #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */
  4676. #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */
  4677. #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */
  4678. #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */
  4679. #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */
  4680. #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */
  4681. #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */
  4682. #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */
  4683. #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */
  4684. #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */
  4685. #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */
  4686. #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */
  4687. #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */
  4688. /******************************************************************************/
  4689. /* */
  4690. /* FLASH */
  4691. /* */
  4692. /******************************************************************************/
  4693. /******************* Bits definition for FLASH_ACR register *****************/
  4694. #define FLASH_ACR_LATENCY 0x0000000FU
  4695. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  4696. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  4697. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  4698. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  4699. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  4700. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  4701. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  4702. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  4703. #define FLASH_ACR_LATENCY_8WS 0x00000008U
  4704. #define FLASH_ACR_LATENCY_9WS 0x00000009U
  4705. #define FLASH_ACR_LATENCY_10WS 0x0000000AU
  4706. #define FLASH_ACR_LATENCY_11WS 0x0000000BU
  4707. #define FLASH_ACR_LATENCY_12WS 0x0000000CU
  4708. #define FLASH_ACR_LATENCY_13WS 0x0000000DU
  4709. #define FLASH_ACR_LATENCY_14WS 0x0000000EU
  4710. #define FLASH_ACR_LATENCY_15WS 0x0000000FU
  4711. #define FLASH_ACR_PRFTEN 0x00000100U
  4712. #define FLASH_ACR_ICEN 0x00000200U
  4713. #define FLASH_ACR_DCEN 0x00000400U
  4714. #define FLASH_ACR_ICRST 0x00000800U
  4715. #define FLASH_ACR_DCRST 0x00001000U
  4716. #define FLASH_ACR_BYTE0_ADDRESS 0x40023C00U
  4717. #define FLASH_ACR_BYTE2_ADDRESS 0x40023C03U
  4718. /******************* Bits definition for FLASH_SR register ******************/
  4719. #define FLASH_SR_EOP 0x00000001U
  4720. #define FLASH_SR_SOP 0x00000002U
  4721. #define FLASH_SR_WRPERR 0x00000010U
  4722. #define FLASH_SR_PGAERR 0x00000020U
  4723. #define FLASH_SR_PGPERR 0x00000040U
  4724. #define FLASH_SR_PGSERR 0x00000080U
  4725. #define FLASH_SR_BSY 0x00010000U
  4726. /******************* Bits definition for FLASH_CR register ******************/
  4727. #define FLASH_CR_PG 0x00000001U
  4728. #define FLASH_CR_SER 0x00000002U
  4729. #define FLASH_CR_MER 0x00000004U
  4730. #define FLASH_CR_MER1 FLASH_CR_MER
  4731. #define FLASH_CR_SNB 0x000000F8U
  4732. #define FLASH_CR_SNB_0 0x00000008U
  4733. #define FLASH_CR_SNB_1 0x00000010U
  4734. #define FLASH_CR_SNB_2 0x00000020U
  4735. #define FLASH_CR_SNB_3 0x00000040U
  4736. #define FLASH_CR_SNB_4 0x00000080U
  4737. #define FLASH_CR_PSIZE 0x00000300U
  4738. #define FLASH_CR_PSIZE_0 0x00000100U
  4739. #define FLASH_CR_PSIZE_1 0x00000200U
  4740. #define FLASH_CR_MER2 0x00008000U
  4741. #define FLASH_CR_STRT 0x00010000U
  4742. #define FLASH_CR_EOPIE 0x01000000U
  4743. #define FLASH_CR_LOCK 0x80000000U
  4744. /******************* Bits definition for FLASH_OPTCR register ***************/
  4745. #define FLASH_OPTCR_OPTLOCK 0x00000001U
  4746. #define FLASH_OPTCR_OPTSTRT 0x00000002U
  4747. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  4748. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  4749. #define FLASH_OPTCR_BOR_LEV 0x0000000CU
  4750. #define FLASH_OPTCR_BFB2 0x00000010U
  4751. #define FLASH_OPTCR_WDG_SW 0x00000020U
  4752. #define FLASH_OPTCR_nRST_STOP 0x00000040U
  4753. #define FLASH_OPTCR_nRST_STDBY 0x00000080U
  4754. #define FLASH_OPTCR_RDP 0x0000FF00U
  4755. #define FLASH_OPTCR_RDP_0 0x00000100U
  4756. #define FLASH_OPTCR_RDP_1 0x00000200U
  4757. #define FLASH_OPTCR_RDP_2 0x00000400U
  4758. #define FLASH_OPTCR_RDP_3 0x00000800U
  4759. #define FLASH_OPTCR_RDP_4 0x00001000U
  4760. #define FLASH_OPTCR_RDP_5 0x00002000U
  4761. #define FLASH_OPTCR_RDP_6 0x00004000U
  4762. #define FLASH_OPTCR_RDP_7 0x00008000U
  4763. #define FLASH_OPTCR_nWRP 0x0FFF0000U
  4764. #define FLASH_OPTCR_nWRP_0 0x00010000U
  4765. #define FLASH_OPTCR_nWRP_1 0x00020000U
  4766. #define FLASH_OPTCR_nWRP_2 0x00040000U
  4767. #define FLASH_OPTCR_nWRP_3 0x00080000U
  4768. #define FLASH_OPTCR_nWRP_4 0x00100000U
  4769. #define FLASH_OPTCR_nWRP_5 0x00200000U
  4770. #define FLASH_OPTCR_nWRP_6 0x00400000U
  4771. #define FLASH_OPTCR_nWRP_7 0x00800000U
  4772. #define FLASH_OPTCR_nWRP_8 0x01000000U
  4773. #define FLASH_OPTCR_nWRP_9 0x02000000U
  4774. #define FLASH_OPTCR_nWRP_10 0x04000000U
  4775. #define FLASH_OPTCR_nWRP_11 0x08000000U
  4776. #define FLASH_OPTCR_DB1M 0x40000000U
  4777. #define FLASH_OPTCR_SPRMOD 0x80000000U
  4778. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  4779. #define FLASH_OPTCR1_nWRP 0x0FFF0000U
  4780. #define FLASH_OPTCR1_nWRP_0 0x00010000U
  4781. #define FLASH_OPTCR1_nWRP_1 0x00020000U
  4782. #define FLASH_OPTCR1_nWRP_2 0x00040000U
  4783. #define FLASH_OPTCR1_nWRP_3 0x00080000U
  4784. #define FLASH_OPTCR1_nWRP_4 0x00100000U
  4785. #define FLASH_OPTCR1_nWRP_5 0x00200000U
  4786. #define FLASH_OPTCR1_nWRP_6 0x00400000U
  4787. #define FLASH_OPTCR1_nWRP_7 0x00800000U
  4788. #define FLASH_OPTCR1_nWRP_8 0x01000000U
  4789. #define FLASH_OPTCR1_nWRP_9 0x02000000U
  4790. #define FLASH_OPTCR1_nWRP_10 0x04000000U
  4791. #define FLASH_OPTCR1_nWRP_11 0x08000000U
  4792. /******************************************************************************/
  4793. /* */
  4794. /* Flexible Memory Controller */
  4795. /* */
  4796. /******************************************************************************/
  4797. /****************** Bit definition for FMC_BCR1 register *******************/
  4798. #define FMC_BCR1_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4799. #define FMC_BCR1_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4800. #define FMC_BCR1_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4801. #define FMC_BCR1_MTYP_0 0x00000004U /*!<Bit 0 */
  4802. #define FMC_BCR1_MTYP_1 0x00000008U /*!<Bit 1 */
  4803. #define FMC_BCR1_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4804. #define FMC_BCR1_MWID_0 0x00000010U /*!<Bit 0 */
  4805. #define FMC_BCR1_MWID_1 0x00000020U /*!<Bit 1 */
  4806. #define FMC_BCR1_FACCEN 0x00000040U /*!<Flash access enable */
  4807. #define FMC_BCR1_BURSTEN 0x00000100U /*!<Burst enable bit */
  4808. #define FMC_BCR1_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4809. #define FMC_BCR1_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4810. #define FMC_BCR1_WREN 0x00001000U /*!<Write enable bit */
  4811. #define FMC_BCR1_WAITEN 0x00002000U /*!<Wait enable bit */
  4812. #define FMC_BCR1_EXTMOD 0x00004000U /*!<Extended mode enable */
  4813. #define FMC_BCR1_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4814. #define FMC_BCR1_CPSIZE 0x00070000U /*!<CRAM page size */
  4815. #define FMC_BCR1_CPSIZE_0 0x00010000U /*!<Bit 0 */
  4816. #define FMC_BCR1_CPSIZE_1 0x00020000U /*!<Bit 1 */
  4817. #define FMC_BCR1_CPSIZE_2 0x00040000U /*!<Bit 2 */
  4818. #define FMC_BCR1_CBURSTRW 0x00080000U /*!<Write burst enable */
  4819. #define FMC_BCR1_CCLKEN 0x00100000U /*!<Continous clock enable */
  4820. #define FMC_BCR1_WFDIS 0x00200000U /*!<Write FIFO Disable */
  4821. /****************** Bit definition for FMC_BCR2 register *******************/
  4822. #define FMC_BCR2_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4823. #define FMC_BCR2_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4824. #define FMC_BCR2_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4825. #define FMC_BCR2_MTYP_0 0x00000004U /*!<Bit 0 */
  4826. #define FMC_BCR2_MTYP_1 0x00000008U /*!<Bit 1 */
  4827. #define FMC_BCR2_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4828. #define FMC_BCR2_MWID_0 0x00000010U /*!<Bit 0 */
  4829. #define FMC_BCR2_MWID_1 0x00000020U /*!<Bit 1 */
  4830. #define FMC_BCR2_FACCEN 0x00000040U /*!<Flash access enable */
  4831. #define FMC_BCR2_BURSTEN 0x00000100U /*!<Burst enable bit */
  4832. #define FMC_BCR2_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4833. #define FMC_BCR2_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4834. #define FMC_BCR2_WREN 0x00001000U /*!<Write enable bit */
  4835. #define FMC_BCR2_WAITEN 0x00002000U /*!<Wait enable bit */
  4836. #define FMC_BCR2_EXTMOD 0x00004000U /*!<Extended mode enable */
  4837. #define FMC_BCR2_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4838. #define FMC_BCR2_CBURSTRW 0x00080000U /*!<Write burst enable */
  4839. /****************** Bit definition for FMC_BCR3 register *******************/
  4840. #define FMC_BCR3_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4841. #define FMC_BCR3_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4842. #define FMC_BCR3_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4843. #define FMC_BCR3_MTYP_0 0x00000004U /*!<Bit 0 */
  4844. #define FMC_BCR3_MTYP_1 0x00000008U /*!<Bit 1 */
  4845. #define FMC_BCR3_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4846. #define FMC_BCR3_MWID_0 0x00000010U /*!<Bit 0 */
  4847. #define FMC_BCR3_MWID_1 0x00000020U /*!<Bit 1 */
  4848. #define FMC_BCR3_FACCEN 0x00000040U /*!<Flash access enable */
  4849. #define FMC_BCR3_BURSTEN 0x00000100U /*!<Burst enable bit */
  4850. #define FMC_BCR3_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4851. #define FMC_BCR3_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4852. #define FMC_BCR3_WREN 0x00001000U /*!<Write enable bit */
  4853. #define FMC_BCR3_WAITEN 0x00002000U /*!<Wait enable bit */
  4854. #define FMC_BCR3_EXTMOD 0x00004000U /*!<Extended mode enable */
  4855. #define FMC_BCR3_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4856. #define FMC_BCR3_CBURSTRW 0x00080000U /*!<Write burst enable */
  4857. /****************** Bit definition for FMC_BCR4 register *******************/
  4858. #define FMC_BCR4_MBKEN 0x00000001U /*!<Memory bank enable bit */
  4859. #define FMC_BCR4_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  4860. #define FMC_BCR4_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  4861. #define FMC_BCR4_MTYP_0 0x00000004U /*!<Bit 0 */
  4862. #define FMC_BCR4_MTYP_1 0x00000008U /*!<Bit 1 */
  4863. #define FMC_BCR4_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  4864. #define FMC_BCR4_MWID_0 0x00000010U /*!<Bit 0 */
  4865. #define FMC_BCR4_MWID_1 0x00000020U /*!<Bit 1 */
  4866. #define FMC_BCR4_FACCEN 0x00000040U /*!<Flash access enable */
  4867. #define FMC_BCR4_BURSTEN 0x00000100U /*!<Burst enable bit */
  4868. #define FMC_BCR4_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  4869. #define FMC_BCR4_WAITCFG 0x00000800U /*!<Wait timing configuration */
  4870. #define FMC_BCR4_WREN 0x00001000U /*!<Write enable bit */
  4871. #define FMC_BCR4_WAITEN 0x00002000U /*!<Wait enable bit */
  4872. #define FMC_BCR4_EXTMOD 0x00004000U /*!<Extended mode enable */
  4873. #define FMC_BCR4_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  4874. #define FMC_BCR4_CBURSTRW 0x00080000U /*!<Write burst enable */
  4875. /****************** Bit definition for FMC_BTR1 register ******************/
  4876. #define FMC_BTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4877. #define FMC_BTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  4878. #define FMC_BTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  4879. #define FMC_BTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  4880. #define FMC_BTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  4881. #define FMC_BTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4882. #define FMC_BTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4883. #define FMC_BTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4884. #define FMC_BTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4885. #define FMC_BTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4886. #define FMC_BTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4887. #define FMC_BTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  4888. #define FMC_BTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  4889. #define FMC_BTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  4890. #define FMC_BTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  4891. #define FMC_BTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  4892. #define FMC_BTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  4893. #define FMC_BTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  4894. #define FMC_BTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  4895. #define FMC_BTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4896. #define FMC_BTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4897. #define FMC_BTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4898. #define FMC_BTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4899. #define FMC_BTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4900. #define FMC_BTR1_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4901. #define FMC_BTR1_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4902. #define FMC_BTR1_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4903. #define FMC_BTR1_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4904. #define FMC_BTR1_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4905. #define FMC_BTR1_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4906. #define FMC_BTR1_DATLAT_0 0x01000000U /*!<Bit 0 */
  4907. #define FMC_BTR1_DATLAT_1 0x02000000U /*!<Bit 1 */
  4908. #define FMC_BTR1_DATLAT_2 0x04000000U /*!<Bit 2 */
  4909. #define FMC_BTR1_DATLAT_3 0x08000000U /*!<Bit 3 */
  4910. #define FMC_BTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4911. #define FMC_BTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4912. #define FMC_BTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4913. /****************** Bit definition for FMC_BTR2 register *******************/
  4914. #define FMC_BTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4915. #define FMC_BTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  4916. #define FMC_BTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  4917. #define FMC_BTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  4918. #define FMC_BTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  4919. #define FMC_BTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4920. #define FMC_BTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4921. #define FMC_BTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4922. #define FMC_BTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4923. #define FMC_BTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4924. #define FMC_BTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4925. #define FMC_BTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  4926. #define FMC_BTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  4927. #define FMC_BTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  4928. #define FMC_BTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  4929. #define FMC_BTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  4930. #define FMC_BTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  4931. #define FMC_BTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  4932. #define FMC_BTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  4933. #define FMC_BTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4934. #define FMC_BTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4935. #define FMC_BTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4936. #define FMC_BTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4937. #define FMC_BTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4938. #define FMC_BTR2_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4939. #define FMC_BTR2_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4940. #define FMC_BTR2_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4941. #define FMC_BTR2_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4942. #define FMC_BTR2_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4943. #define FMC_BTR2_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4944. #define FMC_BTR2_DATLAT_0 0x01000000U /*!<Bit 0 */
  4945. #define FMC_BTR2_DATLAT_1 0x02000000U /*!<Bit 1 */
  4946. #define FMC_BTR2_DATLAT_2 0x04000000U /*!<Bit 2 */
  4947. #define FMC_BTR2_DATLAT_3 0x08000000U /*!<Bit 3 */
  4948. #define FMC_BTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4949. #define FMC_BTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4950. #define FMC_BTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4951. /******************* Bit definition for FMC_BTR3 register *******************/
  4952. #define FMC_BTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4953. #define FMC_BTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  4954. #define FMC_BTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  4955. #define FMC_BTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  4956. #define FMC_BTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  4957. #define FMC_BTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4958. #define FMC_BTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4959. #define FMC_BTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4960. #define FMC_BTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4961. #define FMC_BTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  4962. #define FMC_BTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  4963. #define FMC_BTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  4964. #define FMC_BTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  4965. #define FMC_BTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  4966. #define FMC_BTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  4967. #define FMC_BTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  4968. #define FMC_BTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  4969. #define FMC_BTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  4970. #define FMC_BTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  4971. #define FMC_BTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  4972. #define FMC_BTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  4973. #define FMC_BTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  4974. #define FMC_BTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  4975. #define FMC_BTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  4976. #define FMC_BTR3_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  4977. #define FMC_BTR3_CLKDIV_0 0x00100000U /*!<Bit 0 */
  4978. #define FMC_BTR3_CLKDIV_1 0x00200000U /*!<Bit 1 */
  4979. #define FMC_BTR3_CLKDIV_2 0x00400000U /*!<Bit 2 */
  4980. #define FMC_BTR3_CLKDIV_3 0x00800000U /*!<Bit 3 */
  4981. #define FMC_BTR3_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  4982. #define FMC_BTR3_DATLAT_0 0x01000000U /*!<Bit 0 */
  4983. #define FMC_BTR3_DATLAT_1 0x02000000U /*!<Bit 1 */
  4984. #define FMC_BTR3_DATLAT_2 0x04000000U /*!<Bit 2 */
  4985. #define FMC_BTR3_DATLAT_3 0x08000000U /*!<Bit 3 */
  4986. #define FMC_BTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  4987. #define FMC_BTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  4988. #define FMC_BTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  4989. /****************** Bit definition for FMC_BTR4 register *******************/
  4990. #define FMC_BTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  4991. #define FMC_BTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  4992. #define FMC_BTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  4993. #define FMC_BTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  4994. #define FMC_BTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  4995. #define FMC_BTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  4996. #define FMC_BTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  4997. #define FMC_BTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  4998. #define FMC_BTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  4999. #define FMC_BTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  5000. #define FMC_BTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  5001. #define FMC_BTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  5002. #define FMC_BTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  5003. #define FMC_BTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  5004. #define FMC_BTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  5005. #define FMC_BTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  5006. #define FMC_BTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  5007. #define FMC_BTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  5008. #define FMC_BTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  5009. #define FMC_BTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  5010. #define FMC_BTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  5011. #define FMC_BTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  5012. #define FMC_BTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  5013. #define FMC_BTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  5014. #define FMC_BTR4_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  5015. #define FMC_BTR4_CLKDIV_0 0x00100000U /*!<Bit 0 */
  5016. #define FMC_BTR4_CLKDIV_1 0x00200000U /*!<Bit 1 */
  5017. #define FMC_BTR4_CLKDIV_2 0x00400000U /*!<Bit 2 */
  5018. #define FMC_BTR4_CLKDIV_3 0x00800000U /*!<Bit 3 */
  5019. #define FMC_BTR4_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  5020. #define FMC_BTR4_DATLAT_0 0x01000000U /*!<Bit 0 */
  5021. #define FMC_BTR4_DATLAT_1 0x02000000U /*!<Bit 1 */
  5022. #define FMC_BTR4_DATLAT_2 0x04000000U /*!<Bit 2 */
  5023. #define FMC_BTR4_DATLAT_3 0x08000000U /*!<Bit 3 */
  5024. #define FMC_BTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  5025. #define FMC_BTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  5026. #define FMC_BTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  5027. /****************** Bit definition for FMC_BWTR1 register ******************/
  5028. #define FMC_BWTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5029. #define FMC_BWTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  5030. #define FMC_BWTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  5031. #define FMC_BWTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  5032. #define FMC_BWTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  5033. #define FMC_BWTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5034. #define FMC_BWTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  5035. #define FMC_BWTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  5036. #define FMC_BWTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  5037. #define FMC_BWTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  5038. #define FMC_BWTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  5039. #define FMC_BWTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  5040. #define FMC_BWTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  5041. #define FMC_BWTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  5042. #define FMC_BWTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  5043. #define FMC_BWTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  5044. #define FMC_BWTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  5045. #define FMC_BWTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  5046. #define FMC_BWTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  5047. #define FMC_BWTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  5048. #define FMC_BWTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  5049. #define FMC_BWTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  5050. #define FMC_BWTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  5051. #define FMC_BWTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  5052. #define FMC_BWTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  5053. #define FMC_BWTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  5054. #define FMC_BWTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  5055. /****************** Bit definition for FMC_BWTR2 register ******************/
  5056. #define FMC_BWTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5057. #define FMC_BWTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  5058. #define FMC_BWTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  5059. #define FMC_BWTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  5060. #define FMC_BWTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  5061. #define FMC_BWTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5062. #define FMC_BWTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  5063. #define FMC_BWTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  5064. #define FMC_BWTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  5065. #define FMC_BWTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  5066. #define FMC_BWTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  5067. #define FMC_BWTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  5068. #define FMC_BWTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  5069. #define FMC_BWTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  5070. #define FMC_BWTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  5071. #define FMC_BWTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  5072. #define FMC_BWTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  5073. #define FMC_BWTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  5074. #define FMC_BWTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  5075. #define FMC_BWTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  5076. #define FMC_BWTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  5077. #define FMC_BWTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  5078. #define FMC_BWTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  5079. #define FMC_BWTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  5080. #define FMC_BWTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  5081. #define FMC_BWTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  5082. #define FMC_BWTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  5083. /****************** Bit definition for FMC_BWTR3 register ******************/
  5084. #define FMC_BWTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5085. #define FMC_BWTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  5086. #define FMC_BWTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  5087. #define FMC_BWTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  5088. #define FMC_BWTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  5089. #define FMC_BWTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5090. #define FMC_BWTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  5091. #define FMC_BWTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  5092. #define FMC_BWTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  5093. #define FMC_BWTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  5094. #define FMC_BWTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  5095. #define FMC_BWTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  5096. #define FMC_BWTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  5097. #define FMC_BWTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  5098. #define FMC_BWTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  5099. #define FMC_BWTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  5100. #define FMC_BWTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  5101. #define FMC_BWTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  5102. #define FMC_BWTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  5103. #define FMC_BWTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  5104. #define FMC_BWTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  5105. #define FMC_BWTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  5106. #define FMC_BWTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  5107. #define FMC_BWTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  5108. #define FMC_BWTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  5109. #define FMC_BWTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  5110. #define FMC_BWTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  5111. /****************** Bit definition for FMC_BWTR4 register ******************/
  5112. #define FMC_BWTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  5113. #define FMC_BWTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  5114. #define FMC_BWTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  5115. #define FMC_BWTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  5116. #define FMC_BWTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  5117. #define FMC_BWTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  5118. #define FMC_BWTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  5119. #define FMC_BWTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  5120. #define FMC_BWTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  5121. #define FMC_BWTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  5122. #define FMC_BWTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  5123. #define FMC_BWTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  5124. #define FMC_BWTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  5125. #define FMC_BWTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  5126. #define FMC_BWTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  5127. #define FMC_BWTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  5128. #define FMC_BWTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  5129. #define FMC_BWTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  5130. #define FMC_BWTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  5131. #define FMC_BWTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  5132. #define FMC_BWTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  5133. #define FMC_BWTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  5134. #define FMC_BWTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  5135. #define FMC_BWTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  5136. #define FMC_BWTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  5137. #define FMC_BWTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  5138. #define FMC_BWTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  5139. /****************** Bit definition for FMC_PCR register *******************/
  5140. #define FMC_PCR_PWAITEN 0x00000002U /*!<Wait feature enable bit */
  5141. #define FMC_PCR_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */
  5142. #define FMC_PCR_PTYP 0x00000008U /*!<Memory type */
  5143. #define FMC_PCR_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */
  5144. #define FMC_PCR_PWID_0 0x00000010U /*!<Bit 0 */
  5145. #define FMC_PCR_PWID_1 0x00000020U /*!<Bit 1 */
  5146. #define FMC_PCR_ECCEN 0x00000040U /*!<ECC computation logic enable bit */
  5147. #define FMC_PCR_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */
  5148. #define FMC_PCR_TCLR_0 0x00000200U /*!<Bit 0 */
  5149. #define FMC_PCR_TCLR_1 0x00000400U /*!<Bit 1 */
  5150. #define FMC_PCR_TCLR_2 0x00000800U /*!<Bit 2 */
  5151. #define FMC_PCR_TCLR_3 0x00001000U /*!<Bit 3 */
  5152. #define FMC_PCR_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */
  5153. #define FMC_PCR_TAR_0 0x00002000U /*!<Bit 0 */
  5154. #define FMC_PCR_TAR_1 0x00004000U /*!<Bit 1 */
  5155. #define FMC_PCR_TAR_2 0x00008000U /*!<Bit 2 */
  5156. #define FMC_PCR_TAR_3 0x00010000U /*!<Bit 3 */
  5157. #define FMC_PCR_ECCPS 0x000E0000U /*!<ECCPS[1:0] bits (ECC page size) */
  5158. #define FMC_PCR_ECCPS_0 0x00020000U /*!<Bit 0 */
  5159. #define FMC_PCR_ECCPS_1 0x00040000U /*!<Bit 1 */
  5160. #define FMC_PCR_ECCPS_2 0x00080000U /*!<Bit 2 */
  5161. /******************* Bit definition for FMC_SR register *******************/
  5162. #define FMC_SR_IRS 0x01U /*!<Interrupt Rising Edge status */
  5163. #define FMC_SR_ILS 0x02U /*!<Interrupt Level status */
  5164. #define FMC_SR_IFS 0x04U /*!<Interrupt Falling Edge status */
  5165. #define FMC_SR_IREN 0x08U /*!<Interrupt Rising Edge detection Enable bit */
  5166. #define FMC_SR_ILEN 0x10U /*!<Interrupt Level detection Enable bit */
  5167. #define FMC_SR_IFEN 0x20U /*!<Interrupt Falling Edge detection Enable bit */
  5168. #define FMC_SR_FEMPT 0x40U /*!<FIFO empty */
  5169. /****************** Bit definition for FMC_PMEM register ******************/
  5170. #define FMC_PMEM_MEMSET2 0x000000FFU /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
  5171. #define FMC_PMEM_MEMSET2_0 0x00000001U /*!<Bit 0 */
  5172. #define FMC_PMEM_MEMSET2_1 0x00000002U /*!<Bit 1 */
  5173. #define FMC_PMEM_MEMSET2_2 0x00000004U /*!<Bit 2 */
  5174. #define FMC_PMEM_MEMSET2_3 0x00000008U /*!<Bit 3 */
  5175. #define FMC_PMEM_MEMSET2_4 0x00000010U /*!<Bit 4 */
  5176. #define FMC_PMEM_MEMSET2_5 0x00000020U /*!<Bit 5 */
  5177. #define FMC_PMEM_MEMSET2_6 0x00000040U /*!<Bit 6 */
  5178. #define FMC_PMEM_MEMSET2_7 0x00000080U /*!<Bit 7 */
  5179. #define FMC_PMEM_MEMWAIT2 0x0000FF00U /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
  5180. #define FMC_PMEM_MEMWAIT2_0 0x00000100U /*!<Bit 0 */
  5181. #define FMC_PMEM_MEMWAIT2_1 0x00000200U /*!<Bit 1 */
  5182. #define FMC_PMEM_MEMWAIT2_2 0x00000400U /*!<Bit 2 */
  5183. #define FMC_PMEM_MEMWAIT2_3 0x00000800U /*!<Bit 3 */
  5184. #define FMC_PMEM_MEMWAIT2_4 0x00001000U /*!<Bit 4 */
  5185. #define FMC_PMEM_MEMWAIT2_5 0x00002000U /*!<Bit 5 */
  5186. #define FMC_PMEM_MEMWAIT2_6 0x00004000U /*!<Bit 6 */
  5187. #define FMC_PMEM_MEMWAIT2_7 0x00008000U /*!<Bit 7 */
  5188. #define FMC_PMEM_MEMHOLD2 0x00FF0000U /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
  5189. #define FMC_PMEM_MEMHOLD2_0 0x00010000U /*!<Bit 0 */
  5190. #define FMC_PMEM_MEMHOLD2_1 0x00020000U /*!<Bit 1 */
  5191. #define FMC_PMEM_MEMHOLD2_2 0x00040000U /*!<Bit 2 */
  5192. #define FMC_PMEM_MEMHOLD2_3 0x00080000U /*!<Bit 3 */
  5193. #define FMC_PMEM_MEMHOLD2_4 0x00100000U /*!<Bit 4 */
  5194. #define FMC_PMEM_MEMHOLD2_5 0x00200000U /*!<Bit 5 */
  5195. #define FMC_PMEM_MEMHOLD2_6 0x00400000U /*!<Bit 6 */
  5196. #define FMC_PMEM_MEMHOLD2_7 0x00800000U /*!<Bit 7 */
  5197. #define FMC_PMEM_MEMHIZ2 0xFF000000U /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
  5198. #define FMC_PMEM_MEMHIZ2_0 0x01000000U /*!<Bit 0 */
  5199. #define FMC_PMEM_MEMHIZ2_1 0x02000000U /*!<Bit 1 */
  5200. #define FMC_PMEM_MEMHIZ2_2 0x04000000U /*!<Bit 2 */
  5201. #define FMC_PMEM_MEMHIZ2_3 0x08000000U /*!<Bit 3 */
  5202. #define FMC_PMEM_MEMHIZ2_4 0x10000000U /*!<Bit 4 */
  5203. #define FMC_PMEM_MEMHIZ2_5 0x20000000U /*!<Bit 5 */
  5204. #define FMC_PMEM_MEMHIZ2_6 0x40000000U /*!<Bit 6 */
  5205. #define FMC_PMEM_MEMHIZ2_7 0x80000000U /*!<Bit 7 */
  5206. /****************** Bit definition for FMC_PATT register ******************/
  5207. #define FMC_PATT_ATTSET2 0x000000FFU /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
  5208. #define FMC_PATT_ATTSET2_0 0x00000001U /*!<Bit 0 */
  5209. #define FMC_PATT_ATTSET2_1 0x00000002U /*!<Bit 1 */
  5210. #define FMC_PATT_ATTSET2_2 0x00000004U /*!<Bit 2 */
  5211. #define FMC_PATT_ATTSET2_3 0x00000008U /*!<Bit 3 */
  5212. #define FMC_PATT_ATTSET2_4 0x00000010U /*!<Bit 4 */
  5213. #define FMC_PATT_ATTSET2_5 0x00000020U /*!<Bit 5 */
  5214. #define FMC_PATT_ATTSET2_6 0x00000040U /*!<Bit 6 */
  5215. #define FMC_PATT_ATTSET2_7 0x00000080U /*!<Bit 7 */
  5216. #define FMC_PATT_ATTWAIT2 0x0000FF00U /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
  5217. #define FMC_PATT_ATTWAIT2_0 0x00000100U /*!<Bit 0 */
  5218. #define FMC_PATT_ATTWAIT2_1 0x00000200U /*!<Bit 1 */
  5219. #define FMC_PATT_ATTWAIT2_2 0x00000400U /*!<Bit 2 */
  5220. #define FMC_PATT_ATTWAIT2_3 0x00000800U /*!<Bit 3 */
  5221. #define FMC_PATT_ATTWAIT2_4 0x00001000U /*!<Bit 4 */
  5222. #define FMC_PATT_ATTWAIT2_5 0x00002000U /*!<Bit 5 */
  5223. #define FMC_PATT_ATTWAIT2_6 0x00004000U /*!<Bit 6 */
  5224. #define FMC_PATT_ATTWAIT2_7 0x00008000U /*!<Bit 7 */
  5225. #define FMC_PATT_ATTHOLD2 0x00FF0000U /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
  5226. #define FMC_PATT_ATTHOLD2_0 0x00010000U /*!<Bit 0 */
  5227. #define FMC_PATT_ATTHOLD2_1 0x00020000U /*!<Bit 1 */
  5228. #define FMC_PATT_ATTHOLD2_2 0x00040000U /*!<Bit 2 */
  5229. #define FMC_PATT_ATTHOLD2_3 0x00080000U /*!<Bit 3 */
  5230. #define FMC_PATT_ATTHOLD2_4 0x00100000U /*!<Bit 4 */
  5231. #define FMC_PATT_ATTHOLD2_5 0x00200000U /*!<Bit 5 */
  5232. #define FMC_PATT_ATTHOLD2_6 0x00400000U /*!<Bit 6 */
  5233. #define FMC_PATT_ATTHOLD2_7 0x00800000U /*!<Bit 7 */
  5234. #define FMC_PATT_ATTHIZ2 0xFF000000U /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
  5235. #define FMC_PATT_ATTHIZ2_0 0x01000000U /*!<Bit 0 */
  5236. #define FMC_PATT_ATTHIZ2_1 0x02000000U /*!<Bit 1 */
  5237. #define FMC_PATT_ATTHIZ2_2 0x04000000U /*!<Bit 2 */
  5238. #define FMC_PATT_ATTHIZ2_3 0x08000000U /*!<Bit 3 */
  5239. #define FMC_PATT_ATTHIZ2_4 0x10000000U /*!<Bit 4 */
  5240. #define FMC_PATT_ATTHIZ2_5 0x20000000U /*!<Bit 5 */
  5241. #define FMC_PATT_ATTHIZ2_6 0x40000000U /*!<Bit 6 */
  5242. #define FMC_PATT_ATTHIZ2_7 0x80000000U /*!<Bit 7 */
  5243. /****************** Bit definition for FMC_ECCR register ******************/
  5244. #define FMC_ECCR_ECC2 0xFFFFFFFFU /*!<ECC result */
  5245. /****************** Bit definition for FMC_SDCR1 register ******************/
  5246. #define FMC_SDCR1_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */
  5247. #define FMC_SDCR1_NC_0 0x00000001U /*!<Bit 0 */
  5248. #define FMC_SDCR1_NC_1 0x00000002U /*!<Bit 1 */
  5249. #define FMC_SDCR1_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */
  5250. #define FMC_SDCR1_NR_0 0x00000004U /*!<Bit 0 */
  5251. #define FMC_SDCR1_NR_1 0x00000008U /*!<Bit 1 */
  5252. #define FMC_SDCR1_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */
  5253. #define FMC_SDCR1_MWID_0 0x00000010U /*!<Bit 0 */
  5254. #define FMC_SDCR1_MWID_1 0x00000020U /*!<Bit 1 */
  5255. #define FMC_SDCR1_NB 0x00000040U /*!<Number of internal bank */
  5256. #define FMC_SDCR1_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */
  5257. #define FMC_SDCR1_CAS_0 0x00000080U /*!<Bit 0 */
  5258. #define FMC_SDCR1_CAS_1 0x00000100U /*!<Bit 1 */
  5259. #define FMC_SDCR1_WP 0x00000200U /*!<Write protection */
  5260. #define FMC_SDCR1_SDCLK 0x00000C00U /*!<SDRAM clock configuration */
  5261. #define FMC_SDCR1_SDCLK_0 0x00000400U /*!<Bit 0 */
  5262. #define FMC_SDCR1_SDCLK_1 0x00000800U /*!<Bit 1 */
  5263. #define FMC_SDCR1_RBURST 0x00001000U /*!<Read burst */
  5264. #define FMC_SDCR1_RPIPE 0x00006000U /*!<Write protection */
  5265. #define FMC_SDCR1_RPIPE_0 0x00002000U /*!<Bit 0 */
  5266. #define FMC_SDCR1_RPIPE_1 0x00004000U /*!<Bit 1 */
  5267. /****************** Bit definition for FMC_SDCR2 register ******************/
  5268. #define FMC_SDCR2_NC 0x00000003U /*!<NC[1:0] bits (Number of column bits) */
  5269. #define FMC_SDCR2_NC_0 0x00000001U /*!<Bit 0 */
  5270. #define FMC_SDCR2_NC_1 0x00000002U /*!<Bit 1 */
  5271. #define FMC_SDCR2_NR 0x0000000CU /*!<NR[1:0] bits (Number of row bits) */
  5272. #define FMC_SDCR2_NR_0 0x00000004U /*!<Bit 0 */
  5273. #define FMC_SDCR2_NR_1 0x00000008U /*!<Bit 1 */
  5274. #define FMC_SDCR2_MWID 0x00000030U /*!<NR[1:0] bits (Number of row bits) */
  5275. #define FMC_SDCR2_MWID_0 0x00000010U /*!<Bit 0 */
  5276. #define FMC_SDCR2_MWID_1 0x00000020U /*!<Bit 1 */
  5277. #define FMC_SDCR2_NB 0x00000040U /*!<Number of internal bank */
  5278. #define FMC_SDCR2_CAS 0x00000180U /*!<CAS[1:0] bits (CAS latency) */
  5279. #define FMC_SDCR2_CAS_0 0x00000080U /*!<Bit 0 */
  5280. #define FMC_SDCR2_CAS_1 0x00000100U /*!<Bit 1 */
  5281. #define FMC_SDCR2_WP 0x00000200U /*!<Write protection */
  5282. #define FMC_SDCR2_SDCLK 0x00000C00U /*!<SDCLK[1:0] (SDRAM clock configuration) */
  5283. #define FMC_SDCR2_SDCLK_0 0x00000400U /*!<Bit 0 */
  5284. #define FMC_SDCR2_SDCLK_1 0x00000800U /*!<Bit 1 */
  5285. #define FMC_SDCR2_RBURST 0x00001000U /*!<Read burst */
  5286. #define FMC_SDCR2_RPIPE 0x00006000U /*!<RPIPE[1:0](Read pipe) */
  5287. #define FMC_SDCR2_RPIPE_0 0x00002000U /*!<Bit 0 */
  5288. #define FMC_SDCR2_RPIPE_1 0x00004000U /*!<Bit 1 */
  5289. /****************** Bit definition for FMC_SDTR1 register ******************/
  5290. #define FMC_SDTR1_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */
  5291. #define FMC_SDTR1_TMRD_0 0x00000001U /*!<Bit 0 */
  5292. #define FMC_SDTR1_TMRD_1 0x00000002U /*!<Bit 1 */
  5293. #define FMC_SDTR1_TMRD_2 0x00000004U /*!<Bit 2 */
  5294. #define FMC_SDTR1_TMRD_3 0x00000008U /*!<Bit 3 */
  5295. #define FMC_SDTR1_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */
  5296. #define FMC_SDTR1_TXSR_0 0x00000010U /*!<Bit 0 */
  5297. #define FMC_SDTR1_TXSR_1 0x00000020U /*!<Bit 1 */
  5298. #define FMC_SDTR1_TXSR_2 0x00000040U /*!<Bit 2 */
  5299. #define FMC_SDTR1_TXSR_3 0x00000080U /*!<Bit 3 */
  5300. #define FMC_SDTR1_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */
  5301. #define FMC_SDTR1_TRAS_0 0x00000100U /*!<Bit 0 */
  5302. #define FMC_SDTR1_TRAS_1 0x00000200U /*!<Bit 1 */
  5303. #define FMC_SDTR1_TRAS_2 0x00000400U /*!<Bit 2 */
  5304. #define FMC_SDTR1_TRAS_3 0x00000800U /*!<Bit 3 */
  5305. #define FMC_SDTR1_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */
  5306. #define FMC_SDTR1_TRC_0 0x00001000U /*!<Bit 0 */
  5307. #define FMC_SDTR1_TRC_1 0x00002000U /*!<Bit 1 */
  5308. #define FMC_SDTR1_TRC_2 0x00004000U /*!<Bit 2 */
  5309. #define FMC_SDTR1_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */
  5310. #define FMC_SDTR1_TWR_0 0x00010000U /*!<Bit 0 */
  5311. #define FMC_SDTR1_TWR_1 0x00020000U /*!<Bit 1 */
  5312. #define FMC_SDTR1_TWR_2 0x00040000U /*!<Bit 2 */
  5313. #define FMC_SDTR1_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */
  5314. #define FMC_SDTR1_TRP_0 0x00100000U /*!<Bit 0 */
  5315. #define FMC_SDTR1_TRP_1 0x00200000U /*!<Bit 1 */
  5316. #define FMC_SDTR1_TRP_2 0x00400000U /*!<Bit 2 */
  5317. #define FMC_SDTR1_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */
  5318. #define FMC_SDTR1_TRCD_0 0x01000000U /*!<Bit 0 */
  5319. #define FMC_SDTR1_TRCD_1 0x02000000U /*!<Bit 1 */
  5320. #define FMC_SDTR1_TRCD_2 0x04000000U /*!<Bit 2 */
  5321. /****************** Bit definition for FMC_SDTR2 register ******************/
  5322. #define FMC_SDTR2_TMRD 0x0000000FU /*!<TMRD[3:0] bits (Load mode register to active) */
  5323. #define FMC_SDTR2_TMRD_0 0x00000001U /*!<Bit 0 */
  5324. #define FMC_SDTR2_TMRD_1 0x00000002U /*!<Bit 1 */
  5325. #define FMC_SDTR2_TMRD_2 0x00000004U /*!<Bit 2 */
  5326. #define FMC_SDTR2_TMRD_3 0x00000008U /*!<Bit 3 */
  5327. #define FMC_SDTR2_TXSR 0x000000F0U /*!<TXSR[3:0] bits (Exit self refresh) */
  5328. #define FMC_SDTR2_TXSR_0 0x00000010U /*!<Bit 0 */
  5329. #define FMC_SDTR2_TXSR_1 0x00000020U /*!<Bit 1 */
  5330. #define FMC_SDTR2_TXSR_2 0x00000040U /*!<Bit 2 */
  5331. #define FMC_SDTR2_TXSR_3 0x00000080U /*!<Bit 3 */
  5332. #define FMC_SDTR2_TRAS 0x00000F00U /*!<TRAS[3:0] bits (Self refresh time) */
  5333. #define FMC_SDTR2_TRAS_0 0x00000100U /*!<Bit 0 */
  5334. #define FMC_SDTR2_TRAS_1 0x00000200U /*!<Bit 1 */
  5335. #define FMC_SDTR2_TRAS_2 0x00000400U /*!<Bit 2 */
  5336. #define FMC_SDTR2_TRAS_3 0x00000800U /*!<Bit 3 */
  5337. #define FMC_SDTR2_TRC 0x0000F000U /*!<TRC[2:0] bits (Row cycle delay) */
  5338. #define FMC_SDTR2_TRC_0 0x00001000U /*!<Bit 0 */
  5339. #define FMC_SDTR2_TRC_1 0x00002000U /*!<Bit 1 */
  5340. #define FMC_SDTR2_TRC_2 0x00004000U /*!<Bit 2 */
  5341. #define FMC_SDTR2_TWR 0x000F0000U /*!<TRC[2:0] bits (Write recovery delay) */
  5342. #define FMC_SDTR2_TWR_0 0x00010000U /*!<Bit 0 */
  5343. #define FMC_SDTR2_TWR_1 0x00020000U /*!<Bit 1 */
  5344. #define FMC_SDTR2_TWR_2 0x00040000U /*!<Bit 2 */
  5345. #define FMC_SDTR2_TRP 0x00F00000U /*!<TRP[2:0] bits (Row precharge delay) */
  5346. #define FMC_SDTR2_TRP_0 0x00100000U /*!<Bit 0 */
  5347. #define FMC_SDTR2_TRP_1 0x00200000U /*!<Bit 1 */
  5348. #define FMC_SDTR2_TRP_2 0x00400000U /*!<Bit 2 */
  5349. #define FMC_SDTR2_TRCD 0x0F000000U /*!<TRP[2:0] bits (Row to column delay) */
  5350. #define FMC_SDTR2_TRCD_0 0x01000000U /*!<Bit 0 */
  5351. #define FMC_SDTR2_TRCD_1 0x02000000U /*!<Bit 1 */
  5352. #define FMC_SDTR2_TRCD_2 0x04000000U /*!<Bit 2 */
  5353. /****************** Bit definition for FMC_SDCMR register ******************/
  5354. #define FMC_SDCMR_MODE 0x00000007U /*!<MODE[2:0] bits (Command mode) */
  5355. #define FMC_SDCMR_MODE_0 0x00000001U /*!<Bit 0 */
  5356. #define FMC_SDCMR_MODE_1 0x00000002U /*!<Bit 1 */
  5357. #define FMC_SDCMR_MODE_2 0x00000004U /*!<Bit 2 */
  5358. #define FMC_SDCMR_CTB2 0x00000008U /*!<Command target 2 */
  5359. #define FMC_SDCMR_CTB1 0x00000010U /*!<Command target 1 */
  5360. #define FMC_SDCMR_NRFS 0x000001E0U /*!<NRFS[3:0] bits (Number of auto-refresh) */
  5361. #define FMC_SDCMR_NRFS_0 0x00000020U /*!<Bit 0 */
  5362. #define FMC_SDCMR_NRFS_1 0x00000040U /*!<Bit 1 */
  5363. #define FMC_SDCMR_NRFS_2 0x00000080U /*!<Bit 2 */
  5364. #define FMC_SDCMR_NRFS_3 0x00000100U /*!<Bit 3 */
  5365. #define FMC_SDCMR_MRD 0x003FFE00U /*!<MRD[12:0] bits (Mode register definition) */
  5366. /****************** Bit definition for FMC_SDRTR register ******************/
  5367. #define FMC_SDRTR_CRE 0x00000001U /*!<Clear refresh error flag */
  5368. #define FMC_SDRTR_COUNT 0x00003FFEU /*!<COUNT[12:0] bits (Refresh timer count) */
  5369. #define FMC_SDRTR_REIE 0x00004000U /*!<RES interupt enable */
  5370. /****************** Bit definition for FMC_SDSR register ******************/
  5371. #define FMC_SDSR_RE 0x00000001U /*!<Refresh error flag */
  5372. #define FMC_SDSR_MODES1 0x00000006U /*!<MODES1[1:0]bits (Status mode for bank 1) */
  5373. #define FMC_SDSR_MODES1_0 0x00000002U /*!<Bit 0 */
  5374. #define FMC_SDSR_MODES1_1 0x00000004U /*!<Bit 1 */
  5375. #define FMC_SDSR_MODES2 0x00000018U /*!<MODES2[1:0]bits (Status mode for bank 2) */
  5376. #define FMC_SDSR_MODES2_0 0x00000008U /*!<Bit 0 */
  5377. #define FMC_SDSR_MODES2_1 0x00000010U /*!<Bit 1 */
  5378. #define FMC_SDSR_BUSY 0x00000020U /*!<Busy status */
  5379. /******************************************************************************/
  5380. /* */
  5381. /* General Purpose I/O */
  5382. /* */
  5383. /******************************************************************************/
  5384. /****************** Bits definition for GPIO_MODER register *****************/
  5385. #define GPIO_MODER_MODER0 0x00000003U
  5386. #define GPIO_MODER_MODER0_0 0x00000001U
  5387. #define GPIO_MODER_MODER0_1 0x00000002U
  5388. #define GPIO_MODER_MODER1 0x0000000CU
  5389. #define GPIO_MODER_MODER1_0 0x00000004U
  5390. #define GPIO_MODER_MODER1_1 0x00000008U
  5391. #define GPIO_MODER_MODER2 0x00000030U
  5392. #define GPIO_MODER_MODER2_0 0x00000010U
  5393. #define GPIO_MODER_MODER2_1 0x00000020U
  5394. #define GPIO_MODER_MODER3 0x000000C0U
  5395. #define GPIO_MODER_MODER3_0 0x00000040U
  5396. #define GPIO_MODER_MODER3_1 0x00000080U
  5397. #define GPIO_MODER_MODER4 0x00000300U
  5398. #define GPIO_MODER_MODER4_0 0x00000100U
  5399. #define GPIO_MODER_MODER4_1 0x00000200U
  5400. #define GPIO_MODER_MODER5 0x00000C00U
  5401. #define GPIO_MODER_MODER5_0 0x00000400U
  5402. #define GPIO_MODER_MODER5_1 0x00000800U
  5403. #define GPIO_MODER_MODER6 0x00003000U
  5404. #define GPIO_MODER_MODER6_0 0x00001000U
  5405. #define GPIO_MODER_MODER6_1 0x00002000U
  5406. #define GPIO_MODER_MODER7 0x0000C000U
  5407. #define GPIO_MODER_MODER7_0 0x00004000U
  5408. #define GPIO_MODER_MODER7_1 0x00008000U
  5409. #define GPIO_MODER_MODER8 0x00030000U
  5410. #define GPIO_MODER_MODER8_0 0x00010000U
  5411. #define GPIO_MODER_MODER8_1 0x00020000U
  5412. #define GPIO_MODER_MODER9 0x000C0000U
  5413. #define GPIO_MODER_MODER9_0 0x00040000U
  5414. #define GPIO_MODER_MODER9_1 0x00080000U
  5415. #define GPIO_MODER_MODER10 0x00300000U
  5416. #define GPIO_MODER_MODER10_0 0x00100000U
  5417. #define GPIO_MODER_MODER10_1 0x00200000U
  5418. #define GPIO_MODER_MODER11 0x00C00000U
  5419. #define GPIO_MODER_MODER11_0 0x00400000U
  5420. #define GPIO_MODER_MODER11_1 0x00800000U
  5421. #define GPIO_MODER_MODER12 0x03000000U
  5422. #define GPIO_MODER_MODER12_0 0x01000000U
  5423. #define GPIO_MODER_MODER12_1 0x02000000U
  5424. #define GPIO_MODER_MODER13 0x0C000000U
  5425. #define GPIO_MODER_MODER13_0 0x04000000U
  5426. #define GPIO_MODER_MODER13_1 0x08000000U
  5427. #define GPIO_MODER_MODER14 0x30000000U
  5428. #define GPIO_MODER_MODER14_0 0x10000000U
  5429. #define GPIO_MODER_MODER14_1 0x20000000U
  5430. #define GPIO_MODER_MODER15 0xC0000000U
  5431. #define GPIO_MODER_MODER15_0 0x40000000U
  5432. #define GPIO_MODER_MODER15_1 0x80000000U
  5433. /****************** Bits definition for GPIO_OTYPER register ****************/
  5434. #define GPIO_OTYPER_OT_0 0x00000001U
  5435. #define GPIO_OTYPER_OT_1 0x00000002U
  5436. #define GPIO_OTYPER_OT_2 0x00000004U
  5437. #define GPIO_OTYPER_OT_3 0x00000008U
  5438. #define GPIO_OTYPER_OT_4 0x00000010U
  5439. #define GPIO_OTYPER_OT_5 0x00000020U
  5440. #define GPIO_OTYPER_OT_6 0x00000040U
  5441. #define GPIO_OTYPER_OT_7 0x00000080U
  5442. #define GPIO_OTYPER_OT_8 0x00000100U
  5443. #define GPIO_OTYPER_OT_9 0x00000200U
  5444. #define GPIO_OTYPER_OT_10 0x00000400U
  5445. #define GPIO_OTYPER_OT_11 0x00000800U
  5446. #define GPIO_OTYPER_OT_12 0x00001000U
  5447. #define GPIO_OTYPER_OT_13 0x00002000U
  5448. #define GPIO_OTYPER_OT_14 0x00004000U
  5449. #define GPIO_OTYPER_OT_15 0x00008000U
  5450. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  5451. #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
  5452. #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
  5453. #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
  5454. #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
  5455. #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
  5456. #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
  5457. #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
  5458. #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
  5459. #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
  5460. #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
  5461. #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
  5462. #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
  5463. #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
  5464. #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
  5465. #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
  5466. #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
  5467. #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
  5468. #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
  5469. #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
  5470. #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
  5471. #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
  5472. #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
  5473. #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
  5474. #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
  5475. #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
  5476. #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
  5477. #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
  5478. #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
  5479. #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
  5480. #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
  5481. #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
  5482. #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
  5483. #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
  5484. #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
  5485. #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
  5486. #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
  5487. #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
  5488. #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
  5489. #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
  5490. #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
  5491. #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
  5492. #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
  5493. #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
  5494. #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
  5495. #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
  5496. #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
  5497. #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
  5498. #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
  5499. /****************** Bits definition for GPIO_PUPDR register *****************/
  5500. #define GPIO_PUPDR_PUPDR0 0x00000003U
  5501. #define GPIO_PUPDR_PUPDR0_0 0x00000001U
  5502. #define GPIO_PUPDR_PUPDR0_1 0x00000002U
  5503. #define GPIO_PUPDR_PUPDR1 0x0000000CU
  5504. #define GPIO_PUPDR_PUPDR1_0 0x00000004U
  5505. #define GPIO_PUPDR_PUPDR1_1 0x00000008U
  5506. #define GPIO_PUPDR_PUPDR2 0x00000030U
  5507. #define GPIO_PUPDR_PUPDR2_0 0x00000010U
  5508. #define GPIO_PUPDR_PUPDR2_1 0x00000020U
  5509. #define GPIO_PUPDR_PUPDR3 0x000000C0U
  5510. #define GPIO_PUPDR_PUPDR3_0 0x00000040U
  5511. #define GPIO_PUPDR_PUPDR3_1 0x00000080U
  5512. #define GPIO_PUPDR_PUPDR4 0x00000300U
  5513. #define GPIO_PUPDR_PUPDR4_0 0x00000100U
  5514. #define GPIO_PUPDR_PUPDR4_1 0x00000200U
  5515. #define GPIO_PUPDR_PUPDR5 0x00000C00U
  5516. #define GPIO_PUPDR_PUPDR5_0 0x00000400U
  5517. #define GPIO_PUPDR_PUPDR5_1 0x00000800U
  5518. #define GPIO_PUPDR_PUPDR6 0x00003000U
  5519. #define GPIO_PUPDR_PUPDR6_0 0x00001000U
  5520. #define GPIO_PUPDR_PUPDR6_1 0x00002000U
  5521. #define GPIO_PUPDR_PUPDR7 0x0000C000U
  5522. #define GPIO_PUPDR_PUPDR7_0 0x00004000U
  5523. #define GPIO_PUPDR_PUPDR7_1 0x00008000U
  5524. #define GPIO_PUPDR_PUPDR8 0x00030000U
  5525. #define GPIO_PUPDR_PUPDR8_0 0x00010000U
  5526. #define GPIO_PUPDR_PUPDR8_1 0x00020000U
  5527. #define GPIO_PUPDR_PUPDR9 0x000C0000U
  5528. #define GPIO_PUPDR_PUPDR9_0 0x00040000U
  5529. #define GPIO_PUPDR_PUPDR9_1 0x00080000U
  5530. #define GPIO_PUPDR_PUPDR10 0x00300000U
  5531. #define GPIO_PUPDR_PUPDR10_0 0x00100000U
  5532. #define GPIO_PUPDR_PUPDR10_1 0x00200000U
  5533. #define GPIO_PUPDR_PUPDR11 0x00C00000U
  5534. #define GPIO_PUPDR_PUPDR11_0 0x00400000U
  5535. #define GPIO_PUPDR_PUPDR11_1 0x00800000U
  5536. #define GPIO_PUPDR_PUPDR12 0x03000000U
  5537. #define GPIO_PUPDR_PUPDR12_0 0x01000000U
  5538. #define GPIO_PUPDR_PUPDR12_1 0x02000000U
  5539. #define GPIO_PUPDR_PUPDR13 0x0C000000U
  5540. #define GPIO_PUPDR_PUPDR13_0 0x04000000U
  5541. #define GPIO_PUPDR_PUPDR13_1 0x08000000U
  5542. #define GPIO_PUPDR_PUPDR14 0x30000000U
  5543. #define GPIO_PUPDR_PUPDR14_0 0x10000000U
  5544. #define GPIO_PUPDR_PUPDR14_1 0x20000000U
  5545. #define GPIO_PUPDR_PUPDR15 0xC0000000U
  5546. #define GPIO_PUPDR_PUPDR15_0 0x40000000U
  5547. #define GPIO_PUPDR_PUPDR15_1 0x80000000U
  5548. /****************** Bits definition for GPIO_IDR register *******************/
  5549. #define GPIO_IDR_IDR_0 0x00000001U
  5550. #define GPIO_IDR_IDR_1 0x00000002U
  5551. #define GPIO_IDR_IDR_2 0x00000004U
  5552. #define GPIO_IDR_IDR_3 0x00000008U
  5553. #define GPIO_IDR_IDR_4 0x00000010U
  5554. #define GPIO_IDR_IDR_5 0x00000020U
  5555. #define GPIO_IDR_IDR_6 0x00000040U
  5556. #define GPIO_IDR_IDR_7 0x00000080U
  5557. #define GPIO_IDR_IDR_8 0x00000100U
  5558. #define GPIO_IDR_IDR_9 0x00000200U
  5559. #define GPIO_IDR_IDR_10 0x00000400U
  5560. #define GPIO_IDR_IDR_11 0x00000800U
  5561. #define GPIO_IDR_IDR_12 0x00001000U
  5562. #define GPIO_IDR_IDR_13 0x00002000U
  5563. #define GPIO_IDR_IDR_14 0x00004000U
  5564. #define GPIO_IDR_IDR_15 0x00008000U
  5565. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  5566. #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
  5567. #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
  5568. #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
  5569. #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
  5570. #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
  5571. #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
  5572. #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
  5573. #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
  5574. #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
  5575. #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
  5576. #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
  5577. #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
  5578. #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
  5579. #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
  5580. #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
  5581. #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
  5582. /****************** Bits definition for GPIO_ODR register *******************/
  5583. #define GPIO_ODR_ODR_0 0x00000001U
  5584. #define GPIO_ODR_ODR_1 0x00000002U
  5585. #define GPIO_ODR_ODR_2 0x00000004U
  5586. #define GPIO_ODR_ODR_3 0x00000008U
  5587. #define GPIO_ODR_ODR_4 0x00000010U
  5588. #define GPIO_ODR_ODR_5 0x00000020U
  5589. #define GPIO_ODR_ODR_6 0x00000040U
  5590. #define GPIO_ODR_ODR_7 0x00000080U
  5591. #define GPIO_ODR_ODR_8 0x00000100U
  5592. #define GPIO_ODR_ODR_9 0x00000200U
  5593. #define GPIO_ODR_ODR_10 0x00000400U
  5594. #define GPIO_ODR_ODR_11 0x00000800U
  5595. #define GPIO_ODR_ODR_12 0x00001000U
  5596. #define GPIO_ODR_ODR_13 0x00002000U
  5597. #define GPIO_ODR_ODR_14 0x00004000U
  5598. #define GPIO_ODR_ODR_15 0x00008000U
  5599. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  5600. #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
  5601. #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
  5602. #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
  5603. #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
  5604. #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
  5605. #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
  5606. #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
  5607. #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
  5608. #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
  5609. #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
  5610. #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
  5611. #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
  5612. #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
  5613. #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
  5614. #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
  5615. #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
  5616. /****************** Bits definition for GPIO_BSRR register ******************/
  5617. #define GPIO_BSRR_BS_0 0x00000001U
  5618. #define GPIO_BSRR_BS_1 0x00000002U
  5619. #define GPIO_BSRR_BS_2 0x00000004U
  5620. #define GPIO_BSRR_BS_3 0x00000008U
  5621. #define GPIO_BSRR_BS_4 0x00000010U
  5622. #define GPIO_BSRR_BS_5 0x00000020U
  5623. #define GPIO_BSRR_BS_6 0x00000040U
  5624. #define GPIO_BSRR_BS_7 0x00000080U
  5625. #define GPIO_BSRR_BS_8 0x00000100U
  5626. #define GPIO_BSRR_BS_9 0x00000200U
  5627. #define GPIO_BSRR_BS_10 0x00000400U
  5628. #define GPIO_BSRR_BS_11 0x00000800U
  5629. #define GPIO_BSRR_BS_12 0x00001000U
  5630. #define GPIO_BSRR_BS_13 0x00002000U
  5631. #define GPIO_BSRR_BS_14 0x00004000U
  5632. #define GPIO_BSRR_BS_15 0x00008000U
  5633. #define GPIO_BSRR_BR_0 0x00010000U
  5634. #define GPIO_BSRR_BR_1 0x00020000U
  5635. #define GPIO_BSRR_BR_2 0x00040000U
  5636. #define GPIO_BSRR_BR_3 0x00080000U
  5637. #define GPIO_BSRR_BR_4 0x00100000U
  5638. #define GPIO_BSRR_BR_5 0x00200000U
  5639. #define GPIO_BSRR_BR_6 0x00400000U
  5640. #define GPIO_BSRR_BR_7 0x00800000U
  5641. #define GPIO_BSRR_BR_8 0x01000000U
  5642. #define GPIO_BSRR_BR_9 0x02000000U
  5643. #define GPIO_BSRR_BR_10 0x04000000U
  5644. #define GPIO_BSRR_BR_11 0x08000000U
  5645. #define GPIO_BSRR_BR_12 0x10000000U
  5646. #define GPIO_BSRR_BR_13 0x20000000U
  5647. #define GPIO_BSRR_BR_14 0x40000000U
  5648. #define GPIO_BSRR_BR_15 0x80000000U
  5649. /****************** Bit definition for GPIO_LCKR register *********************/
  5650. #define GPIO_LCKR_LCK0 0x00000001U
  5651. #define GPIO_LCKR_LCK1 0x00000002U
  5652. #define GPIO_LCKR_LCK2 0x00000004U
  5653. #define GPIO_LCKR_LCK3 0x00000008U
  5654. #define GPIO_LCKR_LCK4 0x00000010U
  5655. #define GPIO_LCKR_LCK5 0x00000020U
  5656. #define GPIO_LCKR_LCK6 0x00000040U
  5657. #define GPIO_LCKR_LCK7 0x00000080U
  5658. #define GPIO_LCKR_LCK8 0x00000100U
  5659. #define GPIO_LCKR_LCK9 0x00000200U
  5660. #define GPIO_LCKR_LCK10 0x00000400U
  5661. #define GPIO_LCKR_LCK11 0x00000800U
  5662. #define GPIO_LCKR_LCK12 0x00001000U
  5663. #define GPIO_LCKR_LCK13 0x00002000U
  5664. #define GPIO_LCKR_LCK14 0x00004000U
  5665. #define GPIO_LCKR_LCK15 0x00008000U
  5666. #define GPIO_LCKR_LCKK 0x00010000U
  5667. /******************************************************************************/
  5668. /* */
  5669. /* HASH */
  5670. /* */
  5671. /******************************************************************************/
  5672. /****************** Bits definition for HASH_CR register ********************/
  5673. #define HASH_CR_INIT 0x00000004U
  5674. #define HASH_CR_DMAE 0x00000008U
  5675. #define HASH_CR_DATATYPE 0x00000030U
  5676. #define HASH_CR_DATATYPE_0 0x00000010U
  5677. #define HASH_CR_DATATYPE_1 0x00000020U
  5678. #define HASH_CR_MODE 0x00000040U
  5679. #define HASH_CR_ALGO 0x00040080U
  5680. #define HASH_CR_ALGO_0 0x00000080U
  5681. #define HASH_CR_ALGO_1 0x00040000U
  5682. #define HASH_CR_NBW 0x00000F00U
  5683. #define HASH_CR_NBW_0 0x00000100U
  5684. #define HASH_CR_NBW_1 0x00000200U
  5685. #define HASH_CR_NBW_2 0x00000400U
  5686. #define HASH_CR_NBW_3 0x00000800U
  5687. #define HASH_CR_DINNE 0x00001000U
  5688. #define HASH_CR_MDMAT 0x00002000U
  5689. #define HASH_CR_LKEY 0x00010000U
  5690. /****************** Bits definition for HASH_STR register *******************/
  5691. #define HASH_STR_NBLW 0x0000001FU
  5692. #define HASH_STR_NBLW_0 0x00000001U
  5693. #define HASH_STR_NBLW_1 0x00000002U
  5694. #define HASH_STR_NBLW_2 0x00000004U
  5695. #define HASH_STR_NBLW_3 0x00000008U
  5696. #define HASH_STR_NBLW_4 0x00000010U
  5697. #define HASH_STR_DCAL 0x00000100U
  5698. /* Aliases for HASH_STR register */
  5699. #define HASH_STR_NBW HASH_STR_NBLW
  5700. #define HASH_STR_NBW_0 HASH_STR_NBLW_0
  5701. #define HASH_STR_NBW_1 HASH_STR_NBLW_1
  5702. #define HASH_STR_NBW_2 HASH_STR_NBLW_2
  5703. #define HASH_STR_NBW_3 HASH_STR_NBLW_3
  5704. #define HASH_STR_NBW_4 HASH_STR_NBLW_4
  5705. /****************** Bits definition for HASH_IMR register *******************/
  5706. #define HASH_IMR_DINIE 0x00000001U
  5707. #define HASH_IMR_DCIE 0x00000002U
  5708. /* Aliases for HASH_IMR register */
  5709. #define HASH_IMR_DINIM HASH_IMR_DINIE
  5710. #define HASH_IMR_DCIM HASH_IMR_DCIE
  5711. /****************** Bits definition for HASH_SR register ********************/
  5712. #define HASH_SR_DINIS 0x00000001U
  5713. #define HASH_SR_DCIS 0x00000002U
  5714. #define HASH_SR_DMAS 0x00000004U
  5715. #define HASH_SR_BUSY 0x00000008U
  5716. /******************************************************************************/
  5717. /* */
  5718. /* Inter-integrated Circuit Interface */
  5719. /* */
  5720. /******************************************************************************/
  5721. /******************* Bit definition for I2C_CR1 register ********************/
  5722. #define I2C_CR1_PE 0x00000001U /*!<Peripheral Enable */
  5723. #define I2C_CR1_SMBUS 0x00000002U /*!<SMBus Mode */
  5724. #define I2C_CR1_SMBTYPE 0x00000008U /*!<SMBus Type */
  5725. #define I2C_CR1_ENARP 0x00000010U /*!<ARP Enable */
  5726. #define I2C_CR1_ENPEC 0x00000020U /*!<PEC Enable */
  5727. #define I2C_CR1_ENGC 0x00000040U /*!<General Call Enable */
  5728. #define I2C_CR1_NOSTRETCH 0x00000080U /*!<Clock Stretching Disable (Slave mode) */
  5729. #define I2C_CR1_START 0x00000100U /*!<Start Generation */
  5730. #define I2C_CR1_STOP 0x00000200U /*!<Stop Generation */
  5731. #define I2C_CR1_ACK 0x00000400U /*!<Acknowledge Enable */
  5732. #define I2C_CR1_POS 0x00000800U /*!<Acknowledge/PEC Position (for data reception) */
  5733. #define I2C_CR1_PEC 0x00001000U /*!<Packet Error Checking */
  5734. #define I2C_CR1_ALERT 0x00002000U /*!<SMBus Alert */
  5735. #define I2C_CR1_SWRST 0x00008000U /*!<Software Reset */
  5736. /******************* Bit definition for I2C_CR2 register ********************/
  5737. #define I2C_CR2_FREQ 0x0000003FU /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  5738. #define I2C_CR2_FREQ_0 0x00000001U /*!<Bit 0 */
  5739. #define I2C_CR2_FREQ_1 0x00000002U /*!<Bit 1 */
  5740. #define I2C_CR2_FREQ_2 0x00000004U /*!<Bit 2 */
  5741. #define I2C_CR2_FREQ_3 0x00000008U /*!<Bit 3 */
  5742. #define I2C_CR2_FREQ_4 0x00000010U /*!<Bit 4 */
  5743. #define I2C_CR2_FREQ_5 0x00000020U /*!<Bit 5 */
  5744. #define I2C_CR2_ITERREN 0x00000100U /*!<Error Interrupt Enable */
  5745. #define I2C_CR2_ITEVTEN 0x00000200U /*!<Event Interrupt Enable */
  5746. #define I2C_CR2_ITBUFEN 0x00000400U /*!<Buffer Interrupt Enable */
  5747. #define I2C_CR2_DMAEN 0x00000800U /*!<DMA Requests Enable */
  5748. #define I2C_CR2_LAST 0x00001000U /*!<DMA Last Transfer */
  5749. /******************* Bit definition for I2C_OAR1 register *******************/
  5750. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  5751. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  5752. #define I2C_OAR1_ADD0 0x00000001U /*!<Bit 0 */
  5753. #define I2C_OAR1_ADD1 0x00000002U /*!<Bit 1 */
  5754. #define I2C_OAR1_ADD2 0x00000004U /*!<Bit 2 */
  5755. #define I2C_OAR1_ADD3 0x00000008U /*!<Bit 3 */
  5756. #define I2C_OAR1_ADD4 0x00000010U /*!<Bit 4 */
  5757. #define I2C_OAR1_ADD5 0x00000020U /*!<Bit 5 */
  5758. #define I2C_OAR1_ADD6 0x00000040U /*!<Bit 6 */
  5759. #define I2C_OAR1_ADD7 0x00000080U /*!<Bit 7 */
  5760. #define I2C_OAR1_ADD8 0x00000100U /*!<Bit 8 */
  5761. #define I2C_OAR1_ADD9 0x00000200U /*!<Bit 9 */
  5762. #define I2C_OAR1_ADDMODE 0x00008000U /*!<Addressing Mode (Slave mode) */
  5763. /******************* Bit definition for I2C_OAR2 register *******************/
  5764. #define I2C_OAR2_ENDUAL 0x00000001U /*!<Dual addressing mode enable */
  5765. #define I2C_OAR2_ADD2 0x000000FEU /*!<Interface address */
  5766. /******************** Bit definition for I2C_DR register ********************/
  5767. #define I2C_DR_DR 0x000000FFU /*!<8-bit Data Register */
  5768. /******************* Bit definition for I2C_SR1 register ********************/
  5769. #define I2C_SR1_SB 0x00000001U /*!<Start Bit (Master mode) */
  5770. #define I2C_SR1_ADDR 0x00000002U /*!<Address sent (master mode)/matched (slave mode) */
  5771. #define I2C_SR1_BTF 0x00000004U /*!<Byte Transfer Finished */
  5772. #define I2C_SR1_ADD10 0x00000008U /*!<10-bit header sent (Master mode) */
  5773. #define I2C_SR1_STOPF 0x00000010U /*!<Stop detection (Slave mode) */
  5774. #define I2C_SR1_RXNE 0x00000040U /*!<Data Register not Empty (receivers) */
  5775. #define I2C_SR1_TXE 0x00000080U /*!<Data Register Empty (transmitters) */
  5776. #define I2C_SR1_BERR 0x00000100U /*!<Bus Error */
  5777. #define I2C_SR1_ARLO 0x00000200U /*!<Arbitration Lost (master mode) */
  5778. #define I2C_SR1_AF 0x00000400U /*!<Acknowledge Failure */
  5779. #define I2C_SR1_OVR 0x00000800U /*!<Overrun/Underrun */
  5780. #define I2C_SR1_PECERR 0x00001000U /*!<PEC Error in reception */
  5781. #define I2C_SR1_TIMEOUT 0x00004000U /*!<Timeout or Tlow Error */
  5782. #define I2C_SR1_SMBALERT 0x00008000U /*!<SMBus Alert */
  5783. /******************* Bit definition for I2C_SR2 register ********************/
  5784. #define I2C_SR2_MSL 0x00000001U /*!<Master/Slave */
  5785. #define I2C_SR2_BUSY 0x00000002U /*!<Bus Busy */
  5786. #define I2C_SR2_TRA 0x00000004U /*!<Transmitter/Receiver */
  5787. #define I2C_SR2_GENCALL 0x00000010U /*!<General Call Address (Slave mode) */
  5788. #define I2C_SR2_SMBDEFAULT 0x00000020U /*!<SMBus Device Default Address (Slave mode) */
  5789. #define I2C_SR2_SMBHOST 0x00000040U /*!<SMBus Host Header (Slave mode) */
  5790. #define I2C_SR2_DUALF 0x00000080U /*!<Dual Flag (Slave mode) */
  5791. #define I2C_SR2_PEC 0x0000FF00U /*!<Packet Error Checking Register */
  5792. /******************* Bit definition for I2C_CCR register ********************/
  5793. #define I2C_CCR_CCR 0x00000FFFU /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  5794. #define I2C_CCR_DUTY 0x00004000U /*!<Fast Mode Duty Cycle */
  5795. #define I2C_CCR_FS 0x00008000U /*!<I2C Master Mode Selection */
  5796. /****************** Bit definition for I2C_TRISE register *******************/
  5797. #define I2C_TRISE_TRISE 0x0000003FU /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  5798. /****************** Bit definition for I2C_FLTR register *******************/
  5799. #define I2C_FLTR_DNF 0x0000000FU /*!<Digital Noise Filter */
  5800. #define I2C_FLTR_ANOFF 0x00000010U /*!<Analog Noise Filter OFF */
  5801. /******************************************************************************/
  5802. /* */
  5803. /* Independent WATCHDOG */
  5804. /* */
  5805. /******************************************************************************/
  5806. /******************* Bit definition for IWDG_KR register ********************/
  5807. #define IWDG_KR_KEY 0xFFFFU /*!<Key value (write only, read 0000h) */
  5808. /******************* Bit definition for IWDG_PR register ********************/
  5809. #define IWDG_PR_PR 0x07U /*!<PR[2:0] (Prescaler divider) */
  5810. #define IWDG_PR_PR_0 0x01U /*!<Bit 0 */
  5811. #define IWDG_PR_PR_1 0x02U /*!<Bit 1 */
  5812. #define IWDG_PR_PR_2 0x04U /*!<Bit 2 */
  5813. /******************* Bit definition for IWDG_RLR register *******************/
  5814. #define IWDG_RLR_RL 0x0FFFU /*!<Watchdog counter reload value */
  5815. /******************* Bit definition for IWDG_SR register ********************/
  5816. #define IWDG_SR_PVU 0x01U /*!<Watchdog prescaler value update */
  5817. #define IWDG_SR_RVU 0x02U /*!<Watchdog counter reload value update */
  5818. /******************************************************************************/
  5819. /* */
  5820. /* LCD-TFT Display Controller (LTDC) */
  5821. /* */
  5822. /******************************************************************************/
  5823. /******************** Bit definition for LTDC_SSCR register *****************/
  5824. #define LTDC_SSCR_VSH 0x000007FFU /*!< Vertical Synchronization Height */
  5825. #define LTDC_SSCR_HSW 0x0FFF0000U /*!< Horizontal Synchronization Width */
  5826. /******************** Bit definition for LTDC_BPCR register *****************/
  5827. #define LTDC_BPCR_AVBP 0x000007FFU /*!< Accumulated Vertical Back Porch */
  5828. #define LTDC_BPCR_AHBP 0x0FFF0000U /*!< Accumulated Horizontal Back Porch */
  5829. /******************** Bit definition for LTDC_AWCR register *****************/
  5830. #define LTDC_AWCR_AAH 0x000007FFU /*!< Accumulated Active heigh */
  5831. #define LTDC_AWCR_AAW 0x0FFF0000U /*!< Accumulated Active Width */
  5832. /******************** Bit definition for LTDC_TWCR register *****************/
  5833. #define LTDC_TWCR_TOTALH 0x000007FFU /*!< Total Heigh */
  5834. #define LTDC_TWCR_TOTALW 0x0FFF0000U /*!< Total Width */
  5835. /******************** Bit definition for LTDC_GCR register ******************/
  5836. #define LTDC_GCR_LTDCEN 0x00000001U /*!< LCD-TFT controller enable bit */
  5837. #define LTDC_GCR_DBW 0x00000070U /*!< Dither Blue Width */
  5838. #define LTDC_GCR_DGW 0x00000700U /*!< Dither Green Width */
  5839. #define LTDC_GCR_DRW 0x00007000U /*!< Dither Red Width */
  5840. #define LTDC_GCR_DEN 0x00010000U /*!< Dither Enable */
  5841. #define LTDC_GCR_PCPOL 0x10000000U /*!< Pixel Clock Polarity */
  5842. #define LTDC_GCR_DEPOL 0x20000000U /*!< Data Enable Polarity */
  5843. #define LTDC_GCR_VSPOL 0x40000000U /*!< Vertical Synchronization Polarity */
  5844. #define LTDC_GCR_HSPOL 0x80000000U /*!< Horizontal Synchronization Polarity */
  5845. /* Legacy defines */
  5846. #define LTDC_GCR_DTEN LTDC_GCR_DEN
  5847. /******************** Bit definition for LTDC_SRCR register *****************/
  5848. #define LTDC_SRCR_IMR 0x00000001U /*!< Immediate Reload */
  5849. #define LTDC_SRCR_VBR 0x00000002U /*!< Vertical Blanking Reload */
  5850. /******************** Bit definition for LTDC_BCCR register *****************/
  5851. #define LTDC_BCCR_BCBLUE 0x000000FFU /*!< Background Blue value */
  5852. #define LTDC_BCCR_BCGREEN 0x0000FF00U /*!< Background Green value */
  5853. #define LTDC_BCCR_BCRED 0x00FF0000U /*!< Background Red value */
  5854. /******************** Bit definition for LTDC_IER register ******************/
  5855. #define LTDC_IER_LIE 0x00000001U /*!< Line Interrupt Enable */
  5856. #define LTDC_IER_FUIE 0x00000002U /*!< FIFO Underrun Interrupt Enable */
  5857. #define LTDC_IER_TERRIE 0x00000004U /*!< Transfer Error Interrupt Enable */
  5858. #define LTDC_IER_RRIE 0x00000008U /*!< Register Reload interrupt enable */
  5859. /******************** Bit definition for LTDC_ISR register ******************/
  5860. #define LTDC_ISR_LIF 0x00000001U /*!< Line Interrupt Flag */
  5861. #define LTDC_ISR_FUIF 0x00000002U /*!< FIFO Underrun Interrupt Flag */
  5862. #define LTDC_ISR_TERRIF 0x00000004U /*!< Transfer Error Interrupt Flag */
  5863. #define LTDC_ISR_RRIF 0x00000008U /*!< Register Reload interrupt Flag */
  5864. /******************** Bit definition for LTDC_ICR register ******************/
  5865. #define LTDC_ICR_CLIF 0x00000001U /*!< Clears the Line Interrupt Flag */
  5866. #define LTDC_ICR_CFUIF 0x00000002U /*!< Clears the FIFO Underrun Interrupt Flag */
  5867. #define LTDC_ICR_CTERRIF 0x00000004U /*!< Clears the Transfer Error Interrupt Flag */
  5868. #define LTDC_ICR_CRRIF 0x00000008U /*!< Clears Register Reload interrupt Flag */
  5869. /******************** Bit definition for LTDC_LIPCR register ****************/
  5870. #define LTDC_LIPCR_LIPOS 0x000007FFU /*!< Line Interrupt Position */
  5871. /******************** Bit definition for LTDC_CPSR register *****************/
  5872. #define LTDC_CPSR_CYPOS 0x0000FFFFU /*!< Current Y Position */
  5873. #define LTDC_CPSR_CXPOS 0xFFFF0000U /*!< Current X Position */
  5874. /******************** Bit definition for LTDC_CDSR register *****************/
  5875. #define LTDC_CDSR_VDES 0x00000001U /*!< Vertical Data Enable Status */
  5876. #define LTDC_CDSR_HDES 0x00000002U /*!< Horizontal Data Enable Status */
  5877. #define LTDC_CDSR_VSYNCS 0x00000004U /*!< Vertical Synchronization Status */
  5878. #define LTDC_CDSR_HSYNCS 0x00000008U /*!< Horizontal Synchronization Status */
  5879. /******************** Bit definition for LTDC_LxCR register *****************/
  5880. #define LTDC_LxCR_LEN 0x00000001U /*!< Layer Enable */
  5881. #define LTDC_LxCR_COLKEN 0x00000002U /*!< Color Keying Enable */
  5882. #define LTDC_LxCR_CLUTEN 0x00000010U /*!< Color Lockup Table Enable */
  5883. /******************** Bit definition for LTDC_LxWHPCR register **************/
  5884. #define LTDC_LxWHPCR_WHSTPOS 0x00000FFFU /*!< Window Horizontal Start Position */
  5885. #define LTDC_LxWHPCR_WHSPPOS 0xFFFF0000U /*!< Window Horizontal Stop Position */
  5886. /******************** Bit definition for LTDC_LxWVPCR register **************/
  5887. #define LTDC_LxWVPCR_WVSTPOS 0x00000FFFU /*!< Window Vertical Start Position */
  5888. #define LTDC_LxWVPCR_WVSPPOS 0xFFFF0000U /*!< Window Vertical Stop Position */
  5889. /******************** Bit definition for LTDC_LxCKCR register ***************/
  5890. #define LTDC_LxCKCR_CKBLUE 0x000000FFU /*!< Color Key Blue value */
  5891. #define LTDC_LxCKCR_CKGREEN 0x0000FF00U /*!< Color Key Green value */
  5892. #define LTDC_LxCKCR_CKRED 0x00FF0000U /*!< Color Key Red value */
  5893. /******************** Bit definition for LTDC_LxPFCR register ***************/
  5894. #define LTDC_LxPFCR_PF 0x00000007U /*!< Pixel Format */
  5895. /******************** Bit definition for LTDC_LxCACR register ***************/
  5896. #define LTDC_LxCACR_CONSTA 0x000000FFU /*!< Constant Alpha */
  5897. /******************** Bit definition for LTDC_LxDCCR register ***************/
  5898. #define LTDC_LxDCCR_DCBLUE 0x000000FFU /*!< Default Color Blue */
  5899. #define LTDC_LxDCCR_DCGREEN 0x0000FF00U /*!< Default Color Green */
  5900. #define LTDC_LxDCCR_DCRED 0x00FF0000U /*!< Default Color Red */
  5901. #define LTDC_LxDCCR_DCALPHA 0xFF000000U /*!< Default Color Alpha */
  5902. /******************** Bit definition for LTDC_LxBFCR register ***************/
  5903. #define LTDC_LxBFCR_BF2 0x00000007U /*!< Blending Factor 2 */
  5904. #define LTDC_LxBFCR_BF1 0x00000700U /*!< Blending Factor 1 */
  5905. /******************** Bit definition for LTDC_LxCFBAR register **************/
  5906. #define LTDC_LxCFBAR_CFBADD 0xFFFFFFFFU /*!< Color Frame Buffer Start Address */
  5907. /******************** Bit definition for LTDC_LxCFBLR register **************/
  5908. #define LTDC_LxCFBLR_CFBLL 0x00001FFFU /*!< Color Frame Buffer Line Length */
  5909. #define LTDC_LxCFBLR_CFBP 0x1FFF0000U /*!< Color Frame Buffer Pitch in bytes */
  5910. /******************** Bit definition for LTDC_LxCFBLNR register *************/
  5911. #define LTDC_LxCFBLNR_CFBLNBR 0x000007FFU /*!< Frame Buffer Line Number */
  5912. /******************** Bit definition for LTDC_LxCLUTWR register *************/
  5913. #define LTDC_LxCLUTWR_BLUE 0x000000FFU /*!< Blue value */
  5914. #define LTDC_LxCLUTWR_GREEN 0x0000FF00U /*!< Green value */
  5915. #define LTDC_LxCLUTWR_RED 0x00FF0000U /*!< Red value */
  5916. #define LTDC_LxCLUTWR_CLUTADD 0xFF000000U /*!< CLUT address */
  5917. /******************************************************************************/
  5918. /* */
  5919. /* Power Control */
  5920. /* */
  5921. /******************************************************************************/
  5922. /******************** Bit definition for PWR_CR register ********************/
  5923. #define PWR_CR_LPDS 0x00000001U /*!< Low-Power Deepsleep */
  5924. #define PWR_CR_PDDS 0x00000002U /*!< Power Down Deepsleep */
  5925. #define PWR_CR_CWUF 0x00000004U /*!< Clear Wakeup Flag */
  5926. #define PWR_CR_CSBF 0x00000008U /*!< Clear Standby Flag */
  5927. #define PWR_CR_PVDE 0x00000010U /*!< Power Voltage Detector Enable */
  5928. #define PWR_CR_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */
  5929. #define PWR_CR_PLS_0 0x00000020U /*!< Bit 0 */
  5930. #define PWR_CR_PLS_1 0x00000040U /*!< Bit 1 */
  5931. #define PWR_CR_PLS_2 0x00000080U /*!< Bit 2 */
  5932. /*!< PVD level configuration */
  5933. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  5934. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  5935. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  5936. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  5937. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  5938. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  5939. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  5940. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  5941. #define PWR_CR_DBP 0x00000100U /*!< Disable Backup Domain write protection */
  5942. #define PWR_CR_FPDS 0x00000200U /*!< Flash power down in Stop mode */
  5943. #define PWR_CR_LPLVDS 0x00000400U /*!< Low-Power Regulator Low Voltage Scaling in Stop mode */
  5944. #define PWR_CR_MRLVDS 0x00000800U /*!< Main regulator Low Voltage Scaling in Stop mode */
  5945. #define PWR_CR_ADCDC1 0x00002000U /*!< Refer to AN4073 on how to use this bit */
  5946. #define PWR_CR_VOS 0x0000C000U /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  5947. #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */
  5948. #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */
  5949. #define PWR_CR_ODEN 0x00010000U /*!< Over Drive enable */
  5950. #define PWR_CR_ODSWEN 0x00020000U /*!< Over Drive switch enabled */
  5951. #define PWR_CR_UDEN 0x000C0000U /*!< Under Drive enable in stop mode */
  5952. #define PWR_CR_UDEN_0 0x00040000U /*!< Bit 0 */
  5953. #define PWR_CR_UDEN_1 0x00080000U /*!< Bit 1 */
  5954. /* Legacy define */
  5955. #define PWR_CR_PMODE PWR_CR_VOS
  5956. #define PWR_CR_LPUDS PWR_CR_LPLVDS /*!< Low-Power Regulator in deepsleep under-drive mode */
  5957. #define PWR_CR_MRUDS PWR_CR_MRLVDS /*!< Main regulator in deepsleep under-drive mode */
  5958. /******************* Bit definition for PWR_CSR register ********************/
  5959. #define PWR_CSR_WUF 0x00000001U /*!< Wakeup Flag */
  5960. #define PWR_CSR_SBF 0x00000002U /*!< Standby Flag */
  5961. #define PWR_CSR_PVDO 0x00000004U /*!< PVD Output */
  5962. #define PWR_CSR_BRR 0x00000008U /*!< Backup regulator ready */
  5963. #define PWR_CSR_WUPP 0x00000080U /*!< WKUP pin Polarity */
  5964. #define PWR_CSR_EWUP 0x00000100U /*!< Enable WKUP pin */
  5965. #define PWR_CSR_BRE 0x00000200U /*!< Backup regulator enable */
  5966. #define PWR_CSR_VOSRDY 0x00004000U /*!< Regulator voltage scaling output selection ready */
  5967. #define PWR_CSR_ODRDY 0x00010000U /*!< Over Drive generator ready */
  5968. #define PWR_CSR_ODSWRDY 0x00020000U /*!< Over Drive Switch ready */
  5969. #define PWR_CSR_UDSWRDY 0x000C0000U /*!< Under Drive ready */
  5970. /* Legacy define */
  5971. #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
  5972. /******************************************************************************/
  5973. /* */
  5974. /* QUADSPI */
  5975. /* */
  5976. /******************************************************************************/
  5977. /***************** Bit definition for QUADSPI_CR register *******************/
  5978. #define QUADSPI_CR_EN 0x00000001U /*!< Enable */
  5979. #define QUADSPI_CR_ABORT 0x00000002U /*!< Abort request */
  5980. #define QUADSPI_CR_DMAEN 0x00000004U /*!< DMA Enable */
  5981. #define QUADSPI_CR_TCEN 0x00000008U /*!< Timeout Counter Enable */
  5982. #define QUADSPI_CR_SSHIFT 0x00000010U /*!< SSHIFT Sample Shift */
  5983. #define QUADSPI_CR_DFM 0x00000040U /*!< Dual Flash Mode */
  5984. #define QUADSPI_CR_FSEL 0x00000080U /*!< Flash Select */
  5985. #define QUADSPI_CR_FTHRES 0x00001F00U /*!< FTHRES[3:0] FIFO Level */
  5986. #define QUADSPI_CR_FTHRES_0 0x00000100U /*!< Bit 0 */
  5987. #define QUADSPI_CR_FTHRES_1 0x00000200U /*!< Bit 1 */
  5988. #define QUADSPI_CR_FTHRES_2 0x00000400U /*!< Bit 2 */
  5989. #define QUADSPI_CR_FTHRES_3 0x00000800U /*!< Bit 3 */
  5990. #define QUADSPI_CR_FTHRES_4 0x00001000U /*!< Bit 4 */
  5991. #define QUADSPI_CR_TEIE 0x00010000U /*!< Transfer Error Interrupt Enable */
  5992. #define QUADSPI_CR_TCIE 0x00020000U /*!< Transfer Complete Interrupt Enable */
  5993. #define QUADSPI_CR_FTIE 0x00040000U /*!< FIFO Threshold Interrupt Enable */
  5994. #define QUADSPI_CR_SMIE 0x00080000U /*!< Status Match Interrupt Enable */
  5995. #define QUADSPI_CR_TOIE 0x00100000U /*!< TimeOut Interrupt Enable */
  5996. #define QUADSPI_CR_APMS 0x00400000U /*!< Bit 1 */
  5997. #define QUADSPI_CR_PMM 0x00800000U /*!< Polling Match Mode */
  5998. #define QUADSPI_CR_PRESCALER 0xFF000000U /*!< PRESCALER[7:0] Clock prescaler */
  5999. #define QUADSPI_CR_PRESCALER_0 0x01000000U /*!< Bit 0 */
  6000. #define QUADSPI_CR_PRESCALER_1 0x02000000U /*!< Bit 1 */
  6001. #define QUADSPI_CR_PRESCALER_2 0x04000000U /*!< Bit 2 */
  6002. #define QUADSPI_CR_PRESCALER_3 0x08000000U /*!< Bit 3 */
  6003. #define QUADSPI_CR_PRESCALER_4 0x10000000U /*!< Bit 4 */
  6004. #define QUADSPI_CR_PRESCALER_5 0x20000000U /*!< Bit 5 */
  6005. #define QUADSPI_CR_PRESCALER_6 0x40000000U /*!< Bit 6 */
  6006. #define QUADSPI_CR_PRESCALER_7 0x80000000U /*!< Bit 7 */
  6007. /***************** Bit definition for QUADSPI_DCR register ******************/
  6008. #define QUADSPI_DCR_CKMODE 0x00000001U /*!< Mode 0 / Mode 3 */
  6009. #define QUADSPI_DCR_CSHT 0x00000700U /*!< CSHT[2:0]: ChipSelect High Time */
  6010. #define QUADSPI_DCR_CSHT_0 0x00000100U /*!< Bit 0 */
  6011. #define QUADSPI_DCR_CSHT_1 0x00000200U /*!< Bit 1 */
  6012. #define QUADSPI_DCR_CSHT_2 0x00000400U /*!< Bit 2 */
  6013. #define QUADSPI_DCR_FSIZE 0x001F0000U /*!< FSIZE[4:0]: Flash Size */
  6014. #define QUADSPI_DCR_FSIZE_0 0x00010000U /*!< Bit 0 */
  6015. #define QUADSPI_DCR_FSIZE_1 0x00020000U /*!< Bit 1 */
  6016. #define QUADSPI_DCR_FSIZE_2 0x00040000U /*!< Bit 2 */
  6017. #define QUADSPI_DCR_FSIZE_3 0x00080000U /*!< Bit 3 */
  6018. #define QUADSPI_DCR_FSIZE_4 0x00100000U /*!< Bit 4 */
  6019. /****************** Bit definition for QUADSPI_SR register *******************/
  6020. #define QUADSPI_SR_TEF 0x00000001U /*!< Transfer Error Flag */
  6021. #define QUADSPI_SR_TCF 0x00000002U /*!< Transfer Complete Flag */
  6022. #define QUADSPI_SR_FTF 0x00000004U /*!< FIFO Threshlod Flag */
  6023. #define QUADSPI_SR_SMF 0x00000008U /*!< Status Match Flag */
  6024. #define QUADSPI_SR_TOF 0x00000010U /*!< Timeout Flag */
  6025. #define QUADSPI_SR_BUSY 0x00000020U /*!< Busy */
  6026. #define QUADSPI_SR_FLEVEL 0x00003F00U /*!< FIFO Threshlod Flag */
  6027. #define QUADSPI_SR_FLEVEL_0 0x00000100U /*!< Bit 0 */
  6028. #define QUADSPI_SR_FLEVEL_1 0x00000200U /*!< Bit 1 */
  6029. #define QUADSPI_SR_FLEVEL_2 0x00000400U /*!< Bit 2 */
  6030. #define QUADSPI_SR_FLEVEL_3 0x00000800U /*!< Bit 3 */
  6031. #define QUADSPI_SR_FLEVEL_4 0x00001000U /*!< Bit 4 */
  6032. #define QUADSPI_SR_FLEVEL_5 0x00002000U /*!< Bit 5 */
  6033. /****************** Bit definition for QUADSPI_FCR register ******************/
  6034. #define QUADSPI_FCR_CTEF 0x00000001U /*!< Clear Transfer Error Flag */
  6035. #define QUADSPI_FCR_CTCF 0x00000002U /*!< Clear Transfer Complete Flag */
  6036. #define QUADSPI_FCR_CSMF 0x00000008U /*!< Clear Status Match Flag */
  6037. #define QUADSPI_FCR_CTOF 0x00000010U /*!< Clear Timeout Flag */
  6038. /****************** Bit definition for QUADSPI_DLR register ******************/
  6039. #define QUADSPI_DLR_DL 0xFFFFFFFFU /*!< DL[31:0]: Data Length */
  6040. /****************** Bit definition for QUADSPI_CCR register ******************/
  6041. #define QUADSPI_CCR_INSTRUCTION 0x000000FFU /*!< INSTRUCTION[7:0]: Instruction */
  6042. #define QUADSPI_CCR_INSTRUCTION_0 0x00000001U /*!< Bit 0 */
  6043. #define QUADSPI_CCR_INSTRUCTION_1 0x00000002U /*!< Bit 1 */
  6044. #define QUADSPI_CCR_INSTRUCTION_2 0x00000004U /*!< Bit 2 */
  6045. #define QUADSPI_CCR_INSTRUCTION_3 0x00000008U /*!< Bit 3 */
  6046. #define QUADSPI_CCR_INSTRUCTION_4 0x00000010U /*!< Bit 4 */
  6047. #define QUADSPI_CCR_INSTRUCTION_5 0x00000020U /*!< Bit 5 */
  6048. #define QUADSPI_CCR_INSTRUCTION_6 0x00000040U /*!< Bit 6 */
  6049. #define QUADSPI_CCR_INSTRUCTION_7 0x00000080U /*!< Bit 7 */
  6050. #define QUADSPI_CCR_IMODE 0x00000300U /*!< IMODE[1:0]: Instruction Mode */
  6051. #define QUADSPI_CCR_IMODE_0 0x00000100U /*!< Bit 0 */
  6052. #define QUADSPI_CCR_IMODE_1 0x00000200U /*!< Bit 1 */
  6053. #define QUADSPI_CCR_ADMODE 0x00000C00U /*!< ADMODE[1:0]: Address Mode */
  6054. #define QUADSPI_CCR_ADMODE_0 0x00000400U /*!< Bit 0 */
  6055. #define QUADSPI_CCR_ADMODE_1 0x00000800U /*!< Bit 1 */
  6056. #define QUADSPI_CCR_ADSIZE 0x00003000U /*!< ADSIZE[1:0]: Address Size */
  6057. #define QUADSPI_CCR_ADSIZE_0 0x00001000U /*!< Bit 0 */
  6058. #define QUADSPI_CCR_ADSIZE_1 0x00002000U /*!< Bit 1 */
  6059. #define QUADSPI_CCR_ABMODE 0x0000C000U /*!< ABMODE[1:0]: Alternate Bytes Mode */
  6060. #define QUADSPI_CCR_ABMODE_0 0x00004000U /*!< Bit 0 */
  6061. #define QUADSPI_CCR_ABMODE_1 0x00008000U /*!< Bit 1 */
  6062. #define QUADSPI_CCR_ABSIZE 0x00030000U /*!< ABSIZE[1:0]: Instruction Mode */
  6063. #define QUADSPI_CCR_ABSIZE_0 0x00010000U /*!< Bit 0 */
  6064. #define QUADSPI_CCR_ABSIZE_1 0x00020000U /*!< Bit 1 */
  6065. #define QUADSPI_CCR_DCYC 0x007C0000U /*!< DCYC[4:0]: Dummy Cycles */
  6066. #define QUADSPI_CCR_DCYC_0 0x00040000U /*!< Bit 0 */
  6067. #define QUADSPI_CCR_DCYC_1 0x00080000U /*!< Bit 1 */
  6068. #define QUADSPI_CCR_DCYC_2 0x00100000U /*!< Bit 2 */
  6069. #define QUADSPI_CCR_DCYC_3 0x00200000U /*!< Bit 3 */
  6070. #define QUADSPI_CCR_DCYC_4 0x00400000U /*!< Bit 4 */
  6071. #define QUADSPI_CCR_DMODE 0x03000000U /*!< DMODE[1:0]: Data Mode */
  6072. #define QUADSPI_CCR_DMODE_0 0x01000000U /*!< Bit 0 */
  6073. #define QUADSPI_CCR_DMODE_1 0x02000000U /*!< Bit 1 */
  6074. #define QUADSPI_CCR_FMODE 0x0C000000U /*!< FMODE[1:0]: Functional Mode */
  6075. #define QUADSPI_CCR_FMODE_0 0x04000000U /*!< Bit 0 */
  6076. #define QUADSPI_CCR_FMODE_1 0x08000000U /*!< Bit 1 */
  6077. #define QUADSPI_CCR_SIOO 0x10000000U /*!< SIOO: Send Instruction Only Once Mode */
  6078. #define QUADSPI_CCR_DHHC 0x40000000U /*!< DHHC: Delay Half Hclk Cycle */
  6079. #define QUADSPI_CCR_DDRM 0x80000000U /*!< DDRM: Double Data Rate Mode */
  6080. /****************** Bit definition for QUADSPI_AR register *******************/
  6081. #define QUADSPI_AR_ADDRESS 0xFFFFFFFFU /*!< ADDRESS[31:0]: Address */
  6082. /****************** Bit definition for QUADSPI_ABR register ******************/
  6083. #define QUADSPI_ABR_ALTERNATE 0xFFFFFFFFU /*!< ALTERNATE[31:0]: Alternate Bytes */
  6084. /****************** Bit definition for QUADSPI_DR register *******************/
  6085. #define QUADSPI_DR_DATA 0xFFFFFFFFU /*!< DATA[31:0]: Data */
  6086. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  6087. #define QUADSPI_PSMKR_MASK 0xFFFFFFFFU /*!< MASK[31:0]: Status Mask */
  6088. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  6089. #define QUADSPI_PSMAR_MATCH 0xFFFFFFFFU /*!< MATCH[31:0]: Status Match */
  6090. /****************** Bit definition for QUADSPI_PIR register *****************/
  6091. #define QUADSPI_PIR_INTERVAL 0x0000FFFFU /*!< INTERVAL[15:0]: Polling Interval */
  6092. /****************** Bit definition for QUADSPI_LPTR register *****************/
  6093. #define QUADSPI_LPTR_TIMEOUT 0x0000FFFFU /*!< TIMEOUT[15:0]: Timeout period */
  6094. /******************************************************************************/
  6095. /* */
  6096. /* Reset and Clock Control */
  6097. /* */
  6098. /******************************************************************************/
  6099. /******************** Bit definition for RCC_CR register ********************/
  6100. #define RCC_CR_HSION 0x00000001U
  6101. #define RCC_CR_HSIRDY 0x00000002U
  6102. #define RCC_CR_HSITRIM 0x000000F8U
  6103. #define RCC_CR_HSITRIM_0 0x00000008U/*!<Bit 0 */
  6104. #define RCC_CR_HSITRIM_1 0x00000010U/*!<Bit 1 */
  6105. #define RCC_CR_HSITRIM_2 0x00000020U/*!<Bit 2 */
  6106. #define RCC_CR_HSITRIM_3 0x00000040U/*!<Bit 3 */
  6107. #define RCC_CR_HSITRIM_4 0x00000080U/*!<Bit 4 */
  6108. #define RCC_CR_HSICAL 0x0000FF00U
  6109. #define RCC_CR_HSICAL_0 0x00000100U/*!<Bit 0 */
  6110. #define RCC_CR_HSICAL_1 0x00000200U/*!<Bit 1 */
  6111. #define RCC_CR_HSICAL_2 0x00000400U/*!<Bit 2 */
  6112. #define RCC_CR_HSICAL_3 0x00000800U/*!<Bit 3 */
  6113. #define RCC_CR_HSICAL_4 0x00001000U/*!<Bit 4 */
  6114. #define RCC_CR_HSICAL_5 0x00002000U/*!<Bit 5 */
  6115. #define RCC_CR_HSICAL_6 0x00004000U/*!<Bit 6 */
  6116. #define RCC_CR_HSICAL_7 0x00008000U/*!<Bit 7 */
  6117. #define RCC_CR_HSEON 0x00010000U
  6118. #define RCC_CR_HSERDY 0x00020000U
  6119. #define RCC_CR_HSEBYP 0x00040000U
  6120. #define RCC_CR_CSSON 0x00080000U
  6121. #define RCC_CR_PLLON 0x01000000U
  6122. #define RCC_CR_PLLRDY 0x02000000U
  6123. #define RCC_CR_PLLI2SON 0x04000000U
  6124. #define RCC_CR_PLLI2SRDY 0x08000000U
  6125. #define RCC_CR_PLLSAION 0x10000000U
  6126. #define RCC_CR_PLLSAIRDY 0x20000000U
  6127. /******************** Bit definition for RCC_PLLCFGR register ***************/
  6128. #define RCC_PLLCFGR_PLLM 0x0000003FU
  6129. #define RCC_PLLCFGR_PLLM_0 0x00000001U
  6130. #define RCC_PLLCFGR_PLLM_1 0x00000002U
  6131. #define RCC_PLLCFGR_PLLM_2 0x00000004U
  6132. #define RCC_PLLCFGR_PLLM_3 0x00000008U
  6133. #define RCC_PLLCFGR_PLLM_4 0x00000010U
  6134. #define RCC_PLLCFGR_PLLM_5 0x00000020U
  6135. #define RCC_PLLCFGR_PLLN 0x00007FC0U
  6136. #define RCC_PLLCFGR_PLLN_0 0x00000040U
  6137. #define RCC_PLLCFGR_PLLN_1 0x00000080U
  6138. #define RCC_PLLCFGR_PLLN_2 0x00000100U
  6139. #define RCC_PLLCFGR_PLLN_3 0x00000200U
  6140. #define RCC_PLLCFGR_PLLN_4 0x00000400U
  6141. #define RCC_PLLCFGR_PLLN_5 0x00000800U
  6142. #define RCC_PLLCFGR_PLLN_6 0x00001000U
  6143. #define RCC_PLLCFGR_PLLN_7 0x00002000U
  6144. #define RCC_PLLCFGR_PLLN_8 0x00004000U
  6145. #define RCC_PLLCFGR_PLLP 0x00030000U
  6146. #define RCC_PLLCFGR_PLLP_0 0x00010000U
  6147. #define RCC_PLLCFGR_PLLP_1 0x00020000U
  6148. #define RCC_PLLCFGR_PLLSRC 0x00400000U
  6149. #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
  6150. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  6151. #define RCC_PLLCFGR_PLLQ 0x0F000000U
  6152. #define RCC_PLLCFGR_PLLQ_0 0x01000000U
  6153. #define RCC_PLLCFGR_PLLQ_1 0x02000000U
  6154. #define RCC_PLLCFGR_PLLQ_2 0x04000000U
  6155. #define RCC_PLLCFGR_PLLQ_3 0x08000000U
  6156. #define RCC_PLLCFGR_PLLR 0x70000000U
  6157. #define RCC_PLLCFGR_PLLR_0 0x10000000U
  6158. #define RCC_PLLCFGR_PLLR_1 0x20000000U
  6159. #define RCC_PLLCFGR_PLLR_2 0x40000000U
  6160. /******************** Bit definition for RCC_CFGR register ******************/
  6161. /*!< SW configuration */
  6162. #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */
  6163. #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */
  6164. #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */
  6165. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  6166. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  6167. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  6168. /*!< SWS configuration */
  6169. #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */
  6170. #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */
  6171. #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */
  6172. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  6173. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  6174. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  6175. /*!< HPRE configuration */
  6176. #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */
  6177. #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */
  6178. #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */
  6179. #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */
  6180. #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */
  6181. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  6182. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  6183. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  6184. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  6185. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  6186. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  6187. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  6188. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  6189. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  6190. /*!< PPRE1 configuration */
  6191. #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */
  6192. #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */
  6193. #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */
  6194. #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */
  6195. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  6196. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  6197. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  6198. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  6199. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  6200. /*!< PPRE2 configuration */
  6201. #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */
  6202. #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */
  6203. #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */
  6204. #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */
  6205. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  6206. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  6207. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  6208. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  6209. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  6210. /*!< RTCPRE configuration */
  6211. #define RCC_CFGR_RTCPRE 0x001F0000U
  6212. #define RCC_CFGR_RTCPRE_0 0x00010000U
  6213. #define RCC_CFGR_RTCPRE_1 0x00020000U
  6214. #define RCC_CFGR_RTCPRE_2 0x00040000U
  6215. #define RCC_CFGR_RTCPRE_3 0x00080000U
  6216. #define RCC_CFGR_RTCPRE_4 0x00100000U
  6217. /*!< MCO1 configuration */
  6218. #define RCC_CFGR_MCO1 0x00600000U
  6219. #define RCC_CFGR_MCO1_0 0x00200000U
  6220. #define RCC_CFGR_MCO1_1 0x00400000U
  6221. #define RCC_CFGR_I2SSRC 0x00800000U
  6222. #define RCC_CFGR_MCO1PRE 0x07000000U
  6223. #define RCC_CFGR_MCO1PRE_0 0x01000000U
  6224. #define RCC_CFGR_MCO1PRE_1 0x02000000U
  6225. #define RCC_CFGR_MCO1PRE_2 0x04000000U
  6226. #define RCC_CFGR_MCO2PRE 0x38000000U
  6227. #define RCC_CFGR_MCO2PRE_0 0x08000000U
  6228. #define RCC_CFGR_MCO2PRE_1 0x10000000U
  6229. #define RCC_CFGR_MCO2PRE_2 0x20000000U
  6230. #define RCC_CFGR_MCO2 0xC0000000U
  6231. #define RCC_CFGR_MCO2_0 0x40000000U
  6232. #define RCC_CFGR_MCO2_1 0x80000000U
  6233. /******************** Bit definition for RCC_CIR register *******************/
  6234. #define RCC_CIR_LSIRDYF 0x00000001U
  6235. #define RCC_CIR_LSERDYF 0x00000002U
  6236. #define RCC_CIR_HSIRDYF 0x00000004U
  6237. #define RCC_CIR_HSERDYF 0x00000008U
  6238. #define RCC_CIR_PLLRDYF 0x00000010U
  6239. #define RCC_CIR_PLLI2SRDYF 0x00000020U
  6240. #define RCC_CIR_PLLSAIRDYF 0x00000040U
  6241. #define RCC_CIR_CSSF 0x00000080U
  6242. #define RCC_CIR_LSIRDYIE 0x00000100U
  6243. #define RCC_CIR_LSERDYIE 0x00000200U
  6244. #define RCC_CIR_HSIRDYIE 0x00000400U
  6245. #define RCC_CIR_HSERDYIE 0x00000800U
  6246. #define RCC_CIR_PLLRDYIE 0x00001000U
  6247. #define RCC_CIR_PLLI2SRDYIE 0x00002000U
  6248. #define RCC_CIR_PLLSAIRDYIE 0x00004000U
  6249. #define RCC_CIR_LSIRDYC 0x00010000U
  6250. #define RCC_CIR_LSERDYC 0x00020000U
  6251. #define RCC_CIR_HSIRDYC 0x00040000U
  6252. #define RCC_CIR_HSERDYC 0x00080000U
  6253. #define RCC_CIR_PLLRDYC 0x00100000U
  6254. #define RCC_CIR_PLLI2SRDYC 0x00200000U
  6255. #define RCC_CIR_PLLSAIRDYC 0x00400000U
  6256. #define RCC_CIR_CSSC 0x00800000U
  6257. /******************** Bit definition for RCC_AHB1RSTR register **************/
  6258. #define RCC_AHB1RSTR_GPIOARST 0x00000001U
  6259. #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
  6260. #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
  6261. #define RCC_AHB1RSTR_GPIODRST 0x00000008U
  6262. #define RCC_AHB1RSTR_GPIOERST 0x00000010U
  6263. #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
  6264. #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
  6265. #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
  6266. #define RCC_AHB1RSTR_GPIOIRST 0x00000100U
  6267. #define RCC_AHB1RSTR_GPIOJRST 0x00000200U
  6268. #define RCC_AHB1RSTR_GPIOKRST 0x00000400U
  6269. #define RCC_AHB1RSTR_CRCRST 0x00001000U
  6270. #define RCC_AHB1RSTR_DMA1RST 0x00200000U
  6271. #define RCC_AHB1RSTR_DMA2RST 0x00400000U
  6272. #define RCC_AHB1RSTR_DMA2DRST 0x00800000U
  6273. #define RCC_AHB1RSTR_ETHMACRST 0x02000000U
  6274. #define RCC_AHB1RSTR_OTGHRST 0x20000000U
  6275. /******************** Bit definition for RCC_AHB2RSTR register **************/
  6276. #define RCC_AHB2RSTR_DCMIRST 0x00000001U
  6277. #define RCC_AHB2RSTR_CRYPRST 0x00000010U
  6278. #define RCC_AHB2RSTR_HASHRST 0x00000020U
  6279. /* maintained for legacy purpose */
  6280. #define RCC_AHB2RSTR_HSAHRST RCC_AHB2RSTR_HASHRST
  6281. #define RCC_AHB2RSTR_RNGRST 0x00000040U
  6282. #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
  6283. /******************** Bit definition for RCC_AHB3RSTR register **************/
  6284. #define RCC_AHB3RSTR_FMCRST 0x00000001U
  6285. #define RCC_AHB3RSTR_QSPIRST 0x00000002U
  6286. /******************** Bit definition for RCC_APB1RSTR register **************/
  6287. #define RCC_APB1RSTR_TIM2RST 0x00000001U
  6288. #define RCC_APB1RSTR_TIM3RST 0x00000002U
  6289. #define RCC_APB1RSTR_TIM4RST 0x00000004U
  6290. #define RCC_APB1RSTR_TIM5RST 0x00000008U
  6291. #define RCC_APB1RSTR_TIM6RST 0x00000010U
  6292. #define RCC_APB1RSTR_TIM7RST 0x00000020U
  6293. #define RCC_APB1RSTR_TIM12RST 0x00000040U
  6294. #define RCC_APB1RSTR_TIM13RST 0x00000080U
  6295. #define RCC_APB1RSTR_TIM14RST 0x00000100U
  6296. #define RCC_APB1RSTR_WWDGRST 0x00000800U
  6297. #define RCC_APB1RSTR_SPI2RST 0x00004000U
  6298. #define RCC_APB1RSTR_SPI3RST 0x00008000U
  6299. #define RCC_APB1RSTR_USART2RST 0x00020000U
  6300. #define RCC_APB1RSTR_USART3RST 0x00040000U
  6301. #define RCC_APB1RSTR_UART4RST 0x00080000U
  6302. #define RCC_APB1RSTR_UART5RST 0x00100000U
  6303. #define RCC_APB1RSTR_I2C1RST 0x00200000U
  6304. #define RCC_APB1RSTR_I2C2RST 0x00400000U
  6305. #define RCC_APB1RSTR_I2C3RST 0x00800000U
  6306. #define RCC_APB1RSTR_CAN1RST 0x02000000U
  6307. #define RCC_APB1RSTR_CAN2RST 0x04000000U
  6308. #define RCC_APB1RSTR_PWRRST 0x10000000U
  6309. #define RCC_APB1RSTR_DACRST 0x20000000U
  6310. #define RCC_APB1RSTR_UART7RST 0x40000000U
  6311. #define RCC_APB1RSTR_UART8RST 0x80000000U
  6312. /******************** Bit definition for RCC_APB2RSTR register **************/
  6313. #define RCC_APB2RSTR_TIM1RST 0x00000001U
  6314. #define RCC_APB2RSTR_TIM8RST 0x00000002U
  6315. #define RCC_APB2RSTR_USART1RST 0x00000010U
  6316. #define RCC_APB2RSTR_USART6RST 0x00000020U
  6317. #define RCC_APB2RSTR_ADCRST 0x00000100U
  6318. #define RCC_APB2RSTR_SDIORST 0x00000800U
  6319. #define RCC_APB2RSTR_SPI1RST 0x00001000U
  6320. #define RCC_APB2RSTR_SPI4RST 0x00002000U
  6321. #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
  6322. #define RCC_APB2RSTR_TIM9RST 0x00010000U
  6323. #define RCC_APB2RSTR_TIM10RST 0x00020000U
  6324. #define RCC_APB2RSTR_TIM11RST 0x00040000U
  6325. #define RCC_APB2RSTR_SPI5RST 0x00100000U
  6326. #define RCC_APB2RSTR_SPI6RST 0x00200000U
  6327. #define RCC_APB2RSTR_SAI1RST 0x00400000U
  6328. #define RCC_APB2RSTR_LTDCRST 0x04000000U
  6329. #define RCC_APB2RSTR_DSIRST 0x08000000U
  6330. /* Old SPI1RST bit definition, maintained for legacy purpose */
  6331. #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
  6332. /******************** Bit definition for RCC_AHB1ENR register ***************/
  6333. #define RCC_AHB1ENR_GPIOAEN 0x00000001U
  6334. #define RCC_AHB1ENR_GPIOBEN 0x00000002U
  6335. #define RCC_AHB1ENR_GPIOCEN 0x00000004U
  6336. #define RCC_AHB1ENR_GPIODEN 0x00000008U
  6337. #define RCC_AHB1ENR_GPIOEEN 0x00000010U
  6338. #define RCC_AHB1ENR_GPIOFEN 0x00000020U
  6339. #define RCC_AHB1ENR_GPIOGEN 0x00000040U
  6340. #define RCC_AHB1ENR_GPIOHEN 0x00000080U
  6341. #define RCC_AHB1ENR_GPIOIEN 0x00000100U
  6342. #define RCC_AHB1ENR_GPIOJEN 0x00000200U
  6343. #define RCC_AHB1ENR_GPIOKEN 0x00000400U
  6344. #define RCC_AHB1ENR_CRCEN 0x00001000U
  6345. #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
  6346. #define RCC_AHB1ENR_CCMDATARAMEN 0x00100000U
  6347. #define RCC_AHB1ENR_DMA1EN 0x00200000U
  6348. #define RCC_AHB1ENR_DMA2EN 0x00400000U
  6349. #define RCC_AHB1ENR_DMA2DEN 0x00800000U
  6350. #define RCC_AHB1ENR_ETHMACEN 0x02000000U
  6351. #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U
  6352. #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U
  6353. #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U
  6354. #define RCC_AHB1ENR_OTGHSEN 0x20000000U
  6355. #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U
  6356. /******************** Bit definition for RCC_AHB2ENR register ***************/
  6357. #define RCC_AHB2ENR_DCMIEN 0x00000001U
  6358. #define RCC_AHB2ENR_CRYPEN 0x00000010U
  6359. #define RCC_AHB2ENR_HASHEN 0x00000020U
  6360. #define RCC_AHB2ENR_RNGEN 0x00000040U
  6361. #define RCC_AHB2ENR_OTGFSEN 0x00000080U
  6362. /******************** Bit definition for RCC_AHB3ENR register ***************/
  6363. #define RCC_AHB3ENR_FMCEN 0x00000001U
  6364. #define RCC_AHB3ENR_QSPIEN 0x00000002U
  6365. /******************** Bit definition for RCC_APB1ENR register ***************/
  6366. #define RCC_APB1ENR_TIM2EN 0x00000001U
  6367. #define RCC_APB1ENR_TIM3EN 0x00000002U
  6368. #define RCC_APB1ENR_TIM4EN 0x00000004U
  6369. #define RCC_APB1ENR_TIM5EN 0x00000008U
  6370. #define RCC_APB1ENR_TIM6EN 0x00000010U
  6371. #define RCC_APB1ENR_TIM7EN 0x00000020U
  6372. #define RCC_APB1ENR_TIM12EN 0x00000040U
  6373. #define RCC_APB1ENR_TIM13EN 0x00000080U
  6374. #define RCC_APB1ENR_TIM14EN 0x00000100U
  6375. #define RCC_APB1ENR_WWDGEN 0x00000800U
  6376. #define RCC_APB1ENR_SPI2EN 0x00004000U
  6377. #define RCC_APB1ENR_SPI3EN 0x00008000U
  6378. #define RCC_APB1ENR_USART2EN 0x00020000U
  6379. #define RCC_APB1ENR_USART3EN 0x00040000U
  6380. #define RCC_APB1ENR_UART4EN 0x00080000U
  6381. #define RCC_APB1ENR_UART5EN 0x00100000U
  6382. #define RCC_APB1ENR_I2C1EN 0x00200000U
  6383. #define RCC_APB1ENR_I2C2EN 0x00400000U
  6384. #define RCC_APB1ENR_I2C3EN 0x00800000U
  6385. #define RCC_APB1ENR_CAN1EN 0x02000000U
  6386. #define RCC_APB1ENR_CAN2EN 0x04000000U
  6387. #define RCC_APB1ENR_PWREN 0x10000000U
  6388. #define RCC_APB1ENR_DACEN 0x20000000U
  6389. #define RCC_APB1ENR_UART7EN 0x40000000U
  6390. #define RCC_APB1ENR_UART8EN 0x80000000U
  6391. /******************** Bit definition for RCC_APB2ENR register ***************/
  6392. #define RCC_APB2ENR_TIM1EN 0x00000001U
  6393. #define RCC_APB2ENR_TIM8EN 0x00000002U
  6394. #define RCC_APB2ENR_USART1EN 0x00000010U
  6395. #define RCC_APB2ENR_USART6EN 0x00000020U
  6396. #define RCC_APB2ENR_ADC1EN 0x00000100U
  6397. #define RCC_APB2ENR_ADC2EN 0x00000200U
  6398. #define RCC_APB2ENR_ADC3EN 0x00000400U
  6399. #define RCC_APB2ENR_SDIOEN 0x00000800U
  6400. #define RCC_APB2ENR_SPI1EN 0x00001000U
  6401. #define RCC_APB2ENR_SPI4EN 0x00002000U
  6402. #define RCC_APB2ENR_SYSCFGEN 0x00004000U
  6403. #define RCC_APB2ENR_TIM9EN 0x00010000U
  6404. #define RCC_APB2ENR_TIM10EN 0x00020000U
  6405. #define RCC_APB2ENR_TIM11EN 0x00040000U
  6406. #define RCC_APB2ENR_SPI5EN 0x00100000U
  6407. #define RCC_APB2ENR_SPI6EN 0x00200000U
  6408. #define RCC_APB2ENR_SAI1EN 0x00400000U
  6409. #define RCC_APB2ENR_LTDCEN 0x04000000U
  6410. #define RCC_APB2ENR_DSIEN 0x08000000U
  6411. /******************** Bit definition for RCC_AHB1LPENR register *************/
  6412. #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
  6413. #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
  6414. #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
  6415. #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
  6416. #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
  6417. #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
  6418. #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
  6419. #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
  6420. #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U
  6421. #define RCC_AHB1LPENR_GPIOJLPEN 0x00000200U
  6422. #define RCC_AHB1LPENR_GPIOKLPEN 0x00000400U
  6423. #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
  6424. #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
  6425. #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
  6426. #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
  6427. #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
  6428. #define RCC_AHB1LPENR_SRAM3LPEN 0x00080000U
  6429. #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
  6430. #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
  6431. #define RCC_AHB1LPENR_DMA2DLPEN 0x00800000U
  6432. #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U
  6433. #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U
  6434. #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U
  6435. #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U
  6436. #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U
  6437. #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U
  6438. /******************** Bit definition for RCC_AHB2LPENR register *************/
  6439. #define RCC_AHB2LPENR_DCMILPEN 0x00000001U
  6440. #define RCC_AHB2LPENR_CRYPLPEN 0x00000010U
  6441. #define RCC_AHB2LPENR_HASHLPEN 0x00000020U
  6442. #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
  6443. #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
  6444. /******************** Bit definition for RCC_AHB3LPENR register *************/
  6445. #define RCC_AHB3LPENR_FMCLPEN 0x00000001U
  6446. #define RCC_AHB3LPENR_QSPILPEN 0x00000002U
  6447. /******************** Bit definition for RCC_APB1LPENR register *************/
  6448. #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
  6449. #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
  6450. #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
  6451. #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
  6452. #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
  6453. #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
  6454. #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
  6455. #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
  6456. #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
  6457. #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
  6458. #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
  6459. #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
  6460. #define RCC_APB1LPENR_USART2LPEN 0x00020000U
  6461. #define RCC_APB1LPENR_USART3LPEN 0x00040000U
  6462. #define RCC_APB1LPENR_UART4LPEN 0x00080000U
  6463. #define RCC_APB1LPENR_UART5LPEN 0x00100000U
  6464. #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
  6465. #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
  6466. #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
  6467. #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
  6468. #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
  6469. #define RCC_APB1LPENR_PWRLPEN 0x10000000U
  6470. #define RCC_APB1LPENR_DACLPEN 0x20000000U
  6471. #define RCC_APB1LPENR_UART7LPEN 0x40000000U
  6472. #define RCC_APB1LPENR_UART8LPEN 0x80000000U
  6473. /******************** Bit definition for RCC_APB2LPENR register *************/
  6474. #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
  6475. #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
  6476. #define RCC_APB2LPENR_USART1LPEN 0x00000010U
  6477. #define RCC_APB2LPENR_USART6LPEN 0x00000020U
  6478. #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
  6479. #define RCC_APB2LPENR_ADC2LPEN 0x00000200U
  6480. #define RCC_APB2LPENR_ADC3LPEN 0x00000400U
  6481. #define RCC_APB2LPENR_SDIOLPEN 0x00000800U
  6482. #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
  6483. #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
  6484. #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
  6485. #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
  6486. #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
  6487. #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
  6488. #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
  6489. #define RCC_APB2LPENR_SPI6LPEN 0x00200000U
  6490. #define RCC_APB2LPENR_SAI1LPEN 0x00400000U
  6491. #define RCC_APB2LPENR_LTDCLPEN 0x04000000U
  6492. #define RCC_APB2LPENR_DSILPEN 0x08000000U
  6493. /******************** Bit definition for RCC_BDCR register ******************/
  6494. #define RCC_BDCR_LSEON 0x00000001U
  6495. #define RCC_BDCR_LSERDY 0x00000002U
  6496. #define RCC_BDCR_LSEBYP 0x00000004U
  6497. #define RCC_BDCR_LSEMOD 0x00000008U
  6498. #define RCC_BDCR_RTCSEL 0x00000300U
  6499. #define RCC_BDCR_RTCSEL_0 0x00000100U
  6500. #define RCC_BDCR_RTCSEL_1 0x00000200U
  6501. #define RCC_BDCR_RTCEN 0x00008000U
  6502. #define RCC_BDCR_BDRST 0x00010000U
  6503. /******************** Bit definition for RCC_CSR register *******************/
  6504. #define RCC_CSR_LSION 0x00000001U
  6505. #define RCC_CSR_LSIRDY 0x00000002U
  6506. #define RCC_CSR_RMVF 0x01000000U
  6507. #define RCC_CSR_BORRSTF 0x02000000U
  6508. #define RCC_CSR_PADRSTF 0x04000000U
  6509. #define RCC_CSR_PORRSTF 0x08000000U
  6510. #define RCC_CSR_SFTRSTF 0x10000000U
  6511. #define RCC_CSR_WDGRSTF 0x20000000U
  6512. #define RCC_CSR_WWDGRSTF 0x40000000U
  6513. #define RCC_CSR_LPWRRSTF 0x80000000U
  6514. /******************** Bit definition for RCC_SSCGR register *****************/
  6515. #define RCC_SSCGR_MODPER 0x00001FFFU
  6516. #define RCC_SSCGR_INCSTEP 0x0FFFE000U
  6517. #define RCC_SSCGR_SPREADSEL 0x40000000U
  6518. #define RCC_SSCGR_SSCGEN 0x80000000U
  6519. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  6520. #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
  6521. #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
  6522. #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
  6523. #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
  6524. #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
  6525. #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
  6526. #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
  6527. #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
  6528. #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
  6529. #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
  6530. #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U
  6531. #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U
  6532. #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U
  6533. #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U
  6534. #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U
  6535. #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
  6536. #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
  6537. #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
  6538. #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
  6539. /******************** Bit definition for RCC_PLLSAICFGR register ************/
  6540. #define RCC_PLLSAICFGR_PLLSAIN 0x00007FC0U
  6541. #define RCC_PLLSAICFGR_PLLSAIN_0 0x00000040U
  6542. #define RCC_PLLSAICFGR_PLLSAIN_1 0x00000080U
  6543. #define RCC_PLLSAICFGR_PLLSAIN_2 0x00000100U
  6544. #define RCC_PLLSAICFGR_PLLSAIN_3 0x00000200U
  6545. #define RCC_PLLSAICFGR_PLLSAIN_4 0x00000400U
  6546. #define RCC_PLLSAICFGR_PLLSAIN_5 0x00000800U
  6547. #define RCC_PLLSAICFGR_PLLSAIN_6 0x00001000U
  6548. #define RCC_PLLSAICFGR_PLLSAIN_7 0x00002000U
  6549. #define RCC_PLLSAICFGR_PLLSAIN_8 0x00004000U
  6550. #define RCC_PLLSAICFGR_PLLSAIP 0x00030000U
  6551. #define RCC_PLLSAICFGR_PLLSAIP_0 0x00010000U
  6552. #define RCC_PLLSAICFGR_PLLSAIP_1 0x00020000U
  6553. #define RCC_PLLSAICFGR_PLLSAIQ 0x0F000000U
  6554. #define RCC_PLLSAICFGR_PLLSAIQ_0 0x01000000U
  6555. #define RCC_PLLSAICFGR_PLLSAIQ_1 0x02000000U
  6556. #define RCC_PLLSAICFGR_PLLSAIQ_2 0x04000000U
  6557. #define RCC_PLLSAICFGR_PLLSAIQ_3 0x08000000U
  6558. #define RCC_PLLSAICFGR_PLLSAIR 0x70000000U
  6559. #define RCC_PLLSAICFGR_PLLSAIR_0 0x10000000U
  6560. #define RCC_PLLSAICFGR_PLLSAIR_1 0x20000000U
  6561. #define RCC_PLLSAICFGR_PLLSAIR_2 0x40000000U
  6562. /******************** Bit definition for RCC_DCKCFGR register ***************/
  6563. #define RCC_DCKCFGR_PLLI2SDIVQ 0x0000001FU
  6564. #define RCC_DCKCFGR_PLLSAIDIVQ 0x00001F00U
  6565. #define RCC_DCKCFGR_PLLSAIDIVR 0x00030000U
  6566. #define RCC_DCKCFGR_SAI1ASRC 0x00300000U
  6567. #define RCC_DCKCFGR_SAI1ASRC_0 0x00100000U
  6568. #define RCC_DCKCFGR_SAI1ASRC_1 0x00200000U
  6569. #define RCC_DCKCFGR_SAI1BSRC 0x00C00000U
  6570. #define RCC_DCKCFGR_SAI1BSRC_0 0x00400000U
  6571. #define RCC_DCKCFGR_SAI1BSRC_1 0x00800000U
  6572. #define RCC_DCKCFGR_TIMPRE 0x01000000U
  6573. #define RCC_DCKCFGR_CK48MSEL 0x08000000U
  6574. #define RCC_DCKCFGR_SDIOSEL 0x10000000U
  6575. #define RCC_DCKCFGR_DSISEL 0x20000000U
  6576. /******************************************************************************/
  6577. /* */
  6578. /* RNG */
  6579. /* */
  6580. /******************************************************************************/
  6581. /******************** Bits definition for RNG_CR register *******************/
  6582. #define RNG_CR_RNGEN 0x00000004U
  6583. #define RNG_CR_IE 0x00000008U
  6584. /******************** Bits definition for RNG_SR register *******************/
  6585. #define RNG_SR_DRDY 0x00000001U
  6586. #define RNG_SR_CECS 0x00000002U
  6587. #define RNG_SR_SECS 0x00000004U
  6588. #define RNG_SR_CEIS 0x00000020U
  6589. #define RNG_SR_SEIS 0x00000040U
  6590. /******************************************************************************/
  6591. /* */
  6592. /* Real-Time Clock (RTC) */
  6593. /* */
  6594. /******************************************************************************/
  6595. /******************** Bits definition for RTC_TR register *******************/
  6596. #define RTC_TR_PM 0x00400000U
  6597. #define RTC_TR_HT 0x00300000U
  6598. #define RTC_TR_HT_0 0x00100000U
  6599. #define RTC_TR_HT_1 0x00200000U
  6600. #define RTC_TR_HU 0x000F0000U
  6601. #define RTC_TR_HU_0 0x00010000U
  6602. #define RTC_TR_HU_1 0x00020000U
  6603. #define RTC_TR_HU_2 0x00040000U
  6604. #define RTC_TR_HU_3 0x00080000U
  6605. #define RTC_TR_MNT 0x00007000U
  6606. #define RTC_TR_MNT_0 0x00001000U
  6607. #define RTC_TR_MNT_1 0x00002000U
  6608. #define RTC_TR_MNT_2 0x00004000U
  6609. #define RTC_TR_MNU 0x00000F00U
  6610. #define RTC_TR_MNU_0 0x00000100U
  6611. #define RTC_TR_MNU_1 0x00000200U
  6612. #define RTC_TR_MNU_2 0x00000400U
  6613. #define RTC_TR_MNU_3 0x00000800U
  6614. #define RTC_TR_ST 0x00000070U
  6615. #define RTC_TR_ST_0 0x00000010U
  6616. #define RTC_TR_ST_1 0x00000020U
  6617. #define RTC_TR_ST_2 0x00000040U
  6618. #define RTC_TR_SU 0x0000000FU
  6619. #define RTC_TR_SU_0 0x00000001U
  6620. #define RTC_TR_SU_1 0x00000002U
  6621. #define RTC_TR_SU_2 0x00000004U
  6622. #define RTC_TR_SU_3 0x00000008U
  6623. /******************** Bits definition for RTC_DR register *******************/
  6624. #define RTC_DR_YT 0x00F00000U
  6625. #define RTC_DR_YT_0 0x00100000U
  6626. #define RTC_DR_YT_1 0x00200000U
  6627. #define RTC_DR_YT_2 0x00400000U
  6628. #define RTC_DR_YT_3 0x00800000U
  6629. #define RTC_DR_YU 0x000F0000U
  6630. #define RTC_DR_YU_0 0x00010000U
  6631. #define RTC_DR_YU_1 0x00020000U
  6632. #define RTC_DR_YU_2 0x00040000U
  6633. #define RTC_DR_YU_3 0x00080000U
  6634. #define RTC_DR_WDU 0x0000E000U
  6635. #define RTC_DR_WDU_0 0x00002000U
  6636. #define RTC_DR_WDU_1 0x00004000U
  6637. #define RTC_DR_WDU_2 0x00008000U
  6638. #define RTC_DR_MT 0x00001000U
  6639. #define RTC_DR_MU 0x00000F00U
  6640. #define RTC_DR_MU_0 0x00000100U
  6641. #define RTC_DR_MU_1 0x00000200U
  6642. #define RTC_DR_MU_2 0x00000400U
  6643. #define RTC_DR_MU_3 0x00000800U
  6644. #define RTC_DR_DT 0x00000030U
  6645. #define RTC_DR_DT_0 0x00000010U
  6646. #define RTC_DR_DT_1 0x00000020U
  6647. #define RTC_DR_DU 0x0000000FU
  6648. #define RTC_DR_DU_0 0x00000001U
  6649. #define RTC_DR_DU_1 0x00000002U
  6650. #define RTC_DR_DU_2 0x00000004U
  6651. #define RTC_DR_DU_3 0x00000008U
  6652. /******************** Bits definition for RTC_CR register *******************/
  6653. #define RTC_CR_COE 0x00800000U
  6654. #define RTC_CR_OSEL 0x00600000U
  6655. #define RTC_CR_OSEL_0 0x00200000U
  6656. #define RTC_CR_OSEL_1 0x00400000U
  6657. #define RTC_CR_POL 0x00100000U
  6658. #define RTC_CR_COSEL 0x00080000U
  6659. #define RTC_CR_BCK 0x00040000U
  6660. #define RTC_CR_SUB1H 0x00020000U
  6661. #define RTC_CR_ADD1H 0x00010000U
  6662. #define RTC_CR_TSIE 0x00008000U
  6663. #define RTC_CR_WUTIE 0x00004000U
  6664. #define RTC_CR_ALRBIE 0x00002000U
  6665. #define RTC_CR_ALRAIE 0x00001000U
  6666. #define RTC_CR_TSE 0x00000800U
  6667. #define RTC_CR_WUTE 0x00000400U
  6668. #define RTC_CR_ALRBE 0x00000200U
  6669. #define RTC_CR_ALRAE 0x00000100U
  6670. #define RTC_CR_DCE 0x00000080U
  6671. #define RTC_CR_FMT 0x00000040U
  6672. #define RTC_CR_BYPSHAD 0x00000020U
  6673. #define RTC_CR_REFCKON 0x00000010U
  6674. #define RTC_CR_TSEDGE 0x00000008U
  6675. #define RTC_CR_WUCKSEL 0x00000007U
  6676. #define RTC_CR_WUCKSEL_0 0x00000001U
  6677. #define RTC_CR_WUCKSEL_1 0x00000002U
  6678. #define RTC_CR_WUCKSEL_2 0x00000004U
  6679. /******************** Bits definition for RTC_ISR register ******************/
  6680. #define RTC_ISR_RECALPF 0x00010000U
  6681. #define RTC_ISR_TAMP1F 0x00002000U
  6682. #define RTC_ISR_TAMP2F 0x00004000U
  6683. #define RTC_ISR_TSOVF 0x00001000U
  6684. #define RTC_ISR_TSF 0x00000800U
  6685. #define RTC_ISR_WUTF 0x00000400U
  6686. #define RTC_ISR_ALRBF 0x00000200U
  6687. #define RTC_ISR_ALRAF 0x00000100U
  6688. #define RTC_ISR_INIT 0x00000080U
  6689. #define RTC_ISR_INITF 0x00000040U
  6690. #define RTC_ISR_RSF 0x00000020U
  6691. #define RTC_ISR_INITS 0x00000010U
  6692. #define RTC_ISR_SHPF 0x00000008U
  6693. #define RTC_ISR_WUTWF 0x00000004U
  6694. #define RTC_ISR_ALRBWF 0x00000002U
  6695. #define RTC_ISR_ALRAWF 0x00000001U
  6696. /******************** Bits definition for RTC_PRER register *****************/
  6697. #define RTC_PRER_PREDIV_A 0x007F0000U
  6698. #define RTC_PRER_PREDIV_S 0x00007FFFU
  6699. /******************** Bits definition for RTC_WUTR register *****************/
  6700. #define RTC_WUTR_WUT 0x0000FFFFU
  6701. /******************** Bits definition for RTC_CALIBR register ***************/
  6702. #define RTC_CALIBR_DCS 0x00000080U
  6703. #define RTC_CALIBR_DC 0x0000001FU
  6704. /******************** Bits definition for RTC_ALRMAR register ***************/
  6705. #define RTC_ALRMAR_MSK4 0x80000000U
  6706. #define RTC_ALRMAR_WDSEL 0x40000000U
  6707. #define RTC_ALRMAR_DT 0x30000000U
  6708. #define RTC_ALRMAR_DT_0 0x10000000U
  6709. #define RTC_ALRMAR_DT_1 0x20000000U
  6710. #define RTC_ALRMAR_DU 0x0F000000U
  6711. #define RTC_ALRMAR_DU_0 0x01000000U
  6712. #define RTC_ALRMAR_DU_1 0x02000000U
  6713. #define RTC_ALRMAR_DU_2 0x04000000U
  6714. #define RTC_ALRMAR_DU_3 0x08000000U
  6715. #define RTC_ALRMAR_MSK3 0x00800000U
  6716. #define RTC_ALRMAR_PM 0x00400000U
  6717. #define RTC_ALRMAR_HT 0x00300000U
  6718. #define RTC_ALRMAR_HT_0 0x00100000U
  6719. #define RTC_ALRMAR_HT_1 0x00200000U
  6720. #define RTC_ALRMAR_HU 0x000F0000U
  6721. #define RTC_ALRMAR_HU_0 0x00010000U
  6722. #define RTC_ALRMAR_HU_1 0x00020000U
  6723. #define RTC_ALRMAR_HU_2 0x00040000U
  6724. #define RTC_ALRMAR_HU_3 0x00080000U
  6725. #define RTC_ALRMAR_MSK2 0x00008000U
  6726. #define RTC_ALRMAR_MNT 0x00007000U
  6727. #define RTC_ALRMAR_MNT_0 0x00001000U
  6728. #define RTC_ALRMAR_MNT_1 0x00002000U
  6729. #define RTC_ALRMAR_MNT_2 0x00004000U
  6730. #define RTC_ALRMAR_MNU 0x00000F00U
  6731. #define RTC_ALRMAR_MNU_0 0x00000100U
  6732. #define RTC_ALRMAR_MNU_1 0x00000200U
  6733. #define RTC_ALRMAR_MNU_2 0x00000400U
  6734. #define RTC_ALRMAR_MNU_3 0x00000800U
  6735. #define RTC_ALRMAR_MSK1 0x00000080U
  6736. #define RTC_ALRMAR_ST 0x00000070U
  6737. #define RTC_ALRMAR_ST_0 0x00000010U
  6738. #define RTC_ALRMAR_ST_1 0x00000020U
  6739. #define RTC_ALRMAR_ST_2 0x00000040U
  6740. #define RTC_ALRMAR_SU 0x0000000FU
  6741. #define RTC_ALRMAR_SU_0 0x00000001U
  6742. #define RTC_ALRMAR_SU_1 0x00000002U
  6743. #define RTC_ALRMAR_SU_2 0x00000004U
  6744. #define RTC_ALRMAR_SU_3 0x00000008U
  6745. /******************** Bits definition for RTC_ALRMBR register ***************/
  6746. #define RTC_ALRMBR_MSK4 0x80000000U
  6747. #define RTC_ALRMBR_WDSEL 0x40000000U
  6748. #define RTC_ALRMBR_DT 0x30000000U
  6749. #define RTC_ALRMBR_DT_0 0x10000000U
  6750. #define RTC_ALRMBR_DT_1 0x20000000U
  6751. #define RTC_ALRMBR_DU 0x0F000000U
  6752. #define RTC_ALRMBR_DU_0 0x01000000U
  6753. #define RTC_ALRMBR_DU_1 0x02000000U
  6754. #define RTC_ALRMBR_DU_2 0x04000000U
  6755. #define RTC_ALRMBR_DU_3 0x08000000U
  6756. #define RTC_ALRMBR_MSK3 0x00800000U
  6757. #define RTC_ALRMBR_PM 0x00400000U
  6758. #define RTC_ALRMBR_HT 0x00300000U
  6759. #define RTC_ALRMBR_HT_0 0x00100000U
  6760. #define RTC_ALRMBR_HT_1 0x00200000U
  6761. #define RTC_ALRMBR_HU 0x000F0000U
  6762. #define RTC_ALRMBR_HU_0 0x00010000U
  6763. #define RTC_ALRMBR_HU_1 0x00020000U
  6764. #define RTC_ALRMBR_HU_2 0x00040000U
  6765. #define RTC_ALRMBR_HU_3 0x00080000U
  6766. #define RTC_ALRMBR_MSK2 0x00008000U
  6767. #define RTC_ALRMBR_MNT 0x00007000U
  6768. #define RTC_ALRMBR_MNT_0 0x00001000U
  6769. #define RTC_ALRMBR_MNT_1 0x00002000U
  6770. #define RTC_ALRMBR_MNT_2 0x00004000U
  6771. #define RTC_ALRMBR_MNU 0x00000F00U
  6772. #define RTC_ALRMBR_MNU_0 0x00000100U
  6773. #define RTC_ALRMBR_MNU_1 0x00000200U
  6774. #define RTC_ALRMBR_MNU_2 0x00000400U
  6775. #define RTC_ALRMBR_MNU_3 0x00000800U
  6776. #define RTC_ALRMBR_MSK1 0x00000080U
  6777. #define RTC_ALRMBR_ST 0x00000070U
  6778. #define RTC_ALRMBR_ST_0 0x00000010U
  6779. #define RTC_ALRMBR_ST_1 0x00000020U
  6780. #define RTC_ALRMBR_ST_2 0x00000040U
  6781. #define RTC_ALRMBR_SU 0x0000000FU
  6782. #define RTC_ALRMBR_SU_0 0x00000001U
  6783. #define RTC_ALRMBR_SU_1 0x00000002U
  6784. #define RTC_ALRMBR_SU_2 0x00000004U
  6785. #define RTC_ALRMBR_SU_3 0x00000008U
  6786. /******************** Bits definition for RTC_WPR register ******************/
  6787. #define RTC_WPR_KEY 0x000000FFU
  6788. /******************** Bits definition for RTC_SSR register ******************/
  6789. #define RTC_SSR_SS 0x0000FFFFU
  6790. /******************** Bits definition for RTC_SHIFTR register ***************/
  6791. #define RTC_SHIFTR_SUBFS 0x00007FFFU
  6792. #define RTC_SHIFTR_ADD1S 0x80000000U
  6793. /******************** Bits definition for RTC_TSTR register *****************/
  6794. #define RTC_TSTR_PM 0x00400000U
  6795. #define RTC_TSTR_HT 0x00300000U
  6796. #define RTC_TSTR_HT_0 0x00100000U
  6797. #define RTC_TSTR_HT_1 0x00200000U
  6798. #define RTC_TSTR_HU 0x000F0000U
  6799. #define RTC_TSTR_HU_0 0x00010000U
  6800. #define RTC_TSTR_HU_1 0x00020000U
  6801. #define RTC_TSTR_HU_2 0x00040000U
  6802. #define RTC_TSTR_HU_3 0x00080000U
  6803. #define RTC_TSTR_MNT 0x00007000U
  6804. #define RTC_TSTR_MNT_0 0x00001000U
  6805. #define RTC_TSTR_MNT_1 0x00002000U
  6806. #define RTC_TSTR_MNT_2 0x00004000U
  6807. #define RTC_TSTR_MNU 0x00000F00U
  6808. #define RTC_TSTR_MNU_0 0x00000100U
  6809. #define RTC_TSTR_MNU_1 0x00000200U
  6810. #define RTC_TSTR_MNU_2 0x00000400U
  6811. #define RTC_TSTR_MNU_3 0x00000800U
  6812. #define RTC_TSTR_ST 0x00000070U
  6813. #define RTC_TSTR_ST_0 0x00000010U
  6814. #define RTC_TSTR_ST_1 0x00000020U
  6815. #define RTC_TSTR_ST_2 0x00000040U
  6816. #define RTC_TSTR_SU 0x0000000FU
  6817. #define RTC_TSTR_SU_0 0x00000001U
  6818. #define RTC_TSTR_SU_1 0x00000002U
  6819. #define RTC_TSTR_SU_2 0x00000004U
  6820. #define RTC_TSTR_SU_3 0x00000008U
  6821. /******************** Bits definition for RTC_TSDR register *****************/
  6822. #define RTC_TSDR_WDU 0x0000E000U
  6823. #define RTC_TSDR_WDU_0 0x00002000U
  6824. #define RTC_TSDR_WDU_1 0x00004000U
  6825. #define RTC_TSDR_WDU_2 0x00008000U
  6826. #define RTC_TSDR_MT 0x00001000U
  6827. #define RTC_TSDR_MU 0x00000F00U
  6828. #define RTC_TSDR_MU_0 0x00000100U
  6829. #define RTC_TSDR_MU_1 0x00000200U
  6830. #define RTC_TSDR_MU_2 0x00000400U
  6831. #define RTC_TSDR_MU_3 0x00000800U
  6832. #define RTC_TSDR_DT 0x00000030U
  6833. #define RTC_TSDR_DT_0 0x00000010U
  6834. #define RTC_TSDR_DT_1 0x00000020U
  6835. #define RTC_TSDR_DU 0x0000000FU
  6836. #define RTC_TSDR_DU_0 0x00000001U
  6837. #define RTC_TSDR_DU_1 0x00000002U
  6838. #define RTC_TSDR_DU_2 0x00000004U
  6839. #define RTC_TSDR_DU_3 0x00000008U
  6840. /******************** Bits definition for RTC_TSSSR register ****************/
  6841. #define RTC_TSSSR_SS 0x0000FFFFU
  6842. /******************** Bits definition for RTC_CAL register *****************/
  6843. #define RTC_CALR_CALP 0x00008000U
  6844. #define RTC_CALR_CALW8 0x00004000U
  6845. #define RTC_CALR_CALW16 0x00002000U
  6846. #define RTC_CALR_CALM 0x000001FFU
  6847. #define RTC_CALR_CALM_0 0x00000001U
  6848. #define RTC_CALR_CALM_1 0x00000002U
  6849. #define RTC_CALR_CALM_2 0x00000004U
  6850. #define RTC_CALR_CALM_3 0x00000008U
  6851. #define RTC_CALR_CALM_4 0x00000010U
  6852. #define RTC_CALR_CALM_5 0x00000020U
  6853. #define RTC_CALR_CALM_6 0x00000040U
  6854. #define RTC_CALR_CALM_7 0x00000080U
  6855. #define RTC_CALR_CALM_8 0x00000100U
  6856. /******************** Bits definition for RTC_TAFCR register ****************/
  6857. #define RTC_TAFCR_ALARMOUTTYPE 0x00040000U
  6858. #define RTC_TAFCR_TSINSEL 0x00020000U
  6859. #define RTC_TAFCR_TAMPINSEL 0x00010000U
  6860. #define RTC_TAFCR_TAMPPUDIS 0x00008000U
  6861. #define RTC_TAFCR_TAMPPRCH 0x00006000U
  6862. #define RTC_TAFCR_TAMPPRCH_0 0x00002000U
  6863. #define RTC_TAFCR_TAMPPRCH_1 0x00004000U
  6864. #define RTC_TAFCR_TAMPFLT 0x00001800U
  6865. #define RTC_TAFCR_TAMPFLT_0 0x00000800U
  6866. #define RTC_TAFCR_TAMPFLT_1 0x00001000U
  6867. #define RTC_TAFCR_TAMPFREQ 0x00000700U
  6868. #define RTC_TAFCR_TAMPFREQ_0 0x00000100U
  6869. #define RTC_TAFCR_TAMPFREQ_1 0x00000200U
  6870. #define RTC_TAFCR_TAMPFREQ_2 0x00000400U
  6871. #define RTC_TAFCR_TAMPTS 0x00000080U
  6872. #define RTC_TAFCR_TAMP2TRG 0x00000010U
  6873. #define RTC_TAFCR_TAMP2E 0x00000008U
  6874. #define RTC_TAFCR_TAMPIE 0x00000004U
  6875. #define RTC_TAFCR_TAMP1TRG 0x00000002U
  6876. #define RTC_TAFCR_TAMP1E 0x00000001U
  6877. /******************** Bits definition for RTC_ALRMASSR register *************/
  6878. #define RTC_ALRMASSR_MASKSS 0x0F000000U
  6879. #define RTC_ALRMASSR_MASKSS_0 0x01000000U
  6880. #define RTC_ALRMASSR_MASKSS_1 0x02000000U
  6881. #define RTC_ALRMASSR_MASKSS_2 0x04000000U
  6882. #define RTC_ALRMASSR_MASKSS_3 0x08000000U
  6883. #define RTC_ALRMASSR_SS 0x00007FFFU
  6884. /******************** Bits definition for RTC_ALRMBSSR register *************/
  6885. #define RTC_ALRMBSSR_MASKSS 0x0F000000U
  6886. #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
  6887. #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
  6888. #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
  6889. #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
  6890. #define RTC_ALRMBSSR_SS 0x00007FFFU
  6891. /******************** Bits definition for RTC_BKP0R register ****************/
  6892. #define RTC_BKP0R 0xFFFFFFFFU
  6893. /******************** Bits definition for RTC_BKP1R register ****************/
  6894. #define RTC_BKP1R 0xFFFFFFFFU
  6895. /******************** Bits definition for RTC_BKP2R register ****************/
  6896. #define RTC_BKP2R 0xFFFFFFFFU
  6897. /******************** Bits definition for RTC_BKP3R register ****************/
  6898. #define RTC_BKP3R 0xFFFFFFFFU
  6899. /******************** Bits definition for RTC_BKP4R register ****************/
  6900. #define RTC_BKP4R 0xFFFFFFFFU
  6901. /******************** Bits definition for RTC_BKP5R register ****************/
  6902. #define RTC_BKP5R 0xFFFFFFFFU
  6903. /******************** Bits definition for RTC_BKP6R register ****************/
  6904. #define RTC_BKP6R 0xFFFFFFFFU
  6905. /******************** Bits definition for RTC_BKP7R register ****************/
  6906. #define RTC_BKP7R 0xFFFFFFFFU
  6907. /******************** Bits definition for RTC_BKP8R register ****************/
  6908. #define RTC_BKP8R 0xFFFFFFFFU
  6909. /******************** Bits definition for RTC_BKP9R register ****************/
  6910. #define RTC_BKP9R 0xFFFFFFFFU
  6911. /******************** Bits definition for RTC_BKP10R register ***************/
  6912. #define RTC_BKP10R 0xFFFFFFFFU
  6913. /******************** Bits definition for RTC_BKP11R register ***************/
  6914. #define RTC_BKP11R 0xFFFFFFFFU
  6915. /******************** Bits definition for RTC_BKP12R register ***************/
  6916. #define RTC_BKP12R 0xFFFFFFFFU
  6917. /******************** Bits definition for RTC_BKP13R register ***************/
  6918. #define RTC_BKP13R 0xFFFFFFFFU
  6919. /******************** Bits definition for RTC_BKP14R register ***************/
  6920. #define RTC_BKP14R 0xFFFFFFFFU
  6921. /******************** Bits definition for RTC_BKP15R register ***************/
  6922. #define RTC_BKP15R 0xFFFFFFFFU
  6923. /******************** Bits definition for RTC_BKP16R register ***************/
  6924. #define RTC_BKP16R 0xFFFFFFFFU
  6925. /******************** Bits definition for RTC_BKP17R register ***************/
  6926. #define RTC_BKP17R 0xFFFFFFFFU
  6927. /******************** Bits definition for RTC_BKP18R register ***************/
  6928. #define RTC_BKP18R 0xFFFFFFFFU
  6929. /******************** Bits definition for RTC_BKP19R register ***************/
  6930. #define RTC_BKP19R 0xFFFFFFFFU
  6931. /******************************************************************************/
  6932. /* */
  6933. /* Serial Audio Interface */
  6934. /* */
  6935. /******************************************************************************/
  6936. /******************** Bit definition for SAI_GCR register *******************/
  6937. #define SAI_GCR_SYNCIN 0x00000003U /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  6938. #define SAI_GCR_SYNCIN_0 0x00000001U /*!<Bit 0 */
  6939. #define SAI_GCR_SYNCIN_1 0x00000002U /*!<Bit 1 */
  6940. #define SAI_GCR_SYNCOUT 0x00000030U /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  6941. #define SAI_GCR_SYNCOUT_0 0x00000010U /*!<Bit 0 */
  6942. #define SAI_GCR_SYNCOUT_1 0x00000020U /*!<Bit 1 */
  6943. /******************* Bit definition for SAI_xCR1 register *******************/
  6944. #define SAI_xCR1_MODE 0x00000003U /*!<MODE[1:0] bits (Audio Block Mode) */
  6945. #define SAI_xCR1_MODE_0 0x00000001U /*!<Bit 0 */
  6946. #define SAI_xCR1_MODE_1 0x00000002U /*!<Bit 1 */
  6947. #define SAI_xCR1_PRTCFG 0x0000000CU /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  6948. #define SAI_xCR1_PRTCFG_0 0x00000004U /*!<Bit 0 */
  6949. #define SAI_xCR1_PRTCFG_1 0x00000008U /*!<Bit 1 */
  6950. #define SAI_xCR1_DS 0x000000E0U /*!<DS[1:0] bits (Data Size) */
  6951. #define SAI_xCR1_DS_0 0x00000020U /*!<Bit 0 */
  6952. #define SAI_xCR1_DS_1 0x00000040U /*!<Bit 1 */
  6953. #define SAI_xCR1_DS_2 0x00000080U /*!<Bit 2 */
  6954. #define SAI_xCR1_LSBFIRST 0x00000100U /*!<LSB First Configuration */
  6955. #define SAI_xCR1_CKSTR 0x00000200U /*!<ClocK STRobing edge */
  6956. #define SAI_xCR1_SYNCEN 0x00000C00U /*!<SYNCEN[1:0](SYNChronization ENable) */
  6957. #define SAI_xCR1_SYNCEN_0 0x00000400U /*!<Bit 0 */
  6958. #define SAI_xCR1_SYNCEN_1 0x00000800U /*!<Bit 1 */
  6959. #define SAI_xCR1_MONO 0x00001000U /*!<Mono mode */
  6960. #define SAI_xCR1_OUTDRIV 0x00002000U /*!<Output Drive */
  6961. #define SAI_xCR1_SAIEN 0x00010000U /*!<Audio Block enable */
  6962. #define SAI_xCR1_DMAEN 0x00020000U /*!<DMA enable */
  6963. #define SAI_xCR1_NODIV 0x00080000U /*!<No Divider Configuration */
  6964. #define SAI_xCR1_MCKDIV 0x00F00000U /*!<MCKDIV[3:0] (Master ClocK Divider) */
  6965. #define SAI_xCR1_MCKDIV_0 0x00100000U /*!<Bit 0 */
  6966. #define SAI_xCR1_MCKDIV_1 0x00200000U /*!<Bit 1 */
  6967. #define SAI_xCR1_MCKDIV_2 0x00400000U /*!<Bit 2 */
  6968. #define SAI_xCR1_MCKDIV_3 0x00800000U /*!<Bit 3 */
  6969. /******************* Bit definition for SAI_xCR2 register *******************/
  6970. #define SAI_xCR2_FTH 0x00000007U /*!<FTH[2:0](Fifo THreshold) */
  6971. #define SAI_xCR2_FTH_0 0x00000001U /*!<Bit 0 */
  6972. #define SAI_xCR2_FTH_1 0x00000002U /*!<Bit 1 */
  6973. #define SAI_xCR2_FTH_2 0x00000004U /*!<Bit 2 */
  6974. #define SAI_xCR2_FFLUSH 0x00000008U /*!<Fifo FLUSH */
  6975. #define SAI_xCR2_TRIS 0x00000010U /*!<TRIState Management on data line */
  6976. #define SAI_xCR2_MUTE 0x00000020U /*!<Mute mode */
  6977. #define SAI_xCR2_MUTEVAL 0x00000040U /*!<Muate value */
  6978. #define SAI_xCR2_MUTECNT 0x00001F80U /*!<MUTECNT[5:0] (MUTE counter) */
  6979. #define SAI_xCR2_MUTECNT_0 0x00000080U /*!<Bit 0 */
  6980. #define SAI_xCR2_MUTECNT_1 0x00000100U /*!<Bit 1 */
  6981. #define SAI_xCR2_MUTECNT_2 0x00000200U /*!<Bit 2 */
  6982. #define SAI_xCR2_MUTECNT_3 0x00000400U /*!<Bit 3 */
  6983. #define SAI_xCR2_MUTECNT_4 0x00000800U /*!<Bit 4 */
  6984. #define SAI_xCR2_MUTECNT_5 0x00001000U /*!<Bit 5 */
  6985. #define SAI_xCR2_CPL 0x00002000U /*!< Complement Bit */
  6986. #define SAI_xCR2_COMP 0x0000C000U /*!<COMP[1:0] (Companding mode) */
  6987. #define SAI_xCR2_COMP_0 0x00004000U /*!<Bit 0 */
  6988. #define SAI_xCR2_COMP_1 0x00008000U /*!<Bit 1 */
  6989. /****************** Bit definition for SAI_xFRCR register *******************/
  6990. #define SAI_xFRCR_FRL 0x000000FFU /*!<FRL[1:0](Frame length) */
  6991. #define SAI_xFRCR_FRL_0 0x00000001U /*!<Bit 0 */
  6992. #define SAI_xFRCR_FRL_1 0x00000002U /*!<Bit 1 */
  6993. #define SAI_xFRCR_FRL_2 0x00000004U /*!<Bit 2 */
  6994. #define SAI_xFRCR_FRL_3 0x00000008U /*!<Bit 3 */
  6995. #define SAI_xFRCR_FRL_4 0x00000010U /*!<Bit 4 */
  6996. #define SAI_xFRCR_FRL_5 0x00000020U /*!<Bit 5 */
  6997. #define SAI_xFRCR_FRL_6 0x00000040U /*!<Bit 6 */
  6998. #define SAI_xFRCR_FRL_7 0x00000080U /*!<Bit 7 */
  6999. #define SAI_xFRCR_FSALL 0x00007F00U /*!<FRL[1:0] (Frame synchronization active level length) */
  7000. #define SAI_xFRCR_FSALL_0 0x00000100U /*!<Bit 0 */
  7001. #define SAI_xFRCR_FSALL_1 0x00000200U /*!<Bit 1 */
  7002. #define SAI_xFRCR_FSALL_2 0x00000400U /*!<Bit 2 */
  7003. #define SAI_xFRCR_FSALL_3 0x00000800U /*!<Bit 3 */
  7004. #define SAI_xFRCR_FSALL_4 0x00001000U /*!<Bit 4 */
  7005. #define SAI_xFRCR_FSALL_5 0x00002000U /*!<Bit 5 */
  7006. #define SAI_xFRCR_FSALL_6 0x00004000U /*!<Bit 6 */
  7007. #define SAI_xFRCR_FSDEF 0x00010000U /*!< Frame Synchronization Definition */
  7008. #define SAI_xFRCR_FSPOL 0x00020000U /*!<Frame Synchronization POLarity */
  7009. #define SAI_xFRCR_FSOFF 0x00040000U /*!<Frame Synchronization OFFset */
  7010. /* Legacy defines */
  7011. #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
  7012. /****************** Bit definition for SAI_xSLOTR register *******************/
  7013. #define SAI_xSLOTR_FBOFF 0x0000001FU /*!<FRL[4:0](First Bit Offset) */
  7014. #define SAI_xSLOTR_FBOFF_0 0x00000001U /*!<Bit 0 */
  7015. #define SAI_xSLOTR_FBOFF_1 0x00000002U /*!<Bit 1 */
  7016. #define SAI_xSLOTR_FBOFF_2 0x00000004U /*!<Bit 2 */
  7017. #define SAI_xSLOTR_FBOFF_3 0x00000008U /*!<Bit 3 */
  7018. #define SAI_xSLOTR_FBOFF_4 0x00000010U /*!<Bit 4 */
  7019. #define SAI_xSLOTR_SLOTSZ 0x000000C0U /*!<SLOTSZ[1:0] (Slot size) */
  7020. #define SAI_xSLOTR_SLOTSZ_0 0x00000040U /*!<Bit 0 */
  7021. #define SAI_xSLOTR_SLOTSZ_1 0x00000080U /*!<Bit 1 */
  7022. #define SAI_xSLOTR_NBSLOT 0x00000F00U /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  7023. #define SAI_xSLOTR_NBSLOT_0 0x00000100U /*!<Bit 0 */
  7024. #define SAI_xSLOTR_NBSLOT_1 0x00000200U /*!<Bit 1 */
  7025. #define SAI_xSLOTR_NBSLOT_2 0x00000400U /*!<Bit 2 */
  7026. #define SAI_xSLOTR_NBSLOT_3 0x00000800U /*!<Bit 3 */
  7027. #define SAI_xSLOTR_SLOTEN 0xFFFF0000U /*!<SLOTEN[15:0] (Slot Enable) */
  7028. /******************* Bit definition for SAI_xIMR register *******************/
  7029. #define SAI_xIMR_OVRUDRIE 0x00000001U /*!<Overrun underrun interrupt enable */
  7030. #define SAI_xIMR_MUTEDETIE 0x00000002U /*!<Mute detection interrupt enable */
  7031. #define SAI_xIMR_WCKCFGIE 0x00000004U /*!<Wrong Clock Configuration interrupt enable */
  7032. #define SAI_xIMR_FREQIE 0x00000008U /*!<FIFO request interrupt enable */
  7033. #define SAI_xIMR_CNRDYIE 0x00000010U /*!<Codec not ready interrupt enable */
  7034. #define SAI_xIMR_AFSDETIE 0x00000020U /*!<Anticipated frame synchronization detection interrupt enable */
  7035. #define SAI_xIMR_LFSDETIE 0x00000040U /*!<Late frame synchronization detection interrupt enable */
  7036. /******************** Bit definition for SAI_xSR register *******************/
  7037. #define SAI_xSR_OVRUDR 0x00000001U /*!<Overrun underrun */
  7038. #define SAI_xSR_MUTEDET 0x00000002U /*!<Mute detection */
  7039. #define SAI_xSR_WCKCFG 0x00000004U /*!<Wrong Clock Configuration */
  7040. #define SAI_xSR_FREQ 0x00000008U /*!<FIFO request */
  7041. #define SAI_xSR_CNRDY 0x00000010U /*!<Codec not ready */
  7042. #define SAI_xSR_AFSDET 0x00000020U /*!<Anticipated frame synchronization detection */
  7043. #define SAI_xSR_LFSDET 0x00000040U /*!<Late frame synchronization detection */
  7044. #define SAI_xSR_FLVL 0x00070000U /*!<FLVL[2:0] (FIFO Level Threshold) */
  7045. #define SAI_xSR_FLVL_0 0x00010000U /*!<Bit 0 */
  7046. #define SAI_xSR_FLVL_1 0x00020000U /*!<Bit 1 */
  7047. #define SAI_xSR_FLVL_2 0x00040000U /*!<Bit 2 */
  7048. /****************** Bit definition for SAI_xCLRFR register ******************/
  7049. #define SAI_xCLRFR_COVRUDR 0x00000001U /*!<Clear Overrun underrun */
  7050. #define SAI_xCLRFR_CMUTEDET 0x00000002U /*!<Clear Mute detection */
  7051. #define SAI_xCLRFR_CWCKCFG 0x00000004U /*!<Clear Wrong Clock Configuration */
  7052. #define SAI_xCLRFR_CFREQ 0x00000008U /*!<Clear FIFO request */
  7053. #define SAI_xCLRFR_CCNRDY 0x00000010U /*!<Clear Codec not ready */
  7054. #define SAI_xCLRFR_CAFSDET 0x00000020U /*!<Clear Anticipated frame synchronization detection */
  7055. #define SAI_xCLRFR_CLFSDET 0x00000040U /*!<Clear Late frame synchronization detection */
  7056. /****************** Bit definition for SAI_xDR register ******************/
  7057. #define SAI_xDR_DATA 0xFFFFFFFFU
  7058. /******************************************************************************/
  7059. /* */
  7060. /* SD host Interface */
  7061. /* */
  7062. /******************************************************************************/
  7063. /****************** Bit definition for SDIO_POWER register ******************/
  7064. #define SDIO_POWER_PWRCTRL 0x03U /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  7065. #define SDIO_POWER_PWRCTRL_0 0x01U /*!<Bit 0 */
  7066. #define SDIO_POWER_PWRCTRL_1 0x02U /*!<Bit 1 */
  7067. /****************** Bit definition for SDIO_CLKCR register ******************/
  7068. #define SDIO_CLKCR_CLKDIV 0x00FFU /*!<Clock divide factor */
  7069. #define SDIO_CLKCR_CLKEN 0x0100U /*!<Clock enable bit */
  7070. #define SDIO_CLKCR_PWRSAV 0x0200U /*!<Power saving configuration bit */
  7071. #define SDIO_CLKCR_BYPASS 0x0400U /*!<Clock divider bypass enable bit */
  7072. #define SDIO_CLKCR_WIDBUS 0x1800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  7073. #define SDIO_CLKCR_WIDBUS_0 0x0800U /*!<Bit 0 */
  7074. #define SDIO_CLKCR_WIDBUS_1 0x1000U /*!<Bit 1 */
  7075. #define SDIO_CLKCR_NEGEDGE 0x2000U /*!<SDIO_CK dephasing selection bit */
  7076. #define SDIO_CLKCR_HWFC_EN 0x4000U /*!<HW Flow Control enable */
  7077. /******************* Bit definition for SDIO_ARG register *******************/
  7078. #define SDIO_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */
  7079. /******************* Bit definition for SDIO_CMD register *******************/
  7080. #define SDIO_CMD_CMDINDEX 0x003FU /*!<Command Index */
  7081. #define SDIO_CMD_WAITRESP 0x00C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */
  7082. #define SDIO_CMD_WAITRESP_0 0x0040U /*!< Bit 0 */
  7083. #define SDIO_CMD_WAITRESP_1 0x0080U /*!< Bit 1 */
  7084. #define SDIO_CMD_WAITINT 0x0100U /*!<CPSM Waits for Interrupt Request */
  7085. #define SDIO_CMD_WAITPEND 0x0200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  7086. #define SDIO_CMD_CPSMEN 0x0400U /*!<Command path state machine (CPSM) Enable bit */
  7087. #define SDIO_CMD_SDIOSUSPEND 0x0800U /*!<SD I/O suspend command */
  7088. /***************** Bit definition for SDIO_RESPCMD register *****************/
  7089. #define SDIO_RESPCMD_RESPCMD 0x3FU /*!<Response command index */
  7090. /****************** Bit definition for SDIO_RESP0 register ******************/
  7091. #define SDIO_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */
  7092. /****************** Bit definition for SDIO_RESP1 register ******************/
  7093. #define SDIO_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */
  7094. /****************** Bit definition for SDIO_RESP2 register ******************/
  7095. #define SDIO_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */
  7096. /****************** Bit definition for SDIO_RESP3 register ******************/
  7097. #define SDIO_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */
  7098. /****************** Bit definition for SDIO_RESP4 register ******************/
  7099. #define SDIO_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */
  7100. /****************** Bit definition for SDIO_DTIMER register *****************/
  7101. #define SDIO_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */
  7102. /****************** Bit definition for SDIO_DLEN register *******************/
  7103. #define SDIO_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */
  7104. /****************** Bit definition for SDIO_DCTRL register ******************/
  7105. #define SDIO_DCTRL_DTEN 0x0001U /*!<Data transfer enabled bit */
  7106. #define SDIO_DCTRL_DTDIR 0x0002U /*!<Data transfer direction selection */
  7107. #define SDIO_DCTRL_DTMODE 0x0004U /*!<Data transfer mode selection */
  7108. #define SDIO_DCTRL_DMAEN 0x0008U /*!<DMA enabled bit */
  7109. #define SDIO_DCTRL_DBLOCKSIZE 0x00F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  7110. #define SDIO_DCTRL_DBLOCKSIZE_0 0x0010U /*!<Bit 0 */
  7111. #define SDIO_DCTRL_DBLOCKSIZE_1 0x0020U /*!<Bit 1 */
  7112. #define SDIO_DCTRL_DBLOCKSIZE_2 0x0040U /*!<Bit 2 */
  7113. #define SDIO_DCTRL_DBLOCKSIZE_3 0x0080U /*!<Bit 3 */
  7114. #define SDIO_DCTRL_RWSTART 0x0100U /*!<Read wait start */
  7115. #define SDIO_DCTRL_RWSTOP 0x0200U /*!<Read wait stop */
  7116. #define SDIO_DCTRL_RWMOD 0x0400U /*!<Read wait mode */
  7117. #define SDIO_DCTRL_SDIOEN 0x0800U /*!<SD I/O enable functions */
  7118. /****************** Bit definition for SDIO_DCOUNT register *****************/
  7119. #define SDIO_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */
  7120. /****************** Bit definition for SDIO_STA register ********************/
  7121. #define SDIO_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */
  7122. #define SDIO_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */
  7123. #define SDIO_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */
  7124. #define SDIO_STA_DTIMEOUT 0x00000008U /*!<Data timeout */
  7125. #define SDIO_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */
  7126. #define SDIO_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */
  7127. #define SDIO_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */
  7128. #define SDIO_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */
  7129. #define SDIO_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */
  7130. #define SDIO_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */
  7131. #define SDIO_STA_CMDACT 0x00000800U /*!<Command transfer in progress */
  7132. #define SDIO_STA_TXACT 0x00001000U /*!<Data transmit in progress */
  7133. #define SDIO_STA_RXACT 0x00002000U /*!<Data receive in progress */
  7134. #define SDIO_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  7135. #define SDIO_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  7136. #define SDIO_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */
  7137. #define SDIO_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */
  7138. #define SDIO_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */
  7139. #define SDIO_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */
  7140. #define SDIO_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */
  7141. #define SDIO_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */
  7142. #define SDIO_STA_SDIOIT 0x00400000U /*!<SDIO interrupt received */
  7143. /******************* Bit definition for SDIO_ICR register *******************/
  7144. #define SDIO_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */
  7145. #define SDIO_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */
  7146. #define SDIO_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */
  7147. #define SDIO_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */
  7148. #define SDIO_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */
  7149. #define SDIO_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */
  7150. #define SDIO_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */
  7151. #define SDIO_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */
  7152. #define SDIO_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */
  7153. #define SDIO_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */
  7154. #define SDIO_ICR_SDIOITC 0x00400000U /*!<SDIOIT flag clear bit */
  7155. /****************** Bit definition for SDIO_MASK register *******************/
  7156. #define SDIO_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */
  7157. #define SDIO_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */
  7158. #define SDIO_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */
  7159. #define SDIO_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */
  7160. #define SDIO_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */
  7161. #define SDIO_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */
  7162. #define SDIO_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */
  7163. #define SDIO_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */
  7164. #define SDIO_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */
  7165. #define SDIO_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */
  7166. #define SDIO_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */
  7167. #define SDIO_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */
  7168. #define SDIO_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */
  7169. #define SDIO_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */
  7170. #define SDIO_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */
  7171. #define SDIO_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */
  7172. #define SDIO_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */
  7173. #define SDIO_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */
  7174. #define SDIO_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */
  7175. #define SDIO_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */
  7176. #define SDIO_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */
  7177. #define SDIO_MASK_SDIOITIE 0x00400000U /*!<SDIO Mode Interrupt Received interrupt Enable */
  7178. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  7179. #define SDIO_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */
  7180. /****************** Bit definition for SDIO_FIFO register *******************/
  7181. #define SDIO_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */
  7182. /******************************************************************************/
  7183. /* */
  7184. /* Serial Peripheral Interface */
  7185. /* */
  7186. /******************************************************************************/
  7187. /******************* Bit definition for SPI_CR1 register ********************/
  7188. #define SPI_CR1_CPHA 0x00000001U /*!<Clock Phase */
  7189. #define SPI_CR1_CPOL 0x00000002U /*!<Clock Polarity */
  7190. #define SPI_CR1_MSTR 0x00000004U /*!<Master Selection */
  7191. #define SPI_CR1_BR 0x00000038U /*!<BR[2:0] bits (Baud Rate Control) */
  7192. #define SPI_CR1_BR_0 0x00000008U /*!<Bit 0 */
  7193. #define SPI_CR1_BR_1 0x00000010U /*!<Bit 1 */
  7194. #define SPI_CR1_BR_2 0x00000020U /*!<Bit 2 */
  7195. #define SPI_CR1_SPE 0x00000040U /*!<SPI Enable */
  7196. #define SPI_CR1_LSBFIRST 0x00000080U /*!<Frame Format */
  7197. #define SPI_CR1_SSI 0x00000100U /*!<Internal slave select */
  7198. #define SPI_CR1_SSM 0x00000200U /*!<Software slave management */
  7199. #define SPI_CR1_RXONLY 0x00000400U /*!<Receive only */
  7200. #define SPI_CR1_DFF 0x00000800U /*!<Data Frame Format */
  7201. #define SPI_CR1_CRCNEXT 0x00001000U /*!<Transmit CRC next */
  7202. #define SPI_CR1_CRCEN 0x00002000U /*!<Hardware CRC calculation enable */
  7203. #define SPI_CR1_BIDIOE 0x00004000U /*!<Output enable in bidirectional mode */
  7204. #define SPI_CR1_BIDIMODE 0x00008000U /*!<Bidirectional data mode enable */
  7205. /******************* Bit definition for SPI_CR2 register ********************/
  7206. #define SPI_CR2_RXDMAEN 0x00000001U /*!<Rx Buffer DMA Enable */
  7207. #define SPI_CR2_TXDMAEN 0x00000002U /*!<Tx Buffer DMA Enable */
  7208. #define SPI_CR2_SSOE 0x00000004U /*!<SS Output Enable */
  7209. #define SPI_CR2_FRF 0x00000010U /*!<Frame Format */
  7210. #define SPI_CR2_ERRIE 0x00000020U /*!<Error Interrupt Enable */
  7211. #define SPI_CR2_RXNEIE 0x00000040U /*!<RX buffer Not Empty Interrupt Enable */
  7212. #define SPI_CR2_TXEIE 0x00000080U /*!<Tx buffer Empty Interrupt Enable */
  7213. /******************** Bit definition for SPI_SR register ********************/
  7214. #define SPI_SR_RXNE 0x00000001U /*!<Receive buffer Not Empty */
  7215. #define SPI_SR_TXE 0x00000002U /*!<Transmit buffer Empty */
  7216. #define SPI_SR_CHSIDE 0x00000004U /*!<Channel side */
  7217. #define SPI_SR_UDR 0x00000008U /*!<Underrun flag */
  7218. #define SPI_SR_CRCERR 0x00000010U /*!<CRC Error flag */
  7219. #define SPI_SR_MODF 0x00000020U /*!<Mode fault */
  7220. #define SPI_SR_OVR 0x00000040U /*!<Overrun flag */
  7221. #define SPI_SR_BSY 0x00000080U /*!<Busy flag */
  7222. #define SPI_SR_FRE 0x00000100U /*!<Frame format error flag */
  7223. /******************** Bit definition for SPI_DR register ********************/
  7224. #define SPI_DR_DR 0x0000FFFFU /*!<Data Register */
  7225. /******************* Bit definition for SPI_CRCPR register ******************/
  7226. #define SPI_CRCPR_CRCPOLY 0x0000FFFFU /*!<CRC polynomial register */
  7227. /****************** Bit definition for SPI_RXCRCR register ******************/
  7228. #define SPI_RXCRCR_RXCRC 0x0000FFFFU /*!<Rx CRC Register */
  7229. /****************** Bit definition for SPI_TXCRCR register ******************/
  7230. #define SPI_TXCRCR_TXCRC 0x0000FFFFU /*!<Tx CRC Register */
  7231. /****************** Bit definition for SPI_I2SCFGR register *****************/
  7232. #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */
  7233. #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */
  7234. #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */
  7235. #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */
  7236. #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */
  7237. #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */
  7238. #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */
  7239. #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */
  7240. #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */
  7241. #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  7242. #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */
  7243. #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */
  7244. #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */
  7245. #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */
  7246. #define SPI_I2SCFGR_ASTRTEN 0x00001000U /*!<Asynchronous start enable */
  7247. /****************** Bit definition for SPI_I2SPR register *******************/
  7248. #define SPI_I2SPR_I2SDIV 0x000000FFU /*!<I2S Linear prescaler */
  7249. #define SPI_I2SPR_ODD 0x00000100U /*!<Odd factor for the prescaler */
  7250. #define SPI_I2SPR_MCKOE 0x00000200U /*!<Master Clock Output Enable */
  7251. /******************************************************************************/
  7252. /* */
  7253. /* SYSCFG */
  7254. /* */
  7255. /******************************************************************************/
  7256. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  7257. #define SYSCFG_MEMRMP_MEM_MODE 0x00000007U /*!< SYSCFG_Memory Remap Config */
  7258. #define SYSCFG_MEMRMP_MEM_MODE_0 0x00000001U
  7259. #define SYSCFG_MEMRMP_MEM_MODE_1 0x00000002U
  7260. #define SYSCFG_MEMRMP_MEM_MODE_2 0x00000004U
  7261. #define SYSCFG_MEMRMP_UFB_MODE 0x00000100U /*!< User Flash Bank mode */
  7262. #define SYSCFG_SWP_FMC 0x00000C00U /*!< FMC memory mapping swap */
  7263. /****************** Bit definition for SYSCFG_PMC register ******************/
  7264. #define SYSCFG_PMC_ADCxDC2 0x00070000U /*!< Refer to AN4073 on how to use this bit */
  7265. #define SYSCFG_PMC_ADC1DC2 0x00010000U /*!< Refer to AN4073 on how to use this bit */
  7266. #define SYSCFG_PMC_ADC2DC2 0x00020000U /*!< Refer to AN4073 on how to use this bit */
  7267. #define SYSCFG_PMC_ADC3DC2 0x00040000U /*!< Refer to AN4073 on how to use this bit */
  7268. #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U /*!<Ethernet PHY interface selection */
  7269. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  7270. #define SYSCFG_EXTICR1_EXTI0 0x000FU /*!<EXTI 0 configuration */
  7271. #define SYSCFG_EXTICR1_EXTI1 0x00F0U /*!<EXTI 1 configuration */
  7272. #define SYSCFG_EXTICR1_EXTI2 0x0F00U /*!<EXTI 2 configuration */
  7273. #define SYSCFG_EXTICR1_EXTI3 0xF000U /*!<EXTI 3 configuration */
  7274. /**
  7275. * @brief EXTI0 configuration
  7276. */
  7277. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  7278. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  7279. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  7280. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  7281. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  7282. #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PF[0] pin */
  7283. #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PG[0] pin */
  7284. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  7285. #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U /*!<PI[0] pin */
  7286. #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U /*!<PJ[0] pin */
  7287. #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU /*!<PK[0] pin */
  7288. /**
  7289. * @brief EXTI1 configuration
  7290. */
  7291. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  7292. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  7293. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  7294. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  7295. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  7296. #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PF[1] pin */
  7297. #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PG[1] pin */
  7298. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  7299. #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U /*!<PI[1] pin */
  7300. #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U /*!<PJ[1] pin */
  7301. #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U /*!<PK[1] pin */
  7302. /**
  7303. * @brief EXTI2 configuration
  7304. */
  7305. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  7306. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  7307. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  7308. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  7309. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  7310. #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PF[2] pin */
  7311. #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PG[2] pin */
  7312. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  7313. #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U /*!<PI[2] pin */
  7314. #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U /*!<PJ[2] pin */
  7315. #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U /*!<PK[2] pin */
  7316. /**
  7317. * @brief EXTI3 configuration
  7318. */
  7319. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  7320. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  7321. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  7322. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  7323. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  7324. #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PF[3] pin */
  7325. #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PG[3] pin */
  7326. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  7327. #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U /*!<PI[3] pin */
  7328. #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U /*!<PJ[3] pin */
  7329. #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U /*!<PK[3] pin */
  7330. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  7331. #define SYSCFG_EXTICR2_EXTI4 0x000FU /*!<EXTI 4 configuration */
  7332. #define SYSCFG_EXTICR2_EXTI5 0x00F0U /*!<EXTI 5 configuration */
  7333. #define SYSCFG_EXTICR2_EXTI6 0x0F00U /*!<EXTI 6 configuration */
  7334. #define SYSCFG_EXTICR2_EXTI7 0xF000U /*!<EXTI 7 configuration */
  7335. /**
  7336. * @brief EXTI4 configuration
  7337. */
  7338. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  7339. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  7340. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  7341. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  7342. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  7343. #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PF[4] pin */
  7344. #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PG[4] pin */
  7345. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  7346. #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U /*!<PI[4] pin */
  7347. #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U /*!<PJ[4] pin */
  7348. #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU /*!<PK[4] pin */
  7349. /**
  7350. * @brief EXTI5 configuration
  7351. */
  7352. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  7353. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  7354. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  7355. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  7356. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  7357. #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PF[5] pin */
  7358. #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PG[5] pin */
  7359. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  7360. #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U /*!<PI[5] pin */
  7361. #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U /*!<PJ[5] pin */
  7362. #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U /*!<PK[5] pin */
  7363. /**
  7364. * @brief EXTI6 configuration
  7365. */
  7366. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  7367. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  7368. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  7369. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  7370. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  7371. #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PF[6] pin */
  7372. #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PG[6] pin */
  7373. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  7374. #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U /*!<PI[6] pin */
  7375. #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U /*!<PJ[6] pin */
  7376. #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U /*!<PK[6] pin */
  7377. /**
  7378. * @brief EXTI7 configuration
  7379. */
  7380. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  7381. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  7382. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  7383. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  7384. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  7385. #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PF[7] pin */
  7386. #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PG[7] pin */
  7387. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  7388. #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U /*!<PI[7] pin */
  7389. #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U /*!<PJ[7] pin */
  7390. #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U /*!<PK[7] pin */
  7391. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  7392. #define SYSCFG_EXTICR3_EXTI8 0x000FU /*!<EXTI 8 configuration */
  7393. #define SYSCFG_EXTICR3_EXTI9 0x00F0U /*!<EXTI 9 configuration */
  7394. #define SYSCFG_EXTICR3_EXTI10 0x0F00U /*!<EXTI 10 configuration */
  7395. #define SYSCFG_EXTICR3_EXTI11 0xF000U /*!<EXTI 11 configuration */
  7396. /**
  7397. * @brief EXTI8 configuration
  7398. */
  7399. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  7400. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  7401. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  7402. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  7403. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  7404. #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PF[8] pin */
  7405. #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PG[8] pin */
  7406. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  7407. #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U /*!<PI[8] pin */
  7408. #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U /*!<PJ[8] pin */
  7409. /**
  7410. * @brief EXTI9 configuration
  7411. */
  7412. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  7413. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  7414. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  7415. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  7416. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  7417. #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PF[9] pin */
  7418. #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PG[9] pin */
  7419. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  7420. #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U /*!<PI[9] pin */
  7421. #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U /*!<PJ[9] pin */
  7422. /**
  7423. * @brief EXTI10 configuration
  7424. */
  7425. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  7426. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  7427. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  7428. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  7429. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  7430. #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PF[10] pin */
  7431. #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PG[10] pin */
  7432. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  7433. #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U /*!<PI[10] pin */
  7434. #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U /*!<PJ[10] pin */
  7435. /**
  7436. * @brief EXTI11 configuration
  7437. */
  7438. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  7439. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  7440. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  7441. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  7442. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  7443. #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PF[11] pin */
  7444. #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PG[11] pin */
  7445. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  7446. #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U /*!<PI[11] pin */
  7447. #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U /*!<PJ[11] pin */
  7448. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  7449. #define SYSCFG_EXTICR4_EXTI12 0x000FU /*!<EXTI 12 configuration */
  7450. #define SYSCFG_EXTICR4_EXTI13 0x00F0U /*!<EXTI 13 configuration */
  7451. #define SYSCFG_EXTICR4_EXTI14 0x0F00U /*!<EXTI 14 configuration */
  7452. #define SYSCFG_EXTICR4_EXTI15 0xF000U /*!<EXTI 15 configuration */
  7453. /**
  7454. * @brief EXTI12 configuration
  7455. */
  7456. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  7457. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  7458. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  7459. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  7460. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  7461. #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PF[12] pin */
  7462. #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PG[12] pin */
  7463. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  7464. #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U /*!<PI[12] pin */
  7465. #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U /*!<PJ[12] pin */
  7466. /**
  7467. * @brief EXTI13 configuration
  7468. */
  7469. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  7470. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  7471. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  7472. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  7473. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  7474. #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PF[13] pin */
  7475. #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PG[13] pin */
  7476. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  7477. #define SYSCFG_EXTICR4_EXTI13_PI 0x0008U /*!<PI[13] pin */
  7478. #define SYSCFG_EXTICR4_EXTI13_PJ 0x0009U /*!<PJ[13] pin */
  7479. /**
  7480. * @brief EXTI14 configuration
  7481. */
  7482. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  7483. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  7484. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  7485. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  7486. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  7487. #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PF[14] pin */
  7488. #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PG[14] pin */
  7489. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  7490. #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U /*!<PI[14] pin */
  7491. #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U /*!<PJ[14] pin */
  7492. /**
  7493. * @brief EXTI15 configuration
  7494. */
  7495. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  7496. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  7497. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  7498. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  7499. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  7500. #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */
  7501. #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */
  7502. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  7503. #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U /*!<PI[15] pin */
  7504. #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U /*!<PJ[15] pin */
  7505. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  7506. #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell ready flag */
  7507. #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell power-down */
  7508. /******************************************************************************/
  7509. /* */
  7510. /* TIM */
  7511. /* */
  7512. /******************************************************************************/
  7513. /******************* Bit definition for TIM_CR1 register ********************/
  7514. #define TIM_CR1_CEN 0x0001U /*!<Counter enable */
  7515. #define TIM_CR1_UDIS 0x0002U /*!<Update disable */
  7516. #define TIM_CR1_URS 0x0004U /*!<Update request source */
  7517. #define TIM_CR1_OPM 0x0008U /*!<One pulse mode */
  7518. #define TIM_CR1_DIR 0x0010U /*!<Direction */
  7519. #define TIM_CR1_CMS 0x0060U /*!<CMS[1:0] bits (Center-aligned mode selection) */
  7520. #define TIM_CR1_CMS_0 0x0020U /*!<Bit 0 */
  7521. #define TIM_CR1_CMS_1 0x0040U /*!<Bit 1 */
  7522. #define TIM_CR1_ARPE 0x0080U /*!<Auto-reload preload enable */
  7523. #define TIM_CR1_CKD 0x0300U /*!<CKD[1:0] bits (clock division) */
  7524. #define TIM_CR1_CKD_0 0x0100U /*!<Bit 0 */
  7525. #define TIM_CR1_CKD_1 0x0200U /*!<Bit 1 */
  7526. /******************* Bit definition for TIM_CR2 register ********************/
  7527. #define TIM_CR2_CCPC 0x0001U /*!<Capture/Compare Preloaded Control */
  7528. #define TIM_CR2_CCUS 0x0004U /*!<Capture/Compare Control Update Selection */
  7529. #define TIM_CR2_CCDS 0x0008U /*!<Capture/Compare DMA Selection */
  7530. #define TIM_CR2_MMS 0x0070U /*!<MMS[2:0] bits (Master Mode Selection) */
  7531. #define TIM_CR2_MMS_0 0x0010U /*!<Bit 0 */
  7532. #define TIM_CR2_MMS_1 0x0020U /*!<Bit 1 */
  7533. #define TIM_CR2_MMS_2 0x0040U /*!<Bit 2 */
  7534. #define TIM_CR2_TI1S 0x0080U /*!<TI1 Selection */
  7535. #define TIM_CR2_OIS1 0x0100U /*!<Output Idle state 1 (OC1 output) */
  7536. #define TIM_CR2_OIS1N 0x0200U /*!<Output Idle state 1 (OC1N output) */
  7537. #define TIM_CR2_OIS2 0x0400U /*!<Output Idle state 2 (OC2 output) */
  7538. #define TIM_CR2_OIS2N 0x0800U /*!<Output Idle state 2 (OC2N output) */
  7539. #define TIM_CR2_OIS3 0x1000U /*!<Output Idle state 3 (OC3 output) */
  7540. #define TIM_CR2_OIS3N 0x2000U /*!<Output Idle state 3 (OC3N output) */
  7541. #define TIM_CR2_OIS4 0x4000U /*!<Output Idle state 4 (OC4 output) */
  7542. /******************* Bit definition for TIM_SMCR register *******************/
  7543. #define TIM_SMCR_SMS 0x0007U /*!<SMS[2:0] bits (Slave mode selection) */
  7544. #define TIM_SMCR_SMS_0 0x0001U /*!<Bit 0 */
  7545. #define TIM_SMCR_SMS_1 0x0002U /*!<Bit 1 */
  7546. #define TIM_SMCR_SMS_2 0x0004U /*!<Bit 2 */
  7547. #define TIM_SMCR_TS 0x0070U /*!<TS[2:0] bits (Trigger selection) */
  7548. #define TIM_SMCR_TS_0 0x0010U /*!<Bit 0 */
  7549. #define TIM_SMCR_TS_1 0x0020U /*!<Bit 1 */
  7550. #define TIM_SMCR_TS_2 0x0040U /*!<Bit 2 */
  7551. #define TIM_SMCR_MSM 0x0080U /*!<Master/slave mode */
  7552. #define TIM_SMCR_ETF 0x0F00U /*!<ETF[3:0] bits (External trigger filter) */
  7553. #define TIM_SMCR_ETF_0 0x0100U /*!<Bit 0 */
  7554. #define TIM_SMCR_ETF_1 0x0200U /*!<Bit 1 */
  7555. #define TIM_SMCR_ETF_2 0x0400U /*!<Bit 2 */
  7556. #define TIM_SMCR_ETF_3 0x0800U /*!<Bit 3 */
  7557. #define TIM_SMCR_ETPS 0x3000U /*!<ETPS[1:0] bits (External trigger prescaler) */
  7558. #define TIM_SMCR_ETPS_0 0x1000U /*!<Bit 0 */
  7559. #define TIM_SMCR_ETPS_1 0x2000U /*!<Bit 1 */
  7560. #define TIM_SMCR_ECE 0x4000U /*!<External clock enable */
  7561. #define TIM_SMCR_ETP 0x8000U /*!<External trigger polarity */
  7562. /******************* Bit definition for TIM_DIER register *******************/
  7563. #define TIM_DIER_UIE 0x0001U /*!<Update interrupt enable */
  7564. #define TIM_DIER_CC1IE 0x0002U /*!<Capture/Compare 1 interrupt enable */
  7565. #define TIM_DIER_CC2IE 0x0004U /*!<Capture/Compare 2 interrupt enable */
  7566. #define TIM_DIER_CC3IE 0x0008U /*!<Capture/Compare 3 interrupt enable */
  7567. #define TIM_DIER_CC4IE 0x0010U /*!<Capture/Compare 4 interrupt enable */
  7568. #define TIM_DIER_COMIE 0x0020U /*!<COM interrupt enable */
  7569. #define TIM_DIER_TIE 0x0040U /*!<Trigger interrupt enable */
  7570. #define TIM_DIER_BIE 0x0080U /*!<Break interrupt enable */
  7571. #define TIM_DIER_UDE 0x0100U /*!<Update DMA request enable */
  7572. #define TIM_DIER_CC1DE 0x0200U /*!<Capture/Compare 1 DMA request enable */
  7573. #define TIM_DIER_CC2DE 0x0400U /*!<Capture/Compare 2 DMA request enable */
  7574. #define TIM_DIER_CC3DE 0x0800U /*!<Capture/Compare 3 DMA request enable */
  7575. #define TIM_DIER_CC4DE 0x1000U /*!<Capture/Compare 4 DMA request enable */
  7576. #define TIM_DIER_COMDE 0x2000U /*!<COM DMA request enable */
  7577. #define TIM_DIER_TDE 0x4000U /*!<Trigger DMA request enable */
  7578. /******************** Bit definition for TIM_SR register ********************/
  7579. #define TIM_SR_UIF 0x0001U /*!<Update interrupt Flag */
  7580. #define TIM_SR_CC1IF 0x0002U /*!<Capture/Compare 1 interrupt Flag */
  7581. #define TIM_SR_CC2IF 0x0004U /*!<Capture/Compare 2 interrupt Flag */
  7582. #define TIM_SR_CC3IF 0x0008U /*!<Capture/Compare 3 interrupt Flag */
  7583. #define TIM_SR_CC4IF 0x0010U /*!<Capture/Compare 4 interrupt Flag */
  7584. #define TIM_SR_COMIF 0x0020U /*!<COM interrupt Flag */
  7585. #define TIM_SR_TIF 0x0040U /*!<Trigger interrupt Flag */
  7586. #define TIM_SR_BIF 0x0080U /*!<Break interrupt Flag */
  7587. #define TIM_SR_CC1OF 0x0200U /*!<Capture/Compare 1 Overcapture Flag */
  7588. #define TIM_SR_CC2OF 0x0400U /*!<Capture/Compare 2 Overcapture Flag */
  7589. #define TIM_SR_CC3OF 0x0800U /*!<Capture/Compare 3 Overcapture Flag */
  7590. #define TIM_SR_CC4OF 0x1000U /*!<Capture/Compare 4 Overcapture Flag */
  7591. /******************* Bit definition for TIM_EGR register ********************/
  7592. #define TIM_EGR_UG 0x01U /*!<Update Generation */
  7593. #define TIM_EGR_CC1G 0x02U /*!<Capture/Compare 1 Generation */
  7594. #define TIM_EGR_CC2G 0x04U /*!<Capture/Compare 2 Generation */
  7595. #define TIM_EGR_CC3G 0x08U /*!<Capture/Compare 3 Generation */
  7596. #define TIM_EGR_CC4G 0x10U /*!<Capture/Compare 4 Generation */
  7597. #define TIM_EGR_COMG 0x20U /*!<Capture/Compare Control Update Generation */
  7598. #define TIM_EGR_TG 0x40U /*!<Trigger Generation */
  7599. #define TIM_EGR_BG 0x80U /*!<Break Generation */
  7600. /****************** Bit definition for TIM_CCMR1 register *******************/
  7601. #define TIM_CCMR1_CC1S 0x0003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  7602. #define TIM_CCMR1_CC1S_0 0x0001U /*!<Bit 0 */
  7603. #define TIM_CCMR1_CC1S_1 0x0002U /*!<Bit 1 */
  7604. #define TIM_CCMR1_OC1FE 0x0004U /*!<Output Compare 1 Fast enable */
  7605. #define TIM_CCMR1_OC1PE 0x0008U /*!<Output Compare 1 Preload enable */
  7606. #define TIM_CCMR1_OC1M 0x0070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  7607. #define TIM_CCMR1_OC1M_0 0x0010U /*!<Bit 0 */
  7608. #define TIM_CCMR1_OC1M_1 0x0020U /*!<Bit 1 */
  7609. #define TIM_CCMR1_OC1M_2 0x0040U /*!<Bit 2 */
  7610. #define TIM_CCMR1_OC1CE 0x0080U /*!<Output Compare 1Clear Enable */
  7611. #define TIM_CCMR1_CC2S 0x0300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  7612. #define TIM_CCMR1_CC2S_0 0x0100U /*!<Bit 0 */
  7613. #define TIM_CCMR1_CC2S_1 0x0200U /*!<Bit 1 */
  7614. #define TIM_CCMR1_OC2FE 0x0400U /*!<Output Compare 2 Fast enable */
  7615. #define TIM_CCMR1_OC2PE 0x0800U /*!<Output Compare 2 Preload enable */
  7616. #define TIM_CCMR1_OC2M 0x7000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  7617. #define TIM_CCMR1_OC2M_0 0x1000U /*!<Bit 0 */
  7618. #define TIM_CCMR1_OC2M_1 0x2000U /*!<Bit 1 */
  7619. #define TIM_CCMR1_OC2M_2 0x4000U /*!<Bit 2 */
  7620. #define TIM_CCMR1_OC2CE 0x8000U /*!<Output Compare 2 Clear Enable */
  7621. /*----------------------------------------------------------------------------*/
  7622. #define TIM_CCMR1_IC1PSC 0x000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  7623. #define TIM_CCMR1_IC1PSC_0 0x0004U /*!<Bit 0 */
  7624. #define TIM_CCMR1_IC1PSC_1 0x0008U /*!<Bit 1 */
  7625. #define TIM_CCMR1_IC1F 0x00F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  7626. #define TIM_CCMR1_IC1F_0 0x0010U /*!<Bit 0 */
  7627. #define TIM_CCMR1_IC1F_1 0x0020U /*!<Bit 1 */
  7628. #define TIM_CCMR1_IC1F_2 0x0040U /*!<Bit 2 */
  7629. #define TIM_CCMR1_IC1F_3 0x0080U /*!<Bit 3 */
  7630. #define TIM_CCMR1_IC2PSC 0x0C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  7631. #define TIM_CCMR1_IC2PSC_0 0x0400U /*!<Bit 0 */
  7632. #define TIM_CCMR1_IC2PSC_1 0x0800U /*!<Bit 1 */
  7633. #define TIM_CCMR1_IC2F 0xF000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  7634. #define TIM_CCMR1_IC2F_0 0x1000U /*!<Bit 0 */
  7635. #define TIM_CCMR1_IC2F_1 0x2000U /*!<Bit 1 */
  7636. #define TIM_CCMR1_IC2F_2 0x4000U /*!<Bit 2 */
  7637. #define TIM_CCMR1_IC2F_3 0x8000U /*!<Bit 3 */
  7638. /****************** Bit definition for TIM_CCMR2 register *******************/
  7639. #define TIM_CCMR2_CC3S 0x0003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  7640. #define TIM_CCMR2_CC3S_0 0x0001U /*!<Bit 0 */
  7641. #define TIM_CCMR2_CC3S_1 0x0002U /*!<Bit 1 */
  7642. #define TIM_CCMR2_OC3FE 0x0004U /*!<Output Compare 3 Fast enable */
  7643. #define TIM_CCMR2_OC3PE 0x0008U /*!<Output Compare 3 Preload enable */
  7644. #define TIM_CCMR2_OC3M 0x0070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  7645. #define TIM_CCMR2_OC3M_0 0x0010U /*!<Bit 0 */
  7646. #define TIM_CCMR2_OC3M_1 0x0020U /*!<Bit 1 */
  7647. #define TIM_CCMR2_OC3M_2 0x0040U /*!<Bit 2 */
  7648. #define TIM_CCMR2_OC3CE 0x0080U /*!<Output Compare 3 Clear Enable */
  7649. #define TIM_CCMR2_CC4S 0x0300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  7650. #define TIM_CCMR2_CC4S_0 0x0100U /*!<Bit 0 */
  7651. #define TIM_CCMR2_CC4S_1 0x0200U /*!<Bit 1 */
  7652. #define TIM_CCMR2_OC4FE 0x0400U /*!<Output Compare 4 Fast enable */
  7653. #define TIM_CCMR2_OC4PE 0x0800U /*!<Output Compare 4 Preload enable */
  7654. #define TIM_CCMR2_OC4M 0x7000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  7655. #define TIM_CCMR2_OC4M_0 0x1000U /*!<Bit 0 */
  7656. #define TIM_CCMR2_OC4M_1 0x2000U /*!<Bit 1 */
  7657. #define TIM_CCMR2_OC4M_2 0x4000U /*!<Bit 2 */
  7658. #define TIM_CCMR2_OC4CE 0x8000U /*!<Output Compare 4 Clear Enable */
  7659. /*----------------------------------------------------------------------------*/
  7660. #define TIM_CCMR2_IC3PSC 0x000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  7661. #define TIM_CCMR2_IC3PSC_0 0x0004U /*!<Bit 0 */
  7662. #define TIM_CCMR2_IC3PSC_1 0x0008U /*!<Bit 1 */
  7663. #define TIM_CCMR2_IC3F 0x00F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  7664. #define TIM_CCMR2_IC3F_0 0x0010U /*!<Bit 0 */
  7665. #define TIM_CCMR2_IC3F_1 0x0020U /*!<Bit 1 */
  7666. #define TIM_CCMR2_IC3F_2 0x0040U /*!<Bit 2 */
  7667. #define TIM_CCMR2_IC3F_3 0x0080U /*!<Bit 3 */
  7668. #define TIM_CCMR2_IC4PSC 0x0C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  7669. #define TIM_CCMR2_IC4PSC_0 0x0400U /*!<Bit 0 */
  7670. #define TIM_CCMR2_IC4PSC_1 0x0800U /*!<Bit 1 */
  7671. #define TIM_CCMR2_IC4F 0xF000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  7672. #define TIM_CCMR2_IC4F_0 0x1000U /*!<Bit 0 */
  7673. #define TIM_CCMR2_IC4F_1 0x2000U /*!<Bit 1 */
  7674. #define TIM_CCMR2_IC4F_2 0x4000U /*!<Bit 2 */
  7675. #define TIM_CCMR2_IC4F_3 0x8000U /*!<Bit 3 */
  7676. /******************* Bit definition for TIM_CCER register *******************/
  7677. #define TIM_CCER_CC1E 0x0001U /*!<Capture/Compare 1 output enable */
  7678. #define TIM_CCER_CC1P 0x0002U /*!<Capture/Compare 1 output Polarity */
  7679. #define TIM_CCER_CC1NE 0x0004U /*!<Capture/Compare 1 Complementary output enable */
  7680. #define TIM_CCER_CC1NP 0x0008U /*!<Capture/Compare 1 Complementary output Polarity */
  7681. #define TIM_CCER_CC2E 0x0010U /*!<Capture/Compare 2 output enable */
  7682. #define TIM_CCER_CC2P 0x0020U /*!<Capture/Compare 2 output Polarity */
  7683. #define TIM_CCER_CC2NE 0x0040U /*!<Capture/Compare 2 Complementary output enable */
  7684. #define TIM_CCER_CC2NP 0x0080U /*!<Capture/Compare 2 Complementary output Polarity */
  7685. #define TIM_CCER_CC3E 0x0100U /*!<Capture/Compare 3 output enable */
  7686. #define TIM_CCER_CC3P 0x0200U /*!<Capture/Compare 3 output Polarity */
  7687. #define TIM_CCER_CC3NE 0x0400U /*!<Capture/Compare 3 Complementary output enable */
  7688. #define TIM_CCER_CC3NP 0x0800U /*!<Capture/Compare 3 Complementary output Polarity */
  7689. #define TIM_CCER_CC4E 0x1000U /*!<Capture/Compare 4 output enable */
  7690. #define TIM_CCER_CC4P 0x2000U /*!<Capture/Compare 4 output Polarity */
  7691. #define TIM_CCER_CC4NP 0x8000U /*!<Capture/Compare 4 Complementary output Polarity */
  7692. /******************* Bit definition for TIM_CNT register ********************/
  7693. #define TIM_CNT_CNT 0xFFFFU /*!<Counter Value */
  7694. /******************* Bit definition for TIM_PSC register ********************/
  7695. #define TIM_PSC_PSC 0xFFFFU /*!<Prescaler Value */
  7696. /******************* Bit definition for TIM_ARR register ********************/
  7697. #define TIM_ARR_ARR 0xFFFFU /*!<actual auto-reload Value */
  7698. /******************* Bit definition for TIM_RCR register ********************/
  7699. #define TIM_RCR_REP 0xFFU /*!<Repetition Counter Value */
  7700. /******************* Bit definition for TIM_CCR1 register *******************/
  7701. #define TIM_CCR1_CCR1 0xFFFFU /*!<Capture/Compare 1 Value */
  7702. /******************* Bit definition for TIM_CCR2 register *******************/
  7703. #define TIM_CCR2_CCR2 0xFFFFU /*!<Capture/Compare 2 Value */
  7704. /******************* Bit definition for TIM_CCR3 register *******************/
  7705. #define TIM_CCR3_CCR3 0xFFFFU /*!<Capture/Compare 3 Value */
  7706. /******************* Bit definition for TIM_CCR4 register *******************/
  7707. #define TIM_CCR4_CCR4 0xFFFFU /*!<Capture/Compare 4 Value */
  7708. /******************* Bit definition for TIM_BDTR register *******************/
  7709. #define TIM_BDTR_DTG 0x00FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  7710. #define TIM_BDTR_DTG_0 0x0001U /*!<Bit 0 */
  7711. #define TIM_BDTR_DTG_1 0x0002U /*!<Bit 1 */
  7712. #define TIM_BDTR_DTG_2 0x0004U /*!<Bit 2 */
  7713. #define TIM_BDTR_DTG_3 0x0008U /*!<Bit 3 */
  7714. #define TIM_BDTR_DTG_4 0x0010U /*!<Bit 4 */
  7715. #define TIM_BDTR_DTG_5 0x0020U /*!<Bit 5 */
  7716. #define TIM_BDTR_DTG_6 0x0040U /*!<Bit 6 */
  7717. #define TIM_BDTR_DTG_7 0x0080U /*!<Bit 7 */
  7718. #define TIM_BDTR_LOCK 0x0300U /*!<LOCK[1:0] bits (Lock Configuration) */
  7719. #define TIM_BDTR_LOCK_0 0x0100U /*!<Bit 0 */
  7720. #define TIM_BDTR_LOCK_1 0x0200U /*!<Bit 1 */
  7721. #define TIM_BDTR_OSSI 0x0400U /*!<Off-State Selection for Idle mode */
  7722. #define TIM_BDTR_OSSR 0x0800U /*!<Off-State Selection for Run mode */
  7723. #define TIM_BDTR_BKE 0x1000U /*!<Break enable */
  7724. #define TIM_BDTR_BKP 0x2000U /*!<Break Polarity */
  7725. #define TIM_BDTR_AOE 0x4000U /*!<Automatic Output enable */
  7726. #define TIM_BDTR_MOE 0x8000U /*!<Main Output enable */
  7727. /******************* Bit definition for TIM_DCR register ********************/
  7728. #define TIM_DCR_DBA 0x001FU /*!<DBA[4:0] bits (DMA Base Address) */
  7729. #define TIM_DCR_DBA_0 0x0001U /*!<Bit 0 */
  7730. #define TIM_DCR_DBA_1 0x0002U /*!<Bit 1 */
  7731. #define TIM_DCR_DBA_2 0x0004U /*!<Bit 2 */
  7732. #define TIM_DCR_DBA_3 0x0008U /*!<Bit 3 */
  7733. #define TIM_DCR_DBA_4 0x0010U /*!<Bit 4 */
  7734. #define TIM_DCR_DBL 0x1F00U /*!<DBL[4:0] bits (DMA Burst Length) */
  7735. #define TIM_DCR_DBL_0 0x0100U /*!<Bit 0 */
  7736. #define TIM_DCR_DBL_1 0x0200U /*!<Bit 1 */
  7737. #define TIM_DCR_DBL_2 0x0400U /*!<Bit 2 */
  7738. #define TIM_DCR_DBL_3 0x0800U /*!<Bit 3 */
  7739. #define TIM_DCR_DBL_4 0x1000U /*!<Bit 4 */
  7740. /******************* Bit definition for TIM_DMAR register *******************/
  7741. #define TIM_DMAR_DMAB 0xFFFFU /*!<DMA register for burst accesses */
  7742. /******************* Bit definition for TIM_OR register *********************/
  7743. #define TIM_OR_TI4_RMP 0x00C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  7744. #define TIM_OR_TI4_RMP_0 0x0040U /*!<Bit 0 */
  7745. #define TIM_OR_TI4_RMP_1 0x0080U /*!<Bit 1 */
  7746. #define TIM_OR_ITR1_RMP 0x0C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  7747. #define TIM_OR_ITR1_RMP_0 0x0400U /*!<Bit 0 */
  7748. #define TIM_OR_ITR1_RMP_1 0x0800U /*!<Bit 1 */
  7749. /******************************************************************************/
  7750. /* */
  7751. /* Universal Synchronous Asynchronous Receiver Transmitter */
  7752. /* */
  7753. /******************************************************************************/
  7754. /******************* Bit definition for USART_SR register *******************/
  7755. #define USART_SR_PE 0x0001U /*!<Parity Error */
  7756. #define USART_SR_FE 0x0002U /*!<Framing Error */
  7757. #define USART_SR_NE 0x0004U /*!<Noise Error Flag */
  7758. #define USART_SR_ORE 0x0008U /*!<OverRun Error */
  7759. #define USART_SR_IDLE 0x0010U /*!<IDLE line detected */
  7760. #define USART_SR_RXNE 0x0020U /*!<Read Data Register Not Empty */
  7761. #define USART_SR_TC 0x0040U /*!<Transmission Complete */
  7762. #define USART_SR_TXE 0x0080U /*!<Transmit Data Register Empty */
  7763. #define USART_SR_LBD 0x0100U /*!<LIN Break Detection Flag */
  7764. #define USART_SR_CTS 0x0200U /*!<CTS Flag */
  7765. /******************* Bit definition for USART_DR register *******************/
  7766. #define USART_DR_DR 0x01FFU /*!<Data value */
  7767. /****************** Bit definition for USART_BRR register *******************/
  7768. #define USART_BRR_DIV_Fraction 0x000FU /*!<Fraction of USARTDIV */
  7769. #define USART_BRR_DIV_Mantissa 0xFFF0U /*!<Mantissa of USARTDIV */
  7770. /****************** Bit definition for USART_CR1 register *******************/
  7771. #define USART_CR1_SBK 0x0001U /*!<Send Break */
  7772. #define USART_CR1_RWU 0x0002U /*!<Receiver wakeup */
  7773. #define USART_CR1_RE 0x0004U /*!<Receiver Enable */
  7774. #define USART_CR1_TE 0x0008U /*!<Transmitter Enable */
  7775. #define USART_CR1_IDLEIE 0x0010U /*!<IDLE Interrupt Enable */
  7776. #define USART_CR1_RXNEIE 0x0020U /*!<RXNE Interrupt Enable */
  7777. #define USART_CR1_TCIE 0x0040U /*!<Transmission Complete Interrupt Enable */
  7778. #define USART_CR1_TXEIE 0x0080U /*!<PE Interrupt Enable */
  7779. #define USART_CR1_PEIE 0x0100U /*!<PE Interrupt Enable */
  7780. #define USART_CR1_PS 0x0200U /*!<Parity Selection */
  7781. #define USART_CR1_PCE 0x0400U /*!<Parity Control Enable */
  7782. #define USART_CR1_WAKE 0x0800U /*!<Wakeup method */
  7783. #define USART_CR1_M 0x1000U /*!<Word length */
  7784. #define USART_CR1_UE 0x2000U /*!<USART Enable */
  7785. #define USART_CR1_OVER8 0x8000U /*!<USART Oversampling by 8 enable */
  7786. /****************** Bit definition for USART_CR2 register *******************/
  7787. #define USART_CR2_ADD 0x000FU /*!<Address of the USART node */
  7788. #define USART_CR2_LBDL 0x0020U /*!<LIN Break Detection Length */
  7789. #define USART_CR2_LBDIE 0x0040U /*!<LIN Break Detection Interrupt Enable */
  7790. #define USART_CR2_LBCL 0x0100U /*!<Last Bit Clock pulse */
  7791. #define USART_CR2_CPHA 0x0200U /*!<Clock Phase */
  7792. #define USART_CR2_CPOL 0x0400U /*!<Clock Polarity */
  7793. #define USART_CR2_CLKEN 0x0800U /*!<Clock Enable */
  7794. #define USART_CR2_STOP 0x3000U /*!<STOP[1:0] bits (STOP bits) */
  7795. #define USART_CR2_STOP_0 0x1000U /*!<Bit 0 */
  7796. #define USART_CR2_STOP_1 0x2000U /*!<Bit 1 */
  7797. #define USART_CR2_LINEN 0x4000U /*!<LIN mode enable */
  7798. /****************** Bit definition for USART_CR3 register *******************/
  7799. #define USART_CR3_EIE 0x0001U /*!<Error Interrupt Enable */
  7800. #define USART_CR3_IREN 0x0002U /*!<IrDA mode Enable */
  7801. #define USART_CR3_IRLP 0x0004U /*!<IrDA Low-Power */
  7802. #define USART_CR3_HDSEL 0x0008U /*!<Half-Duplex Selection */
  7803. #define USART_CR3_NACK 0x0010U /*!<Smartcard NACK enable */
  7804. #define USART_CR3_SCEN 0x0020U /*!<Smartcard mode enable */
  7805. #define USART_CR3_DMAR 0x0040U /*!<DMA Enable Receiver */
  7806. #define USART_CR3_DMAT 0x0080U /*!<DMA Enable Transmitter */
  7807. #define USART_CR3_RTSE 0x0100U /*!<RTS Enable */
  7808. #define USART_CR3_CTSE 0x0200U /*!<CTS Enable */
  7809. #define USART_CR3_CTSIE 0x0400U /*!<CTS Interrupt Enable */
  7810. #define USART_CR3_ONEBIT 0x0800U /*!<USART One bit method enable */
  7811. /****************** Bit definition for USART_GTPR register ******************/
  7812. #define USART_GTPR_PSC 0x00FFU /*!<PSC[7:0] bits (Prescaler value) */
  7813. #define USART_GTPR_PSC_0 0x0001U /*!<Bit 0 */
  7814. #define USART_GTPR_PSC_1 0x0002U /*!<Bit 1 */
  7815. #define USART_GTPR_PSC_2 0x0004U /*!<Bit 2 */
  7816. #define USART_GTPR_PSC_3 0x0008U /*!<Bit 3 */
  7817. #define USART_GTPR_PSC_4 0x0010U /*!<Bit 4 */
  7818. #define USART_GTPR_PSC_5 0x0020U /*!<Bit 5 */
  7819. #define USART_GTPR_PSC_6 0x0040U /*!<Bit 6 */
  7820. #define USART_GTPR_PSC_7 0x0080U /*!<Bit 7 */
  7821. #define USART_GTPR_GT 0xFF00U /*!<Guard time value */
  7822. /******************************************************************************/
  7823. /* */
  7824. /* Window WATCHDOG */
  7825. /* */
  7826. /******************************************************************************/
  7827. /******************* Bit definition for WWDG_CR register ********************/
  7828. #define WWDG_CR_T 0x7FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  7829. #define WWDG_CR_T_0 0x01U /*!<Bit 0 */
  7830. #define WWDG_CR_T_1 0x02U /*!<Bit 1 */
  7831. #define WWDG_CR_T_2 0x04U /*!<Bit 2 */
  7832. #define WWDG_CR_T_3 0x08U /*!<Bit 3 */
  7833. #define WWDG_CR_T_4 0x10U /*!<Bit 4 */
  7834. #define WWDG_CR_T_5 0x20U /*!<Bit 5 */
  7835. #define WWDG_CR_T_6 0x40U /*!<Bit 6 */
  7836. /* Legacy defines */
  7837. #define WWDG_CR_T0 WWDG_CR_T_0
  7838. #define WWDG_CR_T1 WWDG_CR_T_1
  7839. #define WWDG_CR_T2 WWDG_CR_T_2
  7840. #define WWDG_CR_T3 WWDG_CR_T_3
  7841. #define WWDG_CR_T4 WWDG_CR_T_4
  7842. #define WWDG_CR_T5 WWDG_CR_T_5
  7843. #define WWDG_CR_T6 WWDG_CR_T_6
  7844. #define WWDG_CR_WDGA 0x80U /*!<Activation bit */
  7845. /******************* Bit definition for WWDG_CFR register *******************/
  7846. #define WWDG_CFR_W 0x007FU /*!<W[6:0] bits (7-bit window value) */
  7847. #define WWDG_CFR_W_0 0x0001U /*!<Bit 0 */
  7848. #define WWDG_CFR_W_1 0x0002U /*!<Bit 1 */
  7849. #define WWDG_CFR_W_2 0x0004U /*!<Bit 2 */
  7850. #define WWDG_CFR_W_3 0x0008U /*!<Bit 3 */
  7851. #define WWDG_CFR_W_4 0x0010U /*!<Bit 4 */
  7852. #define WWDG_CFR_W_5 0x0020U /*!<Bit 5 */
  7853. #define WWDG_CFR_W_6 0x0040U /*!<Bit 6 */
  7854. /* Legacy defines */
  7855. #define WWDG_CFR_W0 WWDG_CFR_W_0
  7856. #define WWDG_CFR_W1 WWDG_CFR_W_1
  7857. #define WWDG_CFR_W2 WWDG_CFR_W_2
  7858. #define WWDG_CFR_W3 WWDG_CFR_W_3
  7859. #define WWDG_CFR_W4 WWDG_CFR_W_4
  7860. #define WWDG_CFR_W5 WWDG_CFR_W_5
  7861. #define WWDG_CFR_W6 WWDG_CFR_W_6
  7862. #define WWDG_CFR_WDGTB 0x0180U /*!<WDGTB[1:0] bits (Timer Base) */
  7863. #define WWDG_CFR_WDGTB_0 0x0080U /*!<Bit 0 */
  7864. #define WWDG_CFR_WDGTB_1 0x0100U /*!<Bit 1 */
  7865. /* Legacy defines */
  7866. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  7867. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  7868. #define WWDG_CFR_EWI 0x0200U /*!<Early Wakeup Interrupt */
  7869. /******************* Bit definition for WWDG_SR register ********************/
  7870. #define WWDG_SR_EWIF 0x01U /*!<Early Wakeup Interrupt Flag */
  7871. /******************************************************************************/
  7872. /* */
  7873. /* DBG */
  7874. /* */
  7875. /******************************************************************************/
  7876. /******************** Bit definition for DBGMCU_IDCODE register *************/
  7877. #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
  7878. #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
  7879. /******************** Bit definition for DBGMCU_CR register *****************/
  7880. #define DBGMCU_CR_DBG_SLEEP 0x00000001U
  7881. #define DBGMCU_CR_DBG_STOP 0x00000002U
  7882. #define DBGMCU_CR_DBG_STANDBY 0x00000004U
  7883. #define DBGMCU_CR_TRACE_IOEN 0x00000020U
  7884. #define DBGMCU_CR_TRACE_MODE 0x000000C0U
  7885. #define DBGMCU_CR_TRACE_MODE_0 0x00000040U/*!<Bit 0 */
  7886. #define DBGMCU_CR_TRACE_MODE_1 0x00000080U/*!<Bit 1 */
  7887. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  7888. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
  7889. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
  7890. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
  7891. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
  7892. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
  7893. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
  7894. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
  7895. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
  7896. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
  7897. #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
  7898. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
  7899. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
  7900. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
  7901. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
  7902. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
  7903. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
  7904. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
  7905. /* Old IWDGSTOP bit definition, maintained for legacy purpose */
  7906. #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
  7907. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  7908. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
  7909. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
  7910. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
  7911. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
  7912. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
  7913. /******************************************************************************/
  7914. /* */
  7915. /* Ethernet MAC Registers bits definitions */
  7916. /* */
  7917. /******************************************************************************/
  7918. /* Bit definition for Ethernet MAC Control Register register */
  7919. #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */
  7920. #define ETH_MACCR_JD 0x00400000U /* Jabber disable */
  7921. #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */
  7922. #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
  7923. #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
  7924. #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
  7925. #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
  7926. #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
  7927. #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
  7928. #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
  7929. #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
  7930. #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */
  7931. #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */
  7932. #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */
  7933. #define ETH_MACCR_LM 0x00001000U /* loopback mode */
  7934. #define ETH_MACCR_DM 0x00000800U /* Duplex mode */
  7935. #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */
  7936. #define ETH_MACCR_RD 0x00000200U /* Retry disable */
  7937. #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */
  7938. #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  7939. a transmission attempt during retries after a collision: 0 =< r <2^k */
  7940. #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
  7941. #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
  7942. #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
  7943. #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
  7944. #define ETH_MACCR_DC 0x00000010U /* Defferal check */
  7945. #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */
  7946. #define ETH_MACCR_RE 0x00000004U /* Receiver enable */
  7947. /* Bit definition for Ethernet MAC Frame Filter Register */
  7948. #define ETH_MACFFR_RA 0x80000000U /* Receive all */
  7949. #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */
  7950. #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */
  7951. #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */
  7952. #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */
  7953. #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */
  7954. #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */
  7955. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */
  7956. #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */
  7957. #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */
  7958. #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */
  7959. #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */
  7960. #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */
  7961. #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */
  7962. /* Bit definition for Ethernet MAC Hash Table High Register */
  7963. #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */
  7964. /* Bit definition for Ethernet MAC Hash Table Low Register */
  7965. #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */
  7966. /* Bit definition for Ethernet MAC MII Address Register */
  7967. #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */
  7968. #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */
  7969. #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */
  7970. #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  7971. #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  7972. #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  7973. #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  7974. #define ETH_MACMIIAR_CR_Div102 0x00000010U /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  7975. #define ETH_MACMIIAR_MW 0x00000002U /* MII write */
  7976. #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */
  7977. /* Bit definition for Ethernet MAC MII Data Register */
  7978. #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */
  7979. /* Bit definition for Ethernet MAC Flow Control Register */
  7980. #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */
  7981. #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */
  7982. #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */
  7983. #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
  7984. #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */
  7985. #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */
  7986. #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */
  7987. #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */
  7988. #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */
  7989. #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */
  7990. #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */
  7991. /* Bit definition for Ethernet MAC VLAN Tag Register */
  7992. #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */
  7993. #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */
  7994. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  7995. #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */
  7996. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  7997. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  7998. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  7999. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  8000. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  8001. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  8002. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  8003. RSVD - Filter1 Command - RSVD - Filter0 Command
  8004. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  8005. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  8006. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  8007. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  8008. #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */
  8009. #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */
  8010. #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */
  8011. #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */
  8012. #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */
  8013. #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */
  8014. #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */
  8015. /* Bit definition for Ethernet MAC Status Register */
  8016. #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */
  8017. #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */
  8018. #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */
  8019. #define ETH_MACSR_MMCS 0x00000010U /* MMC status */
  8020. #define ETH_MACSR_PMTS 0x00000008U /* PMT status */
  8021. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  8022. #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */
  8023. #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */
  8024. /* Bit definition for Ethernet MAC Address0 High Register */
  8025. #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */
  8026. /* Bit definition for Ethernet MAC Address0 Low Register */
  8027. #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */
  8028. /* Bit definition for Ethernet MAC Address1 High Register */
  8029. #define ETH_MACA1HR_AE 0x80000000U /* Address enable */
  8030. #define ETH_MACA1HR_SA 0x40000000U /* Source address */
  8031. #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  8032. #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  8033. #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  8034. #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  8035. #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  8036. #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  8037. #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
  8038. #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */
  8039. /* Bit definition for Ethernet MAC Address1 Low Register */
  8040. #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */
  8041. /* Bit definition for Ethernet MAC Address2 High Register */
  8042. #define ETH_MACA2HR_AE 0x80000000U /* Address enable */
  8043. #define ETH_MACA2HR_SA 0x40000000U /* Source address */
  8044. #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */
  8045. #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  8046. #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  8047. #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  8048. #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  8049. #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  8050. #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  8051. #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */
  8052. /* Bit definition for Ethernet MAC Address2 Low Register */
  8053. #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */
  8054. /* Bit definition for Ethernet MAC Address3 High Register */
  8055. #define ETH_MACA3HR_AE 0x80000000U /* Address enable */
  8056. #define ETH_MACA3HR_SA 0x40000000U /* Source address */
  8057. #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */
  8058. #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  8059. #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  8060. #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  8061. #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  8062. #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  8063. #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  8064. #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */
  8065. /* Bit definition for Ethernet MAC Address3 Low Register */
  8066. #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */
  8067. /******************************************************************************/
  8068. /* Ethernet MMC Registers bits definition */
  8069. /******************************************************************************/
  8070. /* Bit definition for Ethernet MMC Contol Register */
  8071. #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */
  8072. #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */
  8073. #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */
  8074. #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */
  8075. #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */
  8076. #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */
  8077. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  8078. #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */
  8079. #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */
  8080. #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */
  8081. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  8082. #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */
  8083. #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */
  8084. #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */
  8085. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  8086. #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  8087. #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  8088. #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  8089. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  8090. #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  8091. #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  8092. #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  8093. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  8094. #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  8095. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  8096. #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  8097. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  8098. #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */
  8099. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  8100. #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */
  8101. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  8102. #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */
  8103. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  8104. #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */
  8105. /******************************************************************************/
  8106. /* Ethernet PTP Registers bits definition */
  8107. /******************************************************************************/
  8108. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  8109. #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */
  8110. #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */
  8111. #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */
  8112. #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */
  8113. #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */
  8114. #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */
  8115. #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */
  8116. #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */
  8117. #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */
  8118. #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */
  8119. #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */
  8120. #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */
  8121. #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */
  8122. #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */
  8123. #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */
  8124. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  8125. #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */
  8126. /* Bit definition for Ethernet PTP Time Stamp High Register */
  8127. #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */
  8128. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  8129. #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */
  8130. #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */
  8131. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  8132. #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */
  8133. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  8134. #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */
  8135. #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */
  8136. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  8137. #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */
  8138. /* Bit definition for Ethernet PTP Target Time High Register */
  8139. #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */
  8140. /* Bit definition for Ethernet PTP Target Time Low Register */
  8141. #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */
  8142. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  8143. #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */
  8144. #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */
  8145. /******************************************************************************/
  8146. /* Ethernet DMA Registers bits definition */
  8147. /******************************************************************************/
  8148. /* Bit definition for Ethernet DMA Bus Mode Register */
  8149. #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */
  8150. #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */
  8151. #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */
  8152. #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */
  8153. #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  8154. #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  8155. #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  8156. #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  8157. #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  8158. #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  8159. #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  8160. #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  8161. #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  8162. #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  8163. #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  8164. #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  8165. #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */
  8166. #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */
  8167. #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
  8168. #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
  8169. #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
  8170. #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
  8171. #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */
  8172. #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  8173. #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  8174. #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  8175. #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  8176. #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  8177. #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  8178. #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  8179. #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  8180. #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  8181. #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  8182. #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  8183. #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  8184. #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */
  8185. #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */
  8186. #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */
  8187. #define ETH_DMABMR_SR 0x00000001U /* Software reset */
  8188. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  8189. #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */
  8190. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  8191. #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */
  8192. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  8193. #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */
  8194. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  8195. #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */
  8196. /* Bit definition for Ethernet DMA Status Register */
  8197. #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */
  8198. #define ETH_DMASR_PMTS 0x10000000U /* PMT status */
  8199. #define ETH_DMASR_MMCS 0x08000000U /* MMC status */
  8200. #define ETH_DMASR_EBS 0x03800000U /* Error bits status */
  8201. /* combination with EBS[2:0] for GetFlagStatus function */
  8202. #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */
  8203. #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */
  8204. #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */
  8205. #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */
  8206. #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
  8207. #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */
  8208. #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */
  8209. #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */
  8210. #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailabe */
  8211. #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */
  8212. #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */
  8213. #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
  8214. #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */
  8215. #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */
  8216. #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */
  8217. #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */
  8218. #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the recieve frame into host memory */
  8219. #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */
  8220. #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */
  8221. #define ETH_DMASR_ERS 0x00004000U /* Early receive status */
  8222. #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */
  8223. #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */
  8224. #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */
  8225. #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */
  8226. #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */
  8227. #define ETH_DMASR_RS 0x00000040U /* Receive status */
  8228. #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */
  8229. #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */
  8230. #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */
  8231. #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */
  8232. #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */
  8233. #define ETH_DMASR_TS 0x00000001U /* Transmit status */
  8234. /* Bit definition for Ethernet DMA Operation Mode Register */
  8235. #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */
  8236. #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */
  8237. #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */
  8238. #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */
  8239. #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */
  8240. #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */
  8241. #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  8242. #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  8243. #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  8244. #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  8245. #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  8246. #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  8247. #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  8248. #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  8249. #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */
  8250. #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */
  8251. #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */
  8252. #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */
  8253. #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
  8254. #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
  8255. #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
  8256. #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
  8257. #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */
  8258. #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */
  8259. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  8260. #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */
  8261. #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */
  8262. #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */
  8263. #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */
  8264. #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */
  8265. #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */
  8266. #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */
  8267. #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */
  8268. #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */
  8269. #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */
  8270. #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */
  8271. #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */
  8272. #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */
  8273. #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */
  8274. #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */
  8275. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  8276. #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */
  8277. #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */
  8278. #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */
  8279. #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */
  8280. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  8281. #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */
  8282. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  8283. #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */
  8284. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  8285. #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */
  8286. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  8287. #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */
  8288. /******************************************************************************/
  8289. /* */
  8290. /* USB_OTG */
  8291. /* */
  8292. /******************************************************************************/
  8293. /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
  8294. #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */
  8295. #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */
  8296. #define USB_OTG_GOTGCTL_VBVALOEN 0x00000004U /*!< VBUS valid override enable */
  8297. #define USB_OTG_GOTGCTL_VBVALOVAL 0x00000008U /*!< VBUS valid override value */
  8298. #define USB_OTG_GOTGCTL_AVALOEN 0x00000010U /*!< A-peripheral session valid override enable */
  8299. #define USB_OTG_GOTGCTL_AVALOVAL 0x00000020U /*!< A-peripheral session valid override value */
  8300. #define USB_OTG_GOTGCTL_BVALOEN 0x00000040U /*!< B-peripheral session valid override enable */
  8301. #define USB_OTG_GOTGCTL_BVALOVAL 0x00000080U /*!< B-peripheral session valid override value */
  8302. #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host set HNP enable */
  8303. #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */
  8304. #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */
  8305. #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */
  8306. #define USB_OTG_GOTGCTL_EHEN 0x00001000U /*!< Embedded host enable */
  8307. #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */
  8308. #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */
  8309. #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */
  8310. #define USB_OTG_GOTGCTL_BSESVLD 0x00080000U /*!< B-session valid */
  8311. #define USB_OTG_GOTGCTL_OTGVER 0x00100000U /*!< OTG version */
  8312. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  8313. #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */
  8314. #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */
  8315. #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */
  8316. #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */
  8317. /******************** Bit definition forUSB_OTG_DCFG register ********************/
  8318. #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */
  8319. #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */
  8320. #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */
  8321. #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */
  8322. #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */
  8323. #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */
  8324. #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */
  8325. #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */
  8326. #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */
  8327. #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */
  8328. #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */
  8329. #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */
  8330. #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */
  8331. #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */
  8332. #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */
  8333. #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */
  8334. #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */
  8335. #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */
  8336. /******************** Bit definition forUSB_OTG_PCGCR register ********************/
  8337. #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */
  8338. #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */
  8339. #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */
  8340. /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
  8341. #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */
  8342. #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */
  8343. #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */
  8344. #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */
  8345. #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */
  8346. #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */
  8347. #define USB_OTG_GOTGINT_IDCHNG 0x00100000U /*!< Change in ID pin input value */
  8348. /******************** Bit definition forUSB_OTG_DCTL register ********************/
  8349. #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */
  8350. #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */
  8351. #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */
  8352. #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */
  8353. #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */
  8354. #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */
  8355. #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */
  8356. #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */
  8357. #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */
  8358. #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */
  8359. #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */
  8360. #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */
  8361. #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */
  8362. /******************** Bit definition forUSB_OTG_HFIR register ********************/
  8363. #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */
  8364. /******************** Bit definition forUSB_OTG_HFNUM register ********************/
  8365. #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */
  8366. #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */
  8367. /******************** Bit definition forUSB_OTG_DSTS register ********************/
  8368. #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */
  8369. #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */
  8370. #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */
  8371. #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */
  8372. #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */
  8373. #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */
  8374. /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
  8375. #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */
  8376. #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */
  8377. #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */
  8378. #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */
  8379. #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */
  8380. #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */
  8381. #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */
  8382. #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */
  8383. #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */
  8384. /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
  8385. #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */
  8386. #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */
  8387. #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */
  8388. #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */
  8389. #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  8390. #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */
  8391. #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */
  8392. #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */
  8393. #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */
  8394. #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */
  8395. #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */
  8396. #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */
  8397. #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */
  8398. #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */
  8399. #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */
  8400. #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */
  8401. #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */
  8402. #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */
  8403. #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */
  8404. #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */
  8405. #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */
  8406. #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */
  8407. #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */
  8408. #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */
  8409. #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */
  8410. /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
  8411. #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */
  8412. #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */
  8413. #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */
  8414. #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */
  8415. #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */
  8416. #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */
  8417. #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */
  8418. #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */
  8419. #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */
  8420. #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */
  8421. #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */
  8422. #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */
  8423. #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */
  8424. /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
  8425. #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8426. #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8427. #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  8428. #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  8429. #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  8430. #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  8431. #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */
  8432. #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */
  8433. /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
  8434. #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */
  8435. #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */
  8436. #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */
  8437. #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */
  8438. #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */
  8439. #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */
  8440. #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */
  8441. #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */
  8442. #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */
  8443. #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */
  8444. #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */
  8445. #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */
  8446. #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */
  8447. #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */
  8448. #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */
  8449. #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */
  8450. #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */
  8451. #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */
  8452. #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */
  8453. /******************** Bit definition forUSB_OTG_HAINT register ********************/
  8454. #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */
  8455. /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
  8456. #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8457. #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8458. #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */
  8459. #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */
  8460. #define USB_OTG_DOEPMSK_OTEPSPRM 0x00000020U /*!< Status Phase Received mask */
  8461. #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */
  8462. #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */
  8463. #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */
  8464. /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
  8465. #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */
  8466. #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */
  8467. #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */
  8468. #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */
  8469. #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */
  8470. #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */
  8471. #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */
  8472. #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */
  8473. #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */
  8474. #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */
  8475. #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */
  8476. #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */
  8477. #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */
  8478. #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */
  8479. #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */
  8480. #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */
  8481. #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */
  8482. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */
  8483. #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */
  8484. #define USB_OTG_GINTSTS_RSTDET 0x00800000U /*!< Reset detected interrupt */
  8485. #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */
  8486. #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */
  8487. #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */
  8488. #define USB_OTG_GINTSTS_LPMINT 0x08000000U /*!< LPM interrupt */
  8489. #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */
  8490. #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */
  8491. #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */
  8492. #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */
  8493. /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
  8494. #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */
  8495. #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */
  8496. #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */
  8497. #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */
  8498. #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */
  8499. #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */
  8500. #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */
  8501. #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */
  8502. #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */
  8503. #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */
  8504. #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */
  8505. #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */
  8506. #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */
  8507. #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */
  8508. #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */
  8509. #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */
  8510. #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */
  8511. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */
  8512. #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */
  8513. #define USB_OTG_GINTMSK_RSTDEM 0x00800000U /*!< Reset detected interrupt mask */
  8514. #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */
  8515. #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */
  8516. #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */
  8517. #define USB_OTG_GINTMSK_LPMINTM 0x08000000U /*!< LPM interrupt Mask */
  8518. #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */
  8519. #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */
  8520. #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */
  8521. #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */
  8522. /******************** Bit definition forUSB_OTG_DAINT register ********************/
  8523. #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */
  8524. #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */
  8525. /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
  8526. #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */
  8527. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  8528. #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */
  8529. #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */
  8530. #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */
  8531. #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */
  8532. /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
  8533. #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */
  8534. #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */
  8535. /******************** Bit definition for OTG register ********************/
  8536. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  8537. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  8538. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  8539. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  8540. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  8541. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  8542. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  8543. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  8544. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  8545. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  8546. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  8547. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  8548. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  8549. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  8550. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  8551. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  8552. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  8553. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  8554. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  8555. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  8556. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  8557. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  8558. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  8559. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  8560. /******************** Bit definition for OTG register ********************/
  8561. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  8562. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  8563. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  8564. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  8565. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  8566. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  8567. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  8568. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  8569. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  8570. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  8571. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  8572. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  8573. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  8574. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  8575. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  8576. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  8577. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  8578. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  8579. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  8580. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  8581. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  8582. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  8583. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  8584. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  8585. /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
  8586. #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */
  8587. /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
  8588. #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */
  8589. /******************** Bit definition for OTG register ********************/
  8590. #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */
  8591. #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */
  8592. #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */
  8593. #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */
  8594. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  8595. #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */
  8596. /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
  8597. #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */
  8598. #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */
  8599. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */
  8600. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */
  8601. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */
  8602. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */
  8603. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */
  8604. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */
  8605. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */
  8606. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */
  8607. #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */
  8608. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */
  8609. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */
  8610. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */
  8611. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */
  8612. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */
  8613. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */
  8614. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */
  8615. /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
  8616. #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */
  8617. #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */
  8618. #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */
  8619. #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */
  8620. #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */
  8621. #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */
  8622. #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */
  8623. #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */
  8624. #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */
  8625. #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */
  8626. #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */
  8627. #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */
  8628. #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */
  8629. #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */
  8630. #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */
  8631. #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */
  8632. #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */
  8633. #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */
  8634. #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */
  8635. #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */
  8636. #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */
  8637. #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */
  8638. #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */
  8639. #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */
  8640. /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
  8641. #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */
  8642. /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
  8643. #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */
  8644. #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */
  8645. /******************** Bit definition forUSB_OTG_GCCFG register ********************/
  8646. #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */
  8647. #define USB_OTG_GCCFG_VBDEN 0x00200000U /*!< USB VBUS Detection Enable */
  8648. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  8649. #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */
  8650. #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */
  8651. /******************** Bit definition forUSB_OTG_CID register ********************/
  8652. #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */
  8653. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  8654. #define USB_OTG_GLPMCFG_LPMEN 0x00000001U /*!< LPM support enable */
  8655. #define USB_OTG_GLPMCFG_LPMACK 0x00000002U /*!< LPM Token acknowledge enable */
  8656. #define USB_OTG_GLPMCFG_BESL 0x0000003CU /*!< BESL value received with last ACKed LPM Token */
  8657. #define USB_OTG_GLPMCFG_REMWAKE 0x00000040U /*!< bRemoteWake value received with last ACKed LPM Token */
  8658. #define USB_OTG_GLPMCFG_L1SSEN 0x00000080U /*!< L1 shallow sleep enable */
  8659. #define USB_OTG_GLPMCFG_BESLTHRS 0x00000F00U /*!< BESL threshold */
  8660. #define USB_OTG_GLPMCFG_L1DSEN 0x00001000U /*!< L1 deep sleep enable */
  8661. #define USB_OTG_GLPMCFG_LPMRSP 0x00006000U /*!< LPM response */
  8662. #define USB_OTG_GLPMCFG_SLPSTS 0x00008000U /*!< Port sleep status */
  8663. #define USB_OTG_GLPMCFG_L1RSMOK 0x00010000U /*!< Sleep State Resume OK */
  8664. #define USB_OTG_GLPMCFG_LPMCHIDX 0x001E0000U /*!< LPM Channel Index */
  8665. #define USB_OTG_GLPMCFG_LPMRCNT 0x00E00000U /*!< LPM retry count */
  8666. #define USB_OTG_GLPMCFG_SNDLPM 0x01000000U /*!< Send LPM transaction */
  8667. #define USB_OTG_GLPMCFG_LPMRCNTSTS 0x0E000000U /*!< LPM retry count status */
  8668. #define USB_OTG_GLPMCFG_ENBESL 0x10000000U /*!< Enable best effort service latency */
  8669. /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
  8670. #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8671. #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8672. #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  8673. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  8674. #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  8675. #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  8676. #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */
  8677. #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  8678. #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  8679. /******************** Bit definition forUSB_OTG_HPRT register ********************/
  8680. #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */
  8681. #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */
  8682. #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */
  8683. #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */
  8684. #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */
  8685. #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */
  8686. #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */
  8687. #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */
  8688. #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */
  8689. #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */
  8690. #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */
  8691. #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */
  8692. #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */
  8693. #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */
  8694. #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */
  8695. #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */
  8696. #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */
  8697. #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */
  8698. #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */
  8699. #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */
  8700. #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */
  8701. /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
  8702. #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  8703. #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  8704. #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */
  8705. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  8706. #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  8707. #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  8708. #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */
  8709. #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  8710. #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */
  8711. #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  8712. #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */
  8713. /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
  8714. #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */
  8715. #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */
  8716. /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
  8717. #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */
  8718. #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  8719. #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */
  8720. #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  8721. #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  8722. #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  8723. #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  8724. #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */
  8725. #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */
  8726. #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */
  8727. #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */
  8728. #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */
  8729. #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */
  8730. #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  8731. #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */
  8732. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  8733. #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  8734. #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  8735. #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  8736. /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
  8737. #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */
  8738. #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */
  8739. #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */
  8740. #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */
  8741. #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */
  8742. #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */
  8743. #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */
  8744. #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */
  8745. #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */
  8746. #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */
  8747. #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */
  8748. #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */
  8749. #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */
  8750. #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */
  8751. #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */
  8752. #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */
  8753. #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */
  8754. #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */
  8755. #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */
  8756. #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */
  8757. #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */
  8758. #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */
  8759. #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */
  8760. #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */
  8761. #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */
  8762. /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
  8763. #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */
  8764. #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */
  8765. #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */
  8766. #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */
  8767. #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */
  8768. #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */
  8769. #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */
  8770. #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */
  8771. #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */
  8772. #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */
  8773. #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */
  8774. #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */
  8775. #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */
  8776. #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */
  8777. #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */
  8778. #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */
  8779. #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */
  8780. #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */
  8781. #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */
  8782. #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */
  8783. #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */
  8784. /******************** Bit definition forUSB_OTG_HCINT register ********************/
  8785. #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */
  8786. #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */
  8787. #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */
  8788. #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */
  8789. #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */
  8790. #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */
  8791. #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */
  8792. #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */
  8793. #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */
  8794. #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */
  8795. #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */
  8796. /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
  8797. #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  8798. #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  8799. #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */
  8800. #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */
  8801. #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */
  8802. #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */
  8803. #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */
  8804. #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */
  8805. #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */
  8806. #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */
  8807. #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */
  8808. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  8809. #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */
  8810. #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */
  8811. #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */
  8812. #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */
  8813. #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */
  8814. #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */
  8815. #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */
  8816. #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */
  8817. #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */
  8818. #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */
  8819. #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */
  8820. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  8821. #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8822. #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8823. #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */
  8824. /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
  8825. #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8826. #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8827. #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */
  8828. #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */
  8829. #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */
  8830. #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */
  8831. /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
  8832. #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  8833. /******************** Bit definition forUSB_OTG_HCDMA register ********************/
  8834. #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  8835. /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
  8836. #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space available */
  8837. /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
  8838. #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */
  8839. #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */
  8840. /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
  8841. #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */
  8842. #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  8843. #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  8844. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  8845. #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  8846. #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  8847. #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  8848. #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  8849. #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */
  8850. #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */
  8851. #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  8852. #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */
  8853. #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  8854. #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  8855. /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
  8856. #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  8857. #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  8858. #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */
  8859. #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */
  8860. #define USB_OTG_DOEPINT_OTEPSPR 0x00000020U /*!< Status Phase Received For Control Write */
  8861. #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */
  8862. #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */
  8863. /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
  8864. #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  8865. #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  8866. #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */
  8867. #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */
  8868. #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */
  8869. /******************** Bit definition for PCGCCTL register ********************/
  8870. #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */
  8871. #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */
  8872. #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */
  8873. /**
  8874. * @}
  8875. */
  8876. /**
  8877. * @}
  8878. */
  8879. /** @addtogroup Exported_macros
  8880. * @{
  8881. */
  8882. /******************************* ADC Instances ********************************/
  8883. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  8884. ((INSTANCE) == ADC2) || \
  8885. ((INSTANCE) == ADC3))
  8886. /******************************* CAN Instances ********************************/
  8887. #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
  8888. ((INSTANCE) == CAN2))
  8889. /******************************* CRC Instances ********************************/
  8890. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  8891. /******************************* DAC Instances ********************************/
  8892. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  8893. /******************************* DCMI Instances *******************************/
  8894. #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
  8895. /******************************* DMA2D Instances *******************************/
  8896. #define IS_DMA2D_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMA2D)
  8897. /******************************** DMA Instances *******************************/
  8898. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  8899. ((INSTANCE) == DMA1_Stream1) || \
  8900. ((INSTANCE) == DMA1_Stream2) || \
  8901. ((INSTANCE) == DMA1_Stream3) || \
  8902. ((INSTANCE) == DMA1_Stream4) || \
  8903. ((INSTANCE) == DMA1_Stream5) || \
  8904. ((INSTANCE) == DMA1_Stream6) || \
  8905. ((INSTANCE) == DMA1_Stream7) || \
  8906. ((INSTANCE) == DMA2_Stream0) || \
  8907. ((INSTANCE) == DMA2_Stream1) || \
  8908. ((INSTANCE) == DMA2_Stream2) || \
  8909. ((INSTANCE) == DMA2_Stream3) || \
  8910. ((INSTANCE) == DMA2_Stream4) || \
  8911. ((INSTANCE) == DMA2_Stream5) || \
  8912. ((INSTANCE) == DMA2_Stream6) || \
  8913. ((INSTANCE) == DMA2_Stream7))
  8914. /******************************* GPIO Instances *******************************/
  8915. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  8916. ((INSTANCE) == GPIOB) || \
  8917. ((INSTANCE) == GPIOC) || \
  8918. ((INSTANCE) == GPIOD) || \
  8919. ((INSTANCE) == GPIOE) || \
  8920. ((INSTANCE) == GPIOF) || \
  8921. ((INSTANCE) == GPIOG) || \
  8922. ((INSTANCE) == GPIOH) || \
  8923. ((INSTANCE) == GPIOI) || \
  8924. ((INSTANCE) == GPIOJ) || \
  8925. ((INSTANCE) == GPIOK))
  8926. /******************************** I2C Instances *******************************/
  8927. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  8928. ((INSTANCE) == I2C2) || \
  8929. ((INSTANCE) == I2C3))
  8930. /******************************** I2S Instances *******************************/
  8931. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
  8932. ((INSTANCE) == SPI3))
  8933. /*************************** I2S Extended Instances ***************************/
  8934. #define IS_I2S_ALL_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
  8935. ((INSTANCE) == SPI3) || \
  8936. ((INSTANCE) == I2S2ext) || \
  8937. ((INSTANCE) == I2S3ext))
  8938. /****************************** LTDC Instances ********************************/
  8939. #define IS_LTDC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LTDC)
  8940. /******************************* RNG Instances ********************************/
  8941. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  8942. /****************************** RTC Instances *********************************/
  8943. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  8944. /******************************* SAI Instances ********************************/
  8945. #define IS_SAI_ALL_INSTANCE(PERIPH) (((PERIPH) == SAI1_Block_A) || \
  8946. ((PERIPH) == SAI1_Block_B))
  8947. /* Legacy define */
  8948. #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE
  8949. /******************************** SPI Instances *******************************/
  8950. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  8951. ((INSTANCE) == SPI2) || \
  8952. ((INSTANCE) == SPI3) || \
  8953. ((INSTANCE) == SPI4) || \
  8954. ((INSTANCE) == SPI5) || \
  8955. ((INSTANCE) == SPI6))
  8956. /*************************** SPI Extended Instances ***************************/
  8957. #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
  8958. ((INSTANCE) == SPI2) || \
  8959. ((INSTANCE) == SPI3) || \
  8960. ((INSTANCE) == SPI4) || \
  8961. ((INSTANCE) == SPI5) || \
  8962. ((INSTANCE) == SPI6) || \
  8963. ((INSTANCE) == I2S2ext) || \
  8964. ((INSTANCE) == I2S3ext))
  8965. /****************** TIM Instances : All supported instances *******************/
  8966. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8967. ((INSTANCE) == TIM2) || \
  8968. ((INSTANCE) == TIM3) || \
  8969. ((INSTANCE) == TIM4) || \
  8970. ((INSTANCE) == TIM5) || \
  8971. ((INSTANCE) == TIM6) || \
  8972. ((INSTANCE) == TIM7) || \
  8973. ((INSTANCE) == TIM8) || \
  8974. ((INSTANCE) == TIM9) || \
  8975. ((INSTANCE) == TIM10) || \
  8976. ((INSTANCE) == TIM11) || \
  8977. ((INSTANCE) == TIM12) || \
  8978. ((INSTANCE) == TIM13) || \
  8979. ((INSTANCE) == TIM14))
  8980. /************* TIM Instances : at least 1 capture/compare channel *************/
  8981. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8982. ((INSTANCE) == TIM2) || \
  8983. ((INSTANCE) == TIM3) || \
  8984. ((INSTANCE) == TIM4) || \
  8985. ((INSTANCE) == TIM5) || \
  8986. ((INSTANCE) == TIM8) || \
  8987. ((INSTANCE) == TIM9) || \
  8988. ((INSTANCE) == TIM10) || \
  8989. ((INSTANCE) == TIM11) || \
  8990. ((INSTANCE) == TIM12) || \
  8991. ((INSTANCE) == TIM13) || \
  8992. ((INSTANCE) == TIM14))
  8993. /************ TIM Instances : at least 2 capture/compare channels *************/
  8994. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  8995. ((INSTANCE) == TIM2) || \
  8996. ((INSTANCE) == TIM3) || \
  8997. ((INSTANCE) == TIM4) || \
  8998. ((INSTANCE) == TIM5) || \
  8999. ((INSTANCE) == TIM8) || \
  9000. ((INSTANCE) == TIM9) || \
  9001. ((INSTANCE) == TIM12))
  9002. /************ TIM Instances : at least 3 capture/compare channels *************/
  9003. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9004. ((INSTANCE) == TIM2) || \
  9005. ((INSTANCE) == TIM3) || \
  9006. ((INSTANCE) == TIM4) || \
  9007. ((INSTANCE) == TIM5) || \
  9008. ((INSTANCE) == TIM8))
  9009. /************ TIM Instances : at least 4 capture/compare channels *************/
  9010. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9011. ((INSTANCE) == TIM2) || \
  9012. ((INSTANCE) == TIM3) || \
  9013. ((INSTANCE) == TIM4) || \
  9014. ((INSTANCE) == TIM5) || \
  9015. ((INSTANCE) == TIM8))
  9016. /******************** TIM Instances : Advanced-control timers *****************/
  9017. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9018. ((INSTANCE) == TIM8))
  9019. /******************* TIM Instances : Timer input XOR function *****************/
  9020. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9021. ((INSTANCE) == TIM2) || \
  9022. ((INSTANCE) == TIM3) || \
  9023. ((INSTANCE) == TIM4) || \
  9024. ((INSTANCE) == TIM5) || \
  9025. ((INSTANCE) == TIM8))
  9026. /****************** TIM Instances : DMA requests generation (UDE) *************/
  9027. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9028. ((INSTANCE) == TIM2) || \
  9029. ((INSTANCE) == TIM3) || \
  9030. ((INSTANCE) == TIM4) || \
  9031. ((INSTANCE) == TIM5) || \
  9032. ((INSTANCE) == TIM6) || \
  9033. ((INSTANCE) == TIM7) || \
  9034. ((INSTANCE) == TIM8))
  9035. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  9036. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9037. ((INSTANCE) == TIM2) || \
  9038. ((INSTANCE) == TIM3) || \
  9039. ((INSTANCE) == TIM4) || \
  9040. ((INSTANCE) == TIM5) || \
  9041. ((INSTANCE) == TIM8))
  9042. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  9043. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9044. ((INSTANCE) == TIM2) || \
  9045. ((INSTANCE) == TIM3) || \
  9046. ((INSTANCE) == TIM4) || \
  9047. ((INSTANCE) == TIM5) || \
  9048. ((INSTANCE) == TIM8))
  9049. /******************** TIM Instances : DMA burst feature ***********************/
  9050. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9051. ((INSTANCE) == TIM2) || \
  9052. ((INSTANCE) == TIM3) || \
  9053. ((INSTANCE) == TIM4) || \
  9054. ((INSTANCE) == TIM5) || \
  9055. ((INSTANCE) == TIM8))
  9056. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  9057. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9058. ((INSTANCE) == TIM2) || \
  9059. ((INSTANCE) == TIM3) || \
  9060. ((INSTANCE) == TIM4) || \
  9061. ((INSTANCE) == TIM5) || \
  9062. ((INSTANCE) == TIM6) || \
  9063. ((INSTANCE) == TIM7) || \
  9064. ((INSTANCE) == TIM8) || \
  9065. ((INSTANCE) == TIM9) || \
  9066. ((INSTANCE) == TIM12))
  9067. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  9068. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9069. ((INSTANCE) == TIM2) || \
  9070. ((INSTANCE) == TIM3) || \
  9071. ((INSTANCE) == TIM4) || \
  9072. ((INSTANCE) == TIM5) || \
  9073. ((INSTANCE) == TIM8) || \
  9074. ((INSTANCE) == TIM9) || \
  9075. ((INSTANCE) == TIM12))
  9076. /********************** TIM Instances : 32 bit Counter ************************/
  9077. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  9078. ((INSTANCE) == TIM5))
  9079. /***************** TIM Instances : external trigger input availabe ************/
  9080. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  9081. ((INSTANCE) == TIM2) || \
  9082. ((INSTANCE) == TIM3) || \
  9083. ((INSTANCE) == TIM4) || \
  9084. ((INSTANCE) == TIM5) || \
  9085. ((INSTANCE) == TIM8))
  9086. /****************** TIM Instances : remapping capability **********************/
  9087. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  9088. ((INSTANCE) == TIM5) || \
  9089. ((INSTANCE) == TIM11))
  9090. /******************* TIM Instances : output(s) available **********************/
  9091. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  9092. ((((INSTANCE) == TIM1) && \
  9093. (((CHANNEL) == TIM_CHANNEL_1) || \
  9094. ((CHANNEL) == TIM_CHANNEL_2) || \
  9095. ((CHANNEL) == TIM_CHANNEL_3) || \
  9096. ((CHANNEL) == TIM_CHANNEL_4))) \
  9097. || \
  9098. (((INSTANCE) == TIM2) && \
  9099. (((CHANNEL) == TIM_CHANNEL_1) || \
  9100. ((CHANNEL) == TIM_CHANNEL_2) || \
  9101. ((CHANNEL) == TIM_CHANNEL_3) || \
  9102. ((CHANNEL) == TIM_CHANNEL_4))) \
  9103. || \
  9104. (((INSTANCE) == TIM3) && \
  9105. (((CHANNEL) == TIM_CHANNEL_1) || \
  9106. ((CHANNEL) == TIM_CHANNEL_2) || \
  9107. ((CHANNEL) == TIM_CHANNEL_3) || \
  9108. ((CHANNEL) == TIM_CHANNEL_4))) \
  9109. || \
  9110. (((INSTANCE) == TIM4) && \
  9111. (((CHANNEL) == TIM_CHANNEL_1) || \
  9112. ((CHANNEL) == TIM_CHANNEL_2) || \
  9113. ((CHANNEL) == TIM_CHANNEL_3) || \
  9114. ((CHANNEL) == TIM_CHANNEL_4))) \
  9115. || \
  9116. (((INSTANCE) == TIM5) && \
  9117. (((CHANNEL) == TIM_CHANNEL_1) || \
  9118. ((CHANNEL) == TIM_CHANNEL_2) || \
  9119. ((CHANNEL) == TIM_CHANNEL_3) || \
  9120. ((CHANNEL) == TIM_CHANNEL_4))) \
  9121. || \
  9122. (((INSTANCE) == TIM8) && \
  9123. (((CHANNEL) == TIM_CHANNEL_1) || \
  9124. ((CHANNEL) == TIM_CHANNEL_2) || \
  9125. ((CHANNEL) == TIM_CHANNEL_3) || \
  9126. ((CHANNEL) == TIM_CHANNEL_4))) \
  9127. || \
  9128. (((INSTANCE) == TIM9) && \
  9129. (((CHANNEL) == TIM_CHANNEL_1) || \
  9130. ((CHANNEL) == TIM_CHANNEL_2))) \
  9131. || \
  9132. (((INSTANCE) == TIM10) && \
  9133. (((CHANNEL) == TIM_CHANNEL_1))) \
  9134. || \
  9135. (((INSTANCE) == TIM11) && \
  9136. (((CHANNEL) == TIM_CHANNEL_1))) \
  9137. || \
  9138. (((INSTANCE) == TIM12) && \
  9139. (((CHANNEL) == TIM_CHANNEL_1) || \
  9140. ((CHANNEL) == TIM_CHANNEL_2))) \
  9141. || \
  9142. (((INSTANCE) == TIM13) && \
  9143. (((CHANNEL) == TIM_CHANNEL_1))) \
  9144. || \
  9145. (((INSTANCE) == TIM14) && \
  9146. (((CHANNEL) == TIM_CHANNEL_1))))
  9147. /************ TIM Instances : complementary output(s) available ***************/
  9148. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  9149. ((((INSTANCE) == TIM1) && \
  9150. (((CHANNEL) == TIM_CHANNEL_1) || \
  9151. ((CHANNEL) == TIM_CHANNEL_2) || \
  9152. ((CHANNEL) == TIM_CHANNEL_3))) \
  9153. || \
  9154. (((INSTANCE) == TIM8) && \
  9155. (((CHANNEL) == TIM_CHANNEL_1) || \
  9156. ((CHANNEL) == TIM_CHANNEL_2) || \
  9157. ((CHANNEL) == TIM_CHANNEL_3))))
  9158. /******************** USART Instances : Synchronous mode **********************/
  9159. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9160. ((INSTANCE) == USART2) || \
  9161. ((INSTANCE) == USART3) || \
  9162. ((INSTANCE) == USART6))
  9163. /******************** UART Instances : Asynchronous mode **********************/
  9164. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9165. ((INSTANCE) == USART2) || \
  9166. ((INSTANCE) == USART3) || \
  9167. ((INSTANCE) == UART4) || \
  9168. ((INSTANCE) == UART5) || \
  9169. ((INSTANCE) == USART6) || \
  9170. ((INSTANCE) == UART7) || \
  9171. ((INSTANCE) == UART8))
  9172. /****************** UART Instances : Hardware Flow control ********************/
  9173. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9174. ((INSTANCE) == USART2) || \
  9175. ((INSTANCE) == USART3) || \
  9176. ((INSTANCE) == USART6))
  9177. /********************* UART Instances : Smard card mode ***********************/
  9178. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9179. ((INSTANCE) == USART2) || \
  9180. ((INSTANCE) == USART3) || \
  9181. ((INSTANCE) == USART6))
  9182. /*********************** UART Instances : IRDA mode ***************************/
  9183. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  9184. ((INSTANCE) == USART2) || \
  9185. ((INSTANCE) == USART3) || \
  9186. ((INSTANCE) == UART4) || \
  9187. ((INSTANCE) == UART5) || \
  9188. ((INSTANCE) == USART6) || \
  9189. ((INSTANCE) == UART7) || \
  9190. ((INSTANCE) == UART8))
  9191. /*********************** PCD Instances ****************************************/
  9192. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \
  9193. ((INSTANCE) == USB_OTG_HS))
  9194. /*********************** HCD Instances ****************************************/
  9195. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \
  9196. ((INSTANCE) == USB_OTG_HS))
  9197. /****************************** SDIO Instances ********************************/
  9198. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  9199. /****************************** IWDG Instances ********************************/
  9200. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  9201. /****************************** WWDG Instances ********************************/
  9202. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  9203. /****************************** QSPI Instances ********************************/
  9204. #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
  9205. /****************************** USB Exported Constants ************************/
  9206. #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 12U
  9207. #define USB_OTG_FS_MAX_IN_ENDPOINTS 6U /* Including EP0 */
  9208. #define USB_OTG_FS_MAX_OUT_ENDPOINTS 6U /* Including EP0 */
  9209. #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */
  9210. #define USB_OTG_HS_HOST_MAX_CHANNEL_NBR 16U
  9211. #define USB_OTG_HS_MAX_IN_ENDPOINTS 8U /* Including EP0 */
  9212. #define USB_OTG_HS_MAX_OUT_ENDPOINTS 8U /* Including EP0 */
  9213. #define USB_OTG_HS_TOTAL_FIFO_SIZE 4096U /* in Bytes */
  9214. /**
  9215. * @}
  9216. */
  9217. /**
  9218. * @}
  9219. */
  9220. /**
  9221. * @}
  9222. */
  9223. #ifdef __cplusplus
  9224. }
  9225. #endif /* __cplusplus */
  9226. #endif /* __STM32F479xx_H */
  9227. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/