You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

7395 lines
512 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f412zx.h
  4. * @author MCD Application Team
  5. * @version V2.5.1
  6. * @date 28-June-2016
  7. * @brief CMSIS STM32F412Zx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - peripherals registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32f412zx
  47. * @{
  48. */
  49. #ifndef __STM32F412Zx_H
  50. #define __STM32F412Zx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  59. */
  60. #define __CM4_REV 0x0001U /*!< Core revision r0p1 */
  61. #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */
  62. #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  64. #define __FPU_PRESENT 1U /*!< FPU present */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. typedef enum
  76. {
  77. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  79. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  80. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  81. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  82. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  83. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  84. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  85. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  86. /****** STM32 specific Interrupt Numbers **********************************************************************/
  87. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  88. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  89. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  90. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  91. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  92. RCC_IRQn = 5, /*!< RCC global Interrupt */
  93. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  94. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  95. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  96. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  97. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  98. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  99. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  100. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  101. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  102. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  103. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  104. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  105. ADC_IRQn = 18, /*!< ADC1 global Interrupts */
  106. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  107. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  108. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  109. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  110. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  111. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  112. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  113. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  114. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  115. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  116. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  117. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  118. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  119. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  120. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  121. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  122. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  123. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  124. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  125. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  126. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  127. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  128. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  129. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  130. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  131. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  132. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  133. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  134. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  135. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  136. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  137. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  138. TIM6_IRQn = 54, /*!< TIM6 global interrupt */
  139. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  140. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  141. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  142. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  143. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  144. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  145. DFSDM1_FLT0_IRQn = 61, /*!< DFSDM1 Filter 0 global Interrupt */
  146. DFSDM1_FLT1_IRQn = 62, /*!< DFSDM1 Filter 1 global Interrupt */
  147. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  148. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  149. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  150. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  151. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  152. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  153. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  154. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  155. USART6_IRQn = 71, /*!< USART6 global interrupt */
  156. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  157. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  158. RNG_IRQn = 80, /*!< RNG global Interrupt */
  159. FPU_IRQn = 81, /*!< FPU global interrupt */
  160. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  161. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  162. QUADSPI_IRQn = 92, /*!< QuadSPI global Interrupt */
  163. FMPI2C1_EV_IRQn = 95, /*!< FMPI2C1 Event Interrupt */
  164. FMPI2C1_ER_IRQn = 96 /*!< FMPI2C1 Error Interrupt */
  165. } IRQn_Type;
  166. /**
  167. * @}
  168. */
  169. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  170. #include "system_stm32f4xx.h"
  171. #include <stdint.h>
  172. /** @addtogroup Peripheral_registers_structures
  173. * @{
  174. */
  175. /**
  176. * @brief Analog to Digital Converter
  177. */
  178. typedef struct
  179. {
  180. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  181. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  182. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  183. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  184. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  185. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  186. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  187. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  188. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  189. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  190. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  191. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  192. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  193. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  194. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  195. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  196. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  197. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  198. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  199. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  200. } ADC_TypeDef;
  201. typedef struct
  202. {
  203. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  204. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  205. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  206. AND triple modes, Address offset: ADC1 base address + 0x308 */
  207. } ADC_Common_TypeDef;
  208. /**
  209. * @brief Controller Area Network TxMailBox
  210. */
  211. typedef struct
  212. {
  213. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  214. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  215. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  216. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  217. } CAN_TxMailBox_TypeDef;
  218. /**
  219. * @brief Controller Area Network FIFOMailBox
  220. */
  221. typedef struct
  222. {
  223. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  224. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  225. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  226. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  227. } CAN_FIFOMailBox_TypeDef;
  228. /**
  229. * @brief Controller Area Network FilterRegister
  230. */
  231. typedef struct
  232. {
  233. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  234. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  235. } CAN_FilterRegister_TypeDef;
  236. typedef struct
  237. {
  238. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  239. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  240. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  241. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  242. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  243. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  244. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  245. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  246. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  247. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  248. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  249. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  250. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  251. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  252. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  253. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  254. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  255. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  256. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  257. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  258. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  259. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  260. } CAN_TypeDef;
  261. /**
  262. * @brief CRC calculation unit
  263. */
  264. typedef struct
  265. {
  266. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  267. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  268. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  269. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  270. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  271. }CRC_TypeDef;
  272. /**
  273. * @brief DFSDM module registers
  274. */
  275. typedef struct
  276. {
  277. __IO uint32_t FLTCR1; /*!< DFSDM control register1, Address offset: 0x100 */
  278. __IO uint32_t FLTCR2; /*!< DFSDM control register2, Address offset: 0x104 */
  279. __IO uint32_t FLTISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
  280. __IO uint32_t FLTICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
  281. __IO uint32_t FLTJCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
  282. __IO uint32_t FLTFCR; /*!< DFSDM filter control register, Address offset: 0x114 */
  283. __IO uint32_t FLTJDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
  284. __IO uint32_t FLTRDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
  285. __IO uint32_t FLTAWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
  286. __IO uint32_t FLTAWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
  287. __IO uint32_t FLTAWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
  288. __IO uint32_t FLTAWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
  289. __IO uint32_t FLTEXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
  290. __IO uint32_t FLTEXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
  291. __IO uint32_t FLTCNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
  292. } DFSDM_Filter_TypeDef;
  293. /**
  294. * @brief DFSDM channel configuration registers
  295. */
  296. typedef struct
  297. {
  298. __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
  299. __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
  300. __IO uint32_t CHAWSCDR; /*!< DFSDM channel analog watchdog and
  301. short circuit detector register, Address offset: 0x08 */
  302. __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
  303. __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
  304. } DFSDM_Channel_TypeDef;
  305. /**
  306. * @brief Debug MCU
  307. */
  308. typedef struct
  309. {
  310. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  311. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  312. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  313. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  314. }DBGMCU_TypeDef;
  315. /**
  316. * @brief DMA Controller
  317. */
  318. typedef struct
  319. {
  320. __IO uint32_t CR; /*!< DMA stream x configuration register */
  321. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  322. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  323. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  324. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  325. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  326. } DMA_Stream_TypeDef;
  327. typedef struct
  328. {
  329. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  330. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  331. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  332. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  333. } DMA_TypeDef;
  334. /**
  335. * @brief External Interrupt/Event Controller
  336. */
  337. typedef struct
  338. {
  339. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  340. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  341. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  342. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  343. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  344. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  345. } EXTI_TypeDef;
  346. /**
  347. * @brief FLASH Registers
  348. */
  349. typedef struct
  350. {
  351. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  352. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  353. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  354. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  355. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  356. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  357. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  358. } FLASH_TypeDef;
  359. /**
  360. * @brief Flexible Memory Controller
  361. */
  362. typedef struct
  363. {
  364. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  365. } FSMC_Bank1_TypeDef;
  366. /**
  367. * @brief Flexible Memory Controller Bank1E
  368. */
  369. typedef struct
  370. {
  371. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  372. } FSMC_Bank1E_TypeDef;
  373. /**
  374. * @brief General Purpose I/O
  375. */
  376. typedef struct
  377. {
  378. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  379. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  380. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  381. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  382. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  383. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  384. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  385. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  386. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  387. } GPIO_TypeDef;
  388. /**
  389. * @brief System configuration controller
  390. */
  391. typedef struct
  392. {
  393. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  394. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  395. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  396. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  397. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  398. uint32_t RESERVED1[2]; /*!< Reserved, 0x24-0x28 */
  399. __IO uint32_t CFGR; /*!< SYSCFG Configuration register, Address offset: 0x2C */
  400. } SYSCFG_TypeDef;
  401. /**
  402. * @brief Inter-integrated Circuit Interface
  403. */
  404. typedef struct
  405. {
  406. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  407. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  408. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  409. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  410. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  411. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  412. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  413. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  414. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  415. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  416. } I2C_TypeDef;
  417. /**
  418. * @brief Inter-integrated Circuit Interface
  419. */
  420. typedef struct
  421. {
  422. __IO uint32_t CR1; /*!< FMPI2C Control register 1, Address offset: 0x00 */
  423. __IO uint32_t CR2; /*!< FMPI2C Control register 2, Address offset: 0x04 */
  424. __IO uint32_t OAR1; /*!< FMPI2C Own address 1 register, Address offset: 0x08 */
  425. __IO uint32_t OAR2; /*!< FMPI2C Own address 2 register, Address offset: 0x0C */
  426. __IO uint32_t TIMINGR; /*!< FMPI2C Timing register, Address offset: 0x10 */
  427. __IO uint32_t TIMEOUTR; /*!< FMPI2C Timeout register, Address offset: 0x14 */
  428. __IO uint32_t ISR; /*!< FMPI2C Interrupt and status register, Address offset: 0x18 */
  429. __IO uint32_t ICR; /*!< FMPI2C Interrupt clear register, Address offset: 0x1C */
  430. __IO uint32_t PECR; /*!< FMPI2C PEC register, Address offset: 0x20 */
  431. __IO uint32_t RXDR; /*!< FMPI2C Receive data register, Address offset: 0x24 */
  432. __IO uint32_t TXDR; /*!< FMPI2C Transmit data register, Address offset: 0x28 */
  433. } FMPI2C_TypeDef;
  434. /**
  435. * @brief Independent WATCHDOG
  436. */
  437. typedef struct
  438. {
  439. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  440. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  441. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  442. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  443. } IWDG_TypeDef;
  444. /**
  445. * @brief Power Control
  446. */
  447. typedef struct
  448. {
  449. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  450. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  451. } PWR_TypeDef;
  452. /**
  453. * @brief Reset and Clock Control
  454. */
  455. typedef struct
  456. {
  457. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  458. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  459. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  460. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  461. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  462. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  463. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  464. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  465. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  466. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  467. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  468. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  469. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  470. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  471. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  472. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  473. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  474. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  475. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  476. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  477. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  478. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  479. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  480. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  481. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  482. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  483. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  484. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  485. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  486. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  487. uint32_t RESERVED7; /*!< Reserved, 0x84 */
  488. __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */
  489. __IO uint32_t CKGATENR; /*!< RCC Clocks Gated ENable Register, Address offset: 0x90 */
  490. __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x94 */
  491. } RCC_TypeDef;
  492. /**
  493. * @brief Real-Time Clock
  494. */
  495. typedef struct
  496. {
  497. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  498. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  499. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  500. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  501. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  502. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  503. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  504. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  505. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  506. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  507. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  508. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  509. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  510. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  511. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  512. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  513. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  514. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  515. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  516. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  517. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  518. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  519. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  520. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  521. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  522. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  523. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  524. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  525. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  526. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  527. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  528. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  529. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  530. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  531. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  532. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  533. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  534. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  535. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  536. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  537. } RTC_TypeDef;
  538. /**
  539. * @brief SD host Interface
  540. */
  541. typedef struct
  542. {
  543. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  544. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  545. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  546. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  547. __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  548. __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  549. __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  550. __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  551. __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  552. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  553. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  554. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  555. __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  556. __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  557. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  558. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  559. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  560. __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  561. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  562. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  563. } SDIO_TypeDef;
  564. /**
  565. * @brief Serial Peripheral Interface
  566. */
  567. typedef struct
  568. {
  569. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  570. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  571. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  572. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  573. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  574. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  575. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  576. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  577. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  578. } SPI_TypeDef;
  579. /**
  580. * @brief QUAD Serial Peripheral Interface
  581. */
  582. typedef struct
  583. {
  584. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  585. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  586. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  587. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  588. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  589. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  590. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  591. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  592. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  593. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  594. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  595. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  596. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  597. } QUADSPI_TypeDef;
  598. /**
  599. * @brief TIM
  600. */
  601. typedef struct
  602. {
  603. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  604. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  605. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  606. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  607. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  608. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  609. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  610. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  611. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  612. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  613. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  614. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  615. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  616. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  617. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  618. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  619. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  620. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  621. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  622. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  623. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  624. } TIM_TypeDef;
  625. /**
  626. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  627. */
  628. typedef struct
  629. {
  630. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  631. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  632. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  633. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  634. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  635. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  636. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  637. } USART_TypeDef;
  638. /**
  639. * @brief Window WATCHDOG
  640. */
  641. typedef struct
  642. {
  643. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  644. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  645. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  646. } WWDG_TypeDef;
  647. /**
  648. * @brief RNG
  649. */
  650. typedef struct
  651. {
  652. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  653. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  654. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  655. } RNG_TypeDef;
  656. /**
  657. * @brief USB_OTG_Core_Registers
  658. */
  659. typedef struct
  660. {
  661. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
  662. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
  663. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
  664. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
  665. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
  666. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
  667. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
  668. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
  669. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
  670. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h*/
  671. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
  672. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
  673. uint32_t Reserved30[2]; /*!< Reserved 030h*/
  674. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h*/
  675. __IO uint32_t CID; /*!< User ID Register 03Ch*/
  676. uint32_t Reserved5[3]; /*!< Reserved 040h-048h*/
  677. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch*/
  678. uint32_t Reserved6; /*!< Reserved 050h*/
  679. __IO uint32_t GLPMCFG; /*!< LPM Register 054h*/
  680. uint32_t Reserved; /*!< Reserved 058h */
  681. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  682. uint32_t Reserved43[40]; /*!< Reserved 058h-0FFh */
  683. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h*/
  684. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  685. } USB_OTG_GlobalTypeDef;
  686. /**
  687. * @brief USB_OTG_device_Registers
  688. */
  689. typedef struct
  690. {
  691. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  692. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  693. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  694. uint32_t Reserved0C; /*!< Reserved 80Ch */
  695. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  696. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  697. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  698. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  699. uint32_t Reserved20; /*!< Reserved 820h */
  700. uint32_t Reserved9; /*!< Reserved 824h */
  701. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  702. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  703. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  704. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  705. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  706. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  707. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  708. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  709. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  710. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  711. } USB_OTG_DeviceTypeDef;
  712. /**
  713. * @brief USB_OTG_IN_Endpoint-Specific_Register
  714. */
  715. typedef struct
  716. {
  717. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  718. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  719. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  720. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  721. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  722. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  723. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  724. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  725. } USB_OTG_INEndpointTypeDef;
  726. /**
  727. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  728. */
  729. typedef struct
  730. {
  731. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  732. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  733. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  734. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  735. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  736. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  737. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  738. } USB_OTG_OUTEndpointTypeDef;
  739. /**
  740. * @brief USB_OTG_Host_Mode_Register_Structures
  741. */
  742. typedef struct
  743. {
  744. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  745. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  746. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  747. uint32_t Reserved40C; /*!< Reserved 40Ch */
  748. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  749. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  750. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  751. } USB_OTG_HostTypeDef;
  752. /**
  753. * @brief USB_OTG_Host_Channel_Specific_Registers
  754. */
  755. typedef struct
  756. {
  757. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  758. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  759. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  760. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  761. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  762. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  763. uint32_t Reserved[2]; /*!< Reserved */
  764. } USB_OTG_HostChannelTypeDef;
  765. /**
  766. * @brief Peripheral_memory_map
  767. */
  768. #define FLASH_BASE 0x08000000U /*!< FLASH(up to 1 MB) base address in the alias region */
  769. #define SRAM1_BASE 0x20000000U /*!< SRAM1(256 KB) base address in the alias region */
  770. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  771. #define FSMC_R_BASE 0xA0000000U /*!< FSMC registers base address */
  772. #define QSPI_R_BASE 0xA0001000U /*!< QuadSPI registers base address */
  773. #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(256 KB) base address in the bit-band region */
  774. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  775. #define FLASH_END 0x080FFFFFU /*!< FLASH end address */
  776. /* Legacy defines */
  777. #define SRAM_BASE SRAM1_BASE
  778. #define SRAM_BB_BASE SRAM1_BB_BASE
  779. /*!< Peripheral memory map */
  780. #define APB1PERIPH_BASE PERIPH_BASE
  781. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  782. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  783. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  784. /*!< APB1 peripherals */
  785. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  786. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  787. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  788. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  789. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  790. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  791. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
  792. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
  793. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
  794. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  795. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  796. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  797. #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400U)
  798. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  799. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  800. #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000U)
  801. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  802. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  803. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  804. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  805. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  806. #define FMPI2C1_BASE (APB1PERIPH_BASE + 0x6000U)
  807. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  808. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
  809. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  810. /*!< APB2 peripherals */
  811. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  812. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
  813. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  814. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  815. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  816. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  817. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00U)
  818. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  819. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
  820. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  821. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  822. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  823. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  824. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  825. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
  826. #define DFSDM1_BASE (APB2PERIPH_BASE + 0x6000U)
  827. #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00U)
  828. #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20U)
  829. #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40U)
  830. #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60U)
  831. #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100U)
  832. #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180U)
  833. /*!< AHB1 peripherals */
  834. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  835. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  836. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  837. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  838. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  839. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
  840. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
  841. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  842. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  843. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  844. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  845. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  846. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  847. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  848. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  849. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  850. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  851. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  852. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  853. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  854. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  855. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  856. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  857. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  858. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  859. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  860. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  861. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  862. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  863. /*!< AHB2 peripherals */
  864. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
  865. /*!< FSMC Bankx registers base address */
  866. #define FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000U)
  867. #define FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104U)
  868. /* Debug MCU registers base address */
  869. #define DBGMCU_BASE 0xE0042000U
  870. /*!< USB registers base address */
  871. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  872. #define USB_OTG_GLOBAL_BASE 0x000U
  873. #define USB_OTG_DEVICE_BASE 0x800U
  874. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  875. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  876. #define USB_OTG_EP_REG_SIZE 0x20U
  877. #define USB_OTG_HOST_BASE 0x400U
  878. #define USB_OTG_HOST_PORT_BASE 0x440U
  879. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  880. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  881. #define USB_OTG_PCGCCTL_BASE 0xE00U
  882. #define USB_OTG_FIFO_BASE 0x1000U
  883. #define USB_OTG_FIFO_SIZE 0x1000U
  884. /**
  885. * @}
  886. */
  887. /** @addtogroup Peripheral_declaration
  888. * @{
  889. */
  890. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  891. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  892. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  893. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  894. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  895. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  896. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  897. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  898. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  899. #define RTC ((RTC_TypeDef *) RTC_BASE)
  900. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  901. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  902. #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
  903. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  904. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  905. #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
  906. #define USART2 ((USART_TypeDef *) USART2_BASE)
  907. #define USART3 ((USART_TypeDef *) USART3_BASE)
  908. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  909. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  910. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  911. #define FMPI2C1 ((FMPI2C_TypeDef *) FMPI2C1_BASE)
  912. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  913. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  914. #define PWR ((PWR_TypeDef *) PWR_BASE)
  915. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  916. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  917. #define USART1 ((USART_TypeDef *) USART1_BASE)
  918. #define USART6 ((USART_TypeDef *) USART6_BASE)
  919. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  920. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  921. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  922. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  923. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  924. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  925. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  926. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  927. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  928. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  929. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  930. #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
  931. #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
  932. #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
  933. #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
  934. #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
  935. #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
  936. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  937. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  938. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  939. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  940. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  941. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  942. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  943. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  944. #define CRC ((CRC_TypeDef *) CRC_BASE)
  945. #define RCC ((RCC_TypeDef *) RCC_BASE)
  946. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  947. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  948. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  949. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  950. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  951. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  952. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  953. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  954. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  955. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  956. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  957. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  958. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  959. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  960. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  961. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  962. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  963. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  964. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  965. #define RNG ((RNG_TypeDef *) RNG_BASE)
  966. #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_Bank1_R_BASE)
  967. #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_Bank1E_R_BASE)
  968. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  969. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  970. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  971. /**
  972. * @}
  973. */
  974. /** @addtogroup Exported_constants
  975. * @{
  976. */
  977. /** @addtogroup Peripheral_Registers_Bits_Definition
  978. * @{
  979. */
  980. /******************************************************************************/
  981. /* Peripheral Registers_Bits_Definition */
  982. /******************************************************************************/
  983. /******************************************************************************/
  984. /* */
  985. /* Analog to Digital Converter */
  986. /* */
  987. /******************************************************************************/
  988. /******************** Bit definition for ADC_SR register ********************/
  989. #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */
  990. #define ADC_SR_EOC 0x00000002U /*!<End of conversion */
  991. #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */
  992. #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */
  993. #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */
  994. #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */
  995. /******************* Bit definition for ADC_CR1 register ********************/
  996. #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  997. #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */
  998. #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */
  999. #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */
  1000. #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */
  1001. #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */
  1002. #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */
  1003. #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */
  1004. #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */
  1005. #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */
  1006. #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */
  1007. #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */
  1008. #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */
  1009. #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */
  1010. #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1011. #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */
  1012. #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */
  1013. #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */
  1014. #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */
  1015. #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */
  1016. #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */
  1017. #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */
  1018. #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */
  1019. #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */
  1020. /******************* Bit definition for ADC_CR2 register ********************/
  1021. #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */
  1022. #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */
  1023. #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */
  1024. #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */
  1025. #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */
  1026. #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */
  1027. #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1028. #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */
  1029. #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */
  1030. #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */
  1031. #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */
  1032. #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1033. #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */
  1034. #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */
  1035. #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */
  1036. #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1037. #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */
  1038. #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */
  1039. #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */
  1040. #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */
  1041. #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1042. #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */
  1043. #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */
  1044. #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */
  1045. /****************** Bit definition for ADC_SMPR1 register *******************/
  1046. #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1047. #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */
  1048. #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */
  1049. #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */
  1050. #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1051. #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */
  1052. #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */
  1053. #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */
  1054. #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1055. #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */
  1056. #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */
  1057. #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */
  1058. #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1059. #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */
  1060. #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */
  1061. #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */
  1062. #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1063. #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */
  1064. #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */
  1065. #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */
  1066. #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1067. #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */
  1068. #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */
  1069. #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */
  1070. #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1071. #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */
  1072. #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */
  1073. #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */
  1074. #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1075. #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */
  1076. #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */
  1077. #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */
  1078. #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1079. #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */
  1080. #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */
  1081. #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */
  1082. /****************** Bit definition for ADC_SMPR2 register *******************/
  1083. #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1084. #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */
  1085. #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */
  1086. #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */
  1087. #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1088. #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */
  1089. #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */
  1090. #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */
  1091. #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1092. #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */
  1093. #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */
  1094. #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */
  1095. #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1096. #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */
  1097. #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */
  1098. #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */
  1099. #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1100. #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */
  1101. #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */
  1102. #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */
  1103. #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1104. #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */
  1105. #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */
  1106. #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */
  1107. #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1108. #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */
  1109. #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */
  1110. #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */
  1111. #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1112. #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */
  1113. #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */
  1114. #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */
  1115. #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1116. #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */
  1117. #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */
  1118. #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */
  1119. #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1120. #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */
  1121. #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */
  1122. #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */
  1123. /****************** Bit definition for ADC_JOFR1 register *******************/
  1124. #define ADC_JOFR1_JOFFSET1 0x0FFFU /*!<Data offset for injected channel 1 */
  1125. /****************** Bit definition for ADC_JOFR2 register *******************/
  1126. #define ADC_JOFR2_JOFFSET2 0x0FFFU /*!<Data offset for injected channel 2 */
  1127. /****************** Bit definition for ADC_JOFR3 register *******************/
  1128. #define ADC_JOFR3_JOFFSET3 0x0FFFU /*!<Data offset for injected channel 3 */
  1129. /****************** Bit definition for ADC_JOFR4 register *******************/
  1130. #define ADC_JOFR4_JOFFSET4 0x0FFFU /*!<Data offset for injected channel 4 */
  1131. /******************* Bit definition for ADC_HTR register ********************/
  1132. #define ADC_HTR_HT 0x0FFFU /*!<Analog watchdog high threshold */
  1133. /******************* Bit definition for ADC_LTR register ********************/
  1134. #define ADC_LTR_LT 0x0FFFU /*!<Analog watchdog low threshold */
  1135. /******************* Bit definition for ADC_SQR1 register *******************/
  1136. #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1137. #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */
  1138. #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */
  1139. #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */
  1140. #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */
  1141. #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */
  1142. #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1143. #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */
  1144. #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */
  1145. #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */
  1146. #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */
  1147. #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */
  1148. #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1149. #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */
  1150. #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */
  1151. #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */
  1152. #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */
  1153. #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */
  1154. #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1155. #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */
  1156. #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */
  1157. #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */
  1158. #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */
  1159. #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */
  1160. #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */
  1161. #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */
  1162. #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */
  1163. #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */
  1164. #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */
  1165. /******************* Bit definition for ADC_SQR2 register *******************/
  1166. #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1167. #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */
  1168. #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */
  1169. #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */
  1170. #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */
  1171. #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */
  1172. #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1173. #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */
  1174. #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */
  1175. #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */
  1176. #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */
  1177. #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */
  1178. #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1179. #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */
  1180. #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */
  1181. #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */
  1182. #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */
  1183. #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */
  1184. #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1185. #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */
  1186. #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */
  1187. #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */
  1188. #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */
  1189. #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */
  1190. #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1191. #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */
  1192. #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */
  1193. #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */
  1194. #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */
  1195. #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */
  1196. #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1197. #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */
  1198. #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */
  1199. #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */
  1200. #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */
  1201. #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */
  1202. /******************* Bit definition for ADC_SQR3 register *******************/
  1203. #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1204. #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */
  1205. #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */
  1206. #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */
  1207. #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */
  1208. #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */
  1209. #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1210. #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */
  1211. #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */
  1212. #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */
  1213. #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */
  1214. #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */
  1215. #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1216. #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */
  1217. #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */
  1218. #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */
  1219. #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */
  1220. #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */
  1221. #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1222. #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */
  1223. #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */
  1224. #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */
  1225. #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */
  1226. #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */
  1227. #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1228. #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */
  1229. #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */
  1230. #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */
  1231. #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */
  1232. #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */
  1233. #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1234. #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */
  1235. #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */
  1236. #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */
  1237. #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */
  1238. #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */
  1239. /******************* Bit definition for ADC_JSQR register *******************/
  1240. #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1241. #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */
  1242. #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */
  1243. #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */
  1244. #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */
  1245. #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */
  1246. #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1247. #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */
  1248. #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */
  1249. #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */
  1250. #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */
  1251. #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */
  1252. #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1253. #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */
  1254. #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */
  1255. #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */
  1256. #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */
  1257. #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */
  1258. #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1259. #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */
  1260. #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */
  1261. #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */
  1262. #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */
  1263. #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */
  1264. #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */
  1265. #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */
  1266. #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */
  1267. /******************* Bit definition for ADC_JDR1 register *******************/
  1268. #define ADC_JDR1_JDATA 0xFFFFU /*!<Injected data */
  1269. /******************* Bit definition for ADC_JDR2 register *******************/
  1270. #define ADC_JDR2_JDATA 0xFFFFU /*!<Injected data */
  1271. /******************* Bit definition for ADC_JDR3 register *******************/
  1272. #define ADC_JDR3_JDATA 0xFFFFU /*!<Injected data */
  1273. /******************* Bit definition for ADC_JDR4 register *******************/
  1274. #define ADC_JDR4_JDATA 0xFFFFU /*!<Injected data */
  1275. /******************** Bit definition for ADC_DR register ********************/
  1276. #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */
  1277. #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */
  1278. /******************* Bit definition for ADC_CSR register ********************/
  1279. #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */
  1280. #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */
  1281. #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */
  1282. #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */
  1283. #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */
  1284. #define ADC_CSR_DOVR1 0x00000020U /*!<ADC1 DMA overrun flag */
  1285. #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */
  1286. #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */
  1287. #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */
  1288. #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */
  1289. #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */
  1290. #define ADC_CSR_DOVR2 0x00002000U /*!<ADC2 DMA overrun flag */
  1291. /******************* Bit definition for ADC_CCR register ********************/
  1292. #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1293. #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */
  1294. #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */
  1295. #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */
  1296. #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */
  1297. #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */
  1298. #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1299. #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */
  1300. #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */
  1301. #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */
  1302. #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */
  1303. #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */
  1304. #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1305. #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */
  1306. #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */
  1307. #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1308. #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */
  1309. #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */
  1310. #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */
  1311. #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */
  1312. /******************* Bit definition for ADC_CDR register ********************/
  1313. #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */
  1314. #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */
  1315. /******************************************************************************/
  1316. /* */
  1317. /* Controller Area Network */
  1318. /* */
  1319. /******************************************************************************/
  1320. /*!<CAN control and status registers */
  1321. /******************* Bit definition for CAN_MCR register ********************/
  1322. #define CAN_MCR_INRQ 0x00000001U /*!<Initialization Request */
  1323. #define CAN_MCR_SLEEP 0x00000002U /*!<Sleep Mode Request */
  1324. #define CAN_MCR_TXFP 0x00000004U /*!<Transmit FIFO Priority */
  1325. #define CAN_MCR_RFLM 0x00000008U /*!<Receive FIFO Locked Mode */
  1326. #define CAN_MCR_NART 0x00000010U /*!<No Automatic Retransmission */
  1327. #define CAN_MCR_AWUM 0x00000020U /*!<Automatic Wakeup Mode */
  1328. #define CAN_MCR_ABOM 0x00000040U /*!<Automatic Bus-Off Management */
  1329. #define CAN_MCR_TTCM 0x00000080U /*!<Time Triggered Communication Mode */
  1330. #define CAN_MCR_RESET 0x00008000U /*!<bxCAN software master reset */
  1331. #define CAN_MCR_DBF 0x00010000U /*!<bxCAN Debug freeze */
  1332. /******************* Bit definition for CAN_MSR register ********************/
  1333. #define CAN_MSR_INAK 0x0001U /*!<Initialization Acknowledge */
  1334. #define CAN_MSR_SLAK 0x0002U /*!<Sleep Acknowledge */
  1335. #define CAN_MSR_ERRI 0x0004U /*!<Error Interrupt */
  1336. #define CAN_MSR_WKUI 0x0008U /*!<Wakeup Interrupt */
  1337. #define CAN_MSR_SLAKI 0x0010U /*!<Sleep Acknowledge Interrupt */
  1338. #define CAN_MSR_TXM 0x0100U /*!<Transmit Mode */
  1339. #define CAN_MSR_RXM 0x0200U /*!<Receive Mode */
  1340. #define CAN_MSR_SAMP 0x0400U /*!<Last Sample Point */
  1341. #define CAN_MSR_RX 0x0800U /*!<CAN Rx Signal */
  1342. /******************* Bit definition for CAN_TSR register ********************/
  1343. #define CAN_TSR_RQCP0 0x00000001U /*!<Request Completed Mailbox0 */
  1344. #define CAN_TSR_TXOK0 0x00000002U /*!<Transmission OK of Mailbox0 */
  1345. #define CAN_TSR_ALST0 0x00000004U /*!<Arbitration Lost for Mailbox0 */
  1346. #define CAN_TSR_TERR0 0x00000008U /*!<Transmission Error of Mailbox0 */
  1347. #define CAN_TSR_ABRQ0 0x00000080U /*!<Abort Request for Mailbox0 */
  1348. #define CAN_TSR_RQCP1 0x00000100U /*!<Request Completed Mailbox1 */
  1349. #define CAN_TSR_TXOK1 0x00000200U /*!<Transmission OK of Mailbox1 */
  1350. #define CAN_TSR_ALST1 0x00000400U /*!<Arbitration Lost for Mailbox1 */
  1351. #define CAN_TSR_TERR1 0x00000800U /*!<Transmission Error of Mailbox1 */
  1352. #define CAN_TSR_ABRQ1 0x00008000U /*!<Abort Request for Mailbox 1 */
  1353. #define CAN_TSR_RQCP2 0x00010000U /*!<Request Completed Mailbox2 */
  1354. #define CAN_TSR_TXOK2 0x00020000U /*!<Transmission OK of Mailbox 2 */
  1355. #define CAN_TSR_ALST2 0x00040000U /*!<Arbitration Lost for mailbox 2 */
  1356. #define CAN_TSR_TERR2 0x00080000U /*!<Transmission Error of Mailbox 2 */
  1357. #define CAN_TSR_ABRQ2 0x00800000U /*!<Abort Request for Mailbox 2 */
  1358. #define CAN_TSR_CODE 0x03000000U /*!<Mailbox Code */
  1359. #define CAN_TSR_TME 0x1C000000U /*!<TME[2:0] bits */
  1360. #define CAN_TSR_TME0 0x04000000U /*!<Transmit Mailbox 0 Empty */
  1361. #define CAN_TSR_TME1 0x08000000U /*!<Transmit Mailbox 1 Empty */
  1362. #define CAN_TSR_TME2 0x10000000U /*!<Transmit Mailbox 2 Empty */
  1363. #define CAN_TSR_LOW 0xE0000000U /*!<LOW[2:0] bits */
  1364. #define CAN_TSR_LOW0 0x20000000U /*!<Lowest Priority Flag for Mailbox 0 */
  1365. #define CAN_TSR_LOW1 0x40000000U /*!<Lowest Priority Flag for Mailbox 1 */
  1366. #define CAN_TSR_LOW2 0x80000000U /*!<Lowest Priority Flag for Mailbox 2 */
  1367. /******************* Bit definition for CAN_RF0R register *******************/
  1368. #define CAN_RF0R_FMP0 0x03U /*!<FIFO 0 Message Pending */
  1369. #define CAN_RF0R_FULL0 0x08U /*!<FIFO 0 Full */
  1370. #define CAN_RF0R_FOVR0 0x10U /*!<FIFO 0 Overrun */
  1371. #define CAN_RF0R_RFOM0 0x20U /*!<Release FIFO 0 Output Mailbox */
  1372. /******************* Bit definition for CAN_RF1R register *******************/
  1373. #define CAN_RF1R_FMP1 0x03U /*!<FIFO 1 Message Pending */
  1374. #define CAN_RF1R_FULL1 0x08U /*!<FIFO 1 Full */
  1375. #define CAN_RF1R_FOVR1 0x10U /*!<FIFO 1 Overrun */
  1376. #define CAN_RF1R_RFOM1 0x20U /*!<Release FIFO 1 Output Mailbox */
  1377. /******************** Bit definition for CAN_IER register *******************/
  1378. #define CAN_IER_TMEIE 0x00000001U /*!<Transmit Mailbox Empty Interrupt Enable */
  1379. #define CAN_IER_FMPIE0 0x00000002U /*!<FIFO Message Pending Interrupt Enable */
  1380. #define CAN_IER_FFIE0 0x00000004U /*!<FIFO Full Interrupt Enable */
  1381. #define CAN_IER_FOVIE0 0x00000008U /*!<FIFO Overrun Interrupt Enable */
  1382. #define CAN_IER_FMPIE1 0x00000010U /*!<FIFO Message Pending Interrupt Enable */
  1383. #define CAN_IER_FFIE1 0x00000020U /*!<FIFO Full Interrupt Enable */
  1384. #define CAN_IER_FOVIE1 0x00000040U /*!<FIFO Overrun Interrupt Enable */
  1385. #define CAN_IER_EWGIE 0x00000100U /*!<Error Warning Interrupt Enable */
  1386. #define CAN_IER_EPVIE 0x00000200U /*!<Error Passive Interrupt Enable */
  1387. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-Off Interrupt Enable */
  1388. #define CAN_IER_LECIE 0x00000800U /*!<Last Error Code Interrupt Enable */
  1389. #define CAN_IER_ERRIE 0x00008000U /*!<Error Interrupt Enable */
  1390. #define CAN_IER_WKUIE 0x00010000U /*!<Wakeup Interrupt Enable */
  1391. #define CAN_IER_SLKIE 0x00020000U /*!<Sleep Interrupt Enable */
  1392. #define CAN_IER_EWGIE 0x00000100U /*!<Error warning interrupt enable */
  1393. #define CAN_IER_EPVIE 0x00000200U /*!<Error passive interrupt enable */
  1394. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-off interrupt enable */
  1395. #define CAN_IER_LECIE 0x00000800U /*!<Last error code interrupt enable */
  1396. #define CAN_IER_ERRIE 0x00008000U /*!<Error interrupt enable */
  1397. /******************** Bit definition for CAN_ESR register *******************/
  1398. #define CAN_ESR_EWGF 0x00000001U /*!<Error Warning Flag */
  1399. #define CAN_ESR_EPVF 0x00000002U /*!<Error Passive Flag */
  1400. #define CAN_ESR_BOFF 0x00000004U /*!<Bus-Off Flag */
  1401. #define CAN_ESR_LEC 0x00000070U /*!<LEC[2:0] bits (Last Error Code) */
  1402. #define CAN_ESR_LEC_0 0x00000010U /*!<Bit 0 */
  1403. #define CAN_ESR_LEC_1 0x00000020U /*!<Bit 1 */
  1404. #define CAN_ESR_LEC_2 0x00000040U /*!<Bit 2 */
  1405. #define CAN_ESR_TEC 0x00FF0000U /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1406. #define CAN_ESR_REC 0xFF000000U /*!<Receive Error Counter */
  1407. /******************* Bit definition for CAN_BTR register ********************/
  1408. #define CAN_BTR_BRP 0x000003FFU /*!<Baud Rate Prescaler */
  1409. #define CAN_BTR_TS1 0x000F0000U /*!<Time Segment 1 */
  1410. #define CAN_BTR_TS1_0 0x00010000U /*!<Bit 0 */
  1411. #define CAN_BTR_TS1_1 0x00020000U /*!<Bit 1 */
  1412. #define CAN_BTR_TS1_2 0x00040000U /*!<Bit 2 */
  1413. #define CAN_BTR_TS1_3 0x00080000U /*!<Bit 3 */
  1414. #define CAN_BTR_TS2 0x00700000U /*!<Time Segment 2 */
  1415. #define CAN_BTR_TS2_0 0x00100000U /*!<Bit 0 */
  1416. #define CAN_BTR_TS2_1 0x00200000U /*!<Bit 1 */
  1417. #define CAN_BTR_TS2_2 0x00400000U /*!<Bit 2 */
  1418. #define CAN_BTR_SJW 0x03000000U /*!<Resynchronization Jump Width */
  1419. #define CAN_BTR_SJW_0 0x01000000U /*!<Bit 0 */
  1420. #define CAN_BTR_SJW_1 0x02000000U /*!<Bit 1 */
  1421. #define CAN_BTR_LBKM 0x40000000U /*!<Loop Back Mode (Debug) */
  1422. #define CAN_BTR_SILM 0x80000000U /*!<Silent Mode */
  1423. /*!<Mailbox registers */
  1424. /****************** Bit definition for CAN_TI0R register ********************/
  1425. #define CAN_TI0R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1426. #define CAN_TI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1427. #define CAN_TI0R_IDE 0x00000004U /*!<Identifier Extension */
  1428. #define CAN_TI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1429. #define CAN_TI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1430. /****************** Bit definition for CAN_TDT0R register *******************/
  1431. #define CAN_TDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1432. #define CAN_TDT0R_TGT 0x00000100U /*!<Transmit Global Time */
  1433. #define CAN_TDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1434. /****************** Bit definition for CAN_TDL0R register *******************/
  1435. #define CAN_TDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1436. #define CAN_TDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1437. #define CAN_TDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1438. #define CAN_TDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1439. /****************** Bit definition for CAN_TDH0R register *******************/
  1440. #define CAN_TDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1441. #define CAN_TDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1442. #define CAN_TDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1443. #define CAN_TDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1444. /******************* Bit definition for CAN_TI1R register *******************/
  1445. #define CAN_TI1R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1446. #define CAN_TI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1447. #define CAN_TI1R_IDE 0x00000004U /*!<Identifier Extension */
  1448. #define CAN_TI1R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1449. #define CAN_TI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1450. /******************* Bit definition for CAN_TDT1R register ******************/
  1451. #define CAN_TDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1452. #define CAN_TDT1R_TGT 0x00000100U /*!<Transmit Global Time */
  1453. #define CAN_TDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1454. /******************* Bit definition for CAN_TDL1R register ******************/
  1455. #define CAN_TDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1456. #define CAN_TDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1457. #define CAN_TDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1458. #define CAN_TDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1459. /******************* Bit definition for CAN_TDH1R register ******************/
  1460. #define CAN_TDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1461. #define CAN_TDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1462. #define CAN_TDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1463. #define CAN_TDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1464. /******************* Bit definition for CAN_TI2R register *******************/
  1465. #define CAN_TI2R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1466. #define CAN_TI2R_RTR 0x00000002U /*!<Remote Transmission Request */
  1467. #define CAN_TI2R_IDE 0x00000004U /*!<Identifier Extension */
  1468. #define CAN_TI2R_EXID 0x001FFFF8U /*!<Extended identifier */
  1469. #define CAN_TI2R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1470. /******************* Bit definition for CAN_TDT2R register ******************/
  1471. #define CAN_TDT2R_DLC 0x0000000FU /*!<Data Length Code */
  1472. #define CAN_TDT2R_TGT 0x00000100U /*!<Transmit Global Time */
  1473. #define CAN_TDT2R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1474. /******************* Bit definition for CAN_TDL2R register ******************/
  1475. #define CAN_TDL2R_DATA0 0x000000FFU /*!<Data byte 0 */
  1476. #define CAN_TDL2R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1477. #define CAN_TDL2R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1478. #define CAN_TDL2R_DATA3 0xFF000000U /*!<Data byte 3 */
  1479. /******************* Bit definition for CAN_TDH2R register ******************/
  1480. #define CAN_TDH2R_DATA4 0x000000FFU /*!<Data byte 4 */
  1481. #define CAN_TDH2R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1482. #define CAN_TDH2R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1483. #define CAN_TDH2R_DATA7 0xFF000000U /*!<Data byte 7 */
  1484. /******************* Bit definition for CAN_RI0R register *******************/
  1485. #define CAN_RI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1486. #define CAN_RI0R_IDE 0x00000004U /*!<Identifier Extension */
  1487. #define CAN_RI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1488. #define CAN_RI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1489. /******************* Bit definition for CAN_RDT0R register ******************/
  1490. #define CAN_RDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1491. #define CAN_RDT0R_FMI 0x0000FF00U /*!<Filter Match Index */
  1492. #define CAN_RDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1493. /******************* Bit definition for CAN_RDL0R register ******************/
  1494. #define CAN_RDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1495. #define CAN_RDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1496. #define CAN_RDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1497. #define CAN_RDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1498. /******************* Bit definition for CAN_RDH0R register ******************/
  1499. #define CAN_RDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1500. #define CAN_RDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1501. #define CAN_RDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1502. #define CAN_RDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1503. /******************* Bit definition for CAN_RI1R register *******************/
  1504. #define CAN_RI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1505. #define CAN_RI1R_IDE 0x00000004U /*!<Identifier Extension */
  1506. #define CAN_RI1R_EXID 0x001FFFF8U /*!<Extended identifier */
  1507. #define CAN_RI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1508. /******************* Bit definition for CAN_RDT1R register ******************/
  1509. #define CAN_RDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1510. #define CAN_RDT1R_FMI 0x0000FF00U /*!<Filter Match Index */
  1511. #define CAN_RDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1512. /******************* Bit definition for CAN_RDL1R register ******************/
  1513. #define CAN_RDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1514. #define CAN_RDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1515. #define CAN_RDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1516. #define CAN_RDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1517. /******************* Bit definition for CAN_RDH1R register ******************/
  1518. #define CAN_RDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1519. #define CAN_RDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1520. #define CAN_RDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1521. #define CAN_RDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1522. /*!<CAN filter registers */
  1523. /******************* Bit definition for CAN_FMR register ********************/
  1524. #define CAN_FMR_FINIT 0x01U /*!<Filter Init Mode */
  1525. #define CAN_FMR_CAN2SB 0x00003F00U /*!<CAN2 start bank */
  1526. /******************* Bit definition for CAN_FM1R register *******************/
  1527. #define CAN_FM1R_FBM 0x0FFFFFFFU /*!<Filter Mode */
  1528. #define CAN_FM1R_FBM0 0x00000001U /*!<Filter Init Mode bit 0 */
  1529. #define CAN_FM1R_FBM1 0x00000002U /*!<Filter Init Mode bit 1 */
  1530. #define CAN_FM1R_FBM2 0x00000004U /*!<Filter Init Mode bit 2 */
  1531. #define CAN_FM1R_FBM3 0x00000008U /*!<Filter Init Mode bit 3 */
  1532. #define CAN_FM1R_FBM4 0x00000010U /*!<Filter Init Mode bit 4 */
  1533. #define CAN_FM1R_FBM5 0x00000020U /*!<Filter Init Mode bit 5 */
  1534. #define CAN_FM1R_FBM6 0x00000040U /*!<Filter Init Mode bit 6 */
  1535. #define CAN_FM1R_FBM7 0x00000080U /*!<Filter Init Mode bit 7 */
  1536. #define CAN_FM1R_FBM8 0x00000100U /*!<Filter Init Mode bit 8 */
  1537. #define CAN_FM1R_FBM9 0x00000200U /*!<Filter Init Mode bit 9 */
  1538. #define CAN_FM1R_FBM10 0x00000400U /*!<Filter Init Mode bit 10 */
  1539. #define CAN_FM1R_FBM11 0x00000800U /*!<Filter Init Mode bit 11 */
  1540. #define CAN_FM1R_FBM12 0x00001000U /*!<Filter Init Mode bit 12 */
  1541. #define CAN_FM1R_FBM13 0x00002000U /*!<Filter Init Mode bit 13 */
  1542. #define CAN_FM1R_FBM14 0x00004000U /*!<Filter Init Mode bit 14 */
  1543. #define CAN_FM1R_FBM15 0x00008000U /*!<Filter Init Mode bit 15 */
  1544. #define CAN_FM1R_FBM16 0x00010000U /*!<Filter Init Mode bit 16 */
  1545. #define CAN_FM1R_FBM17 0x00020000U /*!<Filter Init Mode bit 17 */
  1546. #define CAN_FM1R_FBM18 0x00040000U /*!<Filter Init Mode bit 18 */
  1547. #define CAN_FM1R_FBM19 0x00080000U /*!<Filter Init Mode bit 19 */
  1548. #define CAN_FM1R_FBM20 0x00100000U /*!<Filter Init Mode bit 20 */
  1549. #define CAN_FM1R_FBM21 0x00200000U /*!<Filter Init Mode bit 21 */
  1550. #define CAN_FM1R_FBM22 0x00400000U /*!<Filter Init Mode bit 22 */
  1551. #define CAN_FM1R_FBM23 0x00800000U /*!<Filter Init Mode bit 23 */
  1552. #define CAN_FM1R_FBM24 0x01000000U /*!<Filter Init Mode bit 24 */
  1553. #define CAN_FM1R_FBM25 0x02000000U /*!<Filter Init Mode bit 25 */
  1554. #define CAN_FM1R_FBM26 0x04000000U /*!<Filter Init Mode bit 26 */
  1555. #define CAN_FM1R_FBM27 0x08000000U /*!<Filter Init Mode bit 27 */
  1556. /******************* Bit definition for CAN_FS1R register *******************/
  1557. #define CAN_FS1R_FSC 0x0FFFFFFFU /*!<Filter Scale Configuration */
  1558. #define CAN_FS1R_FSC0 0x00000001U /*!<Filter Scale Configuration bit 0 */
  1559. #define CAN_FS1R_FSC1 0x00000002U /*!<Filter Scale Configuration bit 1 */
  1560. #define CAN_FS1R_FSC2 0x00000004U /*!<Filter Scale Configuration bit 2 */
  1561. #define CAN_FS1R_FSC3 0x00000008U /*!<Filter Scale Configuration bit 3 */
  1562. #define CAN_FS1R_FSC4 0x00000010U /*!<Filter Scale Configuration bit 4 */
  1563. #define CAN_FS1R_FSC5 0x00000020U /*!<Filter Scale Configuration bit 5 */
  1564. #define CAN_FS1R_FSC6 0x00000040U /*!<Filter Scale Configuration bit 6 */
  1565. #define CAN_FS1R_FSC7 0x00000080U /*!<Filter Scale Configuration bit 7 */
  1566. #define CAN_FS1R_FSC8 0x00000100U /*!<Filter Scale Configuration bit 8 */
  1567. #define CAN_FS1R_FSC9 0x00000200U /*!<Filter Scale Configuration bit 9 */
  1568. #define CAN_FS1R_FSC10 0x00000400U /*!<Filter Scale Configuration bit 10 */
  1569. #define CAN_FS1R_FSC11 0x00000800U /*!<Filter Scale Configuration bit 11 */
  1570. #define CAN_FS1R_FSC12 0x00001000U /*!<Filter Scale Configuration bit 12 */
  1571. #define CAN_FS1R_FSC13 0x00002000U /*!<Filter Scale Configuration bit 13 */
  1572. #define CAN_FS1R_FSC14 0x00004000U /*!<Filter Scale Configuration bit 14 */
  1573. #define CAN_FS1R_FSC15 0x00008000U /*!<Filter Scale Configuration bit 15 */
  1574. #define CAN_FS1R_FSC16 0x00010000U /*!<Filter Scale Configuration bit 16 */
  1575. #define CAN_FS1R_FSC17 0x00020000U /*!<Filter Scale Configuration bit 17 */
  1576. #define CAN_FS1R_FSC18 0x00040000U /*!<Filter Scale Configuration bit 18 */
  1577. #define CAN_FS1R_FSC19 0x00080000U /*!<Filter Scale Configuration bit 19 */
  1578. #define CAN_FS1R_FSC20 0x00100000U /*!<Filter Scale Configuration bit 20 */
  1579. #define CAN_FS1R_FSC21 0x00200000U /*!<Filter Scale Configuration bit 21 */
  1580. #define CAN_FS1R_FSC22 0x00400000U /*!<Filter Scale Configuration bit 22 */
  1581. #define CAN_FS1R_FSC23 0x00800000U /*!<Filter Scale Configuration bit 23 */
  1582. #define CAN_FS1R_FSC24 0x01000000U /*!<Filter Scale Configuration bit 24 */
  1583. #define CAN_FS1R_FSC25 0x02000000U /*!<Filter Scale Configuration bit 25 */
  1584. #define CAN_FS1R_FSC26 0x04000000U /*!<Filter Scale Configuration bit 26 */
  1585. #define CAN_FS1R_FSC27 0x08000000U /*!<Filter Scale Configuration bit 27 */
  1586. /****************** Bit definition for CAN_FFA1R register *******************/
  1587. #define CAN_FFA1R_FFA 0x0FFFFFFFU /*!<Filter FIFO Assignment */
  1588. #define CAN_FFA1R_FFA0 0x00000001U /*!<Filter FIFO Assignment bit 0 */
  1589. #define CAN_FFA1R_FFA1 0x00000002U /*!<Filter FIFO Assignment bit 1 */
  1590. #define CAN_FFA1R_FFA2 0x00000004U /*!<Filter FIFO Assignment bit 2 */
  1591. #define CAN_FFA1R_FFA3 0x00000008U /*!<Filter FIFO Assignment bit 3 */
  1592. #define CAN_FFA1R_FFA4 0x00000010U /*!<Filter FIFO Assignment bit 4 */
  1593. #define CAN_FFA1R_FFA5 0x00000020U /*!<Filter FIFO Assignment bit 5 */
  1594. #define CAN_FFA1R_FFA6 0x00000040U /*!<Filter FIFO Assignment bit 6 */
  1595. #define CAN_FFA1R_FFA7 0x00000080U /*!<Filter FIFO Assignment bit 7 */
  1596. #define CAN_FFA1R_FFA8 0x00000100U /*!<Filter FIFO Assignment bit 8 */
  1597. #define CAN_FFA1R_FFA9 0x00000200U /*!<Filter FIFO Assignment bit 9 */
  1598. #define CAN_FFA1R_FFA10 0x00000400U /*!<Filter FIFO Assignment bit 10 */
  1599. #define CAN_FFA1R_FFA11 0x00000800U /*!<Filter FIFO Assignment bit 11 */
  1600. #define CAN_FFA1R_FFA12 0x00001000U /*!<Filter FIFO Assignment bit 12 */
  1601. #define CAN_FFA1R_FFA13 0x00002000U /*!<Filter FIFO Assignment bit 13 */
  1602. #define CAN_FFA1R_FFA14 0x00004000U /*!<Filter FIFO Assignment bit 14 */
  1603. #define CAN_FFA1R_FFA15 0x00008000U /*!<Filter FIFO Assignment bit 15 */
  1604. #define CAN_FFA1R_FFA16 0x00010000U /*!<Filter FIFO Assignment bit 16 */
  1605. #define CAN_FFA1R_FFA17 0x00020000U /*!<Filter FIFO Assignment bit 17 */
  1606. #define CAN_FFA1R_FFA18 0x00040000U /*!<Filter FIFO Assignment bit 18 */
  1607. #define CAN_FFA1R_FFA19 0x00080000U /*!<Filter FIFO Assignment bit 19 */
  1608. #define CAN_FFA1R_FFA20 0x00100000U /*!<Filter FIFO Assignment bit 20 */
  1609. #define CAN_FFA1R_FFA21 0x00200000U /*!<Filter FIFO Assignment bit 21 */
  1610. #define CAN_FFA1R_FFA22 0x00400000U /*!<Filter FIFO Assignment bit 22 */
  1611. #define CAN_FFA1R_FFA23 0x00800000U /*!<Filter FIFO Assignment bit 23 */
  1612. #define CAN_FFA1R_FFA24 0x01000000U /*!<Filter FIFO Assignment bit 24 */
  1613. #define CAN_FFA1R_FFA25 0x02000000U /*!<Filter FIFO Assignment bit 25 */
  1614. #define CAN_FFA1R_FFA26 0x04000000U /*!<Filter FIFO Assignment bit 26 */
  1615. #define CAN_FFA1R_FFA27 0x08000000U /*!<Filter FIFO Assignment bit 27 */
  1616. /******************* Bit definition for CAN_FA1R register *******************/
  1617. #define CAN_FA1R_FACT 0x0FFFFFFFU /*!<Filter Active */
  1618. #define CAN_FA1R_FACT0 0x00000001U /*!<Filter Active bit 0 */
  1619. #define CAN_FA1R_FACT1 0x00000002U /*!<Filter Active bit 1 */
  1620. #define CAN_FA1R_FACT2 0x00000004U /*!<Filter Active bit 2 */
  1621. #define CAN_FA1R_FACT3 0x00000008U /*!<Filter Active bit 3 */
  1622. #define CAN_FA1R_FACT4 0x00000010U /*!<Filter Active bit 4 */
  1623. #define CAN_FA1R_FACT5 0x00000020U /*!<Filter Active bit 5 */
  1624. #define CAN_FA1R_FACT6 0x00000040U /*!<Filter Active bit 6 */
  1625. #define CAN_FA1R_FACT7 0x00000080U /*!<Filter Active bit 7 */
  1626. #define CAN_FA1R_FACT8 0x00000100U /*!<Filter Active bit 8 */
  1627. #define CAN_FA1R_FACT9 0x00000200U /*!<Filter Active bit 9 */
  1628. #define CAN_FA1R_FACT10 0x00000400U /*!<Filter Active bit 10 */
  1629. #define CAN_FA1R_FACT11 0x00000800U /*!<Filter Active bit 11 */
  1630. #define CAN_FA1R_FACT12 0x00001000U /*!<Filter Active bit 12 */
  1631. #define CAN_FA1R_FACT13 0x00002000U /*!<Filter Active bit 13 */
  1632. #define CAN_FA1R_FACT14 0x00004000U /*!<Filter Active bit 14 */
  1633. #define CAN_FA1R_FACT15 0x00008000U /*!<Filter Active bit 15 */
  1634. #define CAN_FA1R_FACT16 0x00010000U /*!<Filter Active bit 16 */
  1635. #define CAN_FA1R_FACT17 0x00020000U /*!<Filter Active bit 17 */
  1636. #define CAN_FA1R_FACT18 0x00040000U /*!<Filter Active bit 18 */
  1637. #define CAN_FA1R_FACT19 0x00080000U /*!<Filter Active bit 19 */
  1638. #define CAN_FA1R_FACT20 0x00100000U /*!<Filter Active bit 20 */
  1639. #define CAN_FA1R_FACT21 0x00200000U /*!<Filter Active bit 21 */
  1640. #define CAN_FA1R_FACT22 0x00400000U /*!<Filter Active bit 22 */
  1641. #define CAN_FA1R_FACT23 0x00800000U /*!<Filter Active bit 23 */
  1642. #define CAN_FA1R_FACT24 0x01000000U /*!<Filter Active bit 24 */
  1643. #define CAN_FA1R_FACT25 0x02000000U /*!<Filter Active bit 25 */
  1644. #define CAN_FA1R_FACT26 0x04000000U /*!<Filter Active bit 26 */
  1645. #define CAN_FA1R_FACT27 0x08000000U /*!<Filter Active bit 27 */
  1646. /******************* Bit definition for CAN_F0R1 register *******************/
  1647. #define CAN_F0R1_FB0 0x00000001U /*!<Filter bit 0 */
  1648. #define CAN_F0R1_FB1 0x00000002U /*!<Filter bit 1 */
  1649. #define CAN_F0R1_FB2 0x00000004U /*!<Filter bit 2 */
  1650. #define CAN_F0R1_FB3 0x00000008U /*!<Filter bit 3 */
  1651. #define CAN_F0R1_FB4 0x00000010U /*!<Filter bit 4 */
  1652. #define CAN_F0R1_FB5 0x00000020U /*!<Filter bit 5 */
  1653. #define CAN_F0R1_FB6 0x00000040U /*!<Filter bit 6 */
  1654. #define CAN_F0R1_FB7 0x00000080U /*!<Filter bit 7 */
  1655. #define CAN_F0R1_FB8 0x00000100U /*!<Filter bit 8 */
  1656. #define CAN_F0R1_FB9 0x00000200U /*!<Filter bit 9 */
  1657. #define CAN_F0R1_FB10 0x00000400U /*!<Filter bit 10 */
  1658. #define CAN_F0R1_FB11 0x00000800U /*!<Filter bit 11 */
  1659. #define CAN_F0R1_FB12 0x00001000U /*!<Filter bit 12 */
  1660. #define CAN_F0R1_FB13 0x00002000U /*!<Filter bit 13 */
  1661. #define CAN_F0R1_FB14 0x00004000U /*!<Filter bit 14 */
  1662. #define CAN_F0R1_FB15 0x00008000U /*!<Filter bit 15 */
  1663. #define CAN_F0R1_FB16 0x00010000U /*!<Filter bit 16 */
  1664. #define CAN_F0R1_FB17 0x00020000U /*!<Filter bit 17 */
  1665. #define CAN_F0R1_FB18 0x00040000U /*!<Filter bit 18 */
  1666. #define CAN_F0R1_FB19 0x00080000U /*!<Filter bit 19 */
  1667. #define CAN_F0R1_FB20 0x00100000U /*!<Filter bit 20 */
  1668. #define CAN_F0R1_FB21 0x00200000U /*!<Filter bit 21 */
  1669. #define CAN_F0R1_FB22 0x00400000U /*!<Filter bit 22 */
  1670. #define CAN_F0R1_FB23 0x00800000U /*!<Filter bit 23 */
  1671. #define CAN_F0R1_FB24 0x01000000U /*!<Filter bit 24 */
  1672. #define CAN_F0R1_FB25 0x02000000U /*!<Filter bit 25 */
  1673. #define CAN_F0R1_FB26 0x04000000U /*!<Filter bit 26 */
  1674. #define CAN_F0R1_FB27 0x08000000U /*!<Filter bit 27 */
  1675. #define CAN_F0R1_FB28 0x10000000U /*!<Filter bit 28 */
  1676. #define CAN_F0R1_FB29 0x20000000U /*!<Filter bit 29 */
  1677. #define CAN_F0R1_FB30 0x40000000U /*!<Filter bit 30 */
  1678. #define CAN_F0R1_FB31 0x80000000U /*!<Filter bit 31 */
  1679. /******************* Bit definition for CAN_F1R1 register *******************/
  1680. #define CAN_F1R1_FB0 0x00000001U /*!<Filter bit 0 */
  1681. #define CAN_F1R1_FB1 0x00000002U /*!<Filter bit 1 */
  1682. #define CAN_F1R1_FB2 0x00000004U /*!<Filter bit 2 */
  1683. #define CAN_F1R1_FB3 0x00000008U /*!<Filter bit 3 */
  1684. #define CAN_F1R1_FB4 0x00000010U /*!<Filter bit 4 */
  1685. #define CAN_F1R1_FB5 0x00000020U /*!<Filter bit 5 */
  1686. #define CAN_F1R1_FB6 0x00000040U /*!<Filter bit 6 */
  1687. #define CAN_F1R1_FB7 0x00000080U /*!<Filter bit 7 */
  1688. #define CAN_F1R1_FB8 0x00000100U /*!<Filter bit 8 */
  1689. #define CAN_F1R1_FB9 0x00000200U /*!<Filter bit 9 */
  1690. #define CAN_F1R1_FB10 0x00000400U /*!<Filter bit 10 */
  1691. #define CAN_F1R1_FB11 0x00000800U /*!<Filter bit 11 */
  1692. #define CAN_F1R1_FB12 0x00001000U /*!<Filter bit 12 */
  1693. #define CAN_F1R1_FB13 0x00002000U /*!<Filter bit 13 */
  1694. #define CAN_F1R1_FB14 0x00004000U /*!<Filter bit 14 */
  1695. #define CAN_F1R1_FB15 0x00008000U /*!<Filter bit 15 */
  1696. #define CAN_F1R1_FB16 0x00010000U /*!<Filter bit 16 */
  1697. #define CAN_F1R1_FB17 0x00020000U /*!<Filter bit 17 */
  1698. #define CAN_F1R1_FB18 0x00040000U /*!<Filter bit 18 */
  1699. #define CAN_F1R1_FB19 0x00080000U /*!<Filter bit 19 */
  1700. #define CAN_F1R1_FB20 0x00100000U /*!<Filter bit 20 */
  1701. #define CAN_F1R1_FB21 0x00200000U /*!<Filter bit 21 */
  1702. #define CAN_F1R1_FB22 0x00400000U /*!<Filter bit 22 */
  1703. #define CAN_F1R1_FB23 0x00800000U /*!<Filter bit 23 */
  1704. #define CAN_F1R1_FB24 0x01000000U /*!<Filter bit 24 */
  1705. #define CAN_F1R1_FB25 0x02000000U /*!<Filter bit 25 */
  1706. #define CAN_F1R1_FB26 0x04000000U /*!<Filter bit 26 */
  1707. #define CAN_F1R1_FB27 0x08000000U /*!<Filter bit 27 */
  1708. #define CAN_F1R1_FB28 0x10000000U /*!<Filter bit 28 */
  1709. #define CAN_F1R1_FB29 0x20000000U /*!<Filter bit 29 */
  1710. #define CAN_F1R1_FB30 0x40000000U /*!<Filter bit 30 */
  1711. #define CAN_F1R1_FB31 0x80000000U /*!<Filter bit 31 */
  1712. /******************* Bit definition for CAN_F2R1 register *******************/
  1713. #define CAN_F2R1_FB0 0x00000001U /*!<Filter bit 0 */
  1714. #define CAN_F2R1_FB1 0x00000002U /*!<Filter bit 1 */
  1715. #define CAN_F2R1_FB2 0x00000004U /*!<Filter bit 2 */
  1716. #define CAN_F2R1_FB3 0x00000008U /*!<Filter bit 3 */
  1717. #define CAN_F2R1_FB4 0x00000010U /*!<Filter bit 4 */
  1718. #define CAN_F2R1_FB5 0x00000020U /*!<Filter bit 5 */
  1719. #define CAN_F2R1_FB6 0x00000040U /*!<Filter bit 6 */
  1720. #define CAN_F2R1_FB7 0x00000080U /*!<Filter bit 7 */
  1721. #define CAN_F2R1_FB8 0x00000100U /*!<Filter bit 8 */
  1722. #define CAN_F2R1_FB9 0x00000200U /*!<Filter bit 9 */
  1723. #define CAN_F2R1_FB10 0x00000400U /*!<Filter bit 10 */
  1724. #define CAN_F2R1_FB11 0x00000800U /*!<Filter bit 11 */
  1725. #define CAN_F2R1_FB12 0x00001000U /*!<Filter bit 12 */
  1726. #define CAN_F2R1_FB13 0x00002000U /*!<Filter bit 13 */
  1727. #define CAN_F2R1_FB14 0x00004000U /*!<Filter bit 14 */
  1728. #define CAN_F2R1_FB15 0x00008000U /*!<Filter bit 15 */
  1729. #define CAN_F2R1_FB16 0x00010000U /*!<Filter bit 16 */
  1730. #define CAN_F2R1_FB17 0x00020000U /*!<Filter bit 17 */
  1731. #define CAN_F2R1_FB18 0x00040000U /*!<Filter bit 18 */
  1732. #define CAN_F2R1_FB19 0x00080000U /*!<Filter bit 19 */
  1733. #define CAN_F2R1_FB20 0x00100000U /*!<Filter bit 20 */
  1734. #define CAN_F2R1_FB21 0x00200000U /*!<Filter bit 21 */
  1735. #define CAN_F2R1_FB22 0x00400000U /*!<Filter bit 22 */
  1736. #define CAN_F2R1_FB23 0x00800000U /*!<Filter bit 23 */
  1737. #define CAN_F2R1_FB24 0x01000000U /*!<Filter bit 24 */
  1738. #define CAN_F2R1_FB25 0x02000000U /*!<Filter bit 25 */
  1739. #define CAN_F2R1_FB26 0x04000000U /*!<Filter bit 26 */
  1740. #define CAN_F2R1_FB27 0x08000000U /*!<Filter bit 27 */
  1741. #define CAN_F2R1_FB28 0x10000000U /*!<Filter bit 28 */
  1742. #define CAN_F2R1_FB29 0x20000000U /*!<Filter bit 29 */
  1743. #define CAN_F2R1_FB30 0x40000000U /*!<Filter bit 30 */
  1744. #define CAN_F2R1_FB31 0x80000000U /*!<Filter bit 31 */
  1745. /******************* Bit definition for CAN_F3R1 register *******************/
  1746. #define CAN_F3R1_FB0 0x00000001U /*!<Filter bit 0 */
  1747. #define CAN_F3R1_FB1 0x00000002U /*!<Filter bit 1 */
  1748. #define CAN_F3R1_FB2 0x00000004U /*!<Filter bit 2 */
  1749. #define CAN_F3R1_FB3 0x00000008U /*!<Filter bit 3 */
  1750. #define CAN_F3R1_FB4 0x00000010U /*!<Filter bit 4 */
  1751. #define CAN_F3R1_FB5 0x00000020U /*!<Filter bit 5 */
  1752. #define CAN_F3R1_FB6 0x00000040U /*!<Filter bit 6 */
  1753. #define CAN_F3R1_FB7 0x00000080U /*!<Filter bit 7 */
  1754. #define CAN_F3R1_FB8 0x00000100U /*!<Filter bit 8 */
  1755. #define CAN_F3R1_FB9 0x00000200U /*!<Filter bit 9 */
  1756. #define CAN_F3R1_FB10 0x00000400U /*!<Filter bit 10 */
  1757. #define CAN_F3R1_FB11 0x00000800U /*!<Filter bit 11 */
  1758. #define CAN_F3R1_FB12 0x00001000U /*!<Filter bit 12 */
  1759. #define CAN_F3R1_FB13 0x00002000U /*!<Filter bit 13 */
  1760. #define CAN_F3R1_FB14 0x00004000U /*!<Filter bit 14 */
  1761. #define CAN_F3R1_FB15 0x00008000U /*!<Filter bit 15 */
  1762. #define CAN_F3R1_FB16 0x00010000U /*!<Filter bit 16 */
  1763. #define CAN_F3R1_FB17 0x00020000U /*!<Filter bit 17 */
  1764. #define CAN_F3R1_FB18 0x00040000U /*!<Filter bit 18 */
  1765. #define CAN_F3R1_FB19 0x00080000U /*!<Filter bit 19 */
  1766. #define CAN_F3R1_FB20 0x00100000U /*!<Filter bit 20 */
  1767. #define CAN_F3R1_FB21 0x00200000U /*!<Filter bit 21 */
  1768. #define CAN_F3R1_FB22 0x00400000U /*!<Filter bit 22 */
  1769. #define CAN_F3R1_FB23 0x00800000U /*!<Filter bit 23 */
  1770. #define CAN_F3R1_FB24 0x01000000U /*!<Filter bit 24 */
  1771. #define CAN_F3R1_FB25 0x02000000U /*!<Filter bit 25 */
  1772. #define CAN_F3R1_FB26 0x04000000U /*!<Filter bit 26 */
  1773. #define CAN_F3R1_FB27 0x08000000U /*!<Filter bit 27 */
  1774. #define CAN_F3R1_FB28 0x10000000U /*!<Filter bit 28 */
  1775. #define CAN_F3R1_FB29 0x20000000U /*!<Filter bit 29 */
  1776. #define CAN_F3R1_FB30 0x40000000U /*!<Filter bit 30 */
  1777. #define CAN_F3R1_FB31 0x80000000U /*!<Filter bit 31 */
  1778. /******************* Bit definition for CAN_F4R1 register *******************/
  1779. #define CAN_F4R1_FB0 0x00000001U /*!<Filter bit 0 */
  1780. #define CAN_F4R1_FB1 0x00000002U /*!<Filter bit 1 */
  1781. #define CAN_F4R1_FB2 0x00000004U /*!<Filter bit 2 */
  1782. #define CAN_F4R1_FB3 0x00000008U /*!<Filter bit 3 */
  1783. #define CAN_F4R1_FB4 0x00000010U /*!<Filter bit 4 */
  1784. #define CAN_F4R1_FB5 0x00000020U /*!<Filter bit 5 */
  1785. #define CAN_F4R1_FB6 0x00000040U /*!<Filter bit 6 */
  1786. #define CAN_F4R1_FB7 0x00000080U /*!<Filter bit 7 */
  1787. #define CAN_F4R1_FB8 0x00000100U /*!<Filter bit 8 */
  1788. #define CAN_F4R1_FB9 0x00000200U /*!<Filter bit 9 */
  1789. #define CAN_F4R1_FB10 0x00000400U /*!<Filter bit 10 */
  1790. #define CAN_F4R1_FB11 0x00000800U /*!<Filter bit 11 */
  1791. #define CAN_F4R1_FB12 0x00001000U /*!<Filter bit 12 */
  1792. #define CAN_F4R1_FB13 0x00002000U /*!<Filter bit 13 */
  1793. #define CAN_F4R1_FB14 0x00004000U /*!<Filter bit 14 */
  1794. #define CAN_F4R1_FB15 0x00008000U /*!<Filter bit 15 */
  1795. #define CAN_F4R1_FB16 0x00010000U /*!<Filter bit 16 */
  1796. #define CAN_F4R1_FB17 0x00020000U /*!<Filter bit 17 */
  1797. #define CAN_F4R1_FB18 0x00040000U /*!<Filter bit 18 */
  1798. #define CAN_F4R1_FB19 0x00080000U /*!<Filter bit 19 */
  1799. #define CAN_F4R1_FB20 0x00100000U /*!<Filter bit 20 */
  1800. #define CAN_F4R1_FB21 0x00200000U /*!<Filter bit 21 */
  1801. #define CAN_F4R1_FB22 0x00400000U /*!<Filter bit 22 */
  1802. #define CAN_F4R1_FB23 0x00800000U /*!<Filter bit 23 */
  1803. #define CAN_F4R1_FB24 0x01000000U /*!<Filter bit 24 */
  1804. #define CAN_F4R1_FB25 0x02000000U /*!<Filter bit 25 */
  1805. #define CAN_F4R1_FB26 0x04000000U /*!<Filter bit 26 */
  1806. #define CAN_F4R1_FB27 0x08000000U /*!<Filter bit 27 */
  1807. #define CAN_F4R1_FB28 0x10000000U /*!<Filter bit 28 */
  1808. #define CAN_F4R1_FB29 0x20000000U /*!<Filter bit 29 */
  1809. #define CAN_F4R1_FB30 0x40000000U /*!<Filter bit 30 */
  1810. #define CAN_F4R1_FB31 0x80000000U /*!<Filter bit 31 */
  1811. /******************* Bit definition for CAN_F5R1 register *******************/
  1812. #define CAN_F5R1_FB0 0x00000001U /*!<Filter bit 0 */
  1813. #define CAN_F5R1_FB1 0x00000002U /*!<Filter bit 1 */
  1814. #define CAN_F5R1_FB2 0x00000004U /*!<Filter bit 2 */
  1815. #define CAN_F5R1_FB3 0x00000008U /*!<Filter bit 3 */
  1816. #define CAN_F5R1_FB4 0x00000010U /*!<Filter bit 4 */
  1817. #define CAN_F5R1_FB5 0x00000020U /*!<Filter bit 5 */
  1818. #define CAN_F5R1_FB6 0x00000040U /*!<Filter bit 6 */
  1819. #define CAN_F5R1_FB7 0x00000080U /*!<Filter bit 7 */
  1820. #define CAN_F5R1_FB8 0x00000100U /*!<Filter bit 8 */
  1821. #define CAN_F5R1_FB9 0x00000200U /*!<Filter bit 9 */
  1822. #define CAN_F5R1_FB10 0x00000400U /*!<Filter bit 10 */
  1823. #define CAN_F5R1_FB11 0x00000800U /*!<Filter bit 11 */
  1824. #define CAN_F5R1_FB12 0x00001000U /*!<Filter bit 12 */
  1825. #define CAN_F5R1_FB13 0x00002000U /*!<Filter bit 13 */
  1826. #define CAN_F5R1_FB14 0x00004000U /*!<Filter bit 14 */
  1827. #define CAN_F5R1_FB15 0x00008000U /*!<Filter bit 15 */
  1828. #define CAN_F5R1_FB16 0x00010000U /*!<Filter bit 16 */
  1829. #define CAN_F5R1_FB17 0x00020000U /*!<Filter bit 17 */
  1830. #define CAN_F5R1_FB18 0x00040000U /*!<Filter bit 18 */
  1831. #define CAN_F5R1_FB19 0x00080000U /*!<Filter bit 19 */
  1832. #define CAN_F5R1_FB20 0x00100000U /*!<Filter bit 20 */
  1833. #define CAN_F5R1_FB21 0x00200000U /*!<Filter bit 21 */
  1834. #define CAN_F5R1_FB22 0x00400000U /*!<Filter bit 22 */
  1835. #define CAN_F5R1_FB23 0x00800000U /*!<Filter bit 23 */
  1836. #define CAN_F5R1_FB24 0x01000000U /*!<Filter bit 24 */
  1837. #define CAN_F5R1_FB25 0x02000000U /*!<Filter bit 25 */
  1838. #define CAN_F5R1_FB26 0x04000000U /*!<Filter bit 26 */
  1839. #define CAN_F5R1_FB27 0x08000000U /*!<Filter bit 27 */
  1840. #define CAN_F5R1_FB28 0x10000000U /*!<Filter bit 28 */
  1841. #define CAN_F5R1_FB29 0x20000000U /*!<Filter bit 29 */
  1842. #define CAN_F5R1_FB30 0x40000000U /*!<Filter bit 30 */
  1843. #define CAN_F5R1_FB31 0x80000000U /*!<Filter bit 31 */
  1844. /******************* Bit definition for CAN_F6R1 register *******************/
  1845. #define CAN_F6R1_FB0 0x00000001U /*!<Filter bit 0 */
  1846. #define CAN_F6R1_FB1 0x00000002U /*!<Filter bit 1 */
  1847. #define CAN_F6R1_FB2 0x00000004U /*!<Filter bit 2 */
  1848. #define CAN_F6R1_FB3 0x00000008U /*!<Filter bit 3 */
  1849. #define CAN_F6R1_FB4 0x00000010U /*!<Filter bit 4 */
  1850. #define CAN_F6R1_FB5 0x00000020U /*!<Filter bit 5 */
  1851. #define CAN_F6R1_FB6 0x00000040U /*!<Filter bit 6 */
  1852. #define CAN_F6R1_FB7 0x00000080U /*!<Filter bit 7 */
  1853. #define CAN_F6R1_FB8 0x00000100U /*!<Filter bit 8 */
  1854. #define CAN_F6R1_FB9 0x00000200U /*!<Filter bit 9 */
  1855. #define CAN_F6R1_FB10 0x00000400U /*!<Filter bit 10 */
  1856. #define CAN_F6R1_FB11 0x00000800U /*!<Filter bit 11 */
  1857. #define CAN_F6R1_FB12 0x00001000U /*!<Filter bit 12 */
  1858. #define CAN_F6R1_FB13 0x00002000U /*!<Filter bit 13 */
  1859. #define CAN_F6R1_FB14 0x00004000U /*!<Filter bit 14 */
  1860. #define CAN_F6R1_FB15 0x00008000U /*!<Filter bit 15 */
  1861. #define CAN_F6R1_FB16 0x00010000U /*!<Filter bit 16 */
  1862. #define CAN_F6R1_FB17 0x00020000U /*!<Filter bit 17 */
  1863. #define CAN_F6R1_FB18 0x00040000U /*!<Filter bit 18 */
  1864. #define CAN_F6R1_FB19 0x00080000U /*!<Filter bit 19 */
  1865. #define CAN_F6R1_FB20 0x00100000U /*!<Filter bit 20 */
  1866. #define CAN_F6R1_FB21 0x00200000U /*!<Filter bit 21 */
  1867. #define CAN_F6R1_FB22 0x00400000U /*!<Filter bit 22 */
  1868. #define CAN_F6R1_FB23 0x00800000U /*!<Filter bit 23 */
  1869. #define CAN_F6R1_FB24 0x01000000U /*!<Filter bit 24 */
  1870. #define CAN_F6R1_FB25 0x02000000U /*!<Filter bit 25 */
  1871. #define CAN_F6R1_FB26 0x04000000U /*!<Filter bit 26 */
  1872. #define CAN_F6R1_FB27 0x08000000U /*!<Filter bit 27 */
  1873. #define CAN_F6R1_FB28 0x10000000U /*!<Filter bit 28 */
  1874. #define CAN_F6R1_FB29 0x20000000U /*!<Filter bit 29 */
  1875. #define CAN_F6R1_FB30 0x40000000U /*!<Filter bit 30 */
  1876. #define CAN_F6R1_FB31 0x80000000U /*!<Filter bit 31 */
  1877. /******************* Bit definition for CAN_F7R1 register *******************/
  1878. #define CAN_F7R1_FB0 0x00000001U /*!<Filter bit 0 */
  1879. #define CAN_F7R1_FB1 0x00000002U /*!<Filter bit 1 */
  1880. #define CAN_F7R1_FB2 0x00000004U /*!<Filter bit 2 */
  1881. #define CAN_F7R1_FB3 0x00000008U /*!<Filter bit 3 */
  1882. #define CAN_F7R1_FB4 0x00000010U /*!<Filter bit 4 */
  1883. #define CAN_F7R1_FB5 0x00000020U /*!<Filter bit 5 */
  1884. #define CAN_F7R1_FB6 0x00000040U /*!<Filter bit 6 */
  1885. #define CAN_F7R1_FB7 0x00000080U /*!<Filter bit 7 */
  1886. #define CAN_F7R1_FB8 0x00000100U /*!<Filter bit 8 */
  1887. #define CAN_F7R1_FB9 0x00000200U /*!<Filter bit 9 */
  1888. #define CAN_F7R1_FB10 0x00000400U /*!<Filter bit 10 */
  1889. #define CAN_F7R1_FB11 0x00000800U /*!<Filter bit 11 */
  1890. #define CAN_F7R1_FB12 0x00001000U /*!<Filter bit 12 */
  1891. #define CAN_F7R1_FB13 0x00002000U /*!<Filter bit 13 */
  1892. #define CAN_F7R1_FB14 0x00004000U /*!<Filter bit 14 */
  1893. #define CAN_F7R1_FB15 0x00008000U /*!<Filter bit 15 */
  1894. #define CAN_F7R1_FB16 0x00010000U /*!<Filter bit 16 */
  1895. #define CAN_F7R1_FB17 0x00020000U /*!<Filter bit 17 */
  1896. #define CAN_F7R1_FB18 0x00040000U /*!<Filter bit 18 */
  1897. #define CAN_F7R1_FB19 0x00080000U /*!<Filter bit 19 */
  1898. #define CAN_F7R1_FB20 0x00100000U /*!<Filter bit 20 */
  1899. #define CAN_F7R1_FB21 0x00200000U /*!<Filter bit 21 */
  1900. #define CAN_F7R1_FB22 0x00400000U /*!<Filter bit 22 */
  1901. #define CAN_F7R1_FB23 0x00800000U /*!<Filter bit 23 */
  1902. #define CAN_F7R1_FB24 0x01000000U /*!<Filter bit 24 */
  1903. #define CAN_F7R1_FB25 0x02000000U /*!<Filter bit 25 */
  1904. #define CAN_F7R1_FB26 0x04000000U /*!<Filter bit 26 */
  1905. #define CAN_F7R1_FB27 0x08000000U /*!<Filter bit 27 */
  1906. #define CAN_F7R1_FB28 0x10000000U /*!<Filter bit 28 */
  1907. #define CAN_F7R1_FB29 0x20000000U /*!<Filter bit 29 */
  1908. #define CAN_F7R1_FB30 0x40000000U /*!<Filter bit 30 */
  1909. #define CAN_F7R1_FB31 0x80000000U /*!<Filter bit 31 */
  1910. /******************* Bit definition for CAN_F8R1 register *******************/
  1911. #define CAN_F8R1_FB0 0x00000001U /*!<Filter bit 0 */
  1912. #define CAN_F8R1_FB1 0x00000002U /*!<Filter bit 1 */
  1913. #define CAN_F8R1_FB2 0x00000004U /*!<Filter bit 2 */
  1914. #define CAN_F8R1_FB3 0x00000008U /*!<Filter bit 3 */
  1915. #define CAN_F8R1_FB4 0x00000010U /*!<Filter bit 4 */
  1916. #define CAN_F8R1_FB5 0x00000020U /*!<Filter bit 5 */
  1917. #define CAN_F8R1_FB6 0x00000040U /*!<Filter bit 6 */
  1918. #define CAN_F8R1_FB7 0x00000080U /*!<Filter bit 7 */
  1919. #define CAN_F8R1_FB8 0x00000100U /*!<Filter bit 8 */
  1920. #define CAN_F8R1_FB9 0x00000200U /*!<Filter bit 9 */
  1921. #define CAN_F8R1_FB10 0x00000400U /*!<Filter bit 10 */
  1922. #define CAN_F8R1_FB11 0x00000800U /*!<Filter bit 11 */
  1923. #define CAN_F8R1_FB12 0x00001000U /*!<Filter bit 12 */
  1924. #define CAN_F8R1_FB13 0x00002000U /*!<Filter bit 13 */
  1925. #define CAN_F8R1_FB14 0x00004000U /*!<Filter bit 14 */
  1926. #define CAN_F8R1_FB15 0x00008000U /*!<Filter bit 15 */
  1927. #define CAN_F8R1_FB16 0x00010000U /*!<Filter bit 16 */
  1928. #define CAN_F8R1_FB17 0x00020000U /*!<Filter bit 17 */
  1929. #define CAN_F8R1_FB18 0x00040000U /*!<Filter bit 18 */
  1930. #define CAN_F8R1_FB19 0x00080000U /*!<Filter bit 19 */
  1931. #define CAN_F8R1_FB20 0x00100000U /*!<Filter bit 20 */
  1932. #define CAN_F8R1_FB21 0x00200000U /*!<Filter bit 21 */
  1933. #define CAN_F8R1_FB22 0x00400000U /*!<Filter bit 22 */
  1934. #define CAN_F8R1_FB23 0x00800000U /*!<Filter bit 23 */
  1935. #define CAN_F8R1_FB24 0x01000000U /*!<Filter bit 24 */
  1936. #define CAN_F8R1_FB25 0x02000000U /*!<Filter bit 25 */
  1937. #define CAN_F8R1_FB26 0x04000000U /*!<Filter bit 26 */
  1938. #define CAN_F8R1_FB27 0x08000000U /*!<Filter bit 27 */
  1939. #define CAN_F8R1_FB28 0x10000000U /*!<Filter bit 28 */
  1940. #define CAN_F8R1_FB29 0x20000000U /*!<Filter bit 29 */
  1941. #define CAN_F8R1_FB30 0x40000000U /*!<Filter bit 30 */
  1942. #define CAN_F8R1_FB31 0x80000000U /*!<Filter bit 31 */
  1943. /******************* Bit definition for CAN_F9R1 register *******************/
  1944. #define CAN_F9R1_FB0 0x00000001U /*!<Filter bit 0 */
  1945. #define CAN_F9R1_FB1 0x00000002U /*!<Filter bit 1 */
  1946. #define CAN_F9R1_FB2 0x00000004U /*!<Filter bit 2 */
  1947. #define CAN_F9R1_FB3 0x00000008U /*!<Filter bit 3 */
  1948. #define CAN_F9R1_FB4 0x00000010U /*!<Filter bit 4 */
  1949. #define CAN_F9R1_FB5 0x00000020U /*!<Filter bit 5 */
  1950. #define CAN_F9R1_FB6 0x00000040U /*!<Filter bit 6 */
  1951. #define CAN_F9R1_FB7 0x00000080U /*!<Filter bit 7 */
  1952. #define CAN_F9R1_FB8 0x00000100U /*!<Filter bit 8 */
  1953. #define CAN_F9R1_FB9 0x00000200U /*!<Filter bit 9 */
  1954. #define CAN_F9R1_FB10 0x00000400U /*!<Filter bit 10 */
  1955. #define CAN_F9R1_FB11 0x00000800U /*!<Filter bit 11 */
  1956. #define CAN_F9R1_FB12 0x00001000U /*!<Filter bit 12 */
  1957. #define CAN_F9R1_FB13 0x00002000U /*!<Filter bit 13 */
  1958. #define CAN_F9R1_FB14 0x00004000U /*!<Filter bit 14 */
  1959. #define CAN_F9R1_FB15 0x00008000U /*!<Filter bit 15 */
  1960. #define CAN_F9R1_FB16 0x00010000U /*!<Filter bit 16 */
  1961. #define CAN_F9R1_FB17 0x00020000U /*!<Filter bit 17 */
  1962. #define CAN_F9R1_FB18 0x00040000U /*!<Filter bit 18 */
  1963. #define CAN_F9R1_FB19 0x00080000U /*!<Filter bit 19 */
  1964. #define CAN_F9R1_FB20 0x00100000U /*!<Filter bit 20 */
  1965. #define CAN_F9R1_FB21 0x00200000U /*!<Filter bit 21 */
  1966. #define CAN_F9R1_FB22 0x00400000U /*!<Filter bit 22 */
  1967. #define CAN_F9R1_FB23 0x00800000U /*!<Filter bit 23 */
  1968. #define CAN_F9R1_FB24 0x01000000U /*!<Filter bit 24 */
  1969. #define CAN_F9R1_FB25 0x02000000U /*!<Filter bit 25 */
  1970. #define CAN_F9R1_FB26 0x04000000U /*!<Filter bit 26 */
  1971. #define CAN_F9R1_FB27 0x08000000U /*!<Filter bit 27 */
  1972. #define CAN_F9R1_FB28 0x10000000U /*!<Filter bit 28 */
  1973. #define CAN_F9R1_FB29 0x20000000U /*!<Filter bit 29 */
  1974. #define CAN_F9R1_FB30 0x40000000U /*!<Filter bit 30 */
  1975. #define CAN_F9R1_FB31 0x80000000U /*!<Filter bit 31 */
  1976. /******************* Bit definition for CAN_F10R1 register ******************/
  1977. #define CAN_F10R1_FB0 0x00000001U /*!<Filter bit 0 */
  1978. #define CAN_F10R1_FB1 0x00000002U /*!<Filter bit 1 */
  1979. #define CAN_F10R1_FB2 0x00000004U /*!<Filter bit 2 */
  1980. #define CAN_F10R1_FB3 0x00000008U /*!<Filter bit 3 */
  1981. #define CAN_F10R1_FB4 0x00000010U /*!<Filter bit 4 */
  1982. #define CAN_F10R1_FB5 0x00000020U /*!<Filter bit 5 */
  1983. #define CAN_F10R1_FB6 0x00000040U /*!<Filter bit 6 */
  1984. #define CAN_F10R1_FB7 0x00000080U /*!<Filter bit 7 */
  1985. #define CAN_F10R1_FB8 0x00000100U /*!<Filter bit 8 */
  1986. #define CAN_F10R1_FB9 0x00000200U /*!<Filter bit 9 */
  1987. #define CAN_F10R1_FB10 0x00000400U /*!<Filter bit 10 */
  1988. #define CAN_F10R1_FB11 0x00000800U /*!<Filter bit 11 */
  1989. #define CAN_F10R1_FB12 0x00001000U /*!<Filter bit 12 */
  1990. #define CAN_F10R1_FB13 0x00002000U /*!<Filter bit 13 */
  1991. #define CAN_F10R1_FB14 0x00004000U /*!<Filter bit 14 */
  1992. #define CAN_F10R1_FB15 0x00008000U /*!<Filter bit 15 */
  1993. #define CAN_F10R1_FB16 0x00010000U /*!<Filter bit 16 */
  1994. #define CAN_F10R1_FB17 0x00020000U /*!<Filter bit 17 */
  1995. #define CAN_F10R1_FB18 0x00040000U /*!<Filter bit 18 */
  1996. #define CAN_F10R1_FB19 0x00080000U /*!<Filter bit 19 */
  1997. #define CAN_F10R1_FB20 0x00100000U /*!<Filter bit 20 */
  1998. #define CAN_F10R1_FB21 0x00200000U /*!<Filter bit 21 */
  1999. #define CAN_F10R1_FB22 0x00400000U /*!<Filter bit 22 */
  2000. #define CAN_F10R1_FB23 0x00800000U /*!<Filter bit 23 */
  2001. #define CAN_F10R1_FB24 0x01000000U /*!<Filter bit 24 */
  2002. #define CAN_F10R1_FB25 0x02000000U /*!<Filter bit 25 */
  2003. #define CAN_F10R1_FB26 0x04000000U /*!<Filter bit 26 */
  2004. #define CAN_F10R1_FB27 0x08000000U /*!<Filter bit 27 */
  2005. #define CAN_F10R1_FB28 0x10000000U /*!<Filter bit 28 */
  2006. #define CAN_F10R1_FB29 0x20000000U /*!<Filter bit 29 */
  2007. #define CAN_F10R1_FB30 0x40000000U /*!<Filter bit 30 */
  2008. #define CAN_F10R1_FB31 0x80000000U /*!<Filter bit 31 */
  2009. /******************* Bit definition for CAN_F11R1 register ******************/
  2010. #define CAN_F11R1_FB0 0x00000001U /*!<Filter bit 0 */
  2011. #define CAN_F11R1_FB1 0x00000002U /*!<Filter bit 1 */
  2012. #define CAN_F11R1_FB2 0x00000004U /*!<Filter bit 2 */
  2013. #define CAN_F11R1_FB3 0x00000008U /*!<Filter bit 3 */
  2014. #define CAN_F11R1_FB4 0x00000010U /*!<Filter bit 4 */
  2015. #define CAN_F11R1_FB5 0x00000020U /*!<Filter bit 5 */
  2016. #define CAN_F11R1_FB6 0x00000040U /*!<Filter bit 6 */
  2017. #define CAN_F11R1_FB7 0x00000080U /*!<Filter bit 7 */
  2018. #define CAN_F11R1_FB8 0x00000100U /*!<Filter bit 8 */
  2019. #define CAN_F11R1_FB9 0x00000200U /*!<Filter bit 9 */
  2020. #define CAN_F11R1_FB10 0x00000400U /*!<Filter bit 10 */
  2021. #define CAN_F11R1_FB11 0x00000800U /*!<Filter bit 11 */
  2022. #define CAN_F11R1_FB12 0x00001000U /*!<Filter bit 12 */
  2023. #define CAN_F11R1_FB13 0x00002000U /*!<Filter bit 13 */
  2024. #define CAN_F11R1_FB14 0x00004000U /*!<Filter bit 14 */
  2025. #define CAN_F11R1_FB15 0x00008000U /*!<Filter bit 15 */
  2026. #define CAN_F11R1_FB16 0x00010000U /*!<Filter bit 16 */
  2027. #define CAN_F11R1_FB17 0x00020000U /*!<Filter bit 17 */
  2028. #define CAN_F11R1_FB18 0x00040000U /*!<Filter bit 18 */
  2029. #define CAN_F11R1_FB19 0x00080000U /*!<Filter bit 19 */
  2030. #define CAN_F11R1_FB20 0x00100000U /*!<Filter bit 20 */
  2031. #define CAN_F11R1_FB21 0x00200000U /*!<Filter bit 21 */
  2032. #define CAN_F11R1_FB22 0x00400000U /*!<Filter bit 22 */
  2033. #define CAN_F11R1_FB23 0x00800000U /*!<Filter bit 23 */
  2034. #define CAN_F11R1_FB24 0x01000000U /*!<Filter bit 24 */
  2035. #define CAN_F11R1_FB25 0x02000000U /*!<Filter bit 25 */
  2036. #define CAN_F11R1_FB26 0x04000000U /*!<Filter bit 26 */
  2037. #define CAN_F11R1_FB27 0x08000000U /*!<Filter bit 27 */
  2038. #define CAN_F11R1_FB28 0x10000000U /*!<Filter bit 28 */
  2039. #define CAN_F11R1_FB29 0x20000000U /*!<Filter bit 29 */
  2040. #define CAN_F11R1_FB30 0x40000000U /*!<Filter bit 30 */
  2041. #define CAN_F11R1_FB31 0x80000000U /*!<Filter bit 31 */
  2042. /******************* Bit definition for CAN_F12R1 register ******************/
  2043. #define CAN_F12R1_FB0 0x00000001U /*!<Filter bit 0 */
  2044. #define CAN_F12R1_FB1 0x00000002U /*!<Filter bit 1 */
  2045. #define CAN_F12R1_FB2 0x00000004U /*!<Filter bit 2 */
  2046. #define CAN_F12R1_FB3 0x00000008U /*!<Filter bit 3 */
  2047. #define CAN_F12R1_FB4 0x00000010U /*!<Filter bit 4 */
  2048. #define CAN_F12R1_FB5 0x00000020U /*!<Filter bit 5 */
  2049. #define CAN_F12R1_FB6 0x00000040U /*!<Filter bit 6 */
  2050. #define CAN_F12R1_FB7 0x00000080U /*!<Filter bit 7 */
  2051. #define CAN_F12R1_FB8 0x00000100U /*!<Filter bit 8 */
  2052. #define CAN_F12R1_FB9 0x00000200U /*!<Filter bit 9 */
  2053. #define CAN_F12R1_FB10 0x00000400U /*!<Filter bit 10 */
  2054. #define CAN_F12R1_FB11 0x00000800U /*!<Filter bit 11 */
  2055. #define CAN_F12R1_FB12 0x00001000U /*!<Filter bit 12 */
  2056. #define CAN_F12R1_FB13 0x00002000U /*!<Filter bit 13 */
  2057. #define CAN_F12R1_FB14 0x00004000U /*!<Filter bit 14 */
  2058. #define CAN_F12R1_FB15 0x00008000U /*!<Filter bit 15 */
  2059. #define CAN_F12R1_FB16 0x00010000U /*!<Filter bit 16 */
  2060. #define CAN_F12R1_FB17 0x00020000U /*!<Filter bit 17 */
  2061. #define CAN_F12R1_FB18 0x00040000U /*!<Filter bit 18 */
  2062. #define CAN_F12R1_FB19 0x00080000U /*!<Filter bit 19 */
  2063. #define CAN_F12R1_FB20 0x00100000U /*!<Filter bit 20 */
  2064. #define CAN_F12R1_FB21 0x00200000U /*!<Filter bit 21 */
  2065. #define CAN_F12R1_FB22 0x00400000U /*!<Filter bit 22 */
  2066. #define CAN_F12R1_FB23 0x00800000U /*!<Filter bit 23 */
  2067. #define CAN_F12R1_FB24 0x01000000U /*!<Filter bit 24 */
  2068. #define CAN_F12R1_FB25 0x02000000U /*!<Filter bit 25 */
  2069. #define CAN_F12R1_FB26 0x04000000U /*!<Filter bit 26 */
  2070. #define CAN_F12R1_FB27 0x08000000U /*!<Filter bit 27 */
  2071. #define CAN_F12R1_FB28 0x10000000U /*!<Filter bit 28 */
  2072. #define CAN_F12R1_FB29 0x20000000U /*!<Filter bit 29 */
  2073. #define CAN_F12R1_FB30 0x40000000U /*!<Filter bit 30 */
  2074. #define CAN_F12R1_FB31 0x80000000U /*!<Filter bit 31 */
  2075. /******************* Bit definition for CAN_F13R1 register ******************/
  2076. #define CAN_F13R1_FB0 0x00000001U /*!<Filter bit 0 */
  2077. #define CAN_F13R1_FB1 0x00000002U /*!<Filter bit 1 */
  2078. #define CAN_F13R1_FB2 0x00000004U /*!<Filter bit 2 */
  2079. #define CAN_F13R1_FB3 0x00000008U /*!<Filter bit 3 */
  2080. #define CAN_F13R1_FB4 0x00000010U /*!<Filter bit 4 */
  2081. #define CAN_F13R1_FB5 0x00000020U /*!<Filter bit 5 */
  2082. #define CAN_F13R1_FB6 0x00000040U /*!<Filter bit 6 */
  2083. #define CAN_F13R1_FB7 0x00000080U /*!<Filter bit 7 */
  2084. #define CAN_F13R1_FB8 0x00000100U /*!<Filter bit 8 */
  2085. #define CAN_F13R1_FB9 0x00000200U /*!<Filter bit 9 */
  2086. #define CAN_F13R1_FB10 0x00000400U /*!<Filter bit 10 */
  2087. #define CAN_F13R1_FB11 0x00000800U /*!<Filter bit 11 */
  2088. #define CAN_F13R1_FB12 0x00001000U /*!<Filter bit 12 */
  2089. #define CAN_F13R1_FB13 0x00002000U /*!<Filter bit 13 */
  2090. #define CAN_F13R1_FB14 0x00004000U /*!<Filter bit 14 */
  2091. #define CAN_F13R1_FB15 0x00008000U /*!<Filter bit 15 */
  2092. #define CAN_F13R1_FB16 0x00010000U /*!<Filter bit 16 */
  2093. #define CAN_F13R1_FB17 0x00020000U /*!<Filter bit 17 */
  2094. #define CAN_F13R1_FB18 0x00040000U /*!<Filter bit 18 */
  2095. #define CAN_F13R1_FB19 0x00080000U /*!<Filter bit 19 */
  2096. #define CAN_F13R1_FB20 0x00100000U /*!<Filter bit 20 */
  2097. #define CAN_F13R1_FB21 0x00200000U /*!<Filter bit 21 */
  2098. #define CAN_F13R1_FB22 0x00400000U /*!<Filter bit 22 */
  2099. #define CAN_F13R1_FB23 0x00800000U /*!<Filter bit 23 */
  2100. #define CAN_F13R1_FB24 0x01000000U /*!<Filter bit 24 */
  2101. #define CAN_F13R1_FB25 0x02000000U /*!<Filter bit 25 */
  2102. #define CAN_F13R1_FB26 0x04000000U /*!<Filter bit 26 */
  2103. #define CAN_F13R1_FB27 0x08000000U /*!<Filter bit 27 */
  2104. #define CAN_F13R1_FB28 0x10000000U /*!<Filter bit 28 */
  2105. #define CAN_F13R1_FB29 0x20000000U /*!<Filter bit 29 */
  2106. #define CAN_F13R1_FB30 0x40000000U /*!<Filter bit 30 */
  2107. #define CAN_F13R1_FB31 0x80000000U /*!<Filter bit 31 */
  2108. /******************* Bit definition for CAN_F0R2 register *******************/
  2109. #define CAN_F0R2_FB0 0x00000001U /*!<Filter bit 0 */
  2110. #define CAN_F0R2_FB1 0x00000002U /*!<Filter bit 1 */
  2111. #define CAN_F0R2_FB2 0x00000004U /*!<Filter bit 2 */
  2112. #define CAN_F0R2_FB3 0x00000008U /*!<Filter bit 3 */
  2113. #define CAN_F0R2_FB4 0x00000010U /*!<Filter bit 4 */
  2114. #define CAN_F0R2_FB5 0x00000020U /*!<Filter bit 5 */
  2115. #define CAN_F0R2_FB6 0x00000040U /*!<Filter bit 6 */
  2116. #define CAN_F0R2_FB7 0x00000080U /*!<Filter bit 7 */
  2117. #define CAN_F0R2_FB8 0x00000100U /*!<Filter bit 8 */
  2118. #define CAN_F0R2_FB9 0x00000200U /*!<Filter bit 9 */
  2119. #define CAN_F0R2_FB10 0x00000400U /*!<Filter bit 10 */
  2120. #define CAN_F0R2_FB11 0x00000800U /*!<Filter bit 11 */
  2121. #define CAN_F0R2_FB12 0x00001000U /*!<Filter bit 12 */
  2122. #define CAN_F0R2_FB13 0x00002000U /*!<Filter bit 13 */
  2123. #define CAN_F0R2_FB14 0x00004000U /*!<Filter bit 14 */
  2124. #define CAN_F0R2_FB15 0x00008000U /*!<Filter bit 15 */
  2125. #define CAN_F0R2_FB16 0x00010000U /*!<Filter bit 16 */
  2126. #define CAN_F0R2_FB17 0x00020000U /*!<Filter bit 17 */
  2127. #define CAN_F0R2_FB18 0x00040000U /*!<Filter bit 18 */
  2128. #define CAN_F0R2_FB19 0x00080000U /*!<Filter bit 19 */
  2129. #define CAN_F0R2_FB20 0x00100000U /*!<Filter bit 20 */
  2130. #define CAN_F0R2_FB21 0x00200000U /*!<Filter bit 21 */
  2131. #define CAN_F0R2_FB22 0x00400000U /*!<Filter bit 22 */
  2132. #define CAN_F0R2_FB23 0x00800000U /*!<Filter bit 23 */
  2133. #define CAN_F0R2_FB24 0x01000000U /*!<Filter bit 24 */
  2134. #define CAN_F0R2_FB25 0x02000000U /*!<Filter bit 25 */
  2135. #define CAN_F0R2_FB26 0x04000000U /*!<Filter bit 26 */
  2136. #define CAN_F0R2_FB27 0x08000000U /*!<Filter bit 27 */
  2137. #define CAN_F0R2_FB28 0x10000000U /*!<Filter bit 28 */
  2138. #define CAN_F0R2_FB29 0x20000000U /*!<Filter bit 29 */
  2139. #define CAN_F0R2_FB30 0x40000000U /*!<Filter bit 30 */
  2140. #define CAN_F0R2_FB31 0x80000000U /*!<Filter bit 31 */
  2141. /******************* Bit definition for CAN_F1R2 register *******************/
  2142. #define CAN_F1R2_FB0 0x00000001U /*!<Filter bit 0 */
  2143. #define CAN_F1R2_FB1 0x00000002U /*!<Filter bit 1 */
  2144. #define CAN_F1R2_FB2 0x00000004U /*!<Filter bit 2 */
  2145. #define CAN_F1R2_FB3 0x00000008U /*!<Filter bit 3 */
  2146. #define CAN_F1R2_FB4 0x00000010U /*!<Filter bit 4 */
  2147. #define CAN_F1R2_FB5 0x00000020U /*!<Filter bit 5 */
  2148. #define CAN_F1R2_FB6 0x00000040U /*!<Filter bit 6 */
  2149. #define CAN_F1R2_FB7 0x00000080U /*!<Filter bit 7 */
  2150. #define CAN_F1R2_FB8 0x00000100U /*!<Filter bit 8 */
  2151. #define CAN_F1R2_FB9 0x00000200U /*!<Filter bit 9 */
  2152. #define CAN_F1R2_FB10 0x00000400U /*!<Filter bit 10 */
  2153. #define CAN_F1R2_FB11 0x00000800U /*!<Filter bit 11 */
  2154. #define CAN_F1R2_FB12 0x00001000U /*!<Filter bit 12 */
  2155. #define CAN_F1R2_FB13 0x00002000U /*!<Filter bit 13 */
  2156. #define CAN_F1R2_FB14 0x00004000U /*!<Filter bit 14 */
  2157. #define CAN_F1R2_FB15 0x00008000U /*!<Filter bit 15 */
  2158. #define CAN_F1R2_FB16 0x00010000U /*!<Filter bit 16 */
  2159. #define CAN_F1R2_FB17 0x00020000U /*!<Filter bit 17 */
  2160. #define CAN_F1R2_FB18 0x00040000U /*!<Filter bit 18 */
  2161. #define CAN_F1R2_FB19 0x00080000U /*!<Filter bit 19 */
  2162. #define CAN_F1R2_FB20 0x00100000U /*!<Filter bit 20 */
  2163. #define CAN_F1R2_FB21 0x00200000U /*!<Filter bit 21 */
  2164. #define CAN_F1R2_FB22 0x00400000U /*!<Filter bit 22 */
  2165. #define CAN_F1R2_FB23 0x00800000U /*!<Filter bit 23 */
  2166. #define CAN_F1R2_FB24 0x01000000U /*!<Filter bit 24 */
  2167. #define CAN_F1R2_FB25 0x02000000U /*!<Filter bit 25 */
  2168. #define CAN_F1R2_FB26 0x04000000U /*!<Filter bit 26 */
  2169. #define CAN_F1R2_FB27 0x08000000U /*!<Filter bit 27 */
  2170. #define CAN_F1R2_FB28 0x10000000U /*!<Filter bit 28 */
  2171. #define CAN_F1R2_FB29 0x20000000U /*!<Filter bit 29 */
  2172. #define CAN_F1R2_FB30 0x40000000U /*!<Filter bit 30 */
  2173. #define CAN_F1R2_FB31 0x80000000U /*!<Filter bit 31 */
  2174. /******************* Bit definition for CAN_F2R2 register *******************/
  2175. #define CAN_F2R2_FB0 0x00000001U /*!<Filter bit 0 */
  2176. #define CAN_F2R2_FB1 0x00000002U /*!<Filter bit 1 */
  2177. #define CAN_F2R2_FB2 0x00000004U /*!<Filter bit 2 */
  2178. #define CAN_F2R2_FB3 0x00000008U /*!<Filter bit 3 */
  2179. #define CAN_F2R2_FB4 0x00000010U /*!<Filter bit 4 */
  2180. #define CAN_F2R2_FB5 0x00000020U /*!<Filter bit 5 */
  2181. #define CAN_F2R2_FB6 0x00000040U /*!<Filter bit 6 */
  2182. #define CAN_F2R2_FB7 0x00000080U /*!<Filter bit 7 */
  2183. #define CAN_F2R2_FB8 0x00000100U /*!<Filter bit 8 */
  2184. #define CAN_F2R2_FB9 0x00000200U /*!<Filter bit 9 */
  2185. #define CAN_F2R2_FB10 0x00000400U /*!<Filter bit 10 */
  2186. #define CAN_F2R2_FB11 0x00000800U /*!<Filter bit 11 */
  2187. #define CAN_F2R2_FB12 0x00001000U /*!<Filter bit 12 */
  2188. #define CAN_F2R2_FB13 0x00002000U /*!<Filter bit 13 */
  2189. #define CAN_F2R2_FB14 0x00004000U /*!<Filter bit 14 */
  2190. #define CAN_F2R2_FB15 0x00008000U /*!<Filter bit 15 */
  2191. #define CAN_F2R2_FB16 0x00010000U /*!<Filter bit 16 */
  2192. #define CAN_F2R2_FB17 0x00020000U /*!<Filter bit 17 */
  2193. #define CAN_F2R2_FB18 0x00040000U /*!<Filter bit 18 */
  2194. #define CAN_F2R2_FB19 0x00080000U /*!<Filter bit 19 */
  2195. #define CAN_F2R2_FB20 0x00100000U /*!<Filter bit 20 */
  2196. #define CAN_F2R2_FB21 0x00200000U /*!<Filter bit 21 */
  2197. #define CAN_F2R2_FB22 0x00400000U /*!<Filter bit 22 */
  2198. #define CAN_F2R2_FB23 0x00800000U /*!<Filter bit 23 */
  2199. #define CAN_F2R2_FB24 0x01000000U /*!<Filter bit 24 */
  2200. #define CAN_F2R2_FB25 0x02000000U /*!<Filter bit 25 */
  2201. #define CAN_F2R2_FB26 0x04000000U /*!<Filter bit 26 */
  2202. #define CAN_F2R2_FB27 0x08000000U /*!<Filter bit 27 */
  2203. #define CAN_F2R2_FB28 0x10000000U /*!<Filter bit 28 */
  2204. #define CAN_F2R2_FB29 0x20000000U /*!<Filter bit 29 */
  2205. #define CAN_F2R2_FB30 0x40000000U /*!<Filter bit 30 */
  2206. #define CAN_F2R2_FB31 0x80000000U /*!<Filter bit 31 */
  2207. /******************* Bit definition for CAN_F3R2 register *******************/
  2208. #define CAN_F3R2_FB0 0x00000001U /*!<Filter bit 0 */
  2209. #define CAN_F3R2_FB1 0x00000002U /*!<Filter bit 1 */
  2210. #define CAN_F3R2_FB2 0x00000004U /*!<Filter bit 2 */
  2211. #define CAN_F3R2_FB3 0x00000008U /*!<Filter bit 3 */
  2212. #define CAN_F3R2_FB4 0x00000010U /*!<Filter bit 4 */
  2213. #define CAN_F3R2_FB5 0x00000020U /*!<Filter bit 5 */
  2214. #define CAN_F3R2_FB6 0x00000040U /*!<Filter bit 6 */
  2215. #define CAN_F3R2_FB7 0x00000080U /*!<Filter bit 7 */
  2216. #define CAN_F3R2_FB8 0x00000100U /*!<Filter bit 8 */
  2217. #define CAN_F3R2_FB9 0x00000200U /*!<Filter bit 9 */
  2218. #define CAN_F3R2_FB10 0x00000400U /*!<Filter bit 10 */
  2219. #define CAN_F3R2_FB11 0x00000800U /*!<Filter bit 11 */
  2220. #define CAN_F3R2_FB12 0x00001000U /*!<Filter bit 12 */
  2221. #define CAN_F3R2_FB13 0x00002000U /*!<Filter bit 13 */
  2222. #define CAN_F3R2_FB14 0x00004000U /*!<Filter bit 14 */
  2223. #define CAN_F3R2_FB15 0x00008000U /*!<Filter bit 15 */
  2224. #define CAN_F3R2_FB16 0x00010000U /*!<Filter bit 16 */
  2225. #define CAN_F3R2_FB17 0x00020000U /*!<Filter bit 17 */
  2226. #define CAN_F3R2_FB18 0x00040000U /*!<Filter bit 18 */
  2227. #define CAN_F3R2_FB19 0x00080000U /*!<Filter bit 19 */
  2228. #define CAN_F3R2_FB20 0x00100000U /*!<Filter bit 20 */
  2229. #define CAN_F3R2_FB21 0x00200000U /*!<Filter bit 21 */
  2230. #define CAN_F3R2_FB22 0x00400000U /*!<Filter bit 22 */
  2231. #define CAN_F3R2_FB23 0x00800000U /*!<Filter bit 23 */
  2232. #define CAN_F3R2_FB24 0x01000000U /*!<Filter bit 24 */
  2233. #define CAN_F3R2_FB25 0x02000000U /*!<Filter bit 25 */
  2234. #define CAN_F3R2_FB26 0x04000000U /*!<Filter bit 26 */
  2235. #define CAN_F3R2_FB27 0x08000000U /*!<Filter bit 27 */
  2236. #define CAN_F3R2_FB28 0x10000000U /*!<Filter bit 28 */
  2237. #define CAN_F3R2_FB29 0x20000000U /*!<Filter bit 29 */
  2238. #define CAN_F3R2_FB30 0x40000000U /*!<Filter bit 30 */
  2239. #define CAN_F3R2_FB31 0x80000000U /*!<Filter bit 31 */
  2240. /******************* Bit definition for CAN_F4R2 register *******************/
  2241. #define CAN_F4R2_FB0 0x00000001U /*!<Filter bit 0 */
  2242. #define CAN_F4R2_FB1 0x00000002U /*!<Filter bit 1 */
  2243. #define CAN_F4R2_FB2 0x00000004U /*!<Filter bit 2 */
  2244. #define CAN_F4R2_FB3 0x00000008U /*!<Filter bit 3 */
  2245. #define CAN_F4R2_FB4 0x00000010U /*!<Filter bit 4 */
  2246. #define CAN_F4R2_FB5 0x00000020U /*!<Filter bit 5 */
  2247. #define CAN_F4R2_FB6 0x00000040U /*!<Filter bit 6 */
  2248. #define CAN_F4R2_FB7 0x00000080U /*!<Filter bit 7 */
  2249. #define CAN_F4R2_FB8 0x00000100U /*!<Filter bit 8 */
  2250. #define CAN_F4R2_FB9 0x00000200U /*!<Filter bit 9 */
  2251. #define CAN_F4R2_FB10 0x00000400U /*!<Filter bit 10 */
  2252. #define CAN_F4R2_FB11 0x00000800U /*!<Filter bit 11 */
  2253. #define CAN_F4R2_FB12 0x00001000U /*!<Filter bit 12 */
  2254. #define CAN_F4R2_FB13 0x00002000U /*!<Filter bit 13 */
  2255. #define CAN_F4R2_FB14 0x00004000U /*!<Filter bit 14 */
  2256. #define CAN_F4R2_FB15 0x00008000U /*!<Filter bit 15 */
  2257. #define CAN_F4R2_FB16 0x00010000U /*!<Filter bit 16 */
  2258. #define CAN_F4R2_FB17 0x00020000U /*!<Filter bit 17 */
  2259. #define CAN_F4R2_FB18 0x00040000U /*!<Filter bit 18 */
  2260. #define CAN_F4R2_FB19 0x00080000U /*!<Filter bit 19 */
  2261. #define CAN_F4R2_FB20 0x00100000U /*!<Filter bit 20 */
  2262. #define CAN_F4R2_FB21 0x00200000U /*!<Filter bit 21 */
  2263. #define CAN_F4R2_FB22 0x00400000U /*!<Filter bit 22 */
  2264. #define CAN_F4R2_FB23 0x00800000U /*!<Filter bit 23 */
  2265. #define CAN_F4R2_FB24 0x01000000U /*!<Filter bit 24 */
  2266. #define CAN_F4R2_FB25 0x02000000U /*!<Filter bit 25 */
  2267. #define CAN_F4R2_FB26 0x04000000U /*!<Filter bit 26 */
  2268. #define CAN_F4R2_FB27 0x08000000U /*!<Filter bit 27 */
  2269. #define CAN_F4R2_FB28 0x10000000U /*!<Filter bit 28 */
  2270. #define CAN_F4R2_FB29 0x20000000U /*!<Filter bit 29 */
  2271. #define CAN_F4R2_FB30 0x40000000U /*!<Filter bit 30 */
  2272. #define CAN_F4R2_FB31 0x80000000U /*!<Filter bit 31 */
  2273. /******************* Bit definition for CAN_F5R2 register *******************/
  2274. #define CAN_F5R2_FB0 0x00000001U /*!<Filter bit 0 */
  2275. #define CAN_F5R2_FB1 0x00000002U /*!<Filter bit 1 */
  2276. #define CAN_F5R2_FB2 0x00000004U /*!<Filter bit 2 */
  2277. #define CAN_F5R2_FB3 0x00000008U /*!<Filter bit 3 */
  2278. #define CAN_F5R2_FB4 0x00000010U /*!<Filter bit 4 */
  2279. #define CAN_F5R2_FB5 0x00000020U /*!<Filter bit 5 */
  2280. #define CAN_F5R2_FB6 0x00000040U /*!<Filter bit 6 */
  2281. #define CAN_F5R2_FB7 0x00000080U /*!<Filter bit 7 */
  2282. #define CAN_F5R2_FB8 0x00000100U /*!<Filter bit 8 */
  2283. #define CAN_F5R2_FB9 0x00000200U /*!<Filter bit 9 */
  2284. #define CAN_F5R2_FB10 0x00000400U /*!<Filter bit 10 */
  2285. #define CAN_F5R2_FB11 0x00000800U /*!<Filter bit 11 */
  2286. #define CAN_F5R2_FB12 0x00001000U /*!<Filter bit 12 */
  2287. #define CAN_F5R2_FB13 0x00002000U /*!<Filter bit 13 */
  2288. #define CAN_F5R2_FB14 0x00004000U /*!<Filter bit 14 */
  2289. #define CAN_F5R2_FB15 0x00008000U /*!<Filter bit 15 */
  2290. #define CAN_F5R2_FB16 0x00010000U /*!<Filter bit 16 */
  2291. #define CAN_F5R2_FB17 0x00020000U /*!<Filter bit 17 */
  2292. #define CAN_F5R2_FB18 0x00040000U /*!<Filter bit 18 */
  2293. #define CAN_F5R2_FB19 0x00080000U /*!<Filter bit 19 */
  2294. #define CAN_F5R2_FB20 0x00100000U /*!<Filter bit 20 */
  2295. #define CAN_F5R2_FB21 0x00200000U /*!<Filter bit 21 */
  2296. #define CAN_F5R2_FB22 0x00400000U /*!<Filter bit 22 */
  2297. #define CAN_F5R2_FB23 0x00800000U /*!<Filter bit 23 */
  2298. #define CAN_F5R2_FB24 0x01000000U /*!<Filter bit 24 */
  2299. #define CAN_F5R2_FB25 0x02000000U /*!<Filter bit 25 */
  2300. #define CAN_F5R2_FB26 0x04000000U /*!<Filter bit 26 */
  2301. #define CAN_F5R2_FB27 0x08000000U /*!<Filter bit 27 */
  2302. #define CAN_F5R2_FB28 0x10000000U /*!<Filter bit 28 */
  2303. #define CAN_F5R2_FB29 0x20000000U /*!<Filter bit 29 */
  2304. #define CAN_F5R2_FB30 0x40000000U /*!<Filter bit 30 */
  2305. #define CAN_F5R2_FB31 0x80000000U /*!<Filter bit 31 */
  2306. /******************* Bit definition for CAN_F6R2 register *******************/
  2307. #define CAN_F6R2_FB0 0x00000001U /*!<Filter bit 0 */
  2308. #define CAN_F6R2_FB1 0x00000002U /*!<Filter bit 1 */
  2309. #define CAN_F6R2_FB2 0x00000004U /*!<Filter bit 2 */
  2310. #define CAN_F6R2_FB3 0x00000008U /*!<Filter bit 3 */
  2311. #define CAN_F6R2_FB4 0x00000010U /*!<Filter bit 4 */
  2312. #define CAN_F6R2_FB5 0x00000020U /*!<Filter bit 5 */
  2313. #define CAN_F6R2_FB6 0x00000040U /*!<Filter bit 6 */
  2314. #define CAN_F6R2_FB7 0x00000080U /*!<Filter bit 7 */
  2315. #define CAN_F6R2_FB8 0x00000100U /*!<Filter bit 8 */
  2316. #define CAN_F6R2_FB9 0x00000200U /*!<Filter bit 9 */
  2317. #define CAN_F6R2_FB10 0x00000400U /*!<Filter bit 10 */
  2318. #define CAN_F6R2_FB11 0x00000800U /*!<Filter bit 11 */
  2319. #define CAN_F6R2_FB12 0x00001000U /*!<Filter bit 12 */
  2320. #define CAN_F6R2_FB13 0x00002000U /*!<Filter bit 13 */
  2321. #define CAN_F6R2_FB14 0x00004000U /*!<Filter bit 14 */
  2322. #define CAN_F6R2_FB15 0x00008000U /*!<Filter bit 15 */
  2323. #define CAN_F6R2_FB16 0x00010000U /*!<Filter bit 16 */
  2324. #define CAN_F6R2_FB17 0x00020000U /*!<Filter bit 17 */
  2325. #define CAN_F6R2_FB18 0x00040000U /*!<Filter bit 18 */
  2326. #define CAN_F6R2_FB19 0x00080000U /*!<Filter bit 19 */
  2327. #define CAN_F6R2_FB20 0x00100000U /*!<Filter bit 20 */
  2328. #define CAN_F6R2_FB21 0x00200000U /*!<Filter bit 21 */
  2329. #define CAN_F6R2_FB22 0x00400000U /*!<Filter bit 22 */
  2330. #define CAN_F6R2_FB23 0x00800000U /*!<Filter bit 23 */
  2331. #define CAN_F6R2_FB24 0x01000000U /*!<Filter bit 24 */
  2332. #define CAN_F6R2_FB25 0x02000000U /*!<Filter bit 25 */
  2333. #define CAN_F6R2_FB26 0x04000000U /*!<Filter bit 26 */
  2334. #define CAN_F6R2_FB27 0x08000000U /*!<Filter bit 27 */
  2335. #define CAN_F6R2_FB28 0x10000000U /*!<Filter bit 28 */
  2336. #define CAN_F6R2_FB29 0x20000000U /*!<Filter bit 29 */
  2337. #define CAN_F6R2_FB30 0x40000000U /*!<Filter bit 30 */
  2338. #define CAN_F6R2_FB31 0x80000000U /*!<Filter bit 31 */
  2339. /******************* Bit definition for CAN_F7R2 register *******************/
  2340. #define CAN_F7R2_FB0 0x00000001U /*!<Filter bit 0 */
  2341. #define CAN_F7R2_FB1 0x00000002U /*!<Filter bit 1 */
  2342. #define CAN_F7R2_FB2 0x00000004U /*!<Filter bit 2 */
  2343. #define CAN_F7R2_FB3 0x00000008U /*!<Filter bit 3 */
  2344. #define CAN_F7R2_FB4 0x00000010U /*!<Filter bit 4 */
  2345. #define CAN_F7R2_FB5 0x00000020U /*!<Filter bit 5 */
  2346. #define CAN_F7R2_FB6 0x00000040U /*!<Filter bit 6 */
  2347. #define CAN_F7R2_FB7 0x00000080U /*!<Filter bit 7 */
  2348. #define CAN_F7R2_FB8 0x00000100U /*!<Filter bit 8 */
  2349. #define CAN_F7R2_FB9 0x00000200U /*!<Filter bit 9 */
  2350. #define CAN_F7R2_FB10 0x00000400U /*!<Filter bit 10 */
  2351. #define CAN_F7R2_FB11 0x00000800U /*!<Filter bit 11 */
  2352. #define CAN_F7R2_FB12 0x00001000U /*!<Filter bit 12 */
  2353. #define CAN_F7R2_FB13 0x00002000U /*!<Filter bit 13 */
  2354. #define CAN_F7R2_FB14 0x00004000U /*!<Filter bit 14 */
  2355. #define CAN_F7R2_FB15 0x00008000U /*!<Filter bit 15 */
  2356. #define CAN_F7R2_FB16 0x00010000U /*!<Filter bit 16 */
  2357. #define CAN_F7R2_FB17 0x00020000U /*!<Filter bit 17 */
  2358. #define CAN_F7R2_FB18 0x00040000U /*!<Filter bit 18 */
  2359. #define CAN_F7R2_FB19 0x00080000U /*!<Filter bit 19 */
  2360. #define CAN_F7R2_FB20 0x00100000U /*!<Filter bit 20 */
  2361. #define CAN_F7R2_FB21 0x00200000U /*!<Filter bit 21 */
  2362. #define CAN_F7R2_FB22 0x00400000U /*!<Filter bit 22 */
  2363. #define CAN_F7R2_FB23 0x00800000U /*!<Filter bit 23 */
  2364. #define CAN_F7R2_FB24 0x01000000U /*!<Filter bit 24 */
  2365. #define CAN_F7R2_FB25 0x02000000U /*!<Filter bit 25 */
  2366. #define CAN_F7R2_FB26 0x04000000U /*!<Filter bit 26 */
  2367. #define CAN_F7R2_FB27 0x08000000U /*!<Filter bit 27 */
  2368. #define CAN_F7R2_FB28 0x10000000U /*!<Filter bit 28 */
  2369. #define CAN_F7R2_FB29 0x20000000U /*!<Filter bit 29 */
  2370. #define CAN_F7R2_FB30 0x40000000U /*!<Filter bit 30 */
  2371. #define CAN_F7R2_FB31 0x80000000U /*!<Filter bit 31 */
  2372. /******************* Bit definition for CAN_F8R2 register *******************/
  2373. #define CAN_F8R2_FB0 0x00000001U /*!<Filter bit 0 */
  2374. #define CAN_F8R2_FB1 0x00000002U /*!<Filter bit 1 */
  2375. #define CAN_F8R2_FB2 0x00000004U /*!<Filter bit 2 */
  2376. #define CAN_F8R2_FB3 0x00000008U /*!<Filter bit 3 */
  2377. #define CAN_F8R2_FB4 0x00000010U /*!<Filter bit 4 */
  2378. #define CAN_F8R2_FB5 0x00000020U /*!<Filter bit 5 */
  2379. #define CAN_F8R2_FB6 0x00000040U /*!<Filter bit 6 */
  2380. #define CAN_F8R2_FB7 0x00000080U /*!<Filter bit 7 */
  2381. #define CAN_F8R2_FB8 0x00000100U /*!<Filter bit 8 */
  2382. #define CAN_F8R2_FB9 0x00000200U /*!<Filter bit 9 */
  2383. #define CAN_F8R2_FB10 0x00000400U /*!<Filter bit 10 */
  2384. #define CAN_F8R2_FB11 0x00000800U /*!<Filter bit 11 */
  2385. #define CAN_F8R2_FB12 0x00001000U /*!<Filter bit 12 */
  2386. #define CAN_F8R2_FB13 0x00002000U /*!<Filter bit 13 */
  2387. #define CAN_F8R2_FB14 0x00004000U /*!<Filter bit 14 */
  2388. #define CAN_F8R2_FB15 0x00008000U /*!<Filter bit 15 */
  2389. #define CAN_F8R2_FB16 0x00010000U /*!<Filter bit 16 */
  2390. #define CAN_F8R2_FB17 0x00020000U /*!<Filter bit 17 */
  2391. #define CAN_F8R2_FB18 0x00040000U /*!<Filter bit 18 */
  2392. #define CAN_F8R2_FB19 0x00080000U /*!<Filter bit 19 */
  2393. #define CAN_F8R2_FB20 0x00100000U /*!<Filter bit 20 */
  2394. #define CAN_F8R2_FB21 0x00200000U /*!<Filter bit 21 */
  2395. #define CAN_F8R2_FB22 0x00400000U /*!<Filter bit 22 */
  2396. #define CAN_F8R2_FB23 0x00800000U /*!<Filter bit 23 */
  2397. #define CAN_F8R2_FB24 0x01000000U /*!<Filter bit 24 */
  2398. #define CAN_F8R2_FB25 0x02000000U /*!<Filter bit 25 */
  2399. #define CAN_F8R2_FB26 0x04000000U /*!<Filter bit 26 */
  2400. #define CAN_F8R2_FB27 0x08000000U /*!<Filter bit 27 */
  2401. #define CAN_F8R2_FB28 0x10000000U /*!<Filter bit 28 */
  2402. #define CAN_F8R2_FB29 0x20000000U /*!<Filter bit 29 */
  2403. #define CAN_F8R2_FB30 0x40000000U /*!<Filter bit 30 */
  2404. #define CAN_F8R2_FB31 0x80000000U /*!<Filter bit 31 */
  2405. /******************* Bit definition for CAN_F9R2 register *******************/
  2406. #define CAN_F9R2_FB0 0x00000001U /*!<Filter bit 0 */
  2407. #define CAN_F9R2_FB1 0x00000002U /*!<Filter bit 1 */
  2408. #define CAN_F9R2_FB2 0x00000004U /*!<Filter bit 2 */
  2409. #define CAN_F9R2_FB3 0x00000008U /*!<Filter bit 3 */
  2410. #define CAN_F9R2_FB4 0x00000010U /*!<Filter bit 4 */
  2411. #define CAN_F9R2_FB5 0x00000020U /*!<Filter bit 5 */
  2412. #define CAN_F9R2_FB6 0x00000040U /*!<Filter bit 6 */
  2413. #define CAN_F9R2_FB7 0x00000080U /*!<Filter bit 7 */
  2414. #define CAN_F9R2_FB8 0x00000100U /*!<Filter bit 8 */
  2415. #define CAN_F9R2_FB9 0x00000200U /*!<Filter bit 9 */
  2416. #define CAN_F9R2_FB10 0x00000400U /*!<Filter bit 10 */
  2417. #define CAN_F9R2_FB11 0x00000800U /*!<Filter bit 11 */
  2418. #define CAN_F9R2_FB12 0x00001000U /*!<Filter bit 12 */
  2419. #define CAN_F9R2_FB13 0x00002000U /*!<Filter bit 13 */
  2420. #define CAN_F9R2_FB14 0x00004000U /*!<Filter bit 14 */
  2421. #define CAN_F9R2_FB15 0x00008000U /*!<Filter bit 15 */
  2422. #define CAN_F9R2_FB16 0x00010000U /*!<Filter bit 16 */
  2423. #define CAN_F9R2_FB17 0x00020000U /*!<Filter bit 17 */
  2424. #define CAN_F9R2_FB18 0x00040000U /*!<Filter bit 18 */
  2425. #define CAN_F9R2_FB19 0x00080000U /*!<Filter bit 19 */
  2426. #define CAN_F9R2_FB20 0x00100000U /*!<Filter bit 20 */
  2427. #define CAN_F9R2_FB21 0x00200000U /*!<Filter bit 21 */
  2428. #define CAN_F9R2_FB22 0x00400000U /*!<Filter bit 22 */
  2429. #define CAN_F9R2_FB23 0x00800000U /*!<Filter bit 23 */
  2430. #define CAN_F9R2_FB24 0x01000000U /*!<Filter bit 24 */
  2431. #define CAN_F9R2_FB25 0x02000000U /*!<Filter bit 25 */
  2432. #define CAN_F9R2_FB26 0x04000000U /*!<Filter bit 26 */
  2433. #define CAN_F9R2_FB27 0x08000000U /*!<Filter bit 27 */
  2434. #define CAN_F9R2_FB28 0x10000000U /*!<Filter bit 28 */
  2435. #define CAN_F9R2_FB29 0x20000000U /*!<Filter bit 29 */
  2436. #define CAN_F9R2_FB30 0x40000000U /*!<Filter bit 30 */
  2437. #define CAN_F9R2_FB31 0x80000000U /*!<Filter bit 31 */
  2438. /******************* Bit definition for CAN_F10R2 register ******************/
  2439. #define CAN_F10R2_FB0 0x00000001U /*!<Filter bit 0 */
  2440. #define CAN_F10R2_FB1 0x00000002U /*!<Filter bit 1 */
  2441. #define CAN_F10R2_FB2 0x00000004U /*!<Filter bit 2 */
  2442. #define CAN_F10R2_FB3 0x00000008U /*!<Filter bit 3 */
  2443. #define CAN_F10R2_FB4 0x00000010U /*!<Filter bit 4 */
  2444. #define CAN_F10R2_FB5 0x00000020U /*!<Filter bit 5 */
  2445. #define CAN_F10R2_FB6 0x00000040U /*!<Filter bit 6 */
  2446. #define CAN_F10R2_FB7 0x00000080U /*!<Filter bit 7 */
  2447. #define CAN_F10R2_FB8 0x00000100U /*!<Filter bit 8 */
  2448. #define CAN_F10R2_FB9 0x00000200U /*!<Filter bit 9 */
  2449. #define CAN_F10R2_FB10 0x00000400U /*!<Filter bit 10 */
  2450. #define CAN_F10R2_FB11 0x00000800U /*!<Filter bit 11 */
  2451. #define CAN_F10R2_FB12 0x00001000U /*!<Filter bit 12 */
  2452. #define CAN_F10R2_FB13 0x00002000U /*!<Filter bit 13 */
  2453. #define CAN_F10R2_FB14 0x00004000U /*!<Filter bit 14 */
  2454. #define CAN_F10R2_FB15 0x00008000U /*!<Filter bit 15 */
  2455. #define CAN_F10R2_FB16 0x00010000U /*!<Filter bit 16 */
  2456. #define CAN_F10R2_FB17 0x00020000U /*!<Filter bit 17 */
  2457. #define CAN_F10R2_FB18 0x00040000U /*!<Filter bit 18 */
  2458. #define CAN_F10R2_FB19 0x00080000U /*!<Filter bit 19 */
  2459. #define CAN_F10R2_FB20 0x00100000U /*!<Filter bit 20 */
  2460. #define CAN_F10R2_FB21 0x00200000U /*!<Filter bit 21 */
  2461. #define CAN_F10R2_FB22 0x00400000U /*!<Filter bit 22 */
  2462. #define CAN_F10R2_FB23 0x00800000U /*!<Filter bit 23 */
  2463. #define CAN_F10R2_FB24 0x01000000U /*!<Filter bit 24 */
  2464. #define CAN_F10R2_FB25 0x02000000U /*!<Filter bit 25 */
  2465. #define CAN_F10R2_FB26 0x04000000U /*!<Filter bit 26 */
  2466. #define CAN_F10R2_FB27 0x08000000U /*!<Filter bit 27 */
  2467. #define CAN_F10R2_FB28 0x10000000U /*!<Filter bit 28 */
  2468. #define CAN_F10R2_FB29 0x20000000U /*!<Filter bit 29 */
  2469. #define CAN_F10R2_FB30 0x40000000U /*!<Filter bit 30 */
  2470. #define CAN_F10R2_FB31 0x80000000U /*!<Filter bit 31 */
  2471. /******************* Bit definition for CAN_F11R2 register ******************/
  2472. #define CAN_F11R2_FB0 0x00000001U /*!<Filter bit 0 */
  2473. #define CAN_F11R2_FB1 0x00000002U /*!<Filter bit 1 */
  2474. #define CAN_F11R2_FB2 0x00000004U /*!<Filter bit 2 */
  2475. #define CAN_F11R2_FB3 0x00000008U /*!<Filter bit 3 */
  2476. #define CAN_F11R2_FB4 0x00000010U /*!<Filter bit 4 */
  2477. #define CAN_F11R2_FB5 0x00000020U /*!<Filter bit 5 */
  2478. #define CAN_F11R2_FB6 0x00000040U /*!<Filter bit 6 */
  2479. #define CAN_F11R2_FB7 0x00000080U /*!<Filter bit 7 */
  2480. #define CAN_F11R2_FB8 0x00000100U /*!<Filter bit 8 */
  2481. #define CAN_F11R2_FB9 0x00000200U /*!<Filter bit 9 */
  2482. #define CAN_F11R2_FB10 0x00000400U /*!<Filter bit 10 */
  2483. #define CAN_F11R2_FB11 0x00000800U /*!<Filter bit 11 */
  2484. #define CAN_F11R2_FB12 0x00001000U /*!<Filter bit 12 */
  2485. #define CAN_F11R2_FB13 0x00002000U /*!<Filter bit 13 */
  2486. #define CAN_F11R2_FB14 0x00004000U /*!<Filter bit 14 */
  2487. #define CAN_F11R2_FB15 0x00008000U /*!<Filter bit 15 */
  2488. #define CAN_F11R2_FB16 0x00010000U /*!<Filter bit 16 */
  2489. #define CAN_F11R2_FB17 0x00020000U /*!<Filter bit 17 */
  2490. #define CAN_F11R2_FB18 0x00040000U /*!<Filter bit 18 */
  2491. #define CAN_F11R2_FB19 0x00080000U /*!<Filter bit 19 */
  2492. #define CAN_F11R2_FB20 0x00100000U /*!<Filter bit 20 */
  2493. #define CAN_F11R2_FB21 0x00200000U /*!<Filter bit 21 */
  2494. #define CAN_F11R2_FB22 0x00400000U /*!<Filter bit 22 */
  2495. #define CAN_F11R2_FB23 0x00800000U /*!<Filter bit 23 */
  2496. #define CAN_F11R2_FB24 0x01000000U /*!<Filter bit 24 */
  2497. #define CAN_F11R2_FB25 0x02000000U /*!<Filter bit 25 */
  2498. #define CAN_F11R2_FB26 0x04000000U /*!<Filter bit 26 */
  2499. #define CAN_F11R2_FB27 0x08000000U /*!<Filter bit 27 */
  2500. #define CAN_F11R2_FB28 0x10000000U /*!<Filter bit 28 */
  2501. #define CAN_F11R2_FB29 0x20000000U /*!<Filter bit 29 */
  2502. #define CAN_F11R2_FB30 0x40000000U /*!<Filter bit 30 */
  2503. #define CAN_F11R2_FB31 0x80000000U /*!<Filter bit 31 */
  2504. /******************* Bit definition for CAN_F12R2 register ******************/
  2505. #define CAN_F12R2_FB0 0x00000001U /*!<Filter bit 0 */
  2506. #define CAN_F12R2_FB1 0x00000002U /*!<Filter bit 1 */
  2507. #define CAN_F12R2_FB2 0x00000004U /*!<Filter bit 2 */
  2508. #define CAN_F12R2_FB3 0x00000008U /*!<Filter bit 3 */
  2509. #define CAN_F12R2_FB4 0x00000010U /*!<Filter bit 4 */
  2510. #define CAN_F12R2_FB5 0x00000020U /*!<Filter bit 5 */
  2511. #define CAN_F12R2_FB6 0x00000040U /*!<Filter bit 6 */
  2512. #define CAN_F12R2_FB7 0x00000080U /*!<Filter bit 7 */
  2513. #define CAN_F12R2_FB8 0x00000100U /*!<Filter bit 8 */
  2514. #define CAN_F12R2_FB9 0x00000200U /*!<Filter bit 9 */
  2515. #define CAN_F12R2_FB10 0x00000400U /*!<Filter bit 10 */
  2516. #define CAN_F12R2_FB11 0x00000800U /*!<Filter bit 11 */
  2517. #define CAN_F12R2_FB12 0x00001000U /*!<Filter bit 12 */
  2518. #define CAN_F12R2_FB13 0x00002000U /*!<Filter bit 13 */
  2519. #define CAN_F12R2_FB14 0x00004000U /*!<Filter bit 14 */
  2520. #define CAN_F12R2_FB15 0x00008000U /*!<Filter bit 15 */
  2521. #define CAN_F12R2_FB16 0x00010000U /*!<Filter bit 16 */
  2522. #define CAN_F12R2_FB17 0x00020000U /*!<Filter bit 17 */
  2523. #define CAN_F12R2_FB18 0x00040000U /*!<Filter bit 18 */
  2524. #define CAN_F12R2_FB19 0x00080000U /*!<Filter bit 19 */
  2525. #define CAN_F12R2_FB20 0x00100000U /*!<Filter bit 20 */
  2526. #define CAN_F12R2_FB21 0x00200000U /*!<Filter bit 21 */
  2527. #define CAN_F12R2_FB22 0x00400000U /*!<Filter bit 22 */
  2528. #define CAN_F12R2_FB23 0x00800000U /*!<Filter bit 23 */
  2529. #define CAN_F12R2_FB24 0x01000000U /*!<Filter bit 24 */
  2530. #define CAN_F12R2_FB25 0x02000000U /*!<Filter bit 25 */
  2531. #define CAN_F12R2_FB26 0x04000000U /*!<Filter bit 26 */
  2532. #define CAN_F12R2_FB27 0x08000000U /*!<Filter bit 27 */
  2533. #define CAN_F12R2_FB28 0x10000000U /*!<Filter bit 28 */
  2534. #define CAN_F12R2_FB29 0x20000000U /*!<Filter bit 29 */
  2535. #define CAN_F12R2_FB30 0x40000000U /*!<Filter bit 30 */
  2536. #define CAN_F12R2_FB31 0x80000000U /*!<Filter bit 31 */
  2537. /******************* Bit definition for CAN_F13R2 register ******************/
  2538. #define CAN_F13R2_FB0 0x00000001U /*!<Filter bit 0 */
  2539. #define CAN_F13R2_FB1 0x00000002U /*!<Filter bit 1 */
  2540. #define CAN_F13R2_FB2 0x00000004U /*!<Filter bit 2 */
  2541. #define CAN_F13R2_FB3 0x00000008U /*!<Filter bit 3 */
  2542. #define CAN_F13R2_FB4 0x00000010U /*!<Filter bit 4 */
  2543. #define CAN_F13R2_FB5 0x00000020U /*!<Filter bit 5 */
  2544. #define CAN_F13R2_FB6 0x00000040U /*!<Filter bit 6 */
  2545. #define CAN_F13R2_FB7 0x00000080U /*!<Filter bit 7 */
  2546. #define CAN_F13R2_FB8 0x00000100U /*!<Filter bit 8 */
  2547. #define CAN_F13R2_FB9 0x00000200U /*!<Filter bit 9 */
  2548. #define CAN_F13R2_FB10 0x00000400U /*!<Filter bit 10 */
  2549. #define CAN_F13R2_FB11 0x00000800U /*!<Filter bit 11 */
  2550. #define CAN_F13R2_FB12 0x00001000U /*!<Filter bit 12 */
  2551. #define CAN_F13R2_FB13 0x00002000U /*!<Filter bit 13 */
  2552. #define CAN_F13R2_FB14 0x00004000U /*!<Filter bit 14 */
  2553. #define CAN_F13R2_FB15 0x00008000U /*!<Filter bit 15 */
  2554. #define CAN_F13R2_FB16 0x00010000U /*!<Filter bit 16 */
  2555. #define CAN_F13R2_FB17 0x00020000U /*!<Filter bit 17 */
  2556. #define CAN_F13R2_FB18 0x00040000U /*!<Filter bit 18 */
  2557. #define CAN_F13R2_FB19 0x00080000U /*!<Filter bit 19 */
  2558. #define CAN_F13R2_FB20 0x00100000U /*!<Filter bit 20 */
  2559. #define CAN_F13R2_FB21 0x00200000U /*!<Filter bit 21 */
  2560. #define CAN_F13R2_FB22 0x00400000U /*!<Filter bit 22 */
  2561. #define CAN_F13R2_FB23 0x00800000U /*!<Filter bit 23 */
  2562. #define CAN_F13R2_FB24 0x01000000U /*!<Filter bit 24 */
  2563. #define CAN_F13R2_FB25 0x02000000U /*!<Filter bit 25 */
  2564. #define CAN_F13R2_FB26 0x04000000U /*!<Filter bit 26 */
  2565. #define CAN_F13R2_FB27 0x08000000U /*!<Filter bit 27 */
  2566. #define CAN_F13R2_FB28 0x10000000U /*!<Filter bit 28 */
  2567. #define CAN_F13R2_FB29 0x20000000U /*!<Filter bit 29 */
  2568. #define CAN_F13R2_FB30 0x40000000U /*!<Filter bit 30 */
  2569. #define CAN_F13R2_FB31 0x80000000U /*!<Filter bit 31 */
  2570. /******************************************************************************/
  2571. /* */
  2572. /* CRC calculation unit */
  2573. /* */
  2574. /******************************************************************************/
  2575. /******************* Bit definition for CRC_DR register *********************/
  2576. #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */
  2577. /******************* Bit definition for CRC_IDR register ********************/
  2578. #define CRC_IDR_IDR 0xFFU /*!< General-purpose 8-bit data register bits */
  2579. /******************** Bit definition for CRC_CR register ********************/
  2580. #define CRC_CR_RESET 0x01U /*!< RESET bit */
  2581. /******************************************************************************/
  2582. /* */
  2583. /* Debug MCU */
  2584. /* */
  2585. /******************************************************************************/
  2586. /******************************************************************************/
  2587. /* */
  2588. /* Digital Filter for Sigma Delta Modulators */
  2589. /* */
  2590. /******************************************************************************/
  2591. /**************** DFSDM channel configuration registers ********************/
  2592. /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
  2593. #define DFSDM_CHCFGR1_DFSDMEN 0x80000000U /*!< Global enable for DFSDM interface */
  2594. #define DFSDM_CHCFGR1_CKOUTSRC 0x40000000U /*!< Output serial clock source selection */
  2595. #define DFSDM_CHCFGR1_CKOUTDIV 0x00FF0000U /*!< CKOUTDIV[7:0] output serial clock divider */
  2596. #define DFSDM_CHCFGR1_DATPACK 0x0000C000U /*!< DATPACK[1:0] Data packing mode */
  2597. #define DFSDM_CHCFGR1_DATPACK_1 0x00008000U /*!< Data packing mode, Bit 1 */
  2598. #define DFSDM_CHCFGR1_DATPACK_0 0x00004000U /*!< Data packing mode, Bit 0 */
  2599. #define DFSDM_CHCFGR1_DATMPX 0x00003000U /*!< DATMPX[1:0] Input data multiplexer for channel y */
  2600. #define DFSDM_CHCFGR1_DATMPX_1 0x00002000U /*!< Input data multiplexer for channel y, Bit 1 */
  2601. #define DFSDM_CHCFGR1_DATMPX_0 0x00001000U /*!< Input data multiplexer for channel y, Bit 0 */
  2602. #define DFSDM_CHCFGR1_CHINSEL 0x00000100U /*!< Serial inputs selection for channel y */
  2603. #define DFSDM_CHCFGR1_CHEN 0x00000080U /*!< Channel y enable */
  2604. #define DFSDM_CHCFGR1_CKABEN 0x00000040U /*!< Clock absence detector enable on channel y */
  2605. #define DFSDM_CHCFGR1_SCDEN 0x00000020U /*!< Short circuit detector enable on channel y */
  2606. #define DFSDM_CHCFGR1_SPICKSEL 0x0000000CU /*!< SPICKSEL[1:0] SPI clock select for channel y */
  2607. #define DFSDM_CHCFGR1_SPICKSEL_1 0x00000008U /*!< SPI clock select for channel y, Bit 1 */
  2608. #define DFSDM_CHCFGR1_SPICKSEL_0 0x00000004U /*!< SPI clock select for channel y, Bit 0 */
  2609. #define DFSDM_CHCFGR1_SITP 0x00000003U /*!< SITP[1:0] Serial interface type for channel y */
  2610. #define DFSDM_CHCFGR1_SITP_1 0x00000002U /*!< Serial interface type for channel y, Bit 1 */
  2611. #define DFSDM_CHCFGR1_SITP_0 0x00000001U /*!< Serial interface type for channel y, Bit 0 */
  2612. /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
  2613. #define DFSDM_CHCFGR2_OFFSET 0xFFFFFF00U /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
  2614. #define DFSDM_CHCFGR2_DTRBS 0x000000F8U /*!< DTRBS[4:0] Data right bit-shift for channel y */
  2615. /**************** Bit definition for DFSDM_CHAWSCDR register *****************/
  2616. #define DFSDM_CHAWSCDR_AWFORD 0x00C00000U /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
  2617. #define DFSDM_CHAWSCDR_AWFORD_1 0x00800000U /*!< Analog watchdog Sinc filter order on channel y, Bit 1 */
  2618. #define DFSDM_CHAWSCDR_AWFORD_0 0x00400000U /*!< Analog watchdog Sinc filter order on channel y, Bit 0 */
  2619. #define DFSDM_CHAWSCDR_AWFOSR 0x001F0000U /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
  2620. #define DFSDM_CHAWSCDR_BKSCD 0x0000F000U /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
  2621. #define DFSDM_CHAWSCDR_SCDT 0x000000FFU /*!< SCDT[7:0] Short circuit detector threshold for channel y */
  2622. /**************** Bit definition for DFSDM_CHWDATR register *******************/
  2623. #define DFSDM_CHWDATR_WDATA 0x0000FFFFU /*!< WDATA[15:0] Input channel y watchdog data */
  2624. /**************** Bit definition for DFSDM_CHDATINR register *****************/
  2625. #define DFSDM_CHDATINR_INDAT0 0x0000FFFFU /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
  2626. #define DFSDM_CHDATINR_INDAT1 0xFFFF0000U /*!< INDAT0[15:0] Input data for channel y */
  2627. /************************ DFSDM module registers ****************************/
  2628. /***************** Bit definition for DFSDM_FLTCR1 register *******************/
  2629. #define DFSDM_FLTCR1_AWFSEL 0x40000000U /*!< Analog watchdog fast mode select */
  2630. #define DFSDM_FLTCR1_FAST 0x20000000U /*!< Fast conversion mode selection */
  2631. #define DFSDM_FLTCR1_RCH 0x07000000U /*!< RCH[2:0] Regular channel selection */
  2632. #define DFSDM_FLTCR1_RDMAEN 0x00200000U /*!< DMA channel enabled to read data for the regular conversion */
  2633. #define DFSDM_FLTCR1_RSYNC 0x00080000U /*!< Launch regular conversion synchronously with DFSDMx */
  2634. #define DFSDM_FLTCR1_RCONT 0x00040000U /*!< Continuous mode selection for regular conversions */
  2635. #define DFSDM_FLTCR1_RSWSTART 0x00020000U /*!< Software start of a conversion on the regular channel */
  2636. #define DFSDM_FLTCR1_JEXTEN 0x00006000U /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
  2637. #define DFSDM_FLTCR1_JEXTEN_1 0x00004000U /*!< Trigger enable and trigger edge selection for injected conversions, Bit 1 */
  2638. #define DFSDM_FLTCR1_JEXTEN_0 0x00002000U /*!< Trigger enable and trigger edge selection for injected conversions, Bit 0 */
  2639. #define DFSDM_FLTCR1_JEXTSEL 0x00000700U /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */
  2640. #define DFSDM_FLTCR1_JEXTSEL_2 0x00000400U /*!< Trigger signal selection for launching injected conversions, Bit 2 */
  2641. #define DFSDM_FLTCR1_JEXTSEL_1 0x00000200U /*!< Trigger signal selection for launching injected conversions, Bit 1 */
  2642. #define DFSDM_FLTCR1_JEXTSEL_0 0x00000100U /*!< Trigger signal selection for launching injected conversions, Bit 0 */
  2643. #define DFSDM_FLTCR1_JDMAEN 0x00000020U /*!< DMA channel enabled to read data for the injected channel group */
  2644. #define DFSDM_FLTCR1_JSCAN 0x00000010U /*!< Scanning conversion in continuous mode selection for injected conversions */
  2645. #define DFSDM_FLTCR1_JSYNC 0x00000008U /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
  2646. #define DFSDM_FLTCR1_JSWSTART 0x00000002U /*!< Start the conversion of the injected group of channels */
  2647. #define DFSDM_FLTCR1_DFEN 0x00000001U /*!< DFSDM enable */
  2648. /***************** Bit definition for DFSDM_FLTCR2 register *******************/
  2649. #define DFSDM_FLTCR2_AWDCH 0x000F0000U /*!< AWDCH[7:0] Analog watchdog channel selection */
  2650. #define DFSDM_FLTCR2_EXCH 0x00000F00U /*!< EXCH[7:0] Extreme detector channel selection */
  2651. #define DFSDM_FLTCR2_CKABIE 0x00000040U /*!< Clock absence interrupt enable */
  2652. #define DFSDM_FLTCR2_SCDIE 0x00000020U /*!< Short circuit detector interrupt enable */
  2653. #define DFSDM_FLTCR2_AWDIE 0x00000010U /*!< Analog watchdog interrupt enable */
  2654. #define DFSDM_FLTCR2_ROVRIE 0x00000008U /*!< Regular data overrun interrupt enable */
  2655. #define DFSDM_FLTCR2_JOVRIE 0x00000004U /*!< Injected data overrun interrupt enable */
  2656. #define DFSDM_FLTCR2_REOCIE 0x00000002U /*!< Regular end of conversion interrupt enable */
  2657. #define DFSDM_FLTCR2_JEOCIE 0x00000001U /*!< Injected end of conversion interrupt enable */
  2658. /***************** Bit definition for DFSDM_FLTISR register *******************/
  2659. #define DFSDM_FLTISR_SCDF 0x0F000000U /*!< SCDF[7:0] Short circuit detector flag */
  2660. #define DFSDM_FLTISR_CKABF 0x000F0000U /*!< CKABF[7:0] Clock absence flag */
  2661. #define DFSDM_FLTISR_RCIP 0x00004000U /*!< Regular conversion in progress status */
  2662. #define DFSDM_FLTISR_JCIP 0x00002000U /*!< Injected conversion in progress status */
  2663. #define DFSDM_FLTISR_AWDF 0x00000010U /*!< Analog watchdog */
  2664. #define DFSDM_FLTISR_ROVRF 0x00000008U /*!< Regular conversion overrun flag */
  2665. #define DFSDM_FLTISR_JOVRF 0x00000004U /*!< Injected conversion overrun flag */
  2666. #define DFSDM_FLTISR_REOCF 0x00000002U /*!< End of regular conversion flag */
  2667. #define DFSDM_FLTISR_JEOCF 0x00000001U /*!< End of injected conversion flag */
  2668. /***************** Bit definition for DFSDM_FLTICR register *******************/
  2669. #define DFSDM_FLTICR_CLRSCSDF 0x0F000000U /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
  2670. #define DFSDM_FLTICR_CLRCKABF 0x000F0000U /*!< CLRCKABF[7:0] Clear the clock absence flag */
  2671. #define DFSDM_FLTICR_CLRROVRF 0x00000008U /*!< Clear the regular conversion overrun flag */
  2672. #define DFSDM_FLTICR_CLRJOVRF 0x00000004U /*!< Clear the injected conversion overrun flag */
  2673. /**************** Bit definition for DFSDM_FLTJCHGR register ******************/
  2674. #define DFSDM_FLTJCHGR_JCHG 0x0000000FU /*!< JCHG[7:0] Injected channel group selection */
  2675. /***************** Bit definition for DFSDM_FLTFCR register *******************/
  2676. #define DFSDM_FLTFCR_FORD 0xE0000000U /*!< FORD[2:0] Sinc filter order */
  2677. #define DFSDM_FLTFCR_FORD_2 0x80000000U /*!< Sinc filter order, Bit 2 */
  2678. #define DFSDM_FLTFCR_FORD_1 0x40000000U /*!< Sinc filter order, Bit 1 */
  2679. #define DFSDM_FLTFCR_FORD_0 0x20000000U /*!< Sinc filter order, Bit 0 */
  2680. #define DFSDM_FLTFCR_FOSR 0x03FF0000U /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
  2681. #define DFSDM_FLTFCR_IOSR 0x000000FFU /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
  2682. /*************** Bit definition for DFSDM_FLTJDATAR register *****************/
  2683. #define DFSDM_FLTJDATAR_JDATA 0xFFFFFF00U /*!< JDATA[23:0] Injected group conversion data */
  2684. #define DFSDM_FLTJDATAR_JDATACH 0x00000007U /*!< JDATACH[2:0] Injected channel most recently converted */
  2685. /*************** Bit definition for DFSDM_FLTRDATAR register *****************/
  2686. #define DFSDM_FLTRDATAR_RDATA 0xFFFFFF00U /*!< RDATA[23:0] Regular channel conversion data */
  2687. #define DFSDM_FLTRDATAR_RPEND 0x00000010U /*!< RPEND Regular channel pending data */
  2688. #define DFSDM_FLTRDATAR_RDATACH 0x00000007U /*!< RDATACH[2:0] Regular channel most recently converted */
  2689. /*************** Bit definition for DFSDM_FLTAWHTR register ******************/
  2690. #define DFSDM_FLTAWHTR_AWHT 0xFFFFFF00U /*!< AWHT[23:0] Analog watchdog high threshold */
  2691. #define DFSDM_FLTAWHTR_BKAWH 0x0000000FU /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
  2692. /*************** Bit definition for DFSDM_FLTAWLTR register ******************/
  2693. #define DFSDM_FLTAWLTR_AWLT 0xFFFFFF00U /*!< AWLT[23:0] Analog watchdog low threshold */
  2694. #define DFSDM_FLTAWLTR_BKAWL 0x0000000FU /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
  2695. /*************** Bit definition for DFSDM_FLTAWSR register *******************/
  2696. #define DFSDM_FLTAWSR_AWHTF 0x00000F00U /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
  2697. #define DFSDM_FLTAWSR_AWLTF 0x0000000FU /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
  2698. /*************** Bit definition for DFSDM_FLTAWCFR register ******************/
  2699. #define DFSDM_FLTAWCFR_CLRAWHTF 0x00000F00U /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
  2700. #define DFSDM_FLTAWCFR_CLRAWLTF 0x0000000FU /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
  2701. /*************** Bit definition for DFSDM_FLTEXMAX register ******************/
  2702. #define DFSDM_FLTEXMAX_EXMAX 0xFFFFFF00U /*!< EXMAX[23:0] Extreme detector maximum value */
  2703. #define DFSDM_FLTEXMAX_EXMAXCH 0x00000007U /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
  2704. /*************** Bit definition for DFSDM_FLTEXMIN register ******************/
  2705. #define DFSDM_FLTEXMIN_EXMIN 0xFFFFFF00U /*!< EXMIN[23:0] Extreme detector minimum value */
  2706. #define DFSDM_FLTEXMIN_EXMINCH 0x00000007U /*!< EXMINCH[2:0] Extreme detector minimum data channel */
  2707. /*************** Bit definition for DFSDM_FLTCNVTIMR register ****************/
  2708. #define DFSDM_FLTCNVTIMR_CNVCNT 0xFFFFFFF0U /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
  2709. /******************************************************************************/
  2710. /* */
  2711. /* DMA Controller */
  2712. /* */
  2713. /******************************************************************************/
  2714. /******************** Bits definition for DMA_SxCR register *****************/
  2715. #define DMA_SxCR_CHSEL 0x0E000000U
  2716. #define DMA_SxCR_CHSEL_0 0x02000000U
  2717. #define DMA_SxCR_CHSEL_1 0x04000000U
  2718. #define DMA_SxCR_CHSEL_2 0x08000000U
  2719. #define DMA_SxCR_MBURST 0x01800000U
  2720. #define DMA_SxCR_MBURST_0 0x00800000U
  2721. #define DMA_SxCR_MBURST_1 0x01000000U
  2722. #define DMA_SxCR_PBURST 0x00600000U
  2723. #define DMA_SxCR_PBURST_0 0x00200000U
  2724. #define DMA_SxCR_PBURST_1 0x00400000U
  2725. #define DMA_SxCR_CT 0x00080000U
  2726. #define DMA_SxCR_DBM 0x00040000U
  2727. #define DMA_SxCR_PL 0x00030000U
  2728. #define DMA_SxCR_PL_0 0x00010000U
  2729. #define DMA_SxCR_PL_1 0x00020000U
  2730. #define DMA_SxCR_PINCOS 0x00008000U
  2731. #define DMA_SxCR_MSIZE 0x00006000U
  2732. #define DMA_SxCR_MSIZE_0 0x00002000U
  2733. #define DMA_SxCR_MSIZE_1 0x00004000U
  2734. #define DMA_SxCR_PSIZE 0x00001800U
  2735. #define DMA_SxCR_PSIZE_0 0x00000800U
  2736. #define DMA_SxCR_PSIZE_1 0x00001000U
  2737. #define DMA_SxCR_MINC 0x00000400U
  2738. #define DMA_SxCR_PINC 0x00000200U
  2739. #define DMA_SxCR_CIRC 0x00000100U
  2740. #define DMA_SxCR_DIR 0x000000C0U
  2741. #define DMA_SxCR_DIR_0 0x00000040U
  2742. #define DMA_SxCR_DIR_1 0x00000080U
  2743. #define DMA_SxCR_PFCTRL 0x00000020U
  2744. #define DMA_SxCR_TCIE 0x00000010U
  2745. #define DMA_SxCR_HTIE 0x00000008U
  2746. #define DMA_SxCR_TEIE 0x00000004U
  2747. #define DMA_SxCR_DMEIE 0x00000002U
  2748. #define DMA_SxCR_EN 0x00000001U
  2749. /* Legacy defines */
  2750. #define DMA_SxCR_ACK 0x00100000U
  2751. /******************** Bits definition for DMA_SxCNDTR register **************/
  2752. #define DMA_SxNDT 0x0000FFFFU
  2753. #define DMA_SxNDT_0 0x00000001U
  2754. #define DMA_SxNDT_1 0x00000002U
  2755. #define DMA_SxNDT_2 0x00000004U
  2756. #define DMA_SxNDT_3 0x00000008U
  2757. #define DMA_SxNDT_4 0x00000010U
  2758. #define DMA_SxNDT_5 0x00000020U
  2759. #define DMA_SxNDT_6 0x00000040U
  2760. #define DMA_SxNDT_7 0x00000080U
  2761. #define DMA_SxNDT_8 0x00000100U
  2762. #define DMA_SxNDT_9 0x00000200U
  2763. #define DMA_SxNDT_10 0x00000400U
  2764. #define DMA_SxNDT_11 0x00000800U
  2765. #define DMA_SxNDT_12 0x00001000U
  2766. #define DMA_SxNDT_13 0x00002000U
  2767. #define DMA_SxNDT_14 0x00004000U
  2768. #define DMA_SxNDT_15 0x00008000U
  2769. /******************** Bits definition for DMA_SxFCR register ****************/
  2770. #define DMA_SxFCR_FEIE 0x00000080U
  2771. #define DMA_SxFCR_FS 0x00000038U
  2772. #define DMA_SxFCR_FS_0 0x00000008U
  2773. #define DMA_SxFCR_FS_1 0x00000010U
  2774. #define DMA_SxFCR_FS_2 0x00000020U
  2775. #define DMA_SxFCR_DMDIS 0x00000004U
  2776. #define DMA_SxFCR_FTH 0x00000003U
  2777. #define DMA_SxFCR_FTH_0 0x00000001U
  2778. #define DMA_SxFCR_FTH_1 0x00000002U
  2779. /******************** Bits definition for DMA_LISR register *****************/
  2780. #define DMA_LISR_TCIF3 0x08000000U
  2781. #define DMA_LISR_HTIF3 0x04000000U
  2782. #define DMA_LISR_TEIF3 0x02000000U
  2783. #define DMA_LISR_DMEIF3 0x01000000U
  2784. #define DMA_LISR_FEIF3 0x00400000U
  2785. #define DMA_LISR_TCIF2 0x00200000U
  2786. #define DMA_LISR_HTIF2 0x00100000U
  2787. #define DMA_LISR_TEIF2 0x00080000U
  2788. #define DMA_LISR_DMEIF2 0x00040000U
  2789. #define DMA_LISR_FEIF2 0x00010000U
  2790. #define DMA_LISR_TCIF1 0x00000800U
  2791. #define DMA_LISR_HTIF1 0x00000400U
  2792. #define DMA_LISR_TEIF1 0x00000200U
  2793. #define DMA_LISR_DMEIF1 0x00000100U
  2794. #define DMA_LISR_FEIF1 0x00000040U
  2795. #define DMA_LISR_TCIF0 0x00000020U
  2796. #define DMA_LISR_HTIF0 0x00000010U
  2797. #define DMA_LISR_TEIF0 0x00000008U
  2798. #define DMA_LISR_DMEIF0 0x00000004U
  2799. #define DMA_LISR_FEIF0 0x00000001U
  2800. /******************** Bits definition for DMA_HISR register *****************/
  2801. #define DMA_HISR_TCIF7 0x08000000U
  2802. #define DMA_HISR_HTIF7 0x04000000U
  2803. #define DMA_HISR_TEIF7 0x02000000U
  2804. #define DMA_HISR_DMEIF7 0x01000000U
  2805. #define DMA_HISR_FEIF7 0x00400000U
  2806. #define DMA_HISR_TCIF6 0x00200000U
  2807. #define DMA_HISR_HTIF6 0x00100000U
  2808. #define DMA_HISR_TEIF6 0x00080000U
  2809. #define DMA_HISR_DMEIF6 0x00040000U
  2810. #define DMA_HISR_FEIF6 0x00010000U
  2811. #define DMA_HISR_TCIF5 0x00000800U
  2812. #define DMA_HISR_HTIF5 0x00000400U
  2813. #define DMA_HISR_TEIF5 0x00000200U
  2814. #define DMA_HISR_DMEIF5 0x00000100U
  2815. #define DMA_HISR_FEIF5 0x00000040U
  2816. #define DMA_HISR_TCIF4 0x00000020U
  2817. #define DMA_HISR_HTIF4 0x00000010U
  2818. #define DMA_HISR_TEIF4 0x00000008U
  2819. #define DMA_HISR_DMEIF4 0x00000004U
  2820. #define DMA_HISR_FEIF4 0x00000001U
  2821. /******************** Bits definition for DMA_LIFCR register ****************/
  2822. #define DMA_LIFCR_CTCIF3 0x08000000U
  2823. #define DMA_LIFCR_CHTIF3 0x04000000U
  2824. #define DMA_LIFCR_CTEIF3 0x02000000U
  2825. #define DMA_LIFCR_CDMEIF3 0x01000000U
  2826. #define DMA_LIFCR_CFEIF3 0x00400000U
  2827. #define DMA_LIFCR_CTCIF2 0x00200000U
  2828. #define DMA_LIFCR_CHTIF2 0x00100000U
  2829. #define DMA_LIFCR_CTEIF2 0x00080000U
  2830. #define DMA_LIFCR_CDMEIF2 0x00040000U
  2831. #define DMA_LIFCR_CFEIF2 0x00010000U
  2832. #define DMA_LIFCR_CTCIF1 0x00000800U
  2833. #define DMA_LIFCR_CHTIF1 0x00000400U
  2834. #define DMA_LIFCR_CTEIF1 0x00000200U
  2835. #define DMA_LIFCR_CDMEIF1 0x00000100U
  2836. #define DMA_LIFCR_CFEIF1 0x00000040U
  2837. #define DMA_LIFCR_CTCIF0 0x00000020U
  2838. #define DMA_LIFCR_CHTIF0 0x00000010U
  2839. #define DMA_LIFCR_CTEIF0 0x00000008U
  2840. #define DMA_LIFCR_CDMEIF0 0x00000004U
  2841. #define DMA_LIFCR_CFEIF0 0x00000001U
  2842. /******************** Bits definition for DMA_HIFCR register ****************/
  2843. #define DMA_HIFCR_CTCIF7 0x08000000U
  2844. #define DMA_HIFCR_CHTIF7 0x04000000U
  2845. #define DMA_HIFCR_CTEIF7 0x02000000U
  2846. #define DMA_HIFCR_CDMEIF7 0x01000000U
  2847. #define DMA_HIFCR_CFEIF7 0x00400000U
  2848. #define DMA_HIFCR_CTCIF6 0x00200000U
  2849. #define DMA_HIFCR_CHTIF6 0x00100000U
  2850. #define DMA_HIFCR_CTEIF6 0x00080000U
  2851. #define DMA_HIFCR_CDMEIF6 0x00040000U
  2852. #define DMA_HIFCR_CFEIF6 0x00010000U
  2853. #define DMA_HIFCR_CTCIF5 0x00000800U
  2854. #define DMA_HIFCR_CHTIF5 0x00000400U
  2855. #define DMA_HIFCR_CTEIF5 0x00000200U
  2856. #define DMA_HIFCR_CDMEIF5 0x00000100U
  2857. #define DMA_HIFCR_CFEIF5 0x00000040U
  2858. #define DMA_HIFCR_CTCIF4 0x00000020U
  2859. #define DMA_HIFCR_CHTIF4 0x00000010U
  2860. #define DMA_HIFCR_CTEIF4 0x00000008U
  2861. #define DMA_HIFCR_CDMEIF4 0x00000004U
  2862. #define DMA_HIFCR_CFEIF4 0x00000001U
  2863. /******************************************************************************/
  2864. /* */
  2865. /* External Interrupt/Event Controller */
  2866. /* */
  2867. /******************************************************************************/
  2868. /******************* Bit definition for EXTI_IMR register *******************/
  2869. #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */
  2870. #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */
  2871. #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */
  2872. #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */
  2873. #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */
  2874. #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */
  2875. #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */
  2876. #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */
  2877. #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */
  2878. #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */
  2879. #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */
  2880. #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */
  2881. #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */
  2882. #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */
  2883. #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */
  2884. #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */
  2885. #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */
  2886. #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */
  2887. #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */
  2888. #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */
  2889. #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */
  2890. #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */
  2891. #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */
  2892. /******************* Bit definition for EXTI_EMR register *******************/
  2893. #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */
  2894. #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */
  2895. #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */
  2896. #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */
  2897. #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */
  2898. #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */
  2899. #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */
  2900. #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */
  2901. #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */
  2902. #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */
  2903. #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */
  2904. #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */
  2905. #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */
  2906. #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */
  2907. #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */
  2908. #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */
  2909. #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */
  2910. #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */
  2911. #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */
  2912. #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */
  2913. #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */
  2914. #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */
  2915. #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */
  2916. /****************** Bit definition for EXTI_RTSR register *******************/
  2917. #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */
  2918. #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */
  2919. #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */
  2920. #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */
  2921. #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */
  2922. #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */
  2923. #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */
  2924. #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */
  2925. #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */
  2926. #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */
  2927. #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */
  2928. #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */
  2929. #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */
  2930. #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */
  2931. #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */
  2932. #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */
  2933. #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */
  2934. #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */
  2935. #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */
  2936. #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */
  2937. #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */
  2938. #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */
  2939. #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */
  2940. /****************** Bit definition for EXTI_FTSR register *******************/
  2941. #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */
  2942. #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */
  2943. #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */
  2944. #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */
  2945. #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */
  2946. #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */
  2947. #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */
  2948. #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */
  2949. #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */
  2950. #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */
  2951. #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */
  2952. #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */
  2953. #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */
  2954. #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */
  2955. #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */
  2956. #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */
  2957. #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */
  2958. #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */
  2959. #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */
  2960. #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */
  2961. #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */
  2962. #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */
  2963. #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */
  2964. /****************** Bit definition for EXTI_SWIER register ******************/
  2965. #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */
  2966. #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */
  2967. #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */
  2968. #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */
  2969. #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */
  2970. #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */
  2971. #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */
  2972. #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */
  2973. #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */
  2974. #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */
  2975. #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */
  2976. #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */
  2977. #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */
  2978. #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */
  2979. #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */
  2980. #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */
  2981. #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */
  2982. #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */
  2983. #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */
  2984. #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */
  2985. #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */
  2986. #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */
  2987. #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */
  2988. /******************* Bit definition for EXTI_PR register ********************/
  2989. #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */
  2990. #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */
  2991. #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */
  2992. #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */
  2993. #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */
  2994. #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */
  2995. #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */
  2996. #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */
  2997. #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */
  2998. #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */
  2999. #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */
  3000. #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */
  3001. #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */
  3002. #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */
  3003. #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */
  3004. #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */
  3005. #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */
  3006. #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */
  3007. #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */
  3008. #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */
  3009. #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */
  3010. #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */
  3011. #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */
  3012. /******************************************************************************/
  3013. /* */
  3014. /* FLASH */
  3015. /* */
  3016. /******************************************************************************/
  3017. /******************* Bits definition for FLASH_ACR register *****************/
  3018. #define FLASH_ACR_LATENCY 0x0000000FU
  3019. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  3020. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  3021. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  3022. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  3023. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  3024. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  3025. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  3026. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  3027. #define FLASH_ACR_PRFTEN 0x00000100U
  3028. #define FLASH_ACR_ICEN 0x00000200U
  3029. #define FLASH_ACR_DCEN 0x00000400U
  3030. #define FLASH_ACR_ICRST 0x00000800U
  3031. #define FLASH_ACR_DCRST 0x00001000U
  3032. #define FLASH_ACR_BYTE0_ADDRESS 0x40023C00U
  3033. #define FLASH_ACR_BYTE2_ADDRESS 0x40023C03U
  3034. /******************* Bits definition for FLASH_SR register ******************/
  3035. #define FLASH_SR_EOP 0x00000001U
  3036. #define FLASH_SR_SOP 0x00000002U
  3037. #define FLASH_SR_WRPERR 0x00000010U
  3038. #define FLASH_SR_PGAERR 0x00000020U
  3039. #define FLASH_SR_PGPERR 0x00000040U
  3040. #define FLASH_SR_PGSERR 0x00000080U
  3041. #define FLASH_SR_BSY 0x00010000U
  3042. /******************* Bits definition for FLASH_CR register ******************/
  3043. #define FLASH_CR_PG 0x00000001U
  3044. #define FLASH_CR_SER 0x00000002U
  3045. #define FLASH_CR_MER 0x00000004U
  3046. #define FLASH_CR_SNB 0x000000F8U
  3047. #define FLASH_CR_SNB_0 0x00000008U
  3048. #define FLASH_CR_SNB_1 0x00000010U
  3049. #define FLASH_CR_SNB_2 0x00000020U
  3050. #define FLASH_CR_SNB_3 0x00000040U
  3051. #define FLASH_CR_SNB_4 0x00000080U
  3052. #define FLASH_CR_PSIZE 0x00000300U
  3053. #define FLASH_CR_PSIZE_0 0x00000100U
  3054. #define FLASH_CR_PSIZE_1 0x00000200U
  3055. #define FLASH_CR_STRT 0x00010000U
  3056. #define FLASH_CR_EOPIE 0x01000000U
  3057. #define FLASH_CR_LOCK 0x80000000U
  3058. /******************* Bits definition for FLASH_OPTCR register ***************/
  3059. #define FLASH_OPTCR_OPTLOCK 0x00000001U
  3060. #define FLASH_OPTCR_OPTSTRT 0x00000002U
  3061. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  3062. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  3063. #define FLASH_OPTCR_BOR_LEV 0x0000000CU
  3064. #define FLASH_OPTCR_WDG_SW 0x00000020U
  3065. #define FLASH_OPTCR_nRST_STOP 0x00000040U
  3066. #define FLASH_OPTCR_nRST_STDBY 0x00000080U
  3067. #define FLASH_OPTCR_RDP 0x0000FF00U
  3068. #define FLASH_OPTCR_RDP_0 0x00000100U
  3069. #define FLASH_OPTCR_RDP_1 0x00000200U
  3070. #define FLASH_OPTCR_RDP_2 0x00000400U
  3071. #define FLASH_OPTCR_RDP_3 0x00000800U
  3072. #define FLASH_OPTCR_RDP_4 0x00001000U
  3073. #define FLASH_OPTCR_RDP_5 0x00002000U
  3074. #define FLASH_OPTCR_RDP_6 0x00004000U
  3075. #define FLASH_OPTCR_RDP_7 0x00008000U
  3076. #define FLASH_OPTCR_nWRP 0x0FFF0000U
  3077. #define FLASH_OPTCR_nWRP_0 0x00010000U
  3078. #define FLASH_OPTCR_nWRP_1 0x00020000U
  3079. #define FLASH_OPTCR_nWRP_2 0x00040000U
  3080. #define FLASH_OPTCR_nWRP_3 0x00080000U
  3081. #define FLASH_OPTCR_nWRP_4 0x00100000U
  3082. #define FLASH_OPTCR_nWRP_5 0x00200000U
  3083. #define FLASH_OPTCR_nWRP_6 0x00400000U
  3084. #define FLASH_OPTCR_nWRP_7 0x00800000U
  3085. #define FLASH_OPTCR_nWRP_8 0x01000000U
  3086. #define FLASH_OPTCR_nWRP_9 0x02000000U
  3087. #define FLASH_OPTCR_nWRP_10 0x04000000U
  3088. #define FLASH_OPTCR_nWRP_11 0x08000000U
  3089. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  3090. #define FLASH_OPTCR1_nWRP 0x0FFF0000U
  3091. #define FLASH_OPTCR1_nWRP_0 0x00010000U
  3092. #define FLASH_OPTCR1_nWRP_1 0x00020000U
  3093. #define FLASH_OPTCR1_nWRP_2 0x00040000U
  3094. #define FLASH_OPTCR1_nWRP_3 0x00080000U
  3095. #define FLASH_OPTCR1_nWRP_4 0x00100000U
  3096. #define FLASH_OPTCR1_nWRP_5 0x00200000U
  3097. #define FLASH_OPTCR1_nWRP_6 0x00400000U
  3098. #define FLASH_OPTCR1_nWRP_7 0x00800000U
  3099. #define FLASH_OPTCR1_nWRP_8 0x01000000U
  3100. #define FLASH_OPTCR1_nWRP_9 0x02000000U
  3101. #define FLASH_OPTCR1_nWRP_10 0x04000000U
  3102. #define FLASH_OPTCR1_nWRP_11 0x08000000U
  3103. /******************************************************************************/
  3104. /* */
  3105. /* Flexible Static Memory Controller */
  3106. /* */
  3107. /******************************************************************************/
  3108. /****************** Bit definition for FSMC_BCR1 register *******************/
  3109. #define FSMC_BCR1_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3110. #define FSMC_BCR1_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3111. #define FSMC_BCR1_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3112. #define FSMC_BCR1_MTYP_0 0x00000004U /*!<Bit 0 */
  3113. #define FSMC_BCR1_MTYP_1 0x00000008U /*!<Bit 1 */
  3114. #define FSMC_BCR1_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3115. #define FSMC_BCR1_MWID_0 0x00000010U /*!<Bit 0 */
  3116. #define FSMC_BCR1_MWID_1 0x00000020U /*!<Bit 1 */
  3117. #define FSMC_BCR1_FACCEN 0x00000040U /*!<Flash access enable */
  3118. #define FSMC_BCR1_BURSTEN 0x00000100U /*!<Burst enable bit */
  3119. #define FSMC_BCR1_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3120. #define FSMC_BCR1_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3121. #define FSMC_BCR1_WREN 0x00001000U /*!<Write enable bit */
  3122. #define FSMC_BCR1_WAITEN 0x00002000U /*!<Wait enable bit */
  3123. #define FSMC_BCR1_EXTMOD 0x00004000U /*!<Extended mode enable */
  3124. #define FSMC_BCR1_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3125. #define FSMC_BCR1_CPSIZE 0x00070000U /*!<CRAM page size */
  3126. #define FSMC_BCR1_CPSIZE_0 0x00010000U /*!<Bit 0 */
  3127. #define FSMC_BCR1_CPSIZE_1 0x00020000U /*!<Bit 1 */
  3128. #define FSMC_BCR1_CPSIZE_2 0x00040000U /*!<Bit 2 */
  3129. #define FSMC_BCR1_CBURSTRW 0x00080000U /*!<Write burst enable */
  3130. #define FSMC_BCR1_CCLKEN 0x00100000U /*!<Continous clock enable */
  3131. #define FSMC_BCR1_WFDIS 0x00200000U /*!<Write FIFO Disable */
  3132. /****************** Bit definition for FSMC_BCR2 register *******************/
  3133. #define FSMC_BCR2_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3134. #define FSMC_BCR2_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3135. #define FSMC_BCR2_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3136. #define FSMC_BCR2_MTYP_0 0x00000004U /*!<Bit 0 */
  3137. #define FSMC_BCR2_MTYP_1 0x00000008U /*!<Bit 1 */
  3138. #define FSMC_BCR2_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3139. #define FSMC_BCR2_MWID_0 0x00000010U /*!<Bit 0 */
  3140. #define FSMC_BCR2_MWID_1 0x00000020U /*!<Bit 1 */
  3141. #define FSMC_BCR2_FACCEN 0x00000040U /*!<Flash access enable */
  3142. #define FSMC_BCR2_BURSTEN 0x00000100U /*!<Burst enable bit */
  3143. #define FSMC_BCR2_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3144. #define FSMC_BCR2_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3145. #define FSMC_BCR2_WREN 0x00001000U /*!<Write enable bit */
  3146. #define FSMC_BCR2_WAITEN 0x00002000U /*!<Wait enable bit */
  3147. #define FSMC_BCR2_EXTMOD 0x00004000U /*!<Extended mode enable */
  3148. #define FSMC_BCR2_CPSIZE 0x00070000U /*!<CRAM page size */
  3149. #define FSMC_BCR2_CPSIZE_0 0x00010000U /*!<Bit 0 */
  3150. #define FSMC_BCR2_CPSIZE_1 0x00020000U /*!<Bit 1 */
  3151. #define FSMC_BCR2_CPSIZE_2 0x00040000U /*!<Bit 2 */
  3152. #define FSMC_BCR2_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3153. #define FSMC_BCR2_CBURSTRW 0x00080000U /*!<Write burst enable */
  3154. /****************** Bit definition for FSMC_BCR3 register *******************/
  3155. #define FSMC_BCR3_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3156. #define FSMC_BCR3_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3157. #define FSMC_BCR3_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3158. #define FSMC_BCR3_MTYP_0 0x00000004U /*!<Bit 0 */
  3159. #define FSMC_BCR3_MTYP_1 0x00000008U /*!<Bit 1 */
  3160. #define FSMC_BCR3_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3161. #define FSMC_BCR3_MWID_0 0x00000010U /*!<Bit 0 */
  3162. #define FSMC_BCR3_MWID_1 0x00000020U /*!<Bit 1 */
  3163. #define FSMC_BCR3_FACCEN 0x00000040U /*!<Flash access enable */
  3164. #define FSMC_BCR3_BURSTEN 0x00000100U /*!<Burst enable bit */
  3165. #define FSMC_BCR3_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3166. #define FSMC_BCR3_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3167. #define FSMC_BCR3_WREN 0x00001000U /*!<Write enable bit */
  3168. #define FSMC_BCR3_WAITEN 0x00002000U /*!<Wait enable bit */
  3169. #define FSMC_BCR3_EXTMOD 0x00004000U /*!<Extended mode enable */
  3170. #define FSMC_BCR3_CPSIZE 0x00070000U /*!<CRAM page size */
  3171. #define FSMC_BCR3_CPSIZE_0 0x00010000U /*!<Bit 0 */
  3172. #define FSMC_BCR3_CPSIZE_1 0x00020000U /*!<Bit 1 */
  3173. #define FSMC_BCR3_CPSIZE_2 0x00040000U /*!<Bit 2 */
  3174. #define FSMC_BCR3_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3175. #define FSMC_BCR3_CBURSTRW 0x00080000U /*!<Write burst enable */
  3176. /****************** Bit definition for FSMC_BCR4 register *******************/
  3177. #define FSMC_BCR4_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3178. #define FSMC_BCR4_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3179. #define FSMC_BCR4_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3180. #define FSMC_BCR4_MTYP_0 0x00000004U /*!<Bit 0 */
  3181. #define FSMC_BCR4_MTYP_1 0x00000008U /*!<Bit 1 */
  3182. #define FSMC_BCR4_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3183. #define FSMC_BCR4_MWID_0 0x00000010U /*!<Bit 0 */
  3184. #define FSMC_BCR4_MWID_1 0x00000020U /*!<Bit 1 */
  3185. #define FSMC_BCR4_FACCEN 0x00000040U /*!<Flash access enable */
  3186. #define FSMC_BCR4_BURSTEN 0x00000100U /*!<Burst enable bit */
  3187. #define FSMC_BCR4_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3188. #define FSMC_BCR4_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3189. #define FSMC_BCR4_WREN 0x00001000U /*!<Write enable bit */
  3190. #define FSMC_BCR4_WAITEN 0x00002000U /*!<Wait enable bit */
  3191. #define FSMC_BCR4_EXTMOD 0x00004000U /*!<Extended mode enable */
  3192. #define FSMC_BCR4_CPSIZE 0x00070000U /*!<CRAM page size */
  3193. #define FSMC_BCR4_CPSIZE_0 0x00010000U /*!<Bit 0 */
  3194. #define FSMC_BCR4_CPSIZE_1 0x00020000U /*!<Bit 1 */
  3195. #define FSMC_BCR4_CPSIZE_2 0x00040000U /*!<Bit 2 */
  3196. #define FSMC_BCR4_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3197. #define FSMC_BCR4_CBURSTRW 0x00080000U /*!<Write burst enable */
  3198. /****************** Bit definition for FSMC_BTR1 register ******************/
  3199. #define FSMC_BTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3200. #define FSMC_BTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  3201. #define FSMC_BTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  3202. #define FSMC_BTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  3203. #define FSMC_BTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  3204. #define FSMC_BTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3205. #define FSMC_BTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3206. #define FSMC_BTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3207. #define FSMC_BTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3208. #define FSMC_BTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3209. #define FSMC_BTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3210. #define FSMC_BTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  3211. #define FSMC_BTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  3212. #define FSMC_BTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  3213. #define FSMC_BTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  3214. #define FSMC_BTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  3215. #define FSMC_BTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  3216. #define FSMC_BTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  3217. #define FSMC_BTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  3218. #define FSMC_BTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3219. #define FSMC_BTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3220. #define FSMC_BTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3221. #define FSMC_BTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3222. #define FSMC_BTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3223. #define FSMC_BTR1_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3224. #define FSMC_BTR1_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3225. #define FSMC_BTR1_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3226. #define FSMC_BTR1_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3227. #define FSMC_BTR1_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3228. #define FSMC_BTR1_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3229. #define FSMC_BTR1_DATLAT_0 0x01000000U /*!<Bit 0 */
  3230. #define FSMC_BTR1_DATLAT_1 0x02000000U /*!<Bit 1 */
  3231. #define FSMC_BTR1_DATLAT_2 0x04000000U /*!<Bit 2 */
  3232. #define FSMC_BTR1_DATLAT_3 0x08000000U /*!<Bit 3 */
  3233. #define FSMC_BTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3234. #define FSMC_BTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3235. #define FSMC_BTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3236. /****************** Bit definition for FSMC_BTR2 register *******************/
  3237. #define FSMC_BTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3238. #define FSMC_BTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  3239. #define FSMC_BTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  3240. #define FSMC_BTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  3241. #define FSMC_BTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  3242. #define FSMC_BTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3243. #define FSMC_BTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3244. #define FSMC_BTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3245. #define FSMC_BTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3246. #define FSMC_BTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3247. #define FSMC_BTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3248. #define FSMC_BTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  3249. #define FSMC_BTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  3250. #define FSMC_BTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  3251. #define FSMC_BTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  3252. #define FSMC_BTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  3253. #define FSMC_BTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  3254. #define FSMC_BTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  3255. #define FSMC_BTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  3256. #define FSMC_BTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3257. #define FSMC_BTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3258. #define FSMC_BTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3259. #define FSMC_BTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3260. #define FSMC_BTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3261. #define FSMC_BTR2_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3262. #define FSMC_BTR2_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3263. #define FSMC_BTR2_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3264. #define FSMC_BTR2_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3265. #define FSMC_BTR2_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3266. #define FSMC_BTR2_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3267. #define FSMC_BTR2_DATLAT_0 0x01000000U /*!<Bit 0 */
  3268. #define FSMC_BTR2_DATLAT_1 0x02000000U /*!<Bit 1 */
  3269. #define FSMC_BTR2_DATLAT_2 0x04000000U /*!<Bit 2 */
  3270. #define FSMC_BTR2_DATLAT_3 0x08000000U /*!<Bit 3 */
  3271. #define FSMC_BTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3272. #define FSMC_BTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3273. #define FSMC_BTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3274. /******************* Bit definition for FSMC_BTR3 register *******************/
  3275. #define FSMC_BTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3276. #define FSMC_BTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  3277. #define FSMC_BTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  3278. #define FSMC_BTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  3279. #define FSMC_BTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  3280. #define FSMC_BTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3281. #define FSMC_BTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3282. #define FSMC_BTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3283. #define FSMC_BTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3284. #define FSMC_BTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3285. #define FSMC_BTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3286. #define FSMC_BTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  3287. #define FSMC_BTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  3288. #define FSMC_BTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  3289. #define FSMC_BTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  3290. #define FSMC_BTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  3291. #define FSMC_BTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  3292. #define FSMC_BTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  3293. #define FSMC_BTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  3294. #define FSMC_BTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3295. #define FSMC_BTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3296. #define FSMC_BTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3297. #define FSMC_BTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3298. #define FSMC_BTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3299. #define FSMC_BTR3_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3300. #define FSMC_BTR3_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3301. #define FSMC_BTR3_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3302. #define FSMC_BTR3_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3303. #define FSMC_BTR3_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3304. #define FSMC_BTR3_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3305. #define FSMC_BTR3_DATLAT_0 0x01000000U /*!<Bit 0 */
  3306. #define FSMC_BTR3_DATLAT_1 0x02000000U /*!<Bit 1 */
  3307. #define FSMC_BTR3_DATLAT_2 0x04000000U /*!<Bit 2 */
  3308. #define FSMC_BTR3_DATLAT_3 0x08000000U /*!<Bit 3 */
  3309. #define FSMC_BTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3310. #define FSMC_BTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3311. #define FSMC_BTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3312. /****************** Bit definition for FSMC_BTR4 register *******************/
  3313. #define FSMC_BTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3314. #define FSMC_BTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  3315. #define FSMC_BTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  3316. #define FSMC_BTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  3317. #define FSMC_BTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  3318. #define FSMC_BTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3319. #define FSMC_BTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3320. #define FSMC_BTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3321. #define FSMC_BTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3322. #define FSMC_BTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3323. #define FSMC_BTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3324. #define FSMC_BTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  3325. #define FSMC_BTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  3326. #define FSMC_BTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  3327. #define FSMC_BTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  3328. #define FSMC_BTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  3329. #define FSMC_BTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  3330. #define FSMC_BTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  3331. #define FSMC_BTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  3332. #define FSMC_BTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3333. #define FSMC_BTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3334. #define FSMC_BTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3335. #define FSMC_BTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3336. #define FSMC_BTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3337. #define FSMC_BTR4_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3338. #define FSMC_BTR4_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3339. #define FSMC_BTR4_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3340. #define FSMC_BTR4_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3341. #define FSMC_BTR4_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3342. #define FSMC_BTR4_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3343. #define FSMC_BTR4_DATLAT_0 0x01000000U /*!<Bit 0 */
  3344. #define FSMC_BTR4_DATLAT_1 0x02000000U /*!<Bit 1 */
  3345. #define FSMC_BTR4_DATLAT_2 0x04000000U /*!<Bit 2 */
  3346. #define FSMC_BTR4_DATLAT_3 0x08000000U /*!<Bit 3 */
  3347. #define FSMC_BTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3348. #define FSMC_BTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3349. #define FSMC_BTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3350. /****************** Bit definition for FSMC_BWTR1 register ******************/
  3351. #define FSMC_BWTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3352. #define FSMC_BWTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  3353. #define FSMC_BWTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  3354. #define FSMC_BWTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  3355. #define FSMC_BWTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  3356. #define FSMC_BWTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3357. #define FSMC_BWTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3358. #define FSMC_BWTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3359. #define FSMC_BWTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3360. #define FSMC_BWTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3361. #define FSMC_BWTR1_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3362. #define FSMC_BWTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  3363. #define FSMC_BWTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  3364. #define FSMC_BWTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  3365. #define FSMC_BWTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  3366. #define FSMC_BWTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  3367. #define FSMC_BWTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  3368. #define FSMC_BWTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  3369. #define FSMC_BWTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  3370. #define FSMC_BWTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3371. #define FSMC_BWTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3372. #define FSMC_BWTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3373. #define FSMC_BWTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3374. #define FSMC_BWTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3375. #define FSMC_BWTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3376. #define FSMC_BWTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3377. #define FSMC_BWTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3378. /****************** Bit definition for FSMC_BWTR2 register ******************/
  3379. #define FSMC_BWTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3380. #define FSMC_BWTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  3381. #define FSMC_BWTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  3382. #define FSMC_BWTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  3383. #define FSMC_BWTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  3384. #define FSMC_BWTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3385. #define FSMC_BWTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3386. #define FSMC_BWTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3387. #define FSMC_BWTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3388. #define FSMC_BWTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3389. #define FSMC_BWTR2_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3390. #define FSMC_BWTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  3391. #define FSMC_BWTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  3392. #define FSMC_BWTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  3393. #define FSMC_BWTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  3394. #define FSMC_BWTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  3395. #define FSMC_BWTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  3396. #define FSMC_BWTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  3397. #define FSMC_BWTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  3398. #define FSMC_BWTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3399. #define FSMC_BWTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3400. #define FSMC_BWTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3401. #define FSMC_BWTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3402. #define FSMC_BWTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3403. #define FSMC_BWTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3404. #define FSMC_BWTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3405. #define FSMC_BWTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3406. /****************** Bit definition for FSMC_BWTR3 register ******************/
  3407. #define FSMC_BWTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3408. #define FSMC_BWTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  3409. #define FSMC_BWTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  3410. #define FSMC_BWTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  3411. #define FSMC_BWTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  3412. #define FSMC_BWTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3413. #define FSMC_BWTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3414. #define FSMC_BWTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3415. #define FSMC_BWTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3416. #define FSMC_BWTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3417. #define FSMC_BWTR3_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3418. #define FSMC_BWTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  3419. #define FSMC_BWTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  3420. #define FSMC_BWTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  3421. #define FSMC_BWTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  3422. #define FSMC_BWTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  3423. #define FSMC_BWTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  3424. #define FSMC_BWTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  3425. #define FSMC_BWTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  3426. #define FSMC_BWTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3427. #define FSMC_BWTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3428. #define FSMC_BWTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3429. #define FSMC_BWTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3430. #define FSMC_BWTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3431. #define FSMC_BWTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3432. #define FSMC_BWTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3433. #define FSMC_BWTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3434. /****************** Bit definition for FSMC_BWTR4 register ******************/
  3435. #define FSMC_BWTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3436. #define FSMC_BWTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  3437. #define FSMC_BWTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  3438. #define FSMC_BWTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  3439. #define FSMC_BWTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  3440. #define FSMC_BWTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3441. #define FSMC_BWTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3442. #define FSMC_BWTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3443. #define FSMC_BWTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3444. #define FSMC_BWTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3445. #define FSMC_BWTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3446. #define FSMC_BWTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  3447. #define FSMC_BWTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  3448. #define FSMC_BWTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  3449. #define FSMC_BWTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  3450. #define FSMC_BWTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  3451. #define FSMC_BWTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  3452. #define FSMC_BWTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  3453. #define FSMC_BWTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  3454. #define FSMC_BWTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3455. #define FSMC_BWTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3456. #define FSMC_BWTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3457. #define FSMC_BWTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3458. #define FSMC_BWTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3459. #define FSMC_BWTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3460. #define FSMC_BWTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3461. #define FSMC_BWTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3462. /******************************************************************************/
  3463. /* */
  3464. /* General Purpose I/O */
  3465. /* */
  3466. /******************************************************************************/
  3467. /****************** Bits definition for GPIO_MODER register *****************/
  3468. #define GPIO_MODER_MODER0 0x00000003U
  3469. #define GPIO_MODER_MODER0_0 0x00000001U
  3470. #define GPIO_MODER_MODER0_1 0x00000002U
  3471. #define GPIO_MODER_MODER1 0x0000000CU
  3472. #define GPIO_MODER_MODER1_0 0x00000004U
  3473. #define GPIO_MODER_MODER1_1 0x00000008U
  3474. #define GPIO_MODER_MODER2 0x00000030U
  3475. #define GPIO_MODER_MODER2_0 0x00000010U
  3476. #define GPIO_MODER_MODER2_1 0x00000020U
  3477. #define GPIO_MODER_MODER3 0x000000C0U
  3478. #define GPIO_MODER_MODER3_0 0x00000040U
  3479. #define GPIO_MODER_MODER3_1 0x00000080U
  3480. #define GPIO_MODER_MODER4 0x00000300U
  3481. #define GPIO_MODER_MODER4_0 0x00000100U
  3482. #define GPIO_MODER_MODER4_1 0x00000200U
  3483. #define GPIO_MODER_MODER5 0x00000C00U
  3484. #define GPIO_MODER_MODER5_0 0x00000400U
  3485. #define GPIO_MODER_MODER5_1 0x00000800U
  3486. #define GPIO_MODER_MODER6 0x00003000U
  3487. #define GPIO_MODER_MODER6_0 0x00001000U
  3488. #define GPIO_MODER_MODER6_1 0x00002000U
  3489. #define GPIO_MODER_MODER7 0x0000C000U
  3490. #define GPIO_MODER_MODER7_0 0x00004000U
  3491. #define GPIO_MODER_MODER7_1 0x00008000U
  3492. #define GPIO_MODER_MODER8 0x00030000U
  3493. #define GPIO_MODER_MODER8_0 0x00010000U
  3494. #define GPIO_MODER_MODER8_1 0x00020000U
  3495. #define GPIO_MODER_MODER9 0x000C0000U
  3496. #define GPIO_MODER_MODER9_0 0x00040000U
  3497. #define GPIO_MODER_MODER9_1 0x00080000U
  3498. #define GPIO_MODER_MODER10 0x00300000U
  3499. #define GPIO_MODER_MODER10_0 0x00100000U
  3500. #define GPIO_MODER_MODER10_1 0x00200000U
  3501. #define GPIO_MODER_MODER11 0x00C00000U
  3502. #define GPIO_MODER_MODER11_0 0x00400000U
  3503. #define GPIO_MODER_MODER11_1 0x00800000U
  3504. #define GPIO_MODER_MODER12 0x03000000U
  3505. #define GPIO_MODER_MODER12_0 0x01000000U
  3506. #define GPIO_MODER_MODER12_1 0x02000000U
  3507. #define GPIO_MODER_MODER13 0x0C000000U
  3508. #define GPIO_MODER_MODER13_0 0x04000000U
  3509. #define GPIO_MODER_MODER13_1 0x08000000U
  3510. #define GPIO_MODER_MODER14 0x30000000U
  3511. #define GPIO_MODER_MODER14_0 0x10000000U
  3512. #define GPIO_MODER_MODER14_1 0x20000000U
  3513. #define GPIO_MODER_MODER15 0xC0000000U
  3514. #define GPIO_MODER_MODER15_0 0x40000000U
  3515. #define GPIO_MODER_MODER15_1 0x80000000U
  3516. /****************** Bits definition for GPIO_OTYPER register ****************/
  3517. #define GPIO_OTYPER_OT_0 0x00000001U
  3518. #define GPIO_OTYPER_OT_1 0x00000002U
  3519. #define GPIO_OTYPER_OT_2 0x00000004U
  3520. #define GPIO_OTYPER_OT_3 0x00000008U
  3521. #define GPIO_OTYPER_OT_4 0x00000010U
  3522. #define GPIO_OTYPER_OT_5 0x00000020U
  3523. #define GPIO_OTYPER_OT_6 0x00000040U
  3524. #define GPIO_OTYPER_OT_7 0x00000080U
  3525. #define GPIO_OTYPER_OT_8 0x00000100U
  3526. #define GPIO_OTYPER_OT_9 0x00000200U
  3527. #define GPIO_OTYPER_OT_10 0x00000400U
  3528. #define GPIO_OTYPER_OT_11 0x00000800U
  3529. #define GPIO_OTYPER_OT_12 0x00001000U
  3530. #define GPIO_OTYPER_OT_13 0x00002000U
  3531. #define GPIO_OTYPER_OT_14 0x00004000U
  3532. #define GPIO_OTYPER_OT_15 0x00008000U
  3533. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  3534. #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
  3535. #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
  3536. #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
  3537. #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
  3538. #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
  3539. #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
  3540. #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
  3541. #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
  3542. #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
  3543. #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
  3544. #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
  3545. #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
  3546. #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
  3547. #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
  3548. #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
  3549. #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
  3550. #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
  3551. #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
  3552. #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
  3553. #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
  3554. #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
  3555. #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
  3556. #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
  3557. #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
  3558. #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
  3559. #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
  3560. #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
  3561. #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
  3562. #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
  3563. #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
  3564. #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
  3565. #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
  3566. #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
  3567. #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
  3568. #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
  3569. #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
  3570. #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
  3571. #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
  3572. #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
  3573. #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
  3574. #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
  3575. #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
  3576. #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
  3577. #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
  3578. #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
  3579. #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
  3580. #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
  3581. #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
  3582. /****************** Bits definition for GPIO_PUPDR register *****************/
  3583. #define GPIO_PUPDR_PUPDR0 0x00000003U
  3584. #define GPIO_PUPDR_PUPDR0_0 0x00000001U
  3585. #define GPIO_PUPDR_PUPDR0_1 0x00000002U
  3586. #define GPIO_PUPDR_PUPDR1 0x0000000CU
  3587. #define GPIO_PUPDR_PUPDR1_0 0x00000004U
  3588. #define GPIO_PUPDR_PUPDR1_1 0x00000008U
  3589. #define GPIO_PUPDR_PUPDR2 0x00000030U
  3590. #define GPIO_PUPDR_PUPDR2_0 0x00000010U
  3591. #define GPIO_PUPDR_PUPDR2_1 0x00000020U
  3592. #define GPIO_PUPDR_PUPDR3 0x000000C0U
  3593. #define GPIO_PUPDR_PUPDR3_0 0x00000040U
  3594. #define GPIO_PUPDR_PUPDR3_1 0x00000080U
  3595. #define GPIO_PUPDR_PUPDR4 0x00000300U
  3596. #define GPIO_PUPDR_PUPDR4_0 0x00000100U
  3597. #define GPIO_PUPDR_PUPDR4_1 0x00000200U
  3598. #define GPIO_PUPDR_PUPDR5 0x00000C00U
  3599. #define GPIO_PUPDR_PUPDR5_0 0x00000400U
  3600. #define GPIO_PUPDR_PUPDR5_1 0x00000800U
  3601. #define GPIO_PUPDR_PUPDR6 0x00003000U
  3602. #define GPIO_PUPDR_PUPDR6_0 0x00001000U
  3603. #define GPIO_PUPDR_PUPDR6_1 0x00002000U
  3604. #define GPIO_PUPDR_PUPDR7 0x0000C000U
  3605. #define GPIO_PUPDR_PUPDR7_0 0x00004000U
  3606. #define GPIO_PUPDR_PUPDR7_1 0x00008000U
  3607. #define GPIO_PUPDR_PUPDR8 0x00030000U
  3608. #define GPIO_PUPDR_PUPDR8_0 0x00010000U
  3609. #define GPIO_PUPDR_PUPDR8_1 0x00020000U
  3610. #define GPIO_PUPDR_PUPDR9 0x000C0000U
  3611. #define GPIO_PUPDR_PUPDR9_0 0x00040000U
  3612. #define GPIO_PUPDR_PUPDR9_1 0x00080000U
  3613. #define GPIO_PUPDR_PUPDR10 0x00300000U
  3614. #define GPIO_PUPDR_PUPDR10_0 0x00100000U
  3615. #define GPIO_PUPDR_PUPDR10_1 0x00200000U
  3616. #define GPIO_PUPDR_PUPDR11 0x00C00000U
  3617. #define GPIO_PUPDR_PUPDR11_0 0x00400000U
  3618. #define GPIO_PUPDR_PUPDR11_1 0x00800000U
  3619. #define GPIO_PUPDR_PUPDR12 0x03000000U
  3620. #define GPIO_PUPDR_PUPDR12_0 0x01000000U
  3621. #define GPIO_PUPDR_PUPDR12_1 0x02000000U
  3622. #define GPIO_PUPDR_PUPDR13 0x0C000000U
  3623. #define GPIO_PUPDR_PUPDR13_0 0x04000000U
  3624. #define GPIO_PUPDR_PUPDR13_1 0x08000000U
  3625. #define GPIO_PUPDR_PUPDR14 0x30000000U
  3626. #define GPIO_PUPDR_PUPDR14_0 0x10000000U
  3627. #define GPIO_PUPDR_PUPDR14_1 0x20000000U
  3628. #define GPIO_PUPDR_PUPDR15 0xC0000000U
  3629. #define GPIO_PUPDR_PUPDR15_0 0x40000000U
  3630. #define GPIO_PUPDR_PUPDR15_1 0x80000000U
  3631. /****************** Bits definition for GPIO_IDR register *******************/
  3632. #define GPIO_IDR_IDR_0 0x00000001U
  3633. #define GPIO_IDR_IDR_1 0x00000002U
  3634. #define GPIO_IDR_IDR_2 0x00000004U
  3635. #define GPIO_IDR_IDR_3 0x00000008U
  3636. #define GPIO_IDR_IDR_4 0x00000010U
  3637. #define GPIO_IDR_IDR_5 0x00000020U
  3638. #define GPIO_IDR_IDR_6 0x00000040U
  3639. #define GPIO_IDR_IDR_7 0x00000080U
  3640. #define GPIO_IDR_IDR_8 0x00000100U
  3641. #define GPIO_IDR_IDR_9 0x00000200U
  3642. #define GPIO_IDR_IDR_10 0x00000400U
  3643. #define GPIO_IDR_IDR_11 0x00000800U
  3644. #define GPIO_IDR_IDR_12 0x00001000U
  3645. #define GPIO_IDR_IDR_13 0x00002000U
  3646. #define GPIO_IDR_IDR_14 0x00004000U
  3647. #define GPIO_IDR_IDR_15 0x00008000U
  3648. /****************** Bits definition for GPIO_ODR register *******************/
  3649. #define GPIO_ODR_ODR_0 0x00000001U
  3650. #define GPIO_ODR_ODR_1 0x00000002U
  3651. #define GPIO_ODR_ODR_2 0x00000004U
  3652. #define GPIO_ODR_ODR_3 0x00000008U
  3653. #define GPIO_ODR_ODR_4 0x00000010U
  3654. #define GPIO_ODR_ODR_5 0x00000020U
  3655. #define GPIO_ODR_ODR_6 0x00000040U
  3656. #define GPIO_ODR_ODR_7 0x00000080U
  3657. #define GPIO_ODR_ODR_8 0x00000100U
  3658. #define GPIO_ODR_ODR_9 0x00000200U
  3659. #define GPIO_ODR_ODR_10 0x00000400U
  3660. #define GPIO_ODR_ODR_11 0x00000800U
  3661. #define GPIO_ODR_ODR_12 0x00001000U
  3662. #define GPIO_ODR_ODR_13 0x00002000U
  3663. #define GPIO_ODR_ODR_14 0x00004000U
  3664. #define GPIO_ODR_ODR_15 0x00008000U
  3665. /****************** Bits definition for GPIO_BSRR register ******************/
  3666. #define GPIO_BSRR_BS_0 0x00000001U
  3667. #define GPIO_BSRR_BS_1 0x00000002U
  3668. #define GPIO_BSRR_BS_2 0x00000004U
  3669. #define GPIO_BSRR_BS_3 0x00000008U
  3670. #define GPIO_BSRR_BS_4 0x00000010U
  3671. #define GPIO_BSRR_BS_5 0x00000020U
  3672. #define GPIO_BSRR_BS_6 0x00000040U
  3673. #define GPIO_BSRR_BS_7 0x00000080U
  3674. #define GPIO_BSRR_BS_8 0x00000100U
  3675. #define GPIO_BSRR_BS_9 0x00000200U
  3676. #define GPIO_BSRR_BS_10 0x00000400U
  3677. #define GPIO_BSRR_BS_11 0x00000800U
  3678. #define GPIO_BSRR_BS_12 0x00001000U
  3679. #define GPIO_BSRR_BS_13 0x00002000U
  3680. #define GPIO_BSRR_BS_14 0x00004000U
  3681. #define GPIO_BSRR_BS_15 0x00008000U
  3682. #define GPIO_BSRR_BR_0 0x00010000U
  3683. #define GPIO_BSRR_BR_1 0x00020000U
  3684. #define GPIO_BSRR_BR_2 0x00040000U
  3685. #define GPIO_BSRR_BR_3 0x00080000U
  3686. #define GPIO_BSRR_BR_4 0x00100000U
  3687. #define GPIO_BSRR_BR_5 0x00200000U
  3688. #define GPIO_BSRR_BR_6 0x00400000U
  3689. #define GPIO_BSRR_BR_7 0x00800000U
  3690. #define GPIO_BSRR_BR_8 0x01000000U
  3691. #define GPIO_BSRR_BR_9 0x02000000U
  3692. #define GPIO_BSRR_BR_10 0x04000000U
  3693. #define GPIO_BSRR_BR_11 0x08000000U
  3694. #define GPIO_BSRR_BR_12 0x10000000U
  3695. #define GPIO_BSRR_BR_13 0x20000000U
  3696. #define GPIO_BSRR_BR_14 0x40000000U
  3697. #define GPIO_BSRR_BR_15 0x80000000U
  3698. /****************** Bit definition for GPIO_LCKR register *********************/
  3699. #define GPIO_LCKR_LCK0 0x00000001U
  3700. #define GPIO_LCKR_LCK1 0x00000002U
  3701. #define GPIO_LCKR_LCK2 0x00000004U
  3702. #define GPIO_LCKR_LCK3 0x00000008U
  3703. #define GPIO_LCKR_LCK4 0x00000010U
  3704. #define GPIO_LCKR_LCK5 0x00000020U
  3705. #define GPIO_LCKR_LCK6 0x00000040U
  3706. #define GPIO_LCKR_LCK7 0x00000080U
  3707. #define GPIO_LCKR_LCK8 0x00000100U
  3708. #define GPIO_LCKR_LCK9 0x00000200U
  3709. #define GPIO_LCKR_LCK10 0x00000400U
  3710. #define GPIO_LCKR_LCK11 0x00000800U
  3711. #define GPIO_LCKR_LCK12 0x00001000U
  3712. #define GPIO_LCKR_LCK13 0x00002000U
  3713. #define GPIO_LCKR_LCK14 0x00004000U
  3714. #define GPIO_LCKR_LCK15 0x00008000U
  3715. #define GPIO_LCKR_LCKK 0x00010000U
  3716. /******************************************************************************/
  3717. /* */
  3718. /* Inter-integrated Circuit Interface */
  3719. /* */
  3720. /******************************************************************************/
  3721. /******************* Bit definition for I2C_CR1 register ********************/
  3722. #define I2C_CR1_PE 0x00000001U /*!<Peripheral Enable */
  3723. #define I2C_CR1_SMBUS 0x00000002U /*!<SMBus Mode */
  3724. #define I2C_CR1_SMBTYPE 0x00000008U /*!<SMBus Type */
  3725. #define I2C_CR1_ENARP 0x00000010U /*!<ARP Enable */
  3726. #define I2C_CR1_ENPEC 0x00000020U /*!<PEC Enable */
  3727. #define I2C_CR1_ENGC 0x00000040U /*!<General Call Enable */
  3728. #define I2C_CR1_NOSTRETCH 0x00000080U /*!<Clock Stretching Disable (Slave mode) */
  3729. #define I2C_CR1_START 0x00000100U /*!<Start Generation */
  3730. #define I2C_CR1_STOP 0x00000200U /*!<Stop Generation */
  3731. #define I2C_CR1_ACK 0x00000400U /*!<Acknowledge Enable */
  3732. #define I2C_CR1_POS 0x00000800U /*!<Acknowledge/PEC Position (for data reception) */
  3733. #define I2C_CR1_PEC 0x00001000U /*!<Packet Error Checking */
  3734. #define I2C_CR1_ALERT 0x00002000U /*!<SMBus Alert */
  3735. #define I2C_CR1_SWRST 0x00008000U /*!<Software Reset */
  3736. /******************* Bit definition for I2C_CR2 register ********************/
  3737. #define I2C_CR2_FREQ 0x0000003FU /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  3738. #define I2C_CR2_FREQ_0 0x00000001U /*!<Bit 0 */
  3739. #define I2C_CR2_FREQ_1 0x00000002U /*!<Bit 1 */
  3740. #define I2C_CR2_FREQ_2 0x00000004U /*!<Bit 2 */
  3741. #define I2C_CR2_FREQ_3 0x00000008U /*!<Bit 3 */
  3742. #define I2C_CR2_FREQ_4 0x00000010U /*!<Bit 4 */
  3743. #define I2C_CR2_FREQ_5 0x00000020U /*!<Bit 5 */
  3744. #define I2C_CR2_ITERREN 0x00000100U /*!<Error Interrupt Enable */
  3745. #define I2C_CR2_ITEVTEN 0x00000200U /*!<Event Interrupt Enable */
  3746. #define I2C_CR2_ITBUFEN 0x00000400U /*!<Buffer Interrupt Enable */
  3747. #define I2C_CR2_DMAEN 0x00000800U /*!<DMA Requests Enable */
  3748. #define I2C_CR2_LAST 0x00001000U /*!<DMA Last Transfer */
  3749. /******************* Bit definition for I2C_OAR1 register *******************/
  3750. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  3751. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  3752. #define I2C_OAR1_ADD0 0x00000001U /*!<Bit 0 */
  3753. #define I2C_OAR1_ADD1 0x00000002U /*!<Bit 1 */
  3754. #define I2C_OAR1_ADD2 0x00000004U /*!<Bit 2 */
  3755. #define I2C_OAR1_ADD3 0x00000008U /*!<Bit 3 */
  3756. #define I2C_OAR1_ADD4 0x00000010U /*!<Bit 4 */
  3757. #define I2C_OAR1_ADD5 0x00000020U /*!<Bit 5 */
  3758. #define I2C_OAR1_ADD6 0x00000040U /*!<Bit 6 */
  3759. #define I2C_OAR1_ADD7 0x00000080U /*!<Bit 7 */
  3760. #define I2C_OAR1_ADD8 0x00000100U /*!<Bit 8 */
  3761. #define I2C_OAR1_ADD9 0x00000200U /*!<Bit 9 */
  3762. #define I2C_OAR1_ADDMODE 0x00008000U /*!<Addressing Mode (Slave mode) */
  3763. /******************* Bit definition for I2C_OAR2 register *******************/
  3764. #define I2C_OAR2_ENDUAL 0x00000001U /*!<Dual addressing mode enable */
  3765. #define I2C_OAR2_ADD2 0x000000FEU /*!<Interface address */
  3766. /******************** Bit definition for I2C_DR register ********************/
  3767. #define I2C_DR_DR 0x000000FFU /*!<8-bit Data Register */
  3768. /******************* Bit definition for I2C_SR1 register ********************/
  3769. #define I2C_SR1_SB 0x00000001U /*!<Start Bit (Master mode) */
  3770. #define I2C_SR1_ADDR 0x00000002U /*!<Address sent (master mode)/matched (slave mode) */
  3771. #define I2C_SR1_BTF 0x00000004U /*!<Byte Transfer Finished */
  3772. #define I2C_SR1_ADD10 0x00000008U /*!<10-bit header sent (Master mode) */
  3773. #define I2C_SR1_STOPF 0x00000010U /*!<Stop detection (Slave mode) */
  3774. #define I2C_SR1_RXNE 0x00000040U /*!<Data Register not Empty (receivers) */
  3775. #define I2C_SR1_TXE 0x00000080U /*!<Data Register Empty (transmitters) */
  3776. #define I2C_SR1_BERR 0x00000100U /*!<Bus Error */
  3777. #define I2C_SR1_ARLO 0x00000200U /*!<Arbitration Lost (master mode) */
  3778. #define I2C_SR1_AF 0x00000400U /*!<Acknowledge Failure */
  3779. #define I2C_SR1_OVR 0x00000800U /*!<Overrun/Underrun */
  3780. #define I2C_SR1_PECERR 0x00001000U /*!<PEC Error in reception */
  3781. #define I2C_SR1_TIMEOUT 0x00004000U /*!<Timeout or Tlow Error */
  3782. #define I2C_SR1_SMBALERT 0x00008000U /*!<SMBus Alert */
  3783. /******************* Bit definition for I2C_SR2 register ********************/
  3784. #define I2C_SR2_MSL 0x00000001U /*!<Master/Slave */
  3785. #define I2C_SR2_BUSY 0x00000002U /*!<Bus Busy */
  3786. #define I2C_SR2_TRA 0x00000004U /*!<Transmitter/Receiver */
  3787. #define I2C_SR2_GENCALL 0x00000010U /*!<General Call Address (Slave mode) */
  3788. #define I2C_SR2_SMBDEFAULT 0x00000020U /*!<SMBus Device Default Address (Slave mode) */
  3789. #define I2C_SR2_SMBHOST 0x00000040U /*!<SMBus Host Header (Slave mode) */
  3790. #define I2C_SR2_DUALF 0x00000080U /*!<Dual Flag (Slave mode) */
  3791. #define I2C_SR2_PEC 0x0000FF00U /*!<Packet Error Checking Register */
  3792. /******************* Bit definition for I2C_CCR register ********************/
  3793. #define I2C_CCR_CCR 0x00000FFFU /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  3794. #define I2C_CCR_DUTY 0x00004000U /*!<Fast Mode Duty Cycle */
  3795. #define I2C_CCR_FS 0x00008000U /*!<I2C Master Mode Selection */
  3796. /****************** Bit definition for I2C_TRISE register *******************/
  3797. #define I2C_TRISE_TRISE 0x0000003FU /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  3798. /****************** Bit definition for I2C_FLTR register *******************/
  3799. #define I2C_FLTR_DNF 0x0000000FU /*!<Digital Noise Filter */
  3800. #define I2C_FLTR_ANOFF 0x00000010U /*!<Analog Noise Filter OFF */
  3801. /******************************************************************************/
  3802. /* */
  3803. /* Fast Mode Plus Inter-integrated Circuit Interface (I2C) */
  3804. /* */
  3805. /******************************************************************************/
  3806. /******************* Bit definition for I2C_CR1 register *******************/
  3807. #define FMPI2C_CR1_PE 0x00000001U /*!< Peripheral enable */
  3808. #define FMPI2C_CR1_TXIE 0x00000002U /*!< TX interrupt enable */
  3809. #define FMPI2C_CR1_RXIE 0x00000004U /*!< RX interrupt enable */
  3810. #define FMPI2C_CR1_ADDRIE 0x00000008U /*!< Address match interrupt enable */
  3811. #define FMPI2C_CR1_NACKIE 0x00000010U /*!< NACK received interrupt enable */
  3812. #define FMPI2C_CR1_STOPIE 0x00000020U /*!< STOP detection interrupt enable */
  3813. #define FMPI2C_CR1_TCIE 0x00000040U /*!< Transfer complete interrupt enable */
  3814. #define FMPI2C_CR1_ERRIE 0x00000080U /*!< Errors interrupt enable */
  3815. #define FMPI2C_CR1_DFN 0x00000F00U /*!< Digital noise filter */
  3816. #define FMPI2C_CR1_ANFOFF 0x00001000U /*!< Analog noise filter OFF */
  3817. #define FMPI2C_CR1_TXDMAEN 0x00004000U /*!< DMA transmission requests enable */
  3818. #define FMPI2C_CR1_RXDMAEN 0x00008000U /*!< DMA reception requests enable */
  3819. #define FMPI2C_CR1_SBC 0x00010000U /*!< Slave byte control */
  3820. #define FMPI2C_CR1_NOSTRETCH 0x00020000U /*!< Clock stretching disable */
  3821. #define FMPI2C_CR1_GCEN 0x00080000U /*!< General call enable */
  3822. #define FMPI2C_CR1_SMBHEN 0x00100000U /*!< SMBus host address enable */
  3823. #define FMPI2C_CR1_SMBDEN 0x00200000U /*!< SMBus device default address enable */
  3824. #define FMPI2C_CR1_ALERTEN 0x00400000U /*!< SMBus alert enable */
  3825. #define FMPI2C_CR1_PECEN 0x00800000U /*!< PEC enable */
  3826. /****************** Bit definition for I2C_CR2 register ********************/
  3827. #define FMPI2C_CR2_SADD 0x000003FFU /*!< Slave address (master mode) */
  3828. #define FMPI2C_CR2_RD_WRN 0x00000400U /*!< Transfer direction (master mode) */
  3829. #define FMPI2C_CR2_ADD10 0x00000800U /*!< 10-bit addressing mode (master mode) */
  3830. #define FMPI2C_CR2_HEAD10R 0x00001000U /*!< 10-bit address header only read direction (master mode) */
  3831. #define FMPI2C_CR2_START 0x00002000U /*!< START generation */
  3832. #define FMPI2C_CR2_STOP 0x00004000U /*!< STOP generation (master mode) */
  3833. #define FMPI2C_CR2_NACK 0x00008000U /*!< NACK generation (slave mode) */
  3834. #define FMPI2C_CR2_NBYTES 0x00FF0000U /*!< Number of bytes */
  3835. #define FMPI2C_CR2_RELOAD 0x01000000U /*!< NBYTES reload mode */
  3836. #define FMPI2C_CR2_AUTOEND 0x02000000U /*!< Automatic end mode (master mode) */
  3837. #define FMPI2C_CR2_PECBYTE 0x04000000U /*!< Packet error checking byte */
  3838. /******************* Bit definition for I2C_OAR1 register ******************/
  3839. #define FMPI2C_OAR1_OA1 0x000003FFU /*!< Interface own address 1 */
  3840. #define FMPI2C_OAR1_OA1MODE 0x00000400U /*!< Own address 1 10-bit mode */
  3841. #define FMPI2C_OAR1_OA1EN 0x00008000U /*!< Own address 1 enable */
  3842. /******************* Bit definition for I2C_OAR2 register ******************/
  3843. #define FMPI2C_OAR2_OA2 0x000000FEU /*!< Interface own address 2 */
  3844. #define FMPI2C_OAR2_OA2MSK 0x00000700U /*!< Own address 2 masks */
  3845. #define FMPI2C_OAR2_OA2EN 0x00008000U /*!< Own address 2 enable */
  3846. /******************* Bit definition for I2C_TIMINGR register *******************/
  3847. #define FMPI2C_TIMINGR_SCLL 0x000000FFU /*!< SCL low period (master mode) */
  3848. #define FMPI2C_TIMINGR_SCLH 0x0000FF00U /*!< SCL high period (master mode) */
  3849. #define FMPI2C_TIMINGR_SDADEL 0x000F0000U /*!< Data hold time */
  3850. #define FMPI2C_TIMINGR_SCLDEL 0x00F00000U /*!< Data setup time */
  3851. #define FMPI2C_TIMINGR_PRESC 0xF0000000U /*!< Timings prescaler */
  3852. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  3853. #define FMPI2C_TIMEOUTR_TIMEOUTA 0x00000FFFU /*!< Bus timeout A */
  3854. #define FMPI2C_TIMEOUTR_TIDLE 0x00001000U /*!< Idle clock timeout detection */
  3855. #define FMPI2C_TIMEOUTR_TIMOUTEN 0x00008000U /*!< Clock timeout enable */
  3856. #define FMPI2C_TIMEOUTR_TIMEOUTB 0x0FFF0000U /*!< Bus timeout B */
  3857. #define FMPI2C_TIMEOUTR_TEXTEN 0x80000000U /*!< Extended clock timeout enable */
  3858. /****************** Bit definition for I2C_ISR register *********************/
  3859. #define FMPI2C_ISR_TXE 0x00000001U /*!< Transmit data register empty */
  3860. #define FMPI2C_ISR_TXIS 0x00000002U /*!< Transmit interrupt status */
  3861. #define FMPI2C_ISR_RXNE 0x00000004U /*!< Receive data register not empty */
  3862. #define FMPI2C_ISR_ADDR 0x00000008U /*!< Address matched (slave mode) */
  3863. #define FMPI2C_ISR_NACKF 0x00000010U /*!< NACK received flag */
  3864. #define FMPI2C_ISR_STOPF 0x00000020U /*!< STOP detection flag */
  3865. #define FMPI2C_ISR_TC 0x00000040U /*!< Transfer complete (master mode) */
  3866. #define FMPI2C_ISR_TCR 0x00000080U /*!< Transfer complete reload */
  3867. #define FMPI2C_ISR_BERR 0x00000100U /*!< Bus error */
  3868. #define FMPI2C_ISR_ARLO 0x00000200U /*!< Arbitration lost */
  3869. #define FMPI2C_ISR_OVR 0x00000400U /*!< Overrun/Underrun */
  3870. #define FMPI2C_ISR_PECERR 0x00000800U /*!< PEC error in reception */
  3871. #define FMPI2C_ISR_TIMEOUT 0x00001000U /*!< Timeout or Tlow detection flag */
  3872. #define FMPI2C_ISR_ALERT 0x00002000U /*!< SMBus alert */
  3873. #define FMPI2C_ISR_BUSY 0x00008000U /*!< Bus busy */
  3874. #define FMPI2C_ISR_DIR 0x00010000U /*!< Transfer direction (slave mode) */
  3875. #define FMPI2C_ISR_ADDCODE 0x00FE0000U /*!< Address match code (slave mode) */
  3876. /****************** Bit definition for I2C_ICR register *********************/
  3877. #define FMPI2C_ICR_ADDRCF 0x00000008U /*!< Address matched clear flag */
  3878. #define FMPI2C_ICR_NACKCF 0x00000010U /*!< NACK clear flag */
  3879. #define FMPI2C_ICR_STOPCF 0x00000020U /*!< STOP detection clear flag */
  3880. #define FMPI2C_ICR_BERRCF 0x00000100U /*!< Bus error clear flag */
  3881. #define FMPI2C_ICR_ARLOCF 0x00000200U /*!< Arbitration lost clear flag */
  3882. #define FMPI2C_ICR_OVRCF 0x00000400U /*!< Overrun/Underrun clear flag */
  3883. #define FMPI2C_ICR_PECCF 0x00000800U /*!< PAC error clear flag */
  3884. #define FMPI2C_ICR_TIMOUTCF 0x00001000U /*!< Timeout clear flag */
  3885. #define FMPI2C_ICR_ALERTCF 0x00002000U /*!< Alert clear flag */
  3886. /****************** Bit definition for I2C_PECR register *********************/
  3887. #define FMPI2C_PECR_PEC 0x000000FFU /*!< PEC register */
  3888. /****************** Bit definition for I2C_RXDR register *********************/
  3889. #define FMPI2C_RXDR_RXDATA 0x000000FFU /*!< 8-bit receive data */
  3890. /****************** Bit definition for I2C_TXDR register *********************/
  3891. #define FMPI2C_TXDR_TXDATA 0x000000FFU /*!< 8-bit transmit data */
  3892. /******************************************************************************/
  3893. /* */
  3894. /* Independent WATCHDOG */
  3895. /* */
  3896. /******************************************************************************/
  3897. /******************* Bit definition for IWDG_KR register ********************/
  3898. #define IWDG_KR_KEY 0xFFFFU /*!<Key value (write only, read 0000h) */
  3899. /******************* Bit definition for IWDG_PR register ********************/
  3900. #define IWDG_PR_PR 0x07U /*!<PR[2:0] (Prescaler divider) */
  3901. #define IWDG_PR_PR_0 0x01U /*!<Bit 0 */
  3902. #define IWDG_PR_PR_1 0x02U /*!<Bit 1 */
  3903. #define IWDG_PR_PR_2 0x04U /*!<Bit 2 */
  3904. /******************* Bit definition for IWDG_RLR register *******************/
  3905. #define IWDG_RLR_RL 0x0FFFU /*!<Watchdog counter reload value */
  3906. /******************* Bit definition for IWDG_SR register ********************/
  3907. #define IWDG_SR_PVU 0x01U /*!<Watchdog prescaler value update */
  3908. #define IWDG_SR_RVU 0x02U /*!<Watchdog counter reload value update */
  3909. /******************************************************************************/
  3910. /* */
  3911. /* Power Control */
  3912. /* */
  3913. /******************************************************************************/
  3914. /******************** Bit definition for PWR_CR register ********************/
  3915. #define PWR_CR_LPDS 0x00000001U /*!< Low-Power Deepsleep */
  3916. #define PWR_CR_PDDS 0x00000002U /*!< Power Down Deepsleep */
  3917. #define PWR_CR_CWUF 0x00000004U /*!< Clear Wakeup Flag */
  3918. #define PWR_CR_CSBF 0x00000008U /*!< Clear Standby Flag */
  3919. #define PWR_CR_PVDE 0x00000010U /*!< Power Voltage Detector Enable */
  3920. #define PWR_CR_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */
  3921. #define PWR_CR_PLS_0 0x00000020U /*!< Bit 0 */
  3922. #define PWR_CR_PLS_1 0x00000040U /*!< Bit 1 */
  3923. #define PWR_CR_PLS_2 0x00000080U /*!< Bit 2 */
  3924. /*!< PVD level configuration */
  3925. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  3926. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  3927. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  3928. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  3929. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  3930. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  3931. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  3932. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  3933. #define PWR_CR_DBP 0x00000100U /*!< Disable Backup Domain write protection */
  3934. #define PWR_CR_FPDS 0x00000200U /*!< Flash power down in Stop mode */
  3935. #define PWR_CR_LPLVDS 0x00000400U /*!< Low Power Regulator Low Voltage in Deep Sleep mode */
  3936. #define PWR_CR_MRLVDS 0x00000800U /*!< Main Regulator Low Voltage in Deep Sleep mode */
  3937. #define PWR_CR_ADCDC1 0x00002000U /*!< Refer to AN4073 on how to use this bit */
  3938. #define PWR_CR_VOS 0x0000C000U /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  3939. #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */
  3940. #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */
  3941. #define PWR_CR_FMSSR 0x00100000U /*!< Flash Memory Sleep System Run */
  3942. #define PWR_CR_FISSR 0x00200000U /*!< Flash Interface Stop while System Run */
  3943. /******************* Bit definition for PWR_CSR register ********************/
  3944. #define PWR_CSR_WUF 0x00000001U /*!< Wakeup Flag */
  3945. #define PWR_CSR_SBF 0x00000002U /*!< Standby Flag */
  3946. #define PWR_CSR_PVDO 0x00000004U /*!< PVD Output */
  3947. #define PWR_CSR_BRR 0x00000008U /*!< Backup regulator ready */
  3948. #define PWR_CSR_EWUP 0x00000100U /*!< Enable WKUP pin */
  3949. #define PWR_CSR_BRE 0x00000200U /*!< Backup regulator enable */
  3950. #define PWR_CSR_VOSRDY 0x00004000U /*!< Regulator voltage scaling output selection ready */
  3951. /******************************************************************************/
  3952. /* */
  3953. /* QUADSPI */
  3954. /* */
  3955. /******************************************************************************/
  3956. /*
  3957. * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie)
  3958. */
  3959. #define QSPI1_V2_1L /*!< QSPI Virtual Version */
  3960. /***************** Bit definition for QUADSPI_CR register *******************/
  3961. #define QUADSPI_CR_EN 0x00000001U /*!< Enable */
  3962. #define QUADSPI_CR_ABORT 0x00000002U /*!< Abort request */
  3963. #define QUADSPI_CR_DMAEN 0x00000004U /*!< DMA Enable */
  3964. #define QUADSPI_CR_TCEN 0x00000008U /*!< Timeout Counter Enable */
  3965. #define QUADSPI_CR_SSHIFT 0x00000010U /*!< SSHIFT Sample Shift */
  3966. #define QUADSPI_CR_DFM 0x00000040U /*!< Dual Flash Mode */
  3967. #define QUADSPI_CR_FSEL 0x00000080U /*!< Flash Select */
  3968. #define QUADSPI_CR_FTHRES 0x00001F00U /*!< FTHRES[3:0] FIFO Level */
  3969. #define QUADSPI_CR_FTHRES_0 0x00000100U /*!< Bit 0 */
  3970. #define QUADSPI_CR_FTHRES_1 0x00000200U /*!< Bit 1 */
  3971. #define QUADSPI_CR_FTHRES_2 0x00000400U /*!< Bit 2 */
  3972. #define QUADSPI_CR_FTHRES_3 0x00000800U /*!< Bit 3 */
  3973. #define QUADSPI_CR_FTHRES_4 0x00001000U /*!< Bit 4 */
  3974. #define QUADSPI_CR_TEIE 0x00010000U /*!< Transfer Error Interrupt Enable */
  3975. #define QUADSPI_CR_TCIE 0x00020000U /*!< Transfer Complete Interrupt Enable */
  3976. #define QUADSPI_CR_FTIE 0x00040000U /*!< FIFO Threshold Interrupt Enable */
  3977. #define QUADSPI_CR_SMIE 0x00080000U /*!< Status Match Interrupt Enable */
  3978. #define QUADSPI_CR_TOIE 0x00100000U /*!< TimeOut Interrupt Enable */
  3979. #define QUADSPI_CR_APMS 0x00400000U /*!< Bit 1 */
  3980. #define QUADSPI_CR_PMM 0x00800000U /*!< Polling Match Mode */
  3981. #define QUADSPI_CR_PRESCALER 0xFF000000U /*!< PRESCALER[7:0] Clock prescaler */
  3982. #define QUADSPI_CR_PRESCALER_0 0x01000000U /*!< Bit 0 */
  3983. #define QUADSPI_CR_PRESCALER_1 0x02000000U /*!< Bit 1 */
  3984. #define QUADSPI_CR_PRESCALER_2 0x04000000U /*!< Bit 2 */
  3985. #define QUADSPI_CR_PRESCALER_3 0x08000000U /*!< Bit 3 */
  3986. #define QUADSPI_CR_PRESCALER_4 0x10000000U /*!< Bit 4 */
  3987. #define QUADSPI_CR_PRESCALER_5 0x20000000U /*!< Bit 5 */
  3988. #define QUADSPI_CR_PRESCALER_6 0x40000000U /*!< Bit 6 */
  3989. #define QUADSPI_CR_PRESCALER_7 0x80000000U /*!< Bit 7 */
  3990. /***************** Bit definition for QUADSPI_DCR register ******************/
  3991. #define QUADSPI_DCR_CKMODE 0x00000001U /*!< Mode 0 / Mode 3 */
  3992. #define QUADSPI_DCR_CSHT 0x00000700U /*!< CSHT[2:0]: ChipSelect High Time */
  3993. #define QUADSPI_DCR_CSHT_0 0x00000100U /*!< Bit 0 */
  3994. #define QUADSPI_DCR_CSHT_1 0x00000200U /*!< Bit 1 */
  3995. #define QUADSPI_DCR_CSHT_2 0x00000400U /*!< Bit 2 */
  3996. #define QUADSPI_DCR_FSIZE 0x001F0000U /*!< FSIZE[4:0]: Flash Size */
  3997. #define QUADSPI_DCR_FSIZE_0 0x00010000U /*!< Bit 0 */
  3998. #define QUADSPI_DCR_FSIZE_1 0x00020000U /*!< Bit 1 */
  3999. #define QUADSPI_DCR_FSIZE_2 0x00040000U /*!< Bit 2 */
  4000. #define QUADSPI_DCR_FSIZE_3 0x00080000U /*!< Bit 3 */
  4001. #define QUADSPI_DCR_FSIZE_4 0x00100000U /*!< Bit 4 */
  4002. /****************** Bit definition for QUADSPI_SR register *******************/
  4003. #define QUADSPI_SR_TEF 0x00000001U /*!< Transfer Error Flag */
  4004. #define QUADSPI_SR_TCF 0x00000002U /*!< Transfer Complete Flag */
  4005. #define QUADSPI_SR_FTF 0x00000004U /*!< FIFO Threshlod Flag */
  4006. #define QUADSPI_SR_SMF 0x00000008U /*!< Status Match Flag */
  4007. #define QUADSPI_SR_TOF 0x00000010U /*!< Timeout Flag */
  4008. #define QUADSPI_SR_BUSY 0x00000020U /*!< Busy */
  4009. #define QUADSPI_SR_FLEVEL 0x00003F00U /*!< FIFO Threshlod Flag */
  4010. #define QUADSPI_SR_FLEVEL_0 0x00000100U /*!< Bit 0 */
  4011. #define QUADSPI_SR_FLEVEL_1 0x00000200U /*!< Bit 1 */
  4012. #define QUADSPI_SR_FLEVEL_2 0x00000400U /*!< Bit 2 */
  4013. #define QUADSPI_SR_FLEVEL_3 0x00000800U /*!< Bit 3 */
  4014. #define QUADSPI_SR_FLEVEL_4 0x00001000U /*!< Bit 4 */
  4015. #define QUADSPI_SR_FLEVEL_5 0x00002000U /*!< Bit 5 */
  4016. /****************** Bit definition for QUADSPI_FCR register ******************/
  4017. #define QUADSPI_FCR_CTEF 0x00000001U /*!< Clear Transfer Error Flag */
  4018. #define QUADSPI_FCR_CTCF 0x00000002U /*!< Clear Transfer Complete Flag */
  4019. #define QUADSPI_FCR_CSMF 0x00000008U /*!< Clear Status Match Flag */
  4020. #define QUADSPI_FCR_CTOF 0x00000010U /*!< Clear Timeout Flag */
  4021. /****************** Bit definition for QUADSPI_DLR register ******************/
  4022. #define QUADSPI_DLR_DL 0xFFFFFFFFU /*!< DL[31:0]: Data Length */
  4023. /****************** Bit definition for QUADSPI_CCR register ******************/
  4024. #define QUADSPI_CCR_INSTRUCTION 0x000000FFU /*!< INSTRUCTION[7:0]: Instruction */
  4025. #define QUADSPI_CCR_INSTRUCTION_0 0x00000001U /*!< Bit 0 */
  4026. #define QUADSPI_CCR_INSTRUCTION_1 0x00000002U /*!< Bit 1 */
  4027. #define QUADSPI_CCR_INSTRUCTION_2 0x00000004U /*!< Bit 2 */
  4028. #define QUADSPI_CCR_INSTRUCTION_3 0x00000008U /*!< Bit 3 */
  4029. #define QUADSPI_CCR_INSTRUCTION_4 0x00000010U /*!< Bit 4 */
  4030. #define QUADSPI_CCR_INSTRUCTION_5 0x00000020U /*!< Bit 5 */
  4031. #define QUADSPI_CCR_INSTRUCTION_6 0x00000040U /*!< Bit 6 */
  4032. #define QUADSPI_CCR_INSTRUCTION_7 0x00000080U /*!< Bit 7 */
  4033. #define QUADSPI_CCR_IMODE 0x00000300U /*!< IMODE[1:0]: Instruction Mode */
  4034. #define QUADSPI_CCR_IMODE_0 0x00000100U /*!< Bit 0 */
  4035. #define QUADSPI_CCR_IMODE_1 0x00000200U /*!< Bit 1 */
  4036. #define QUADSPI_CCR_ADMODE 0x00000C00U /*!< ADMODE[1:0]: Address Mode */
  4037. #define QUADSPI_CCR_ADMODE_0 0x00000400U /*!< Bit 0 */
  4038. #define QUADSPI_CCR_ADMODE_1 0x00000800U /*!< Bit 1 */
  4039. #define QUADSPI_CCR_ADSIZE 0x00003000U /*!< ADSIZE[1:0]: Address Size */
  4040. #define QUADSPI_CCR_ADSIZE_0 0x00001000U /*!< Bit 0 */
  4041. #define QUADSPI_CCR_ADSIZE_1 0x00002000U /*!< Bit 1 */
  4042. #define QUADSPI_CCR_ABMODE 0x0000C000U /*!< ABMODE[1:0]: Alternate Bytes Mode */
  4043. #define QUADSPI_CCR_ABMODE_0 0x00004000U /*!< Bit 0 */
  4044. #define QUADSPI_CCR_ABMODE_1 0x00008000U /*!< Bit 1 */
  4045. #define QUADSPI_CCR_ABSIZE 0x00030000U /*!< ABSIZE[1:0]: Instruction Mode */
  4046. #define QUADSPI_CCR_ABSIZE_0 0x00010000U /*!< Bit 0 */
  4047. #define QUADSPI_CCR_ABSIZE_1 0x00020000U /*!< Bit 1 */
  4048. #define QUADSPI_CCR_DCYC 0x007C0000U /*!< DCYC[4:0]: Dummy Cycles */
  4049. #define QUADSPI_CCR_DCYC_0 0x00040000U /*!< Bit 0 */
  4050. #define QUADSPI_CCR_DCYC_1 0x00080000U /*!< Bit 1 */
  4051. #define QUADSPI_CCR_DCYC_2 0x00100000U /*!< Bit 2 */
  4052. #define QUADSPI_CCR_DCYC_3 0x00200000U /*!< Bit 3 */
  4053. #define QUADSPI_CCR_DCYC_4 0x00400000U /*!< Bit 4 */
  4054. #define QUADSPI_CCR_DMODE 0x03000000U /*!< DMODE[1:0]: Data Mode */
  4055. #define QUADSPI_CCR_DMODE_0 0x01000000U /*!< Bit 0 */
  4056. #define QUADSPI_CCR_DMODE_1 0x02000000U /*!< Bit 1 */
  4057. #define QUADSPI_CCR_FMODE 0x0C000000U /*!< FMODE[1:0]: Functional Mode */
  4058. #define QUADSPI_CCR_FMODE_0 0x04000000U /*!< Bit 0 */
  4059. #define QUADSPI_CCR_FMODE_1 0x08000000U /*!< Bit 1 */
  4060. #define QUADSPI_CCR_SIOO 0x10000000U /*!< SIOO: Send Instruction Only Once Mode */
  4061. #define QUADSPI_CCR_DHHC 0x40000000U /*!< DHHC: Delay Half Hclk Cycle */
  4062. #define QUADSPI_CCR_DDRM 0x80000000U /*!< DDRM: Double Data Rate Mode */
  4063. /****************** Bit definition for QUADSPI_AR register *******************/
  4064. #define QUADSPI_AR_ADDRESS 0xFFFFFFFFU /*!< ADDRESS[31:0]: Address */
  4065. /****************** Bit definition for QUADSPI_ABR register ******************/
  4066. #define QUADSPI_ABR_ALTERNATE 0xFFFFFFFFU /*!< ALTERNATE[31:0]: Alternate Bytes */
  4067. /****************** Bit definition for QUADSPI_DR register *******************/
  4068. #define QUADSPI_DR_DATA 0xFFFFFFFFU /*!< DATA[31:0]: Data */
  4069. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  4070. #define QUADSPI_PSMKR_MASK 0xFFFFFFFFU /*!< MASK[31:0]: Status Mask */
  4071. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  4072. #define QUADSPI_PSMAR_MATCH 0xFFFFFFFFU /*!< MATCH[31:0]: Status Match */
  4073. /****************** Bit definition for QUADSPI_PIR register *****************/
  4074. #define QUADSPI_PIR_INTERVAL 0x0000FFFFU /*!< INTERVAL[15:0]: Polling Interval */
  4075. /****************** Bit definition for QUADSPI_LPTR register *****************/
  4076. #define QUADSPI_LPTR_TIMEOUT 0x0000FFFFU /*!< TIMEOUT[15:0]: Timeout period */
  4077. /******************************************************************************/
  4078. /* */
  4079. /* Reset and Clock Control */
  4080. /* */
  4081. /******************************************************************************/
  4082. /******************** Bit definition for RCC_CR register ********************/
  4083. #define RCC_CR_HSION 0x00000001U
  4084. #define RCC_CR_HSIRDY 0x00000002U
  4085. #define RCC_CR_HSITRIM 0x000000F8U
  4086. #define RCC_CR_HSITRIM_0 0x00000008U/*!<Bit 0 */
  4087. #define RCC_CR_HSITRIM_1 0x00000010U/*!<Bit 1 */
  4088. #define RCC_CR_HSITRIM_2 0x00000020U/*!<Bit 2 */
  4089. #define RCC_CR_HSITRIM_3 0x00000040U/*!<Bit 3 */
  4090. #define RCC_CR_HSITRIM_4 0x00000080U/*!<Bit 4 */
  4091. #define RCC_CR_HSICAL 0x0000FF00U
  4092. #define RCC_CR_HSICAL_0 0x00000100U/*!<Bit 0 */
  4093. #define RCC_CR_HSICAL_1 0x00000200U/*!<Bit 1 */
  4094. #define RCC_CR_HSICAL_2 0x00000400U/*!<Bit 2 */
  4095. #define RCC_CR_HSICAL_3 0x00000800U/*!<Bit 3 */
  4096. #define RCC_CR_HSICAL_4 0x00001000U/*!<Bit 4 */
  4097. #define RCC_CR_HSICAL_5 0x00002000U/*!<Bit 5 */
  4098. #define RCC_CR_HSICAL_6 0x00004000U/*!<Bit 6 */
  4099. #define RCC_CR_HSICAL_7 0x00008000U/*!<Bit 7 */
  4100. #define RCC_CR_HSEON 0x00010000U
  4101. #define RCC_CR_HSERDY 0x00020000U
  4102. #define RCC_CR_HSEBYP 0x00040000U
  4103. #define RCC_CR_CSSON 0x00080000U
  4104. #define RCC_CR_PLLON 0x01000000U
  4105. #define RCC_CR_PLLRDY 0x02000000U
  4106. #define RCC_CR_PLLI2SON 0x04000000U
  4107. #define RCC_CR_PLLI2SRDY 0x08000000U
  4108. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4109. #define RCC_PLLCFGR_PLLM 0x0000003FU
  4110. #define RCC_PLLCFGR_PLLM_0 0x00000001U
  4111. #define RCC_PLLCFGR_PLLM_1 0x00000002U
  4112. #define RCC_PLLCFGR_PLLM_2 0x00000004U
  4113. #define RCC_PLLCFGR_PLLM_3 0x00000008U
  4114. #define RCC_PLLCFGR_PLLM_4 0x00000010U
  4115. #define RCC_PLLCFGR_PLLM_5 0x00000020U
  4116. #define RCC_PLLCFGR_PLLN 0x00007FC0U
  4117. #define RCC_PLLCFGR_PLLN_0 0x00000040U
  4118. #define RCC_PLLCFGR_PLLN_1 0x00000080U
  4119. #define RCC_PLLCFGR_PLLN_2 0x00000100U
  4120. #define RCC_PLLCFGR_PLLN_3 0x00000200U
  4121. #define RCC_PLLCFGR_PLLN_4 0x00000400U
  4122. #define RCC_PLLCFGR_PLLN_5 0x00000800U
  4123. #define RCC_PLLCFGR_PLLN_6 0x00001000U
  4124. #define RCC_PLLCFGR_PLLN_7 0x00002000U
  4125. #define RCC_PLLCFGR_PLLN_8 0x00004000U
  4126. #define RCC_PLLCFGR_PLLP 0x00030000U
  4127. #define RCC_PLLCFGR_PLLP_0 0x00010000U
  4128. #define RCC_PLLCFGR_PLLP_1 0x00020000U
  4129. #define RCC_PLLCFGR_PLLSRC 0x00400000U
  4130. #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
  4131. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  4132. #define RCC_PLLCFGR_PLLQ 0x0F000000U
  4133. #define RCC_PLLCFGR_PLLQ_0 0x01000000U
  4134. #define RCC_PLLCFGR_PLLQ_1 0x02000000U
  4135. #define RCC_PLLCFGR_PLLQ_2 0x04000000U
  4136. #define RCC_PLLCFGR_PLLQ_3 0x08000000U
  4137. #define RCC_PLLCFGR_PLLR 0x70000000U
  4138. #define RCC_PLLCFGR_PLLR_0 0x10000000U
  4139. #define RCC_PLLCFGR_PLLR_1 0x20000000U
  4140. #define RCC_PLLCFGR_PLLR_2 0x40000000U
  4141. /******************** Bit definition for RCC_CFGR register ******************/
  4142. /*!< SW configuration */
  4143. #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */
  4144. #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */
  4145. #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */
  4146. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  4147. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  4148. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL/PLLP selected as system clock */
  4149. #define RCC_CFGR_SW_PLLR 0x00000003U /*!< PLL/PLLR selected as system clock */
  4150. /*!< SWS configuration */
  4151. #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */
  4152. #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */
  4153. #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */
  4154. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  4155. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  4156. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL/PLLP used as system clock */
  4157. #define RCC_CFGR_SWS_PLLR 0x0000000CU /*!< PLL/PLLR used as system clock */
  4158. /*!< HPRE configuration */
  4159. #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */
  4160. #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */
  4161. #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */
  4162. #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */
  4163. #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */
  4164. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  4165. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  4166. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  4167. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  4168. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  4169. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  4170. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  4171. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  4172. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  4173. /*!< PPRE1 configuration */
  4174. #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */
  4175. #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */
  4176. #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */
  4177. #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */
  4178. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  4179. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  4180. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  4181. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  4182. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  4183. /*!< PPRE2 configuration */
  4184. #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */
  4185. #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */
  4186. #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */
  4187. #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */
  4188. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  4189. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  4190. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  4191. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  4192. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  4193. /*!< RTCPRE configuration */
  4194. #define RCC_CFGR_RTCPRE 0x001F0000U
  4195. #define RCC_CFGR_RTCPRE_0 0x00010000U
  4196. #define RCC_CFGR_RTCPRE_1 0x00020000U
  4197. #define RCC_CFGR_RTCPRE_2 0x00040000U
  4198. #define RCC_CFGR_RTCPRE_3 0x00080000U
  4199. #define RCC_CFGR_RTCPRE_4 0x00100000U
  4200. /*!< MCO1 configuration */
  4201. #define RCC_CFGR_MCO1 0x00600000U
  4202. #define RCC_CFGR_MCO1_0 0x00200000U
  4203. #define RCC_CFGR_MCO1_1 0x00400000U
  4204. #define RCC_CFGR_MCO1PRE 0x07000000U
  4205. #define RCC_CFGR_MCO1PRE_0 0x01000000U
  4206. #define RCC_CFGR_MCO1PRE_1 0x02000000U
  4207. #define RCC_CFGR_MCO1PRE_2 0x04000000U
  4208. #define RCC_CFGR_MCO2PRE 0x38000000U
  4209. #define RCC_CFGR_MCO2PRE_0 0x08000000U
  4210. #define RCC_CFGR_MCO2PRE_1 0x10000000U
  4211. #define RCC_CFGR_MCO2PRE_2 0x20000000U
  4212. #define RCC_CFGR_MCO2 0xC0000000U
  4213. #define RCC_CFGR_MCO2_0 0x40000000U
  4214. #define RCC_CFGR_MCO2_1 0x80000000U
  4215. /******************** Bit definition for RCC_CIR register *******************/
  4216. #define RCC_CIR_LSIRDYF 0x00000001U
  4217. #define RCC_CIR_LSERDYF 0x00000002U
  4218. #define RCC_CIR_HSIRDYF 0x00000004U
  4219. #define RCC_CIR_HSERDYF 0x00000008U
  4220. #define RCC_CIR_PLLRDYF 0x00000010U
  4221. #define RCC_CIR_PLLI2SRDYF 0x00000020U
  4222. #define RCC_CIR_CSSF 0x00000080U
  4223. #define RCC_CIR_LSIRDYIE 0x00000100U
  4224. #define RCC_CIR_LSERDYIE 0x00000200U
  4225. #define RCC_CIR_HSIRDYIE 0x00000400U
  4226. #define RCC_CIR_HSERDYIE 0x00000800U
  4227. #define RCC_CIR_PLLRDYIE 0x00001000U
  4228. #define RCC_CIR_PLLI2SRDYIE 0x00002000U
  4229. #define RCC_CIR_LSIRDYC 0x00010000U
  4230. #define RCC_CIR_LSERDYC 0x00020000U
  4231. #define RCC_CIR_HSIRDYC 0x00040000U
  4232. #define RCC_CIR_HSERDYC 0x00080000U
  4233. #define RCC_CIR_PLLRDYC 0x00100000U
  4234. #define RCC_CIR_PLLI2SRDYC 0x00200000U
  4235. #define RCC_CIR_CSSC 0x00800000U
  4236. /******************** Bit definition for RCC_AHB1RSTR register **************/
  4237. #define RCC_AHB1RSTR_GPIOARST 0x00000001U
  4238. #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
  4239. #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
  4240. #define RCC_AHB1RSTR_GPIODRST 0x00000008U
  4241. #define RCC_AHB1RSTR_GPIOERST 0x00000010U
  4242. #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
  4243. #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
  4244. #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
  4245. #define RCC_AHB1RSTR_CRCRST 0x00001000U
  4246. #define RCC_AHB1RSTR_DMA1RST 0x00200000U
  4247. #define RCC_AHB1RSTR_DMA2RST 0x00400000U
  4248. /******************** Bit definition for RCC_AHB2RSTR register **************/
  4249. #define RCC_AHB2RSTR_RNGRST 0x00000040U
  4250. #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
  4251. /******************** Bit definition for RCC_AHB3RSTR register **************/
  4252. #define RCC_AHB3RSTR_FSMCRST 0x00000001U
  4253. #define RCC_AHB3RSTR_QSPIRST 0x00000002U
  4254. /******************** Bit definition for RCC_APB1RSTR register **************/
  4255. #define RCC_APB1RSTR_TIM2RST 0x00000001U
  4256. #define RCC_APB1RSTR_TIM3RST 0x00000002U
  4257. #define RCC_APB1RSTR_TIM4RST 0x00000004U
  4258. #define RCC_APB1RSTR_TIM5RST 0x00000008U
  4259. #define RCC_APB1RSTR_TIM6RST 0x00000010U
  4260. #define RCC_APB1RSTR_TIM7RST 0x00000020U
  4261. #define RCC_APB1RSTR_TIM12RST 0x00000040U
  4262. #define RCC_APB1RSTR_TIM13RST 0x00000080U
  4263. #define RCC_APB1RSTR_TIM14RST 0x00000100U
  4264. #define RCC_APB1RSTR_WWDGRST 0x00000800U
  4265. #define RCC_APB1RSTR_SPI2RST 0x00004000U
  4266. #define RCC_APB1RSTR_SPI3RST 0x00008000U
  4267. #define RCC_APB1RSTR_USART2RST 0x00020000U
  4268. #define RCC_APB1RSTR_USART3RST 0x00040000U
  4269. #define RCC_APB1RSTR_I2C1RST 0x00200000U
  4270. #define RCC_APB1RSTR_I2C2RST 0x00400000U
  4271. #define RCC_APB1RSTR_I2C3RST 0x00800000U
  4272. #define RCC_APB1RSTR_FMPI2C1RST 0x01000000U
  4273. #define RCC_APB1RSTR_CAN1RST 0x02000000U
  4274. #define RCC_APB1RSTR_CAN2RST 0x04000000U
  4275. #define RCC_APB1RSTR_PWRRST 0x10000000U
  4276. /******************** Bit definition for RCC_APB2RSTR register **************/
  4277. #define RCC_APB2RSTR_TIM1RST 0x00000001U
  4278. #define RCC_APB2RSTR_TIM8RST 0x00000002U
  4279. #define RCC_APB2RSTR_USART1RST 0x00000010U
  4280. #define RCC_APB2RSTR_USART6RST 0x00000020U
  4281. #define RCC_APB2RSTR_ADCRST 0x00000100U
  4282. #define RCC_APB2RSTR_SDIORST 0x00000800U
  4283. #define RCC_APB2RSTR_SPI1RST 0x00001000U
  4284. #define RCC_APB2RSTR_SPI4RST 0x00002000U
  4285. #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
  4286. #define RCC_APB2RSTR_TIM9RST 0x00010000U
  4287. #define RCC_APB2RSTR_TIM10RST 0x00020000U
  4288. #define RCC_APB2RSTR_TIM11RST 0x00040000U
  4289. #define RCC_APB2RSTR_SPI5RST 0x00100000U
  4290. #define RCC_APB2RSTR_DFSDM1RST 0x01000000U
  4291. /******************** Bit definition for RCC_AHB1ENR register ***************/
  4292. #define RCC_AHB1ENR_GPIOAEN 0x00000001U
  4293. #define RCC_AHB1ENR_GPIOBEN 0x00000002U
  4294. #define RCC_AHB1ENR_GPIOCEN 0x00000004U
  4295. #define RCC_AHB1ENR_GPIODEN 0x00000008U
  4296. #define RCC_AHB1ENR_GPIOEEN 0x00000010U
  4297. #define RCC_AHB1ENR_GPIOFEN 0x00000020U
  4298. #define RCC_AHB1ENR_GPIOGEN 0x00000040U
  4299. #define RCC_AHB1ENR_GPIOHEN 0x00000080U
  4300. #define RCC_AHB1ENR_CRCEN 0x00001000U
  4301. #define RCC_AHB1ENR_DMA1EN 0x00200000U
  4302. #define RCC_AHB1ENR_DMA2EN 0x00400000U
  4303. /******************** Bit definition for RCC_AHB2ENR register ***************/
  4304. #define RCC_AHB2ENR_RNGEN 0x00000040U
  4305. #define RCC_AHB2ENR_OTGFSEN 0x00000080U
  4306. /******************** Bit definition for RCC_AHB3ENR register ***************/
  4307. #define RCC_AHB3ENR_FSMCEN 0x00000001U
  4308. #define RCC_AHB3ENR_QSPIEN 0x00000002U
  4309. /******************** Bit definition for RCC_APB1ENR register ***************/
  4310. #define RCC_APB1ENR_TIM2EN 0x00000001U
  4311. #define RCC_APB1ENR_TIM3EN 0x00000002U
  4312. #define RCC_APB1ENR_TIM4EN 0x00000004U
  4313. #define RCC_APB1ENR_TIM5EN 0x00000008U
  4314. #define RCC_APB1ENR_TIM6EN 0x00000010U
  4315. #define RCC_APB1ENR_TIM7EN 0x00000020U
  4316. #define RCC_APB1ENR_TIM12EN 0x00000040U
  4317. #define RCC_APB1ENR_TIM13EN 0x00000080U
  4318. #define RCC_APB1ENR_TIM14EN 0x00000100U
  4319. #define RCC_APB1ENR_RTCAPBEN 0x00000400U
  4320. #define RCC_APB1ENR_WWDGEN 0x00000800U
  4321. #define RCC_APB1ENR_SPI2EN 0x00004000U
  4322. #define RCC_APB1ENR_SPI3EN 0x00008000U
  4323. #define RCC_APB1ENR_USART2EN 0x00020000U
  4324. #define RCC_APB1ENR_USART3EN 0x00040000U
  4325. #define RCC_APB1ENR_I2C1EN 0x00200000U
  4326. #define RCC_APB1ENR_I2C2EN 0x00400000U
  4327. #define RCC_APB1ENR_I2C3EN 0x00800000U
  4328. #define RCC_APB1ENR_FMPI2C1EN 0x01000000U
  4329. #define RCC_APB1ENR_CAN1EN 0x02000000U
  4330. #define RCC_APB1ENR_CAN2EN 0x04000000U
  4331. #define RCC_APB1ENR_PWREN 0x10000000U
  4332. /******************** Bit definition for RCC_APB2ENR register ***************/
  4333. #define RCC_APB2ENR_TIM1EN 0x00000001U
  4334. #define RCC_APB2ENR_TIM8EN 0x00000002U
  4335. #define RCC_APB2ENR_USART1EN 0x00000010U
  4336. #define RCC_APB2ENR_USART6EN 0x00000020U
  4337. #define RCC_APB2ENR_ADC1EN 0x00000100U
  4338. #define RCC_APB2ENR_SDIOEN 0x00000800U
  4339. #define RCC_APB2ENR_SPI1EN 0x00001000U
  4340. #define RCC_APB2ENR_SPI4EN 0x00002000U
  4341. #define RCC_APB2ENR_SYSCFGEN 0x00004000U
  4342. #define RCC_APB2ENR_EXTITEN 0x00008000U
  4343. #define RCC_APB2ENR_TIM9EN 0x00010000U
  4344. #define RCC_APB2ENR_TIM10EN 0x00020000U
  4345. #define RCC_APB2ENR_TIM11EN 0x00040000U
  4346. #define RCC_APB2ENR_SPI5EN 0x00100000U
  4347. #define RCC_APB2ENR_DFSDM1EN 0x01000000U
  4348. /******************** Bit definition for RCC_AHB1LPENR register *************/
  4349. #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
  4350. #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
  4351. #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
  4352. #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
  4353. #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
  4354. #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
  4355. #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
  4356. #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
  4357. #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
  4358. #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
  4359. #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
  4360. #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
  4361. #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
  4362. /******************** Bit definition for RCC_AHB2LPENR register *************/
  4363. #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
  4364. #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
  4365. /******************** Bit definition for RCC_AHB3LPENR register *************/
  4366. #define RCC_AHB3LPENR_FSMCLPEN 0x00000001U
  4367. #define RCC_AHB3LPENR_QSPILPEN 0x00000002U
  4368. /******************** Bit definition for RCC_APB1LPENR register *************/
  4369. #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
  4370. #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
  4371. #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
  4372. #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
  4373. #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
  4374. #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
  4375. #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
  4376. #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
  4377. #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
  4378. #define RCC_APB1LPENR_RTCAPBLPEN 0x00000400U
  4379. #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
  4380. #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
  4381. #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
  4382. #define RCC_APB1LPENR_USART2LPEN 0x00020000U
  4383. #define RCC_APB1LPENR_USART3LPEN 0x00040000U
  4384. #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
  4385. #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
  4386. #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
  4387. #define RCC_APB1LPENR_FMPI2C1LPEN 0x01000000U
  4388. #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
  4389. #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
  4390. #define RCC_APB1LPENR_PWRLPEN 0x10000000U
  4391. /******************** Bit definition for RCC_APB2LPENR register *************/
  4392. #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
  4393. #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
  4394. #define RCC_APB2LPENR_USART1LPEN 0x00000010U
  4395. #define RCC_APB2LPENR_USART6LPEN 0x00000020U
  4396. #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
  4397. #define RCC_APB2LPENR_SDIOLPEN 0x00000800U
  4398. #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
  4399. #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
  4400. #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
  4401. #define RCC_APB2LPENR_EXTITLPEN 0x00008000U
  4402. #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
  4403. #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
  4404. #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
  4405. #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
  4406. #define RCC_APB2LPENR_DFSDM1LPEN 0x01000000U
  4407. /******************** Bit definition for RCC_BDCR register ******************/
  4408. #define RCC_BDCR_LSEON 0x00000001U
  4409. #define RCC_BDCR_LSERDY 0x00000002U
  4410. #define RCC_BDCR_LSEBYP 0x00000004U
  4411. #define RCC_BDCR_LSEMOD 0x00000008U
  4412. #define RCC_BDCR_RTCSEL 0x00000300U
  4413. #define RCC_BDCR_RTCSEL_0 0x00000100U
  4414. #define RCC_BDCR_RTCSEL_1 0x00000200U
  4415. #define RCC_BDCR_RTCEN 0x00008000U
  4416. #define RCC_BDCR_BDRST 0x00010000U
  4417. /******************** Bit definition for RCC_CSR register *******************/
  4418. #define RCC_CSR_LSION 0x00000001U
  4419. #define RCC_CSR_LSIRDY 0x00000002U
  4420. #define RCC_CSR_RMVF 0x01000000U
  4421. #define RCC_CSR_PADRSTF 0x04000000U
  4422. #define RCC_CSR_PORRSTF 0x08000000U
  4423. #define RCC_CSR_SFTRSTF 0x10000000U
  4424. #define RCC_CSR_WDGRSTF 0x20000000U
  4425. #define RCC_CSR_WWDGRSTF 0x40000000U
  4426. #define RCC_CSR_LPWRRSTF 0x80000000U
  4427. /******************** Bit definition for RCC_SSCGR register *****************/
  4428. #define RCC_SSCGR_MODPER 0x00001FFFU
  4429. #define RCC_SSCGR_INCSTEP 0x0FFFE000U
  4430. #define RCC_SSCGR_SPREADSEL 0x40000000U
  4431. #define RCC_SSCGR_SSCGEN 0x80000000U
  4432. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  4433. #define RCC_PLLI2SCFGR_PLLI2SM 0x0000003FU
  4434. #define RCC_PLLI2SCFGR_PLLI2SM_0 0x00000001U
  4435. #define RCC_PLLI2SCFGR_PLLI2SM_1 0x00000002U
  4436. #define RCC_PLLI2SCFGR_PLLI2SM_2 0x00000004U
  4437. #define RCC_PLLI2SCFGR_PLLI2SM_3 0x00000008U
  4438. #define RCC_PLLI2SCFGR_PLLI2SM_4 0x00000010U
  4439. #define RCC_PLLI2SCFGR_PLLI2SM_5 0x00000020U
  4440. #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
  4441. #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
  4442. #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
  4443. #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
  4444. #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
  4445. #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
  4446. #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
  4447. #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
  4448. #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
  4449. #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
  4450. #define RCC_PLLI2SCFGR_PLLI2SSRC 0x00400000U
  4451. #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U
  4452. #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U
  4453. #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U
  4454. #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U
  4455. #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U
  4456. #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
  4457. #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
  4458. #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
  4459. #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
  4460. /******************** Bit definition for RCC_DCKCFGR register ****************/
  4461. #define RCC_DCKCFGR_CKDFSDM1ASEL 0x00008000U
  4462. #define RCC_DCKCFGR_TIMPRE 0x01000000U
  4463. #define RCC_DCKCFGR_I2S1SRC 0x06000000U
  4464. #define RCC_DCKCFGR_I2S1SRC_0 0x02000000U
  4465. #define RCC_DCKCFGR_I2S1SRC_1 0x04000000U
  4466. #define RCC_DCKCFGR_I2S2SRC 0x18000000U
  4467. #define RCC_DCKCFGR_I2S2SRC_0 0x08000000U
  4468. #define RCC_DCKCFGR_I2S2SRC_1 0x10000000U
  4469. #define RCC_DCKCFGR_CKDFSDM1SEL 0x80000000U
  4470. /******************** Bit definition for RCC_CKGATENR register ***************/
  4471. #define RCC_CKGATENR_AHB2APB1_CKEN 0x00000001U
  4472. #define RCC_CKGATENR_AHB2APB2_CKEN 0x00000002U
  4473. #define RCC_CKGATENR_CM4DBG_CKEN 0x00000004U
  4474. #define RCC_CKGATENR_SPARE_CKEN 0x00000008U
  4475. #define RCC_CKGATENR_SRAM_CKEN 0x00000010U
  4476. #define RCC_CKGATENR_FLITF_CKEN 0x00000020U
  4477. #define RCC_CKGATENR_RCC_CKEN 0x00000040U
  4478. #define RCC_CKGATENR_RCC_EVTCTL 0x00000080U
  4479. /******************** Bit definition for RCC_DCKCFGR2 register ***************/
  4480. #define RCC_DCKCFGR2_FMPI2C1SEL 0x00C00000U
  4481. #define RCC_DCKCFGR2_FMPI2C1SEL_0 0x00400000U
  4482. #define RCC_DCKCFGR2_FMPI2C1SEL_1 0x00800000U
  4483. #define RCC_DCKCFGR2_CK48MSEL 0x08000000U
  4484. #define RCC_DCKCFGR2_SDIOSEL 0x10000000U
  4485. /******************************************************************************/
  4486. /* */
  4487. /* RNG */
  4488. /* */
  4489. /******************************************************************************/
  4490. /******************** Bits definition for RNG_CR register *******************/
  4491. #define RNG_CR_RNGEN 0x00000004U
  4492. #define RNG_CR_IE 0x00000008U
  4493. /******************** Bits definition for RNG_SR register *******************/
  4494. #define RNG_SR_DRDY 0x00000001U
  4495. #define RNG_SR_CECS 0x00000002U
  4496. #define RNG_SR_SECS 0x00000004U
  4497. #define RNG_SR_CEIS 0x00000020U
  4498. #define RNG_SR_SEIS 0x00000040U
  4499. /******************************************************************************/
  4500. /* */
  4501. /* Real-Time Clock (RTC) */
  4502. /* */
  4503. /******************************************************************************/
  4504. /******************** Bits definition for RTC_TR register *******************/
  4505. #define RTC_TR_PM 0x00400000U
  4506. #define RTC_TR_HT 0x00300000U
  4507. #define RTC_TR_HT_0 0x00100000U
  4508. #define RTC_TR_HT_1 0x00200000U
  4509. #define RTC_TR_HU 0x000F0000U
  4510. #define RTC_TR_HU_0 0x00010000U
  4511. #define RTC_TR_HU_1 0x00020000U
  4512. #define RTC_TR_HU_2 0x00040000U
  4513. #define RTC_TR_HU_3 0x00080000U
  4514. #define RTC_TR_MNT 0x00007000U
  4515. #define RTC_TR_MNT_0 0x00001000U
  4516. #define RTC_TR_MNT_1 0x00002000U
  4517. #define RTC_TR_MNT_2 0x00004000U
  4518. #define RTC_TR_MNU 0x00000F00U
  4519. #define RTC_TR_MNU_0 0x00000100U
  4520. #define RTC_TR_MNU_1 0x00000200U
  4521. #define RTC_TR_MNU_2 0x00000400U
  4522. #define RTC_TR_MNU_3 0x00000800U
  4523. #define RTC_TR_ST 0x00000070U
  4524. #define RTC_TR_ST_0 0x00000010U
  4525. #define RTC_TR_ST_1 0x00000020U
  4526. #define RTC_TR_ST_2 0x00000040U
  4527. #define RTC_TR_SU 0x0000000FU
  4528. #define RTC_TR_SU_0 0x00000001U
  4529. #define RTC_TR_SU_1 0x00000002U
  4530. #define RTC_TR_SU_2 0x00000004U
  4531. #define RTC_TR_SU_3 0x00000008U
  4532. /******************** Bits definition for RTC_DR register *******************/
  4533. #define RTC_DR_YT 0x00F00000U
  4534. #define RTC_DR_YT_0 0x00100000U
  4535. #define RTC_DR_YT_1 0x00200000U
  4536. #define RTC_DR_YT_2 0x00400000U
  4537. #define RTC_DR_YT_3 0x00800000U
  4538. #define RTC_DR_YU 0x000F0000U
  4539. #define RTC_DR_YU_0 0x00010000U
  4540. #define RTC_DR_YU_1 0x00020000U
  4541. #define RTC_DR_YU_2 0x00040000U
  4542. #define RTC_DR_YU_3 0x00080000U
  4543. #define RTC_DR_WDU 0x0000E000U
  4544. #define RTC_DR_WDU_0 0x00002000U
  4545. #define RTC_DR_WDU_1 0x00004000U
  4546. #define RTC_DR_WDU_2 0x00008000U
  4547. #define RTC_DR_MT 0x00001000U
  4548. #define RTC_DR_MU 0x00000F00U
  4549. #define RTC_DR_MU_0 0x00000100U
  4550. #define RTC_DR_MU_1 0x00000200U
  4551. #define RTC_DR_MU_2 0x00000400U
  4552. #define RTC_DR_MU_3 0x00000800U
  4553. #define RTC_DR_DT 0x00000030U
  4554. #define RTC_DR_DT_0 0x00000010U
  4555. #define RTC_DR_DT_1 0x00000020U
  4556. #define RTC_DR_DU 0x0000000FU
  4557. #define RTC_DR_DU_0 0x00000001U
  4558. #define RTC_DR_DU_1 0x00000002U
  4559. #define RTC_DR_DU_2 0x00000004U
  4560. #define RTC_DR_DU_3 0x00000008U
  4561. /******************** Bits definition for RTC_CR register *******************/
  4562. #define RTC_CR_COE 0x00800000U
  4563. #define RTC_CR_OSEL 0x00600000U
  4564. #define RTC_CR_OSEL_0 0x00200000U
  4565. #define RTC_CR_OSEL_1 0x00400000U
  4566. #define RTC_CR_POL 0x00100000U
  4567. #define RTC_CR_COSEL 0x00080000U
  4568. #define RTC_CR_BCK 0x00040000U
  4569. #define RTC_CR_SUB1H 0x00020000U
  4570. #define RTC_CR_ADD1H 0x00010000U
  4571. #define RTC_CR_TSIE 0x00008000U
  4572. #define RTC_CR_WUTIE 0x00004000U
  4573. #define RTC_CR_ALRBIE 0x00002000U
  4574. #define RTC_CR_ALRAIE 0x00001000U
  4575. #define RTC_CR_TSE 0x00000800U
  4576. #define RTC_CR_WUTE 0x00000400U
  4577. #define RTC_CR_ALRBE 0x00000200U
  4578. #define RTC_CR_ALRAE 0x00000100U
  4579. #define RTC_CR_DCE 0x00000080U
  4580. #define RTC_CR_FMT 0x00000040U
  4581. #define RTC_CR_BYPSHAD 0x00000020U
  4582. #define RTC_CR_REFCKON 0x00000010U
  4583. #define RTC_CR_TSEDGE 0x00000008U
  4584. #define RTC_CR_WUCKSEL 0x00000007U
  4585. #define RTC_CR_WUCKSEL_0 0x00000001U
  4586. #define RTC_CR_WUCKSEL_1 0x00000002U
  4587. #define RTC_CR_WUCKSEL_2 0x00000004U
  4588. /******************** Bits definition for RTC_ISR register ******************/
  4589. #define RTC_ISR_RECALPF 0x00010000U
  4590. #define RTC_ISR_TAMP1F 0x00002000U
  4591. #define RTC_ISR_TAMP2F 0x00004000U
  4592. #define RTC_ISR_TSOVF 0x00001000U
  4593. #define RTC_ISR_TSF 0x00000800U
  4594. #define RTC_ISR_WUTF 0x00000400U
  4595. #define RTC_ISR_ALRBF 0x00000200U
  4596. #define RTC_ISR_ALRAF 0x00000100U
  4597. #define RTC_ISR_INIT 0x00000080U
  4598. #define RTC_ISR_INITF 0x00000040U
  4599. #define RTC_ISR_RSF 0x00000020U
  4600. #define RTC_ISR_INITS 0x00000010U
  4601. #define RTC_ISR_SHPF 0x00000008U
  4602. #define RTC_ISR_WUTWF 0x00000004U
  4603. #define RTC_ISR_ALRBWF 0x00000002U
  4604. #define RTC_ISR_ALRAWF 0x00000001U
  4605. /******************** Bits definition for RTC_PRER register *****************/
  4606. #define RTC_PRER_PREDIV_A 0x007F0000U
  4607. #define RTC_PRER_PREDIV_S 0x00007FFFU
  4608. /******************** Bits definition for RTC_WUTR register *****************/
  4609. #define RTC_WUTR_WUT 0x0000FFFFU
  4610. /******************** Bits definition for RTC_CALIBR register ***************/
  4611. #define RTC_CALIBR_DCS 0x00000080U
  4612. #define RTC_CALIBR_DC 0x0000001FU
  4613. /******************** Bits definition for RTC_ALRMAR register ***************/
  4614. #define RTC_ALRMAR_MSK4 0x80000000U
  4615. #define RTC_ALRMAR_WDSEL 0x40000000U
  4616. #define RTC_ALRMAR_DT 0x30000000U
  4617. #define RTC_ALRMAR_DT_0 0x10000000U
  4618. #define RTC_ALRMAR_DT_1 0x20000000U
  4619. #define RTC_ALRMAR_DU 0x0F000000U
  4620. #define RTC_ALRMAR_DU_0 0x01000000U
  4621. #define RTC_ALRMAR_DU_1 0x02000000U
  4622. #define RTC_ALRMAR_DU_2 0x04000000U
  4623. #define RTC_ALRMAR_DU_3 0x08000000U
  4624. #define RTC_ALRMAR_MSK3 0x00800000U
  4625. #define RTC_ALRMAR_PM 0x00400000U
  4626. #define RTC_ALRMAR_HT 0x00300000U
  4627. #define RTC_ALRMAR_HT_0 0x00100000U
  4628. #define RTC_ALRMAR_HT_1 0x00200000U
  4629. #define RTC_ALRMAR_HU 0x000F0000U
  4630. #define RTC_ALRMAR_HU_0 0x00010000U
  4631. #define RTC_ALRMAR_HU_1 0x00020000U
  4632. #define RTC_ALRMAR_HU_2 0x00040000U
  4633. #define RTC_ALRMAR_HU_3 0x00080000U
  4634. #define RTC_ALRMAR_MSK2 0x00008000U
  4635. #define RTC_ALRMAR_MNT 0x00007000U
  4636. #define RTC_ALRMAR_MNT_0 0x00001000U
  4637. #define RTC_ALRMAR_MNT_1 0x00002000U
  4638. #define RTC_ALRMAR_MNT_2 0x00004000U
  4639. #define RTC_ALRMAR_MNU 0x00000F00U
  4640. #define RTC_ALRMAR_MNU_0 0x00000100U
  4641. #define RTC_ALRMAR_MNU_1 0x00000200U
  4642. #define RTC_ALRMAR_MNU_2 0x00000400U
  4643. #define RTC_ALRMAR_MNU_3 0x00000800U
  4644. #define RTC_ALRMAR_MSK1 0x00000080U
  4645. #define RTC_ALRMAR_ST 0x00000070U
  4646. #define RTC_ALRMAR_ST_0 0x00000010U
  4647. #define RTC_ALRMAR_ST_1 0x00000020U
  4648. #define RTC_ALRMAR_ST_2 0x00000040U
  4649. #define RTC_ALRMAR_SU 0x0000000FU
  4650. #define RTC_ALRMAR_SU_0 0x00000001U
  4651. #define RTC_ALRMAR_SU_1 0x00000002U
  4652. #define RTC_ALRMAR_SU_2 0x00000004U
  4653. #define RTC_ALRMAR_SU_3 0x00000008U
  4654. /******************** Bits definition for RTC_ALRMBR register ***************/
  4655. #define RTC_ALRMBR_MSK4 0x80000000U
  4656. #define RTC_ALRMBR_WDSEL 0x40000000U
  4657. #define RTC_ALRMBR_DT 0x30000000U
  4658. #define RTC_ALRMBR_DT_0 0x10000000U
  4659. #define RTC_ALRMBR_DT_1 0x20000000U
  4660. #define RTC_ALRMBR_DU 0x0F000000U
  4661. #define RTC_ALRMBR_DU_0 0x01000000U
  4662. #define RTC_ALRMBR_DU_1 0x02000000U
  4663. #define RTC_ALRMBR_DU_2 0x04000000U
  4664. #define RTC_ALRMBR_DU_3 0x08000000U
  4665. #define RTC_ALRMBR_MSK3 0x00800000U
  4666. #define RTC_ALRMBR_PM 0x00400000U
  4667. #define RTC_ALRMBR_HT 0x00300000U
  4668. #define RTC_ALRMBR_HT_0 0x00100000U
  4669. #define RTC_ALRMBR_HT_1 0x00200000U
  4670. #define RTC_ALRMBR_HU 0x000F0000U
  4671. #define RTC_ALRMBR_HU_0 0x00010000U
  4672. #define RTC_ALRMBR_HU_1 0x00020000U
  4673. #define RTC_ALRMBR_HU_2 0x00040000U
  4674. #define RTC_ALRMBR_HU_3 0x00080000U
  4675. #define RTC_ALRMBR_MSK2 0x00008000U
  4676. #define RTC_ALRMBR_MNT 0x00007000U
  4677. #define RTC_ALRMBR_MNT_0 0x00001000U
  4678. #define RTC_ALRMBR_MNT_1 0x00002000U
  4679. #define RTC_ALRMBR_MNT_2 0x00004000U
  4680. #define RTC_ALRMBR_MNU 0x00000F00U
  4681. #define RTC_ALRMBR_MNU_0 0x00000100U
  4682. #define RTC_ALRMBR_MNU_1 0x00000200U
  4683. #define RTC_ALRMBR_MNU_2 0x00000400U
  4684. #define RTC_ALRMBR_MNU_3 0x00000800U
  4685. #define RTC_ALRMBR_MSK1 0x00000080U
  4686. #define RTC_ALRMBR_ST 0x00000070U
  4687. #define RTC_ALRMBR_ST_0 0x00000010U
  4688. #define RTC_ALRMBR_ST_1 0x00000020U
  4689. #define RTC_ALRMBR_ST_2 0x00000040U
  4690. #define RTC_ALRMBR_SU 0x0000000FU
  4691. #define RTC_ALRMBR_SU_0 0x00000001U
  4692. #define RTC_ALRMBR_SU_1 0x00000002U
  4693. #define RTC_ALRMBR_SU_2 0x00000004U
  4694. #define RTC_ALRMBR_SU_3 0x00000008U
  4695. /******************** Bits definition for RTC_WPR register ******************/
  4696. #define RTC_WPR_KEY 0x000000FFU
  4697. /******************** Bits definition for RTC_SSR register ******************/
  4698. #define RTC_SSR_SS 0x0000FFFFU
  4699. /******************** Bits definition for RTC_SHIFTR register ***************/
  4700. #define RTC_SHIFTR_SUBFS 0x00007FFFU
  4701. #define RTC_SHIFTR_ADD1S 0x80000000U
  4702. /******************** Bits definition for RTC_TSTR register *****************/
  4703. #define RTC_TSTR_PM 0x00400000U
  4704. #define RTC_TSTR_HT 0x00300000U
  4705. #define RTC_TSTR_HT_0 0x00100000U
  4706. #define RTC_TSTR_HT_1 0x00200000U
  4707. #define RTC_TSTR_HU 0x000F0000U
  4708. #define RTC_TSTR_HU_0 0x00010000U
  4709. #define RTC_TSTR_HU_1 0x00020000U
  4710. #define RTC_TSTR_HU_2 0x00040000U
  4711. #define RTC_TSTR_HU_3 0x00080000U
  4712. #define RTC_TSTR_MNT 0x00007000U
  4713. #define RTC_TSTR_MNT_0 0x00001000U
  4714. #define RTC_TSTR_MNT_1 0x00002000U
  4715. #define RTC_TSTR_MNT_2 0x00004000U
  4716. #define RTC_TSTR_MNU 0x00000F00U
  4717. #define RTC_TSTR_MNU_0 0x00000100U
  4718. #define RTC_TSTR_MNU_1 0x00000200U
  4719. #define RTC_TSTR_MNU_2 0x00000400U
  4720. #define RTC_TSTR_MNU_3 0x00000800U
  4721. #define RTC_TSTR_ST 0x00000070U
  4722. #define RTC_TSTR_ST_0 0x00000010U
  4723. #define RTC_TSTR_ST_1 0x00000020U
  4724. #define RTC_TSTR_ST_2 0x00000040U
  4725. #define RTC_TSTR_SU 0x0000000FU
  4726. #define RTC_TSTR_SU_0 0x00000001U
  4727. #define RTC_TSTR_SU_1 0x00000002U
  4728. #define RTC_TSTR_SU_2 0x00000004U
  4729. #define RTC_TSTR_SU_3 0x00000008U
  4730. /******************** Bits definition for RTC_TSDR register *****************/
  4731. #define RTC_TSDR_WDU 0x0000E000U
  4732. #define RTC_TSDR_WDU_0 0x00002000U
  4733. #define RTC_TSDR_WDU_1 0x00004000U
  4734. #define RTC_TSDR_WDU_2 0x00008000U
  4735. #define RTC_TSDR_MT 0x00001000U
  4736. #define RTC_TSDR_MU 0x00000F00U
  4737. #define RTC_TSDR_MU_0 0x00000100U
  4738. #define RTC_TSDR_MU_1 0x00000200U
  4739. #define RTC_TSDR_MU_2 0x00000400U
  4740. #define RTC_TSDR_MU_3 0x00000800U
  4741. #define RTC_TSDR_DT 0x00000030U
  4742. #define RTC_TSDR_DT_0 0x00000010U
  4743. #define RTC_TSDR_DT_1 0x00000020U
  4744. #define RTC_TSDR_DU 0x0000000FU
  4745. #define RTC_TSDR_DU_0 0x00000001U
  4746. #define RTC_TSDR_DU_1 0x00000002U
  4747. #define RTC_TSDR_DU_2 0x00000004U
  4748. #define RTC_TSDR_DU_3 0x00000008U
  4749. /******************** Bits definition for RTC_TSSSR register ****************/
  4750. #define RTC_TSSSR_SS 0x0000FFFFU
  4751. /******************** Bits definition for RTC_CAL register *****************/
  4752. #define RTC_CALR_CALP 0x00008000U
  4753. #define RTC_CALR_CALW8 0x00004000U
  4754. #define RTC_CALR_CALW16 0x00002000U
  4755. #define RTC_CALR_CALM 0x000001FFU
  4756. #define RTC_CALR_CALM_0 0x00000001U
  4757. #define RTC_CALR_CALM_1 0x00000002U
  4758. #define RTC_CALR_CALM_2 0x00000004U
  4759. #define RTC_CALR_CALM_3 0x00000008U
  4760. #define RTC_CALR_CALM_4 0x00000010U
  4761. #define RTC_CALR_CALM_5 0x00000020U
  4762. #define RTC_CALR_CALM_6 0x00000040U
  4763. #define RTC_CALR_CALM_7 0x00000080U
  4764. #define RTC_CALR_CALM_8 0x00000100U
  4765. /******************** Bits definition for RTC_TAFCR register ****************/
  4766. #define RTC_TAFCR_ALARMOUTTYPE 0x00040000U
  4767. #define RTC_TAFCR_TSINSEL 0x00020000U
  4768. #define RTC_TAFCR_TAMPINSEL 0x00010000U
  4769. #define RTC_TAFCR_TAMPPUDIS 0x00008000U
  4770. #define RTC_TAFCR_TAMPPRCH 0x00006000U
  4771. #define RTC_TAFCR_TAMPPRCH_0 0x00002000U
  4772. #define RTC_TAFCR_TAMPPRCH_1 0x00004000U
  4773. #define RTC_TAFCR_TAMPFLT 0x00001800U
  4774. #define RTC_TAFCR_TAMPFLT_0 0x00000800U
  4775. #define RTC_TAFCR_TAMPFLT_1 0x00001000U
  4776. #define RTC_TAFCR_TAMPFREQ 0x00000700U
  4777. #define RTC_TAFCR_TAMPFREQ_0 0x00000100U
  4778. #define RTC_TAFCR_TAMPFREQ_1 0x00000200U
  4779. #define RTC_TAFCR_TAMPFREQ_2 0x00000400U
  4780. #define RTC_TAFCR_TAMPTS 0x00000080U
  4781. #define RTC_TAFCR_TAMP2TRG 0x00000010U
  4782. #define RTC_TAFCR_TAMP2E 0x00000008U
  4783. #define RTC_TAFCR_TAMPIE 0x00000004U
  4784. #define RTC_TAFCR_TAMP1TRG 0x00000002U
  4785. #define RTC_TAFCR_TAMP1E 0x00000001U
  4786. /******************** Bits definition for RTC_ALRMASSR register *************/
  4787. #define RTC_ALRMASSR_MASKSS 0x0F000000U
  4788. #define RTC_ALRMASSR_MASKSS_0 0x01000000U
  4789. #define RTC_ALRMASSR_MASKSS_1 0x02000000U
  4790. #define RTC_ALRMASSR_MASKSS_2 0x04000000U
  4791. #define RTC_ALRMASSR_MASKSS_3 0x08000000U
  4792. #define RTC_ALRMASSR_SS 0x00007FFFU
  4793. /******************** Bits definition for RTC_ALRMBSSR register *************/
  4794. #define RTC_ALRMBSSR_MASKSS 0x0F000000U
  4795. #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
  4796. #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
  4797. #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
  4798. #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
  4799. #define RTC_ALRMBSSR_SS 0x00007FFFU
  4800. /******************** Bits definition for RTC_BKP0R register ****************/
  4801. #define RTC_BKP0R 0xFFFFFFFFU
  4802. /******************** Bits definition for RTC_BKP1R register ****************/
  4803. #define RTC_BKP1R 0xFFFFFFFFU
  4804. /******************** Bits definition for RTC_BKP2R register ****************/
  4805. #define RTC_BKP2R 0xFFFFFFFFU
  4806. /******************** Bits definition for RTC_BKP3R register ****************/
  4807. #define RTC_BKP3R 0xFFFFFFFFU
  4808. /******************** Bits definition for RTC_BKP4R register ****************/
  4809. #define RTC_BKP4R 0xFFFFFFFFU
  4810. /******************** Bits definition for RTC_BKP5R register ****************/
  4811. #define RTC_BKP5R 0xFFFFFFFFU
  4812. /******************** Bits definition for RTC_BKP6R register ****************/
  4813. #define RTC_BKP6R 0xFFFFFFFFU
  4814. /******************** Bits definition for RTC_BKP7R register ****************/
  4815. #define RTC_BKP7R 0xFFFFFFFFU
  4816. /******************** Bits definition for RTC_BKP8R register ****************/
  4817. #define RTC_BKP8R 0xFFFFFFFFU
  4818. /******************** Bits definition for RTC_BKP9R register ****************/
  4819. #define RTC_BKP9R 0xFFFFFFFFU
  4820. /******************** Bits definition for RTC_BKP10R register ***************/
  4821. #define RTC_BKP10R 0xFFFFFFFFU
  4822. /******************** Bits definition for RTC_BKP11R register ***************/
  4823. #define RTC_BKP11R 0xFFFFFFFFU
  4824. /******************** Bits definition for RTC_BKP12R register ***************/
  4825. #define RTC_BKP12R 0xFFFFFFFFU
  4826. /******************** Bits definition for RTC_BKP13R register ***************/
  4827. #define RTC_BKP13R 0xFFFFFFFFU
  4828. /******************** Bits definition for RTC_BKP14R register ***************/
  4829. #define RTC_BKP14R 0xFFFFFFFFU
  4830. /******************** Bits definition for RTC_BKP15R register ***************/
  4831. #define RTC_BKP15R 0xFFFFFFFFU
  4832. /******************** Bits definition for RTC_BKP16R register ***************/
  4833. #define RTC_BKP16R 0xFFFFFFFFU
  4834. /******************** Bits definition for RTC_BKP17R register ***************/
  4835. #define RTC_BKP17R 0xFFFFFFFFU
  4836. /******************** Bits definition for RTC_BKP18R register ***************/
  4837. #define RTC_BKP18R 0xFFFFFFFFU
  4838. /******************** Bits definition for RTC_BKP19R register ***************/
  4839. #define RTC_BKP19R 0xFFFFFFFFU
  4840. /******************************************************************************/
  4841. /* */
  4842. /* SD host Interface */
  4843. /* */
  4844. /******************************************************************************/
  4845. /****************** Bit definition for SDIO_POWER register ******************/
  4846. #define SDIO_POWER_PWRCTRL 0x03U /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  4847. #define SDIO_POWER_PWRCTRL_0 0x01U /*!<Bit 0 */
  4848. #define SDIO_POWER_PWRCTRL_1 0x02U /*!<Bit 1 */
  4849. /****************** Bit definition for SDIO_CLKCR register ******************/
  4850. #define SDIO_CLKCR_CLKDIV 0x00FFU /*!<Clock divide factor */
  4851. #define SDIO_CLKCR_CLKEN 0x0100U /*!<Clock enable bit */
  4852. #define SDIO_CLKCR_PWRSAV 0x0200U /*!<Power saving configuration bit */
  4853. #define SDIO_CLKCR_BYPASS 0x0400U /*!<Clock divider bypass enable bit */
  4854. #define SDIO_CLKCR_WIDBUS 0x1800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  4855. #define SDIO_CLKCR_WIDBUS_0 0x0800U /*!<Bit 0 */
  4856. #define SDIO_CLKCR_WIDBUS_1 0x1000U /*!<Bit 1 */
  4857. #define SDIO_CLKCR_NEGEDGE 0x2000U /*!<SDIO_CK dephasing selection bit */
  4858. #define SDIO_CLKCR_HWFC_EN 0x4000U /*!<HW Flow Control enable */
  4859. /******************* Bit definition for SDIO_ARG register *******************/
  4860. #define SDIO_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */
  4861. /******************* Bit definition for SDIO_CMD register *******************/
  4862. #define SDIO_CMD_CMDINDEX 0x003FU /*!<Command Index */
  4863. #define SDIO_CMD_WAITRESP 0x00C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */
  4864. #define SDIO_CMD_WAITRESP_0 0x0040U /*!< Bit 0 */
  4865. #define SDIO_CMD_WAITRESP_1 0x0080U /*!< Bit 1 */
  4866. #define SDIO_CMD_WAITINT 0x0100U /*!<CPSM Waits for Interrupt Request */
  4867. #define SDIO_CMD_WAITPEND 0x0200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  4868. #define SDIO_CMD_CPSMEN 0x0400U /*!<Command path state machine (CPSM) Enable bit */
  4869. #define SDIO_CMD_SDIOSUSPEND 0x0800U /*!<SD I/O suspend command */
  4870. #define SDIO_CMD_ENCMDCOMPL 0x1000U /*!<Enable CMD completion */
  4871. #define SDIO_CMD_NIEN 0x2000U /*!<Not Interrupt Enable */
  4872. #define SDIO_CMD_CEATACMD 0x4000U /*!<CE-ATA command */
  4873. /***************** Bit definition for SDIO_RESPCMD register *****************/
  4874. #define SDIO_RESPCMD_RESPCMD 0x3FU /*!<Response command index */
  4875. /****************** Bit definition for SDIO_RESP0 register ******************/
  4876. #define SDIO_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */
  4877. /****************** Bit definition for SDIO_RESP1 register ******************/
  4878. #define SDIO_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */
  4879. /****************** Bit definition for SDIO_RESP2 register ******************/
  4880. #define SDIO_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */
  4881. /****************** Bit definition for SDIO_RESP3 register ******************/
  4882. #define SDIO_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */
  4883. /****************** Bit definition for SDIO_RESP4 register ******************/
  4884. #define SDIO_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */
  4885. /****************** Bit definition for SDIO_DTIMER register *****************/
  4886. #define SDIO_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */
  4887. /****************** Bit definition for SDIO_DLEN register *******************/
  4888. #define SDIO_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */
  4889. /****************** Bit definition for SDIO_DCTRL register ******************/
  4890. #define SDIO_DCTRL_DTEN 0x0001U /*!<Data transfer enabled bit */
  4891. #define SDIO_DCTRL_DTDIR 0x0002U /*!<Data transfer direction selection */
  4892. #define SDIO_DCTRL_DTMODE 0x0004U /*!<Data transfer mode selection */
  4893. #define SDIO_DCTRL_DMAEN 0x0008U /*!<DMA enabled bit */
  4894. #define SDIO_DCTRL_DBLOCKSIZE 0x00F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  4895. #define SDIO_DCTRL_DBLOCKSIZE_0 0x0010U /*!<Bit 0 */
  4896. #define SDIO_DCTRL_DBLOCKSIZE_1 0x0020U /*!<Bit 1 */
  4897. #define SDIO_DCTRL_DBLOCKSIZE_2 0x0040U /*!<Bit 2 */
  4898. #define SDIO_DCTRL_DBLOCKSIZE_3 0x0080U /*!<Bit 3 */
  4899. #define SDIO_DCTRL_RWSTART 0x0100U /*!<Read wait start */
  4900. #define SDIO_DCTRL_RWSTOP 0x0200U /*!<Read wait stop */
  4901. #define SDIO_DCTRL_RWMOD 0x0400U /*!<Read wait mode */
  4902. #define SDIO_DCTRL_SDIOEN 0x0800U /*!<SD I/O enable functions */
  4903. /****************** Bit definition for SDIO_DCOUNT register *****************/
  4904. #define SDIO_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */
  4905. /****************** Bit definition for SDIO_STA register ********************/
  4906. #define SDIO_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */
  4907. #define SDIO_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */
  4908. #define SDIO_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */
  4909. #define SDIO_STA_DTIMEOUT 0x00000008U /*!<Data timeout */
  4910. #define SDIO_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */
  4911. #define SDIO_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */
  4912. #define SDIO_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */
  4913. #define SDIO_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */
  4914. #define SDIO_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */
  4915. #define SDIO_STA_STBITERR 0x00000200U /*!<Start bit not detected on all data signals in wide bus mode */
  4916. #define SDIO_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */
  4917. #define SDIO_STA_CMDACT 0x00000800U /*!<Command transfer in progress */
  4918. #define SDIO_STA_TXACT 0x00001000U /*!<Data transmit in progress */
  4919. #define SDIO_STA_RXACT 0x00002000U /*!<Data receive in progress */
  4920. #define SDIO_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  4921. #define SDIO_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  4922. #define SDIO_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */
  4923. #define SDIO_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */
  4924. #define SDIO_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */
  4925. #define SDIO_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */
  4926. #define SDIO_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */
  4927. #define SDIO_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */
  4928. #define SDIO_STA_SDIOIT 0x00400000U /*!<SDIO interrupt received */
  4929. #define SDIO_STA_CEATAEND 0x00800000U /*!<CE-ATA command completion signal received for CMD61 */
  4930. /******************* Bit definition for SDIO_ICR register *******************/
  4931. #define SDIO_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */
  4932. #define SDIO_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */
  4933. #define SDIO_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */
  4934. #define SDIO_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */
  4935. #define SDIO_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */
  4936. #define SDIO_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */
  4937. #define SDIO_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */
  4938. #define SDIO_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */
  4939. #define SDIO_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */
  4940. #define SDIO_ICR_STBITERRC 0x00000200U /*!<STBITERR flag clear bit */
  4941. #define SDIO_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */
  4942. #define SDIO_ICR_SDIOITC 0x00400000U /*!<SDIOIT flag clear bit */
  4943. #define SDIO_ICR_CEATAENDC 0x00800000U /*!<CEATAEND flag clear bit */
  4944. /****************** Bit definition for SDIO_MASK register *******************/
  4945. #define SDIO_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */
  4946. #define SDIO_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */
  4947. #define SDIO_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */
  4948. #define SDIO_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */
  4949. #define SDIO_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */
  4950. #define SDIO_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */
  4951. #define SDIO_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */
  4952. #define SDIO_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */
  4953. #define SDIO_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */
  4954. #define SDIO_MASK_STBITERRIE 0x00000200U /*!<Start Bit Error Interrupt Enable */
  4955. #define SDIO_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */
  4956. #define SDIO_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */
  4957. #define SDIO_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */
  4958. #define SDIO_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */
  4959. #define SDIO_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */
  4960. #define SDIO_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */
  4961. #define SDIO_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */
  4962. #define SDIO_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */
  4963. #define SDIO_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */
  4964. #define SDIO_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */
  4965. #define SDIO_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */
  4966. #define SDIO_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */
  4967. #define SDIO_MASK_SDIOITIE 0x00400000U /*!<SDIO Mode Interrupt Received interrupt Enable */
  4968. #define SDIO_MASK_CEATAENDIE 0x00800000U /*!<CE-ATA command completion signal received Interrupt Enable */
  4969. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  4970. #define SDIO_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */
  4971. /****************** Bit definition for SDIO_FIFO register *******************/
  4972. #define SDIO_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */
  4973. /******************************************************************************/
  4974. /* */
  4975. /* Serial Peripheral Interface */
  4976. /* */
  4977. /******************************************************************************/
  4978. /******************* Bit definition for SPI_CR1 register ********************/
  4979. #define SPI_CR1_CPHA 0x00000001U /*!<Clock Phase */
  4980. #define SPI_CR1_CPOL 0x00000002U /*!<Clock Polarity */
  4981. #define SPI_CR1_MSTR 0x00000004U /*!<Master Selection */
  4982. #define SPI_CR1_BR 0x00000038U /*!<BR[2:0] bits (Baud Rate Control) */
  4983. #define SPI_CR1_BR_0 0x00000008U /*!<Bit 0 */
  4984. #define SPI_CR1_BR_1 0x00000010U /*!<Bit 1 */
  4985. #define SPI_CR1_BR_2 0x00000020U /*!<Bit 2 */
  4986. #define SPI_CR1_SPE 0x00000040U /*!<SPI Enable */
  4987. #define SPI_CR1_LSBFIRST 0x00000080U /*!<Frame Format */
  4988. #define SPI_CR1_SSI 0x00000100U /*!<Internal slave select */
  4989. #define SPI_CR1_SSM 0x00000200U /*!<Software slave management */
  4990. #define SPI_CR1_RXONLY 0x00000400U /*!<Receive only */
  4991. #define SPI_CR1_DFF 0x00000800U /*!<Data Frame Format */
  4992. #define SPI_CR1_CRCNEXT 0x00001000U /*!<Transmit CRC next */
  4993. #define SPI_CR1_CRCEN 0x00002000U /*!<Hardware CRC calculation enable */
  4994. #define SPI_CR1_BIDIOE 0x00004000U /*!<Output enable in bidirectional mode */
  4995. #define SPI_CR1_BIDIMODE 0x00008000U /*!<Bidirectional data mode enable */
  4996. /******************* Bit definition for SPI_CR2 register ********************/
  4997. #define SPI_CR2_RXDMAEN 0x00000001U /*!<Rx Buffer DMA Enable */
  4998. #define SPI_CR2_TXDMAEN 0x00000002U /*!<Tx Buffer DMA Enable */
  4999. #define SPI_CR2_SSOE 0x00000004U /*!<SS Output Enable */
  5000. #define SPI_CR2_FRF 0x00000010U /*!<Frame Format */
  5001. #define SPI_CR2_ERRIE 0x00000020U /*!<Error Interrupt Enable */
  5002. #define SPI_CR2_RXNEIE 0x00000040U /*!<RX buffer Not Empty Interrupt Enable */
  5003. #define SPI_CR2_TXEIE 0x00000080U /*!<Tx buffer Empty Interrupt Enable */
  5004. /******************** Bit definition for SPI_SR register ********************/
  5005. #define SPI_SR_RXNE 0x00000001U /*!<Receive buffer Not Empty */
  5006. #define SPI_SR_TXE 0x00000002U /*!<Transmit buffer Empty */
  5007. #define SPI_SR_CHSIDE 0x00000004U /*!<Channel side */
  5008. #define SPI_SR_UDR 0x00000008U /*!<Underrun flag */
  5009. #define SPI_SR_CRCERR 0x00000010U /*!<CRC Error flag */
  5010. #define SPI_SR_MODF 0x00000020U /*!<Mode fault */
  5011. #define SPI_SR_OVR 0x00000040U /*!<Overrun flag */
  5012. #define SPI_SR_BSY 0x00000080U /*!<Busy flag */
  5013. #define SPI_SR_FRE 0x00000100U /*!<Frame format error flag */
  5014. /******************** Bit definition for SPI_DR register ********************/
  5015. #define SPI_DR_DR 0x0000FFFFU /*!<Data Register */
  5016. /******************* Bit definition for SPI_CRCPR register ******************/
  5017. #define SPI_CRCPR_CRCPOLY 0x0000FFFFU /*!<CRC polynomial register */
  5018. /****************** Bit definition for SPI_RXCRCR register ******************/
  5019. #define SPI_RXCRCR_RXCRC 0x0000FFFFU /*!<Rx CRC Register */
  5020. /****************** Bit definition for SPI_TXCRCR register ******************/
  5021. #define SPI_TXCRCR_TXCRC 0x0000FFFFU /*!<Tx CRC Register */
  5022. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5023. #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */
  5024. #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5025. #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */
  5026. #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */
  5027. #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */
  5028. #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5029. #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */
  5030. #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */
  5031. #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */
  5032. #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5033. #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */
  5034. #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */
  5035. #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */
  5036. #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */
  5037. /****************** Bit definition for SPI_I2SPR register *******************/
  5038. #define SPI_I2SPR_I2SDIV 0x000000FFU /*!<I2S Linear prescaler */
  5039. #define SPI_I2SPR_ODD 0x00000100U /*!<Odd factor for the prescaler */
  5040. #define SPI_I2SPR_MCKOE 0x00000200U /*!<Master Clock Output Enable */
  5041. /******************************************************************************/
  5042. /* */
  5043. /* SYSCFG */
  5044. /* */
  5045. /******************************************************************************/
  5046. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5047. #define SYSCFG_MEMRMP_MEM_MODE 0x00000007U /*!< SYSCFG_Memory Remap Config */
  5048. #define SYSCFG_MEMRMP_MEM_MODE_0 0x00000001U
  5049. #define SYSCFG_MEMRMP_MEM_MODE_1 0x00000002U
  5050. #define SYSCFG_MEMRMP_MEM_MODE_2 0x00000004U
  5051. #define SYSCFG_SWP_FSMC 0x00000C00U /*!< FSMC memory mapping swap */
  5052. /****************** Bit definition for SYSCFG_PMC register ******************/
  5053. #define SYSCFG_PMC_ADC1DC2 0x00010000U /*!< Refer to AN4073 on how to use this bit */
  5054. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5055. #define SYSCFG_EXTICR1_EXTI0 0x000FU /*!<EXTI 0 configuration */
  5056. #define SYSCFG_EXTICR1_EXTI1 0x00F0U /*!<EXTI 1 configuration */
  5057. #define SYSCFG_EXTICR1_EXTI2 0x0F00U /*!<EXTI 2 configuration */
  5058. #define SYSCFG_EXTICR1_EXTI3 0xF000U /*!<EXTI 3 configuration */
  5059. /**
  5060. * @brief EXTI0 configuration
  5061. */
  5062. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  5063. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  5064. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  5065. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  5066. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  5067. #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PE[0] pin */
  5068. #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PE[0] pin */
  5069. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  5070. /**
  5071. * @brief EXTI1 configuration
  5072. */
  5073. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  5074. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  5075. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  5076. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  5077. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  5078. #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PD[1] pin */
  5079. #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PE[1] pin */
  5080. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  5081. /**
  5082. * @brief EXTI2 configuration
  5083. */
  5084. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  5085. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  5086. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  5087. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  5088. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  5089. #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PE[2] pin */
  5090. #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PE[2] pin */
  5091. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  5092. /**
  5093. * @brief EXTI3 configuration
  5094. */
  5095. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  5096. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  5097. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  5098. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  5099. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  5100. #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PE[3] pin */
  5101. #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PE[3] pin */
  5102. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  5103. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  5104. #define SYSCFG_EXTICR2_EXTI4 0x000FU /*!<EXTI 4 configuration */
  5105. #define SYSCFG_EXTICR2_EXTI5 0x00F0U /*!<EXTI 5 configuration */
  5106. #define SYSCFG_EXTICR2_EXTI6 0x0F00U /*!<EXTI 6 configuration */
  5107. #define SYSCFG_EXTICR2_EXTI7 0xF000U /*!<EXTI 7 configuration */
  5108. /**
  5109. * @brief EXTI4 configuration
  5110. */
  5111. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  5112. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  5113. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  5114. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  5115. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  5116. #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PE[4] pin */
  5117. #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PE[4] pin */
  5118. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  5119. /**
  5120. * @brief EXTI5 configuration
  5121. */
  5122. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  5123. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  5124. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  5125. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  5126. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  5127. #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PE[5] pin */
  5128. #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PE[5] pin */
  5129. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  5130. /**
  5131. * @brief EXTI6 configuration
  5132. */
  5133. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  5134. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  5135. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  5136. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  5137. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  5138. #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PE[6] pin */
  5139. #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PE[6] pin */
  5140. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  5141. /**
  5142. * @brief EXTI7 configuration
  5143. */
  5144. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  5145. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  5146. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  5147. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  5148. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  5149. #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PE[7] pin */
  5150. #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PE[7] pin */
  5151. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  5152. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  5153. #define SYSCFG_EXTICR3_EXTI8 0x000FU /*!<EXTI 8 configuration */
  5154. #define SYSCFG_EXTICR3_EXTI9 0x00F0U /*!<EXTI 9 configuration */
  5155. #define SYSCFG_EXTICR3_EXTI10 0x0F00U /*!<EXTI 10 configuration */
  5156. #define SYSCFG_EXTICR3_EXTI11 0xF000U /*!<EXTI 11 configuration */
  5157. /**
  5158. * @brief EXTI8 configuration
  5159. */
  5160. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  5161. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  5162. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  5163. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  5164. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  5165. #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PE[8] pin */
  5166. #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PE[8] pin */
  5167. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  5168. /**
  5169. * @brief EXTI9 configuration
  5170. */
  5171. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  5172. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  5173. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  5174. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  5175. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  5176. #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PE[9] pin */
  5177. #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PE[9] pin */
  5178. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  5179. /**
  5180. * @brief EXTI10 configuration
  5181. */
  5182. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  5183. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  5184. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  5185. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  5186. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  5187. #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PE[10] pin */
  5188. #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PE[10] pin */
  5189. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  5190. /**
  5191. * @brief EXTI11 configuration
  5192. */
  5193. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  5194. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  5195. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  5196. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  5197. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  5198. #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PE[11] pin */
  5199. #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PE[11] pin */
  5200. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  5201. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  5202. #define SYSCFG_EXTICR4_EXTI12 0x000FU /*!<EXTI 12 configuration */
  5203. #define SYSCFG_EXTICR4_EXTI13 0x00F0U /*!<EXTI 13 configuration */
  5204. #define SYSCFG_EXTICR4_EXTI14 0x0F00U /*!<EXTI 14 configuration */
  5205. #define SYSCFG_EXTICR4_EXTI15 0xF000U /*!<EXTI 15 configuration */
  5206. /**
  5207. * @brief EXTI12 configuration
  5208. */
  5209. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  5210. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  5211. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  5212. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  5213. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  5214. #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PE[12] pin */
  5215. #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PE[12] pin */
  5216. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  5217. /**
  5218. * @brief EXTI13 configuration
  5219. */
  5220. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  5221. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  5222. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  5223. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  5224. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  5225. #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PE[13] pin */
  5226. #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PE[13] pin */
  5227. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  5228. /**
  5229. * @brief EXTI14 configuration
  5230. */
  5231. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  5232. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  5233. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  5234. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  5235. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  5236. #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PE[14] pin */
  5237. #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PE[14] pin */
  5238. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  5239. /**
  5240. * @brief EXTI15 configuration
  5241. */
  5242. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  5243. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  5244. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  5245. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  5246. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  5247. #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */
  5248. #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */
  5249. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  5250. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  5251. #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell ready flag */
  5252. #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell power-down */
  5253. /****************** Bit definition for SYSCFG_CFGR register *****************/
  5254. #define SYSCFG_CFGR_FMPI2C1_SCL 0x00000001U /*!<FM+ drive capability for FMPI2C1_SCL pin */
  5255. #define SYSCFG_CFGR_FMPI2C1_SDA 0x00000002U /*!<FM+ drive capability for FMPI2C1_SDA pin */
  5256. /******************************************************************************/
  5257. /* */
  5258. /* TIM */
  5259. /* */
  5260. /******************************************************************************/
  5261. /******************* Bit definition for TIM_CR1 register ********************/
  5262. #define TIM_CR1_CEN 0x0001U /*!<Counter enable */
  5263. #define TIM_CR1_UDIS 0x0002U /*!<Update disable */
  5264. #define TIM_CR1_URS 0x0004U /*!<Update request source */
  5265. #define TIM_CR1_OPM 0x0008U /*!<One pulse mode */
  5266. #define TIM_CR1_DIR 0x0010U /*!<Direction */
  5267. #define TIM_CR1_CMS 0x0060U /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5268. #define TIM_CR1_CMS_0 0x0020U /*!<Bit 0 */
  5269. #define TIM_CR1_CMS_1 0x0040U /*!<Bit 1 */
  5270. #define TIM_CR1_ARPE 0x0080U /*!<Auto-reload preload enable */
  5271. #define TIM_CR1_CKD 0x0300U /*!<CKD[1:0] bits (clock division) */
  5272. #define TIM_CR1_CKD_0 0x0100U /*!<Bit 0 */
  5273. #define TIM_CR1_CKD_1 0x0200U /*!<Bit 1 */
  5274. /******************* Bit definition for TIM_CR2 register ********************/
  5275. #define TIM_CR2_CCPC 0x0001U /*!<Capture/Compare Preloaded Control */
  5276. #define TIM_CR2_CCUS 0x0004U /*!<Capture/Compare Control Update Selection */
  5277. #define TIM_CR2_CCDS 0x0008U /*!<Capture/Compare DMA Selection */
  5278. #define TIM_CR2_MMS 0x0070U /*!<MMS[2:0] bits (Master Mode Selection) */
  5279. #define TIM_CR2_MMS_0 0x0010U /*!<Bit 0 */
  5280. #define TIM_CR2_MMS_1 0x0020U /*!<Bit 1 */
  5281. #define TIM_CR2_MMS_2 0x0040U /*!<Bit 2 */
  5282. #define TIM_CR2_TI1S 0x0080U /*!<TI1 Selection */
  5283. #define TIM_CR2_OIS1 0x0100U /*!<Output Idle state 1 (OC1 output) */
  5284. #define TIM_CR2_OIS1N 0x0200U /*!<Output Idle state 1 (OC1N output) */
  5285. #define TIM_CR2_OIS2 0x0400U /*!<Output Idle state 2 (OC2 output) */
  5286. #define TIM_CR2_OIS2N 0x0800U /*!<Output Idle state 2 (OC2N output) */
  5287. #define TIM_CR2_OIS3 0x1000U /*!<Output Idle state 3 (OC3 output) */
  5288. #define TIM_CR2_OIS3N 0x2000U /*!<Output Idle state 3 (OC3N output) */
  5289. #define TIM_CR2_OIS4 0x4000U /*!<Output Idle state 4 (OC4 output) */
  5290. /******************* Bit definition for TIM_SMCR register *******************/
  5291. #define TIM_SMCR_SMS 0x0007U /*!<SMS[2:0] bits (Slave mode selection) */
  5292. #define TIM_SMCR_SMS_0 0x0001U /*!<Bit 0 */
  5293. #define TIM_SMCR_SMS_1 0x0002U /*!<Bit 1 */
  5294. #define TIM_SMCR_SMS_2 0x0004U /*!<Bit 2 */
  5295. #define TIM_SMCR_TS 0x0070U /*!<TS[2:0] bits (Trigger selection) */
  5296. #define TIM_SMCR_TS_0 0x0010U /*!<Bit 0 */
  5297. #define TIM_SMCR_TS_1 0x0020U /*!<Bit 1 */
  5298. #define TIM_SMCR_TS_2 0x0040U /*!<Bit 2 */
  5299. #define TIM_SMCR_MSM 0x0080U /*!<Master/slave mode */
  5300. #define TIM_SMCR_ETF 0x0F00U /*!<ETF[3:0] bits (External trigger filter) */
  5301. #define TIM_SMCR_ETF_0 0x0100U /*!<Bit 0 */
  5302. #define TIM_SMCR_ETF_1 0x0200U /*!<Bit 1 */
  5303. #define TIM_SMCR_ETF_2 0x0400U /*!<Bit 2 */
  5304. #define TIM_SMCR_ETF_3 0x0800U /*!<Bit 3 */
  5305. #define TIM_SMCR_ETPS 0x3000U /*!<ETPS[1:0] bits (External trigger prescaler) */
  5306. #define TIM_SMCR_ETPS_0 0x1000U /*!<Bit 0 */
  5307. #define TIM_SMCR_ETPS_1 0x2000U /*!<Bit 1 */
  5308. #define TIM_SMCR_ECE 0x4000U /*!<External clock enable */
  5309. #define TIM_SMCR_ETP 0x8000U /*!<External trigger polarity */
  5310. /******************* Bit definition for TIM_DIER register *******************/
  5311. #define TIM_DIER_UIE 0x0001U /*!<Update interrupt enable */
  5312. #define TIM_DIER_CC1IE 0x0002U /*!<Capture/Compare 1 interrupt enable */
  5313. #define TIM_DIER_CC2IE 0x0004U /*!<Capture/Compare 2 interrupt enable */
  5314. #define TIM_DIER_CC3IE 0x0008U /*!<Capture/Compare 3 interrupt enable */
  5315. #define TIM_DIER_CC4IE 0x0010U /*!<Capture/Compare 4 interrupt enable */
  5316. #define TIM_DIER_COMIE 0x0020U /*!<COM interrupt enable */
  5317. #define TIM_DIER_TIE 0x0040U /*!<Trigger interrupt enable */
  5318. #define TIM_DIER_BIE 0x0080U /*!<Break interrupt enable */
  5319. #define TIM_DIER_UDE 0x0100U /*!<Update DMA request enable */
  5320. #define TIM_DIER_CC1DE 0x0200U /*!<Capture/Compare 1 DMA request enable */
  5321. #define TIM_DIER_CC2DE 0x0400U /*!<Capture/Compare 2 DMA request enable */
  5322. #define TIM_DIER_CC3DE 0x0800U /*!<Capture/Compare 3 DMA request enable */
  5323. #define TIM_DIER_CC4DE 0x1000U /*!<Capture/Compare 4 DMA request enable */
  5324. #define TIM_DIER_COMDE 0x2000U /*!<COM DMA request enable */
  5325. #define TIM_DIER_TDE 0x4000U /*!<Trigger DMA request enable */
  5326. /******************** Bit definition for TIM_SR register ********************/
  5327. #define TIM_SR_UIF 0x0001U /*!<Update interrupt Flag */
  5328. #define TIM_SR_CC1IF 0x0002U /*!<Capture/Compare 1 interrupt Flag */
  5329. #define TIM_SR_CC2IF 0x0004U /*!<Capture/Compare 2 interrupt Flag */
  5330. #define TIM_SR_CC3IF 0x0008U /*!<Capture/Compare 3 interrupt Flag */
  5331. #define TIM_SR_CC4IF 0x0010U /*!<Capture/Compare 4 interrupt Flag */
  5332. #define TIM_SR_COMIF 0x0020U /*!<COM interrupt Flag */
  5333. #define TIM_SR_TIF 0x0040U /*!<Trigger interrupt Flag */
  5334. #define TIM_SR_BIF 0x0080U /*!<Break interrupt Flag */
  5335. #define TIM_SR_CC1OF 0x0200U /*!<Capture/Compare 1 Overcapture Flag */
  5336. #define TIM_SR_CC2OF 0x0400U /*!<Capture/Compare 2 Overcapture Flag */
  5337. #define TIM_SR_CC3OF 0x0800U /*!<Capture/Compare 3 Overcapture Flag */
  5338. #define TIM_SR_CC4OF 0x1000U /*!<Capture/Compare 4 Overcapture Flag */
  5339. /******************* Bit definition for TIM_EGR register ********************/
  5340. #define TIM_EGR_UG 0x01U /*!<Update Generation */
  5341. #define TIM_EGR_CC1G 0x02U /*!<Capture/Compare 1 Generation */
  5342. #define TIM_EGR_CC2G 0x04U /*!<Capture/Compare 2 Generation */
  5343. #define TIM_EGR_CC3G 0x08U /*!<Capture/Compare 3 Generation */
  5344. #define TIM_EGR_CC4G 0x10U /*!<Capture/Compare 4 Generation */
  5345. #define TIM_EGR_COMG 0x20U /*!<Capture/Compare Control Update Generation */
  5346. #define TIM_EGR_TG 0x40U /*!<Trigger Generation */
  5347. #define TIM_EGR_BG 0x80U /*!<Break Generation */
  5348. /****************** Bit definition for TIM_CCMR1 register *******************/
  5349. #define TIM_CCMR1_CC1S 0x0003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5350. #define TIM_CCMR1_CC1S_0 0x0001U /*!<Bit 0 */
  5351. #define TIM_CCMR1_CC1S_1 0x0002U /*!<Bit 1 */
  5352. #define TIM_CCMR1_OC1FE 0x0004U /*!<Output Compare 1 Fast enable */
  5353. #define TIM_CCMR1_OC1PE 0x0008U /*!<Output Compare 1 Preload enable */
  5354. #define TIM_CCMR1_OC1M 0x0070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5355. #define TIM_CCMR1_OC1M_0 0x0010U /*!<Bit 0 */
  5356. #define TIM_CCMR1_OC1M_1 0x0020U /*!<Bit 1 */
  5357. #define TIM_CCMR1_OC1M_2 0x0040U /*!<Bit 2 */
  5358. #define TIM_CCMR1_OC1CE 0x0080U /*!<Output Compare 1Clear Enable */
  5359. #define TIM_CCMR1_CC2S 0x0300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5360. #define TIM_CCMR1_CC2S_0 0x0100U /*!<Bit 0 */
  5361. #define TIM_CCMR1_CC2S_1 0x0200U /*!<Bit 1 */
  5362. #define TIM_CCMR1_OC2FE 0x0400U /*!<Output Compare 2 Fast enable */
  5363. #define TIM_CCMR1_OC2PE 0x0800U /*!<Output Compare 2 Preload enable */
  5364. #define TIM_CCMR1_OC2M 0x7000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5365. #define TIM_CCMR1_OC2M_0 0x1000U /*!<Bit 0 */
  5366. #define TIM_CCMR1_OC2M_1 0x2000U /*!<Bit 1 */
  5367. #define TIM_CCMR1_OC2M_2 0x4000U /*!<Bit 2 */
  5368. #define TIM_CCMR1_OC2CE 0x8000U /*!<Output Compare 2 Clear Enable */
  5369. /*----------------------------------------------------------------------------*/
  5370. #define TIM_CCMR1_IC1PSC 0x000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5371. #define TIM_CCMR1_IC1PSC_0 0x0004U /*!<Bit 0 */
  5372. #define TIM_CCMR1_IC1PSC_1 0x0008U /*!<Bit 1 */
  5373. #define TIM_CCMR1_IC1F 0x00F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5374. #define TIM_CCMR1_IC1F_0 0x0010U /*!<Bit 0 */
  5375. #define TIM_CCMR1_IC1F_1 0x0020U /*!<Bit 1 */
  5376. #define TIM_CCMR1_IC1F_2 0x0040U /*!<Bit 2 */
  5377. #define TIM_CCMR1_IC1F_3 0x0080U /*!<Bit 3 */
  5378. #define TIM_CCMR1_IC2PSC 0x0C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5379. #define TIM_CCMR1_IC2PSC_0 0x0400U /*!<Bit 0 */
  5380. #define TIM_CCMR1_IC2PSC_1 0x0800U /*!<Bit 1 */
  5381. #define TIM_CCMR1_IC2F 0xF000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5382. #define TIM_CCMR1_IC2F_0 0x1000U /*!<Bit 0 */
  5383. #define TIM_CCMR1_IC2F_1 0x2000U /*!<Bit 1 */
  5384. #define TIM_CCMR1_IC2F_2 0x4000U /*!<Bit 2 */
  5385. #define TIM_CCMR1_IC2F_3 0x8000U /*!<Bit 3 */
  5386. /****************** Bit definition for TIM_CCMR2 register *******************/
  5387. #define TIM_CCMR2_CC3S 0x0003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5388. #define TIM_CCMR2_CC3S_0 0x0001U /*!<Bit 0 */
  5389. #define TIM_CCMR2_CC3S_1 0x0002U /*!<Bit 1 */
  5390. #define TIM_CCMR2_OC3FE 0x0004U /*!<Output Compare 3 Fast enable */
  5391. #define TIM_CCMR2_OC3PE 0x0008U /*!<Output Compare 3 Preload enable */
  5392. #define TIM_CCMR2_OC3M 0x0070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5393. #define TIM_CCMR2_OC3M_0 0x0010U /*!<Bit 0 */
  5394. #define TIM_CCMR2_OC3M_1 0x0020U /*!<Bit 1 */
  5395. #define TIM_CCMR2_OC3M_2 0x0040U /*!<Bit 2 */
  5396. #define TIM_CCMR2_OC3CE 0x0080U /*!<Output Compare 3 Clear Enable */
  5397. #define TIM_CCMR2_CC4S 0x0300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5398. #define TIM_CCMR2_CC4S_0 0x0100U /*!<Bit 0 */
  5399. #define TIM_CCMR2_CC4S_1 0x0200U /*!<Bit 1 */
  5400. #define TIM_CCMR2_OC4FE 0x0400U /*!<Output Compare 4 Fast enable */
  5401. #define TIM_CCMR2_OC4PE 0x0800U /*!<Output Compare 4 Preload enable */
  5402. #define TIM_CCMR2_OC4M 0x7000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5403. #define TIM_CCMR2_OC4M_0 0x1000U /*!<Bit 0 */
  5404. #define TIM_CCMR2_OC4M_1 0x2000U /*!<Bit 1 */
  5405. #define TIM_CCMR2_OC4M_2 0x4000U /*!<Bit 2 */
  5406. #define TIM_CCMR2_OC4CE 0x8000U /*!<Output Compare 4 Clear Enable */
  5407. /*----------------------------------------------------------------------------*/
  5408. #define TIM_CCMR2_IC3PSC 0x000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5409. #define TIM_CCMR2_IC3PSC_0 0x0004U /*!<Bit 0 */
  5410. #define TIM_CCMR2_IC3PSC_1 0x0008U /*!<Bit 1 */
  5411. #define TIM_CCMR2_IC3F 0x00F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5412. #define TIM_CCMR2_IC3F_0 0x0010U /*!<Bit 0 */
  5413. #define TIM_CCMR2_IC3F_1 0x0020U /*!<Bit 1 */
  5414. #define TIM_CCMR2_IC3F_2 0x0040U /*!<Bit 2 */
  5415. #define TIM_CCMR2_IC3F_3 0x0080U /*!<Bit 3 */
  5416. #define TIM_CCMR2_IC4PSC 0x0C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5417. #define TIM_CCMR2_IC4PSC_0 0x0400U /*!<Bit 0 */
  5418. #define TIM_CCMR2_IC4PSC_1 0x0800U /*!<Bit 1 */
  5419. #define TIM_CCMR2_IC4F 0xF000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5420. #define TIM_CCMR2_IC4F_0 0x1000U /*!<Bit 0 */
  5421. #define TIM_CCMR2_IC4F_1 0x2000U /*!<Bit 1 */
  5422. #define TIM_CCMR2_IC4F_2 0x4000U /*!<Bit 2 */
  5423. #define TIM_CCMR2_IC4F_3 0x8000U /*!<Bit 3 */
  5424. /******************* Bit definition for TIM_CCER register *******************/
  5425. #define TIM_CCER_CC1E 0x0001U /*!<Capture/Compare 1 output enable */
  5426. #define TIM_CCER_CC1P 0x0002U /*!<Capture/Compare 1 output Polarity */
  5427. #define TIM_CCER_CC1NE 0x0004U /*!<Capture/Compare 1 Complementary output enable */
  5428. #define TIM_CCER_CC1NP 0x0008U /*!<Capture/Compare 1 Complementary output Polarity */
  5429. #define TIM_CCER_CC2E 0x0010U /*!<Capture/Compare 2 output enable */
  5430. #define TIM_CCER_CC2P 0x0020U /*!<Capture/Compare 2 output Polarity */
  5431. #define TIM_CCER_CC2NE 0x0040U /*!<Capture/Compare 2 Complementary output enable */
  5432. #define TIM_CCER_CC2NP 0x0080U /*!<Capture/Compare 2 Complementary output Polarity */
  5433. #define TIM_CCER_CC3E 0x0100U /*!<Capture/Compare 3 output enable */
  5434. #define TIM_CCER_CC3P 0x0200U /*!<Capture/Compare 3 output Polarity */
  5435. #define TIM_CCER_CC3NE 0x0400U /*!<Capture/Compare 3 Complementary output enable */
  5436. #define TIM_CCER_CC3NP 0x0800U /*!<Capture/Compare 3 Complementary output Polarity */
  5437. #define TIM_CCER_CC4E 0x1000U /*!<Capture/Compare 4 output enable */
  5438. #define TIM_CCER_CC4P 0x2000U /*!<Capture/Compare 4 output Polarity */
  5439. #define TIM_CCER_CC4NP 0x8000U /*!<Capture/Compare 4 Complementary output Polarity */
  5440. /******************* Bit definition for TIM_CNT register ********************/
  5441. #define TIM_CNT_CNT 0xFFFFU /*!<Counter Value */
  5442. /******************* Bit definition for TIM_PSC register ********************/
  5443. #define TIM_PSC_PSC 0xFFFFU /*!<Prescaler Value */
  5444. /******************* Bit definition for TIM_ARR register ********************/
  5445. #define TIM_ARR_ARR 0xFFFFU /*!<actual auto-reload Value */
  5446. /******************* Bit definition for TIM_RCR register ********************/
  5447. #define TIM_RCR_REP 0xFFU /*!<Repetition Counter Value */
  5448. /******************* Bit definition for TIM_CCR1 register *******************/
  5449. #define TIM_CCR1_CCR1 0xFFFFU /*!<Capture/Compare 1 Value */
  5450. /******************* Bit definition for TIM_CCR2 register *******************/
  5451. #define TIM_CCR2_CCR2 0xFFFFU /*!<Capture/Compare 2 Value */
  5452. /******************* Bit definition for TIM_CCR3 register *******************/
  5453. #define TIM_CCR3_CCR3 0xFFFFU /*!<Capture/Compare 3 Value */
  5454. /******************* Bit definition for TIM_CCR4 register *******************/
  5455. #define TIM_CCR4_CCR4 0xFFFFU /*!<Capture/Compare 4 Value */
  5456. /******************* Bit definition for TIM_BDTR register *******************/
  5457. #define TIM_BDTR_DTG 0x00FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  5458. #define TIM_BDTR_DTG_0 0x0001U /*!<Bit 0 */
  5459. #define TIM_BDTR_DTG_1 0x0002U /*!<Bit 1 */
  5460. #define TIM_BDTR_DTG_2 0x0004U /*!<Bit 2 */
  5461. #define TIM_BDTR_DTG_3 0x0008U /*!<Bit 3 */
  5462. #define TIM_BDTR_DTG_4 0x0010U /*!<Bit 4 */
  5463. #define TIM_BDTR_DTG_5 0x0020U /*!<Bit 5 */
  5464. #define TIM_BDTR_DTG_6 0x0040U /*!<Bit 6 */
  5465. #define TIM_BDTR_DTG_7 0x0080U /*!<Bit 7 */
  5466. #define TIM_BDTR_LOCK 0x0300U /*!<LOCK[1:0] bits (Lock Configuration) */
  5467. #define TIM_BDTR_LOCK_0 0x0100U /*!<Bit 0 */
  5468. #define TIM_BDTR_LOCK_1 0x0200U /*!<Bit 1 */
  5469. #define TIM_BDTR_OSSI 0x0400U /*!<Off-State Selection for Idle mode */
  5470. #define TIM_BDTR_OSSR 0x0800U /*!<Off-State Selection for Run mode */
  5471. #define TIM_BDTR_BKE 0x1000U /*!<Break enable */
  5472. #define TIM_BDTR_BKP 0x2000U /*!<Break Polarity */
  5473. #define TIM_BDTR_AOE 0x4000U /*!<Automatic Output enable */
  5474. #define TIM_BDTR_MOE 0x8000U /*!<Main Output enable */
  5475. /******************* Bit definition for TIM_DCR register ********************/
  5476. #define TIM_DCR_DBA 0x001FU /*!<DBA[4:0] bits (DMA Base Address) */
  5477. #define TIM_DCR_DBA_0 0x0001U /*!<Bit 0 */
  5478. #define TIM_DCR_DBA_1 0x0002U /*!<Bit 1 */
  5479. #define TIM_DCR_DBA_2 0x0004U /*!<Bit 2 */
  5480. #define TIM_DCR_DBA_3 0x0008U /*!<Bit 3 */
  5481. #define TIM_DCR_DBA_4 0x0010U /*!<Bit 4 */
  5482. #define TIM_DCR_DBL 0x1F00U /*!<DBL[4:0] bits (DMA Burst Length) */
  5483. #define TIM_DCR_DBL_0 0x0100U /*!<Bit 0 */
  5484. #define TIM_DCR_DBL_1 0x0200U /*!<Bit 1 */
  5485. #define TIM_DCR_DBL_2 0x0400U /*!<Bit 2 */
  5486. #define TIM_DCR_DBL_3 0x0800U /*!<Bit 3 */
  5487. #define TIM_DCR_DBL_4 0x1000U /*!<Bit 4 */
  5488. /******************* Bit definition for TIM_DMAR register *******************/
  5489. #define TIM_DMAR_DMAB 0xFFFFU /*!<DMA register for burst accesses */
  5490. /******************* Bit definition for TIM_OR register *********************/
  5491. #define TIM_OR_TI4_RMP 0x00C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  5492. #define TIM_OR_TI4_RMP_0 0x0040U /*!<Bit 0 */
  5493. #define TIM_OR_TI4_RMP_1 0x0080U /*!<Bit 1 */
  5494. #define TIM_OR_ITR1_RMP 0x0C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  5495. #define TIM_OR_ITR1_RMP_0 0x0400U /*!<Bit 0 */
  5496. #define TIM_OR_ITR1_RMP_1 0x0800U /*!<Bit 1 */
  5497. /******************************************************************************/
  5498. /* */
  5499. /* Universal Synchronous Asynchronous Receiver Transmitter */
  5500. /* */
  5501. /******************************************************************************/
  5502. /******************* Bit definition for USART_SR register *******************/
  5503. #define USART_SR_PE 0x0001U /*!<Parity Error */
  5504. #define USART_SR_FE 0x0002U /*!<Framing Error */
  5505. #define USART_SR_NE 0x0004U /*!<Noise Error Flag */
  5506. #define USART_SR_ORE 0x0008U /*!<OverRun Error */
  5507. #define USART_SR_IDLE 0x0010U /*!<IDLE line detected */
  5508. #define USART_SR_RXNE 0x0020U /*!<Read Data Register Not Empty */
  5509. #define USART_SR_TC 0x0040U /*!<Transmission Complete */
  5510. #define USART_SR_TXE 0x0080U /*!<Transmit Data Register Empty */
  5511. #define USART_SR_LBD 0x0100U /*!<LIN Break Detection Flag */
  5512. #define USART_SR_CTS 0x0200U /*!<CTS Flag */
  5513. /******************* Bit definition for USART_DR register *******************/
  5514. #define USART_DR_DR 0x01FFU /*!<Data value */
  5515. /****************** Bit definition for USART_BRR register *******************/
  5516. #define USART_BRR_DIV_Fraction 0x000FU /*!<Fraction of USARTDIV */
  5517. #define USART_BRR_DIV_Mantissa 0xFFF0U /*!<Mantissa of USARTDIV */
  5518. /****************** Bit definition for USART_CR1 register *******************/
  5519. #define USART_CR1_SBK 0x0001U /*!<Send Break */
  5520. #define USART_CR1_RWU 0x0002U /*!<Receiver wakeup */
  5521. #define USART_CR1_RE 0x0004U /*!<Receiver Enable */
  5522. #define USART_CR1_TE 0x0008U /*!<Transmitter Enable */
  5523. #define USART_CR1_IDLEIE 0x0010U /*!<IDLE Interrupt Enable */
  5524. #define USART_CR1_RXNEIE 0x0020U /*!<RXNE Interrupt Enable */
  5525. #define USART_CR1_TCIE 0x0040U /*!<Transmission Complete Interrupt Enable */
  5526. #define USART_CR1_TXEIE 0x0080U /*!<PE Interrupt Enable */
  5527. #define USART_CR1_PEIE 0x0100U /*!<PE Interrupt Enable */
  5528. #define USART_CR1_PS 0x0200U /*!<Parity Selection */
  5529. #define USART_CR1_PCE 0x0400U /*!<Parity Control Enable */
  5530. #define USART_CR1_WAKE 0x0800U /*!<Wakeup method */
  5531. #define USART_CR1_M 0x1000U /*!<Word length */
  5532. #define USART_CR1_UE 0x2000U /*!<USART Enable */
  5533. #define USART_CR1_OVER8 0x8000U /*!<USART Oversampling by 8 enable */
  5534. /****************** Bit definition for USART_CR2 register *******************/
  5535. #define USART_CR2_ADD 0x000FU /*!<Address of the USART node */
  5536. #define USART_CR2_LBDL 0x0020U /*!<LIN Break Detection Length */
  5537. #define USART_CR2_LBDIE 0x0040U /*!<LIN Break Detection Interrupt Enable */
  5538. #define USART_CR2_LBCL 0x0100U /*!<Last Bit Clock pulse */
  5539. #define USART_CR2_CPHA 0x0200U /*!<Clock Phase */
  5540. #define USART_CR2_CPOL 0x0400U /*!<Clock Polarity */
  5541. #define USART_CR2_CLKEN 0x0800U /*!<Clock Enable */
  5542. #define USART_CR2_STOP 0x3000U /*!<STOP[1:0] bits (STOP bits) */
  5543. #define USART_CR2_STOP_0 0x1000U /*!<Bit 0 */
  5544. #define USART_CR2_STOP_1 0x2000U /*!<Bit 1 */
  5545. #define USART_CR2_LINEN 0x4000U /*!<LIN mode enable */
  5546. /****************** Bit definition for USART_CR3 register *******************/
  5547. #define USART_CR3_EIE 0x0001U /*!<Error Interrupt Enable */
  5548. #define USART_CR3_IREN 0x0002U /*!<IrDA mode Enable */
  5549. #define USART_CR3_IRLP 0x0004U /*!<IrDA Low-Power */
  5550. #define USART_CR3_HDSEL 0x0008U /*!<Half-Duplex Selection */
  5551. #define USART_CR3_NACK 0x0010U /*!<Smartcard NACK enable */
  5552. #define USART_CR3_SCEN 0x0020U /*!<Smartcard mode enable */
  5553. #define USART_CR3_DMAR 0x0040U /*!<DMA Enable Receiver */
  5554. #define USART_CR3_DMAT 0x0080U /*!<DMA Enable Transmitter */
  5555. #define USART_CR3_RTSE 0x0100U /*!<RTS Enable */
  5556. #define USART_CR3_CTSE 0x0200U /*!<CTS Enable */
  5557. #define USART_CR3_CTSIE 0x0400U /*!<CTS Interrupt Enable */
  5558. #define USART_CR3_ONEBIT 0x0800U /*!<USART One bit method enable */
  5559. /****************** Bit definition for USART_GTPR register ******************/
  5560. #define USART_GTPR_PSC 0x00FFU /*!<PSC[7:0] bits (Prescaler value) */
  5561. #define USART_GTPR_PSC_0 0x0001U /*!<Bit 0 */
  5562. #define USART_GTPR_PSC_1 0x0002U /*!<Bit 1 */
  5563. #define USART_GTPR_PSC_2 0x0004U /*!<Bit 2 */
  5564. #define USART_GTPR_PSC_3 0x0008U /*!<Bit 3 */
  5565. #define USART_GTPR_PSC_4 0x0010U /*!<Bit 4 */
  5566. #define USART_GTPR_PSC_5 0x0020U /*!<Bit 5 */
  5567. #define USART_GTPR_PSC_6 0x0040U /*!<Bit 6 */
  5568. #define USART_GTPR_PSC_7 0x0080U /*!<Bit 7 */
  5569. #define USART_GTPR_GT 0xFF00U /*!<Guard time value */
  5570. /******************************************************************************/
  5571. /* */
  5572. /* Window WATCHDOG */
  5573. /* */
  5574. /******************************************************************************/
  5575. /******************* Bit definition for WWDG_CR register ********************/
  5576. #define WWDG_CR_T 0x7FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  5577. #define WWDG_CR_T_0 0x01U /*!<Bit 0 */
  5578. #define WWDG_CR_T_1 0x02U /*!<Bit 1 */
  5579. #define WWDG_CR_T_2 0x04U /*!<Bit 2 */
  5580. #define WWDG_CR_T_3 0x08U /*!<Bit 3 */
  5581. #define WWDG_CR_T_4 0x10U /*!<Bit 4 */
  5582. #define WWDG_CR_T_5 0x20U /*!<Bit 5 */
  5583. #define WWDG_CR_T_6 0x40U /*!<Bit 6 */
  5584. /* Legacy defines */
  5585. #define WWDG_CR_T0 WWDG_CR_T_0
  5586. #define WWDG_CR_T1 WWDG_CR_T_1
  5587. #define WWDG_CR_T2 WWDG_CR_T_2
  5588. #define WWDG_CR_T3 WWDG_CR_T_3
  5589. #define WWDG_CR_T4 WWDG_CR_T_4
  5590. #define WWDG_CR_T5 WWDG_CR_T_5
  5591. #define WWDG_CR_T6 WWDG_CR_T_6
  5592. #define WWDG_CR_WDGA 0x80U /*!<Activation bit */
  5593. /******************* Bit definition for WWDG_CFR register *******************/
  5594. #define WWDG_CFR_W 0x007FU /*!<W[6:0] bits (7-bit window value) */
  5595. #define WWDG_CFR_W_0 0x0001U /*!<Bit 0 */
  5596. #define WWDG_CFR_W_1 0x0002U /*!<Bit 1 */
  5597. #define WWDG_CFR_W_2 0x0004U /*!<Bit 2 */
  5598. #define WWDG_CFR_W_3 0x0008U /*!<Bit 3 */
  5599. #define WWDG_CFR_W_4 0x0010U /*!<Bit 4 */
  5600. #define WWDG_CFR_W_5 0x0020U /*!<Bit 5 */
  5601. #define WWDG_CFR_W_6 0x0040U /*!<Bit 6 */
  5602. /* Legacy defines */
  5603. #define WWDG_CFR_W0 WWDG_CFR_W_0
  5604. #define WWDG_CFR_W1 WWDG_CFR_W_1
  5605. #define WWDG_CFR_W2 WWDG_CFR_W_2
  5606. #define WWDG_CFR_W3 WWDG_CFR_W_3
  5607. #define WWDG_CFR_W4 WWDG_CFR_W_4
  5608. #define WWDG_CFR_W5 WWDG_CFR_W_5
  5609. #define WWDG_CFR_W6 WWDG_CFR_W_6
  5610. #define WWDG_CFR_WDGTB 0x0180U /*!<WDGTB[1:0] bits (Timer Base) */
  5611. #define WWDG_CFR_WDGTB_0 0x0080U /*!<Bit 0 */
  5612. #define WWDG_CFR_WDGTB_1 0x0100U /*!<Bit 1 */
  5613. /* Legacy defines */
  5614. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  5615. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  5616. #define WWDG_CFR_EWI 0x0200U /*!<Early Wakeup Interrupt */
  5617. /******************* Bit definition for WWDG_SR register ********************/
  5618. #define WWDG_SR_EWIF 0x01U /*!<Early Wakeup Interrupt Flag */
  5619. /******************************************************************************/
  5620. /* */
  5621. /* DBG */
  5622. /* */
  5623. /******************************************************************************/
  5624. /******************** Bit definition for DBGMCU_IDCODE register *************/
  5625. #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
  5626. #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
  5627. /******************** Bit definition for DBGMCU_CR register *****************/
  5628. #define DBGMCU_CR_DBG_SLEEP 0x00000001U
  5629. #define DBGMCU_CR_DBG_STOP 0x00000002U
  5630. #define DBGMCU_CR_DBG_STANDBY 0x00000004U
  5631. #define DBGMCU_CR_TRACE_IOEN 0x00000020U
  5632. #define DBGMCU_CR_TRACE_MODE 0x000000C0U
  5633. #define DBGMCU_CR_TRACE_MODE_0 0x00000040U/*!<Bit 0 */
  5634. #define DBGMCU_CR_TRACE_MODE_1 0x00000080U/*!<Bit 1 */
  5635. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  5636. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
  5637. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
  5638. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
  5639. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
  5640. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
  5641. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
  5642. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
  5643. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
  5644. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
  5645. #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
  5646. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
  5647. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
  5648. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
  5649. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
  5650. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
  5651. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
  5652. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
  5653. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  5654. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
  5655. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
  5656. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
  5657. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
  5658. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
  5659. /******************************************************************************/
  5660. /* */
  5661. /* USB_OTG */
  5662. /* */
  5663. /******************************************************************************/
  5664. /******************** Bit definition for USB_OTG_GOTGCTL register ***********/
  5665. #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */
  5666. #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */
  5667. #define USB_OTG_GOTGCTL_VBVALOEN 0x00000004U /*!< VBUS valid override enable */
  5668. #define USB_OTG_GOTGCTL_VBVALOVAL 0x00000008U /*!< VBUS valid override value */
  5669. #define USB_OTG_GOTGCTL_AVALOEN 0x00000010U /*!< A-peripheral session valid override enable */
  5670. #define USB_OTG_GOTGCTL_AVALOVAL 0x00000020U /*!< A-peripheral session valid override value */
  5671. #define USB_OTG_GOTGCTL_BVALOEN 0x00000040U /*!< B-peripheral session valid override enable */
  5672. #define USB_OTG_GOTGCTL_BVALOVAL 0x00000080U /*!< B-peripheral session valid override value */
  5673. #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host set HNP enable */
  5674. #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */
  5675. #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */
  5676. #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */
  5677. #define USB_OTG_GOTGCTL_EHEN 0x00001000U /*!< Embedded host enable */
  5678. #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */
  5679. #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */
  5680. #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */
  5681. #define USB_OTG_GOTGCTL_BSESVLD 0x00080000U /*!< B-session valid */
  5682. #define USB_OTG_GOTGCTL_OTGVER 0x00100000U /*!< OTG version */
  5683. /******************** Bit definition for USB_OTG_HCFG register **************/
  5684. #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */
  5685. #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */
  5686. #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */
  5687. #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */
  5688. /******************** Bit definition for USB_OTG_DCFG register **************/
  5689. #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */
  5690. #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */
  5691. #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */
  5692. #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */
  5693. #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */
  5694. #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */
  5695. #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */
  5696. #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */
  5697. #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */
  5698. #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */
  5699. #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */
  5700. #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */
  5701. #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */
  5702. #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */
  5703. #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */
  5704. #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */
  5705. #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */
  5706. #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */
  5707. /******************** Bit definition for USB_OTG_PCGCR register *************/
  5708. #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */
  5709. #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */
  5710. #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */
  5711. /******************** Bit definition for USB_OTG_GOTGINT register ***********/
  5712. #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */
  5713. #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */
  5714. #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */
  5715. #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */
  5716. #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */
  5717. #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */
  5718. #define USB_OTG_GOTGINT_IDCHNG 0x00100000U /*!< Change in ID pin input value */
  5719. /******************** Bit definition for USB_OTG_DCTL register **************/
  5720. #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */
  5721. #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */
  5722. #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */
  5723. #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */
  5724. #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */
  5725. #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */
  5726. #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */
  5727. #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */
  5728. #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */
  5729. #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */
  5730. #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */
  5731. #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */
  5732. #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */
  5733. /******************** Bit definition for USB_OTG_HFIR register **************/
  5734. #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */
  5735. /******************** Bit definition for USB_OTG_HFNUM register *************/
  5736. #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */
  5737. #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */
  5738. /******************** Bit definition for USB_OTG_DSTS register **************/
  5739. #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */
  5740. #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */
  5741. #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */
  5742. #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */
  5743. #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */
  5744. #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */
  5745. /******************** Bit definition for USB_OTG_GAHBCFG register ***********/
  5746. #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */
  5747. #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */
  5748. #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */
  5749. #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */
  5750. #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */
  5751. #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */
  5752. #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */
  5753. #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */
  5754. #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */
  5755. /******************** Bit definition for USB_OTG_GUSBCFG register ***********/
  5756. #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */
  5757. #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */
  5758. #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */
  5759. #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */
  5760. #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  5761. #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */
  5762. #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */
  5763. #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */
  5764. #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */
  5765. #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */
  5766. #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */
  5767. #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */
  5768. #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */
  5769. #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */
  5770. #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */
  5771. #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */
  5772. #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */
  5773. #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */
  5774. #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */
  5775. #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */
  5776. #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */
  5777. #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */
  5778. #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */
  5779. #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */
  5780. #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */
  5781. /******************** Bit definition for USB_OTG_GRSTCTL register ***********/
  5782. #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */
  5783. #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */
  5784. #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */
  5785. #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */
  5786. #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */
  5787. #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */
  5788. #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */
  5789. #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */
  5790. #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */
  5791. #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */
  5792. #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */
  5793. #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */
  5794. #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */
  5795. /******************** Bit definition for USB_OTG_DIEPMSK register ***********/
  5796. #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  5797. #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  5798. #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  5799. #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  5800. #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  5801. #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  5802. #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */
  5803. #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */
  5804. /******************** Bit definition for USB_OTG_HPTXSTS register ***********/
  5805. #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */
  5806. #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */
  5807. #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */
  5808. #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */
  5809. #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */
  5810. #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */
  5811. #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */
  5812. #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */
  5813. #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */
  5814. #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */
  5815. #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */
  5816. #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */
  5817. #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */
  5818. #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */
  5819. #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */
  5820. #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */
  5821. #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */
  5822. #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */
  5823. #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */
  5824. /******************** Bit definition for USB_OTG_HAINT register *************/
  5825. #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */
  5826. /******************** Bit definition for USB_OTG_DOEPMSK register ***********/
  5827. #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  5828. #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  5829. #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */
  5830. #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */
  5831. #define USB_OTG_DOEPMSK_OTEPSPRM 0x00000020U /*!< Status Phase Received mask */
  5832. #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */
  5833. #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */
  5834. #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */
  5835. /******************** Bit definition for USB_OTG_GINTSTS register ***********/
  5836. #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */
  5837. #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */
  5838. #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */
  5839. #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */
  5840. #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */
  5841. #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */
  5842. #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */
  5843. #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */
  5844. #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */
  5845. #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */
  5846. #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */
  5847. #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */
  5848. #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */
  5849. #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */
  5850. #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */
  5851. #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */
  5852. #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */
  5853. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */
  5854. #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */
  5855. #define USB_OTG_GINTSTS_RSTDET 0x00800000U /*!< Reset detected interrupt */
  5856. #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */
  5857. #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */
  5858. #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */
  5859. #define USB_OTG_GINTSTS_LPMINT 0x08000000U /*!< LPM interrupt */
  5860. #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */
  5861. #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */
  5862. #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */
  5863. #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */
  5864. /******************** Bit definition for USB_OTG_GINTMSK register ***********/
  5865. #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */
  5866. #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */
  5867. #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */
  5868. #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */
  5869. #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */
  5870. #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */
  5871. #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */
  5872. #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */
  5873. #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */
  5874. #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */
  5875. #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */
  5876. #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */
  5877. #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */
  5878. #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */
  5879. #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */
  5880. #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */
  5881. #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */
  5882. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */
  5883. #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */
  5884. #define USB_OTG_GINTMSK_RSTDETM 0x00800000U /*!< Reset detected interrupt mask */
  5885. #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */
  5886. #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */
  5887. #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */
  5888. #define USB_OTG_GINTMSK_LPMINTM 0x08000000U /*!< LPM interrupt Mask */
  5889. #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */
  5890. #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */
  5891. #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */
  5892. #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */
  5893. /******************** Bit definition for USB_OTG_DAINT register *************/
  5894. #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */
  5895. #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */
  5896. /******************** Bit definition for USB_OTG_HAINTMSK register **********/
  5897. #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */
  5898. /******************** Bit definition for USB_OTG_GRXSTSP register ***********/
  5899. #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */
  5900. #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */
  5901. #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */
  5902. #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */
  5903. /******************** Bit definition for USB_OTG_DAINTMSK register **********/
  5904. #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */
  5905. #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */
  5906. /******************** Bit definition for OTG register ***********************/
  5907. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  5908. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  5909. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  5910. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  5911. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  5912. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  5913. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  5914. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  5915. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  5916. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  5917. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  5918. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  5919. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  5920. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  5921. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  5922. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  5923. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  5924. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  5925. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  5926. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  5927. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  5928. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  5929. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  5930. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  5931. /******************** Bit definition for OTG register ***********************/
  5932. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  5933. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  5934. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  5935. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  5936. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  5937. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  5938. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  5939. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  5940. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  5941. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  5942. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  5943. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  5944. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  5945. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  5946. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  5947. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  5948. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  5949. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  5950. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  5951. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  5952. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  5953. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  5954. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  5955. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  5956. /******************** Bit definition for USB_OTG_GRXFSIZ register ***********/
  5957. #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */
  5958. /******************** Bit definition for USB_OTG_DVBUSDIS register **********/
  5959. #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */
  5960. /******************** Bit definition for OTG register ***********************/
  5961. #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */
  5962. #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */
  5963. #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */
  5964. #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */
  5965. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********/
  5966. #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */
  5967. /******************** Bit definition for USB_OTG_GNPTXSTS register **********/
  5968. #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */
  5969. #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */
  5970. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */
  5971. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */
  5972. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */
  5973. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */
  5974. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */
  5975. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */
  5976. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */
  5977. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */
  5978. #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */
  5979. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */
  5980. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */
  5981. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */
  5982. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */
  5983. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */
  5984. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */
  5985. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */
  5986. /******************** Bit definition for USB_OTG_DTHRCTL register ***********/
  5987. #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */
  5988. #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */
  5989. #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */
  5990. #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */
  5991. #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */
  5992. #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */
  5993. #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */
  5994. #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */
  5995. #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */
  5996. #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */
  5997. #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */
  5998. #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */
  5999. #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */
  6000. #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */
  6001. #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */
  6002. #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */
  6003. #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */
  6004. #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */
  6005. #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */
  6006. #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */
  6007. #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */
  6008. #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */
  6009. #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */
  6010. #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */
  6011. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********/
  6012. #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */
  6013. /******************** Bit definition for USB_OTG_DEACHINT register **********/
  6014. #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */
  6015. #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */
  6016. /******************** Bit definition for USB_OTG_GCCFG register *************/
  6017. #define USB_OTG_GCCFG_DCDET 0x00000001U /*!< Data contact detection (DCD) status */
  6018. #define USB_OTG_GCCFG_PDET 0x00000002U /*!< Primary detection (PD) status */
  6019. #define USB_OTG_GCCFG_SDET 0x00000004U /*!< Secondary detection (SD) status */
  6020. #define USB_OTG_GCCFG_PS2DET 0x00000008U /*!< DM pull-up detection status */
  6021. #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */
  6022. #define USB_OTG_GCCFG_BCDEN 0x00020000U /*!< Battery charging detector (BCD) enable */
  6023. #define USB_OTG_GCCFG_DCDEN 0x00040000U /*!< Data contact detection (DCD) mode enable*/
  6024. #define USB_OTG_GCCFG_PDEN 0x00080000U /*!< Primary detection (PD) mode enable*/
  6025. #define USB_OTG_GCCFG_SDEN 0x00100000U /*!< Secondary detection (SD) mode enable */
  6026. #define USB_OTG_GCCFG_VBDEN 0x00200000U /*!< USB VBUS Detection Enable */
  6027. /******************** Bit definition for USB_OTG_DEACHINTMSK register *******/
  6028. #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */
  6029. #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */
  6030. /******************** Bit definition for USB_OTG_CID register ***************/
  6031. #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */
  6032. /******************** Bit definition for USB_OTG_GLPMCFG register ***********/
  6033. #define USB_OTG_GLPMCFG_LPMEN 0x00000001U /*!< LPM support enable */
  6034. #define USB_OTG_GLPMCFG_LPMACK 0x00000002U /*!< LPM Token acknowledge enable */
  6035. #define USB_OTG_GLPMCFG_BESL 0x0000003CU /*!< BESL value received with last ACKed LPM Token */
  6036. #define USB_OTG_GLPMCFG_REMWAKE 0x00000040U /*!< bRemoteWake value received with last ACKed LPM Token */
  6037. #define USB_OTG_GLPMCFG_L1SSEN 0x00000080U /*!< L1 shallow sleep enable */
  6038. #define USB_OTG_GLPMCFG_BESLTHRS 0x00000F00U /*!< BESL threshold */
  6039. #define USB_OTG_GLPMCFG_L1DSEN 0x00001000U /*!< L1 deep sleep enable */
  6040. #define USB_OTG_GLPMCFG_LPMRSP 0x00006000U /*!< LPM response */
  6041. #define USB_OTG_GLPMCFG_SLPSTS 0x00008000U /*!< Port sleep status */
  6042. #define USB_OTG_GLPMCFG_L1RSMOK 0x00010000U /*!< Sleep State Resume OK */
  6043. #define USB_OTG_GLPMCFG_LPMCHIDX 0x001E0000U /*!< LPM Channel Index */
  6044. #define USB_OTG_GLPMCFG_LPMRCNT 0x00E00000U /*!< LPM retry count */
  6045. #define USB_OTG_GLPMCFG_SNDLPM 0x01000000U /*!< Send LPM transaction */
  6046. #define USB_OTG_GLPMCFG_LPMRCNTSTS 0x0E000000U /*!< LPM retry count status */
  6047. #define USB_OTG_GLPMCFG_ENBESL 0x10000000U /*!< Enable best effort service latency */
  6048. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ******/
  6049. #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  6050. #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  6051. #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  6052. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  6053. #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  6054. #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  6055. #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */
  6056. #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  6057. #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  6058. /******************** Bit definition for USB_OTG_HPRT register **************/
  6059. #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */
  6060. #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */
  6061. #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */
  6062. #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */
  6063. #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */
  6064. #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */
  6065. #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */
  6066. #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */
  6067. #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */
  6068. #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */
  6069. #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */
  6070. #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */
  6071. #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */
  6072. #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */
  6073. #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */
  6074. #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */
  6075. #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */
  6076. #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */
  6077. #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */
  6078. #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */
  6079. #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */
  6080. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ******/
  6081. #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  6082. #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  6083. #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */
  6084. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  6085. #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  6086. #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  6087. #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */
  6088. #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  6089. #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */
  6090. #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  6091. #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */
  6092. /******************** Bit definition for USB_OTG_HPTXFSIZ register **********/
  6093. #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */
  6094. #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */
  6095. /******************** Bit definition for USB_OTG_DIEPCTL register ***********/
  6096. #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */
  6097. #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  6098. #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */
  6099. #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  6100. #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  6101. #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  6102. #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  6103. #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */
  6104. #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */
  6105. #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */
  6106. #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */
  6107. #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */
  6108. #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */
  6109. #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  6110. #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */
  6111. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  6112. #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  6113. #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  6114. #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  6115. /******************** Bit definition for USB_OTG_HCCHAR register ************/
  6116. #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */
  6117. #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */
  6118. #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */
  6119. #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */
  6120. #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */
  6121. #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */
  6122. #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */
  6123. #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */
  6124. #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */
  6125. #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */
  6126. #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */
  6127. #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */
  6128. #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */
  6129. #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */
  6130. #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */
  6131. #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */
  6132. #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */
  6133. #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */
  6134. #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */
  6135. #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */
  6136. #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */
  6137. #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */
  6138. #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */
  6139. #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */
  6140. #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */
  6141. /******************** Bit definition for USB_OTG_HCSPLT register ************/
  6142. #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */
  6143. #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */
  6144. #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */
  6145. #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */
  6146. #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */
  6147. #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */
  6148. #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */
  6149. #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */
  6150. #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */
  6151. #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */
  6152. #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */
  6153. #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */
  6154. #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */
  6155. #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */
  6156. #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */
  6157. #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */
  6158. #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */
  6159. #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */
  6160. #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */
  6161. #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */
  6162. #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */
  6163. /******************** Bit definition for USB_OTG_HCINT register *************/
  6164. #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */
  6165. #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */
  6166. #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */
  6167. #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */
  6168. #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */
  6169. #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */
  6170. #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */
  6171. #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */
  6172. #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */
  6173. #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */
  6174. #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */
  6175. /******************** Bit definition for USB_OTG_DIEPINT register ***********/
  6176. #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  6177. #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  6178. #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */
  6179. #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */
  6180. #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */
  6181. #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */
  6182. #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */
  6183. #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */
  6184. #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */
  6185. #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */
  6186. #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */
  6187. /******************** Bit definition for USB_OTG_HCINTMSK register **********/
  6188. #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */
  6189. #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */
  6190. #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */
  6191. #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */
  6192. #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */
  6193. #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */
  6194. #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */
  6195. #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */
  6196. #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */
  6197. #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */
  6198. #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */
  6199. /******************** Bit definition for USB_OTG_DIEPTSIZ register **********/
  6200. #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  6201. #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  6202. #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */
  6203. /******************** Bit definition for USB_OTG_HCTSIZ register ************/
  6204. #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  6205. #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  6206. #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */
  6207. #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */
  6208. #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */
  6209. #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */
  6210. /******************** Bit definition for USB_OTG_DIEPDMA register ***********/
  6211. #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  6212. /******************** Bit definition for USB_OTG_HCDMA register *************/
  6213. #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  6214. /******************** Bit definition for USB_OTG_DTXFSTS register ***********/
  6215. #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space available */
  6216. /******************** Bit definition for USB_OTG_DIEPTXF register ***********/
  6217. #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */
  6218. #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */
  6219. /******************** Bit definition for USB_OTG_DOEPCTL register ***********/
  6220. #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */
  6221. #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  6222. #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  6223. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  6224. #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  6225. #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  6226. #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  6227. #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  6228. #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */
  6229. #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */
  6230. #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  6231. #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */
  6232. #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  6233. #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  6234. /******************** Bit definition for USB_OTG_DOEPINT register ***********/
  6235. #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  6236. #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  6237. #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */
  6238. #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */
  6239. #define USB_OTG_DOEPINT_OTEPSPR 0x00000020U /*!< Status Phase Received For Control Write */
  6240. #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */
  6241. #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */
  6242. /******************** Bit definition for USB_OTG_DOEPTSIZ register **********/
  6243. #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  6244. #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  6245. #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */
  6246. #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */
  6247. #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */
  6248. /******************** Bit definition for PCGCCTL register *******************/
  6249. #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */
  6250. #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */
  6251. #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */
  6252. /**
  6253. * @}
  6254. */
  6255. /**
  6256. * @}
  6257. */
  6258. /** @addtogroup Exported_macros
  6259. * @{
  6260. */
  6261. /******************************* ADC Instances ********************************/
  6262. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6263. /******************************* CAN Instances ********************************/
  6264. #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
  6265. ((INSTANCE) == CAN2))
  6266. /****************************** DFSDM Instances *******************************/
  6267. #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
  6268. ((INSTANCE) == DFSDM1_Filter1))
  6269. #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
  6270. ((INSTANCE) == DFSDM1_Channel1) || \
  6271. ((INSTANCE) == DFSDM1_Channel2) || \
  6272. ((INSTANCE) == DFSDM1_Channel3))
  6273. /******************************* CRC Instances ********************************/
  6274. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6275. /******************************** DMA Instances *******************************/
  6276. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  6277. ((INSTANCE) == DMA1_Stream1) || \
  6278. ((INSTANCE) == DMA1_Stream2) || \
  6279. ((INSTANCE) == DMA1_Stream3) || \
  6280. ((INSTANCE) == DMA1_Stream4) || \
  6281. ((INSTANCE) == DMA1_Stream5) || \
  6282. ((INSTANCE) == DMA1_Stream6) || \
  6283. ((INSTANCE) == DMA1_Stream7) || \
  6284. ((INSTANCE) == DMA2_Stream0) || \
  6285. ((INSTANCE) == DMA2_Stream1) || \
  6286. ((INSTANCE) == DMA2_Stream2) || \
  6287. ((INSTANCE) == DMA2_Stream3) || \
  6288. ((INSTANCE) == DMA2_Stream4) || \
  6289. ((INSTANCE) == DMA2_Stream5) || \
  6290. ((INSTANCE) == DMA2_Stream6) || \
  6291. ((INSTANCE) == DMA2_Stream7))
  6292. /******************************* GPIO Instances *******************************/
  6293. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6294. ((INSTANCE) == GPIOB) || \
  6295. ((INSTANCE) == GPIOC) || \
  6296. ((INSTANCE) == GPIOD) || \
  6297. ((INSTANCE) == GPIOE) || \
  6298. ((INSTANCE) == GPIOF) || \
  6299. ((INSTANCE) == GPIOG) || \
  6300. ((INSTANCE) == GPIOH))
  6301. /******************************** I2C Instances *******************************/
  6302. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6303. ((INSTANCE) == I2C2) || \
  6304. ((INSTANCE) == I2C3))
  6305. /******************************** I2S Instances *******************************/
  6306. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6307. ((INSTANCE) == SPI2) || \
  6308. ((INSTANCE) == SPI3) || \
  6309. ((INSTANCE) == SPI4) || \
  6310. ((INSTANCE) == SPI5))
  6311. /*************************** I2S Extended Instances ***************************/
  6312. #define IS_I2S_ALL_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
  6313. ((INSTANCE) == SPI3) || \
  6314. ((INSTANCE) == I2S2ext) || \
  6315. ((INSTANCE) == I2S3ext))
  6316. /******************************* RNG Instances ********************************/
  6317. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  6318. /****************************** RTC Instances *********************************/
  6319. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6320. /******************************** SPI Instances *******************************/
  6321. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6322. ((INSTANCE) == SPI2) || \
  6323. ((INSTANCE) == SPI3) || \
  6324. ((INSTANCE) == SPI4) || \
  6325. ((INSTANCE) == SPI5))
  6326. /*************************** SPI Extended Instances ***************************/
  6327. #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
  6328. ((INSTANCE) == SPI2) || \
  6329. ((INSTANCE) == SPI3) || \
  6330. ((INSTANCE) == SPI4) || \
  6331. ((INSTANCE) == SPI5) || \
  6332. ((INSTANCE) == I2S2ext) || \
  6333. ((INSTANCE) == I2S3ext))
  6334. /****************** TIM Instances : All supported instances *******************/
  6335. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6336. ((INSTANCE) == TIM2) || \
  6337. ((INSTANCE) == TIM3) || \
  6338. ((INSTANCE) == TIM4) || \
  6339. ((INSTANCE) == TIM5) || \
  6340. ((INSTANCE) == TIM6) || \
  6341. ((INSTANCE) == TIM7) || \
  6342. ((INSTANCE) == TIM8) || \
  6343. ((INSTANCE) == TIM9) || \
  6344. ((INSTANCE) == TIM10) || \
  6345. ((INSTANCE) == TIM11) || \
  6346. ((INSTANCE) == TIM12) || \
  6347. ((INSTANCE) == TIM13) || \
  6348. ((INSTANCE) == TIM14))
  6349. /************* TIM Instances : at least 1 capture/compare channel *************/
  6350. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6351. ((INSTANCE) == TIM2) || \
  6352. ((INSTANCE) == TIM3) || \
  6353. ((INSTANCE) == TIM4) || \
  6354. ((INSTANCE) == TIM5) || \
  6355. ((INSTANCE) == TIM8) || \
  6356. ((INSTANCE) == TIM9) || \
  6357. ((INSTANCE) == TIM10) || \
  6358. ((INSTANCE) == TIM11) || \
  6359. ((INSTANCE) == TIM12) || \
  6360. ((INSTANCE) == TIM13) || \
  6361. ((INSTANCE) == TIM14))
  6362. /************ TIM Instances : at least 2 capture/compare channels *************/
  6363. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6364. ((INSTANCE) == TIM2) || \
  6365. ((INSTANCE) == TIM3) || \
  6366. ((INSTANCE) == TIM4) || \
  6367. ((INSTANCE) == TIM5) || \
  6368. ((INSTANCE) == TIM8) || \
  6369. ((INSTANCE) == TIM9) || \
  6370. ((INSTANCE) == TIM12))
  6371. /************ TIM Instances : at least 3 capture/compare channels *************/
  6372. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6373. ((INSTANCE) == TIM2) || \
  6374. ((INSTANCE) == TIM3) || \
  6375. ((INSTANCE) == TIM4) || \
  6376. ((INSTANCE) == TIM5) || \
  6377. ((INSTANCE) == TIM8))
  6378. /************ TIM Instances : at least 4 capture/compare channels *************/
  6379. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6380. ((INSTANCE) == TIM2) || \
  6381. ((INSTANCE) == TIM3) || \
  6382. ((INSTANCE) == TIM4) || \
  6383. ((INSTANCE) == TIM5) || \
  6384. ((INSTANCE) == TIM8))
  6385. /******************** TIM Instances : Advanced-control timers *****************/
  6386. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6387. ((INSTANCE) == TIM8))
  6388. /******************* TIM Instances : Timer input XOR function *****************/
  6389. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6390. ((INSTANCE) == TIM2) || \
  6391. ((INSTANCE) == TIM3) || \
  6392. ((INSTANCE) == TIM4) || \
  6393. ((INSTANCE) == TIM5) || \
  6394. ((INSTANCE) == TIM8))
  6395. /****************** TIM Instances : DMA requests generation (UDE) *************/
  6396. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6397. ((INSTANCE) == TIM2) || \
  6398. ((INSTANCE) == TIM3) || \
  6399. ((INSTANCE) == TIM4) || \
  6400. ((INSTANCE) == TIM5) || \
  6401. ((INSTANCE) == TIM6) || \
  6402. ((INSTANCE) == TIM7) || \
  6403. ((INSTANCE) == TIM8))
  6404. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  6405. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6406. ((INSTANCE) == TIM2) || \
  6407. ((INSTANCE) == TIM3) || \
  6408. ((INSTANCE) == TIM4) || \
  6409. ((INSTANCE) == TIM5) || \
  6410. ((INSTANCE) == TIM8))
  6411. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  6412. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6413. ((INSTANCE) == TIM2) || \
  6414. ((INSTANCE) == TIM3) || \
  6415. ((INSTANCE) == TIM4) || \
  6416. ((INSTANCE) == TIM5) || \
  6417. ((INSTANCE) == TIM8))
  6418. /******************** TIM Instances : DMA burst feature ***********************/
  6419. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6420. ((INSTANCE) == TIM2) || \
  6421. ((INSTANCE) == TIM3) || \
  6422. ((INSTANCE) == TIM4) || \
  6423. ((INSTANCE) == TIM5) || \
  6424. ((INSTANCE) == TIM8))
  6425. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  6426. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6427. ((INSTANCE) == TIM2) || \
  6428. ((INSTANCE) == TIM3) || \
  6429. ((INSTANCE) == TIM4) || \
  6430. ((INSTANCE) == TIM5) || \
  6431. ((INSTANCE) == TIM6) || \
  6432. ((INSTANCE) == TIM7) || \
  6433. ((INSTANCE) == TIM8) || \
  6434. ((INSTANCE) == TIM9) || \
  6435. ((INSTANCE) == TIM12))
  6436. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  6437. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6438. ((INSTANCE) == TIM2) || \
  6439. ((INSTANCE) == TIM3) || \
  6440. ((INSTANCE) == TIM4) || \
  6441. ((INSTANCE) == TIM5) || \
  6442. ((INSTANCE) == TIM8) || \
  6443. ((INSTANCE) == TIM9) || \
  6444. ((INSTANCE) == TIM12))
  6445. /********************** TIM Instances : 32 bit Counter ************************/
  6446. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  6447. ((INSTANCE) == TIM5))
  6448. /***************** TIM Instances : external trigger input available ************/
  6449. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6450. ((INSTANCE) == TIM2) || \
  6451. ((INSTANCE) == TIM3) || \
  6452. ((INSTANCE) == TIM4) || \
  6453. ((INSTANCE) == TIM5) || \
  6454. ((INSTANCE) == TIM8))
  6455. /****************** TIM Instances : remapping capability **********************/
  6456. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  6457. ((INSTANCE) == TIM5) || \
  6458. ((INSTANCE) == TIM11))
  6459. /******************* TIM Instances : output(s) available **********************/
  6460. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6461. ((((INSTANCE) == TIM1) && \
  6462. (((CHANNEL) == TIM_CHANNEL_1) || \
  6463. ((CHANNEL) == TIM_CHANNEL_2) || \
  6464. ((CHANNEL) == TIM_CHANNEL_3) || \
  6465. ((CHANNEL) == TIM_CHANNEL_4))) \
  6466. || \
  6467. (((INSTANCE) == TIM2) && \
  6468. (((CHANNEL) == TIM_CHANNEL_1) || \
  6469. ((CHANNEL) == TIM_CHANNEL_2) || \
  6470. ((CHANNEL) == TIM_CHANNEL_3) || \
  6471. ((CHANNEL) == TIM_CHANNEL_4))) \
  6472. || \
  6473. (((INSTANCE) == TIM3) && \
  6474. (((CHANNEL) == TIM_CHANNEL_1) || \
  6475. ((CHANNEL) == TIM_CHANNEL_2) || \
  6476. ((CHANNEL) == TIM_CHANNEL_3) || \
  6477. ((CHANNEL) == TIM_CHANNEL_4))) \
  6478. || \
  6479. (((INSTANCE) == TIM4) && \
  6480. (((CHANNEL) == TIM_CHANNEL_1) || \
  6481. ((CHANNEL) == TIM_CHANNEL_2) || \
  6482. ((CHANNEL) == TIM_CHANNEL_3) || \
  6483. ((CHANNEL) == TIM_CHANNEL_4))) \
  6484. || \
  6485. (((INSTANCE) == TIM5) && \
  6486. (((CHANNEL) == TIM_CHANNEL_1) || \
  6487. ((CHANNEL) == TIM_CHANNEL_2) || \
  6488. ((CHANNEL) == TIM_CHANNEL_3) || \
  6489. ((CHANNEL) == TIM_CHANNEL_4))) \
  6490. || \
  6491. (((INSTANCE) == TIM8) && \
  6492. (((CHANNEL) == TIM_CHANNEL_1) || \
  6493. ((CHANNEL) == TIM_CHANNEL_2) || \
  6494. ((CHANNEL) == TIM_CHANNEL_3) || \
  6495. ((CHANNEL) == TIM_CHANNEL_4))) \
  6496. || \
  6497. (((INSTANCE) == TIM9) && \
  6498. (((CHANNEL) == TIM_CHANNEL_1) || \
  6499. ((CHANNEL) == TIM_CHANNEL_2))) \
  6500. || \
  6501. (((INSTANCE) == TIM10) && \
  6502. (((CHANNEL) == TIM_CHANNEL_1))) \
  6503. || \
  6504. (((INSTANCE) == TIM11) && \
  6505. (((CHANNEL) == TIM_CHANNEL_1))) \
  6506. || \
  6507. (((INSTANCE) == TIM12) && \
  6508. (((CHANNEL) == TIM_CHANNEL_1) || \
  6509. ((CHANNEL) == TIM_CHANNEL_2))) \
  6510. || \
  6511. (((INSTANCE) == TIM13) && \
  6512. (((CHANNEL) == TIM_CHANNEL_1))) \
  6513. || \
  6514. (((INSTANCE) == TIM14) && \
  6515. (((CHANNEL) == TIM_CHANNEL_1))))
  6516. /************ TIM Instances : complementary output(s) available ***************/
  6517. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6518. ((((INSTANCE) == TIM1) && \
  6519. (((CHANNEL) == TIM_CHANNEL_1) || \
  6520. ((CHANNEL) == TIM_CHANNEL_2) || \
  6521. ((CHANNEL) == TIM_CHANNEL_3))) \
  6522. || \
  6523. (((INSTANCE) == TIM8) && \
  6524. (((CHANNEL) == TIM_CHANNEL_1) || \
  6525. ((CHANNEL) == TIM_CHANNEL_2) || \
  6526. ((CHANNEL) == TIM_CHANNEL_3))))
  6527. /******************** USART Instances : Synchronous mode **********************/
  6528. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6529. ((INSTANCE) == USART2) || \
  6530. ((INSTANCE) == USART3) || \
  6531. ((INSTANCE) == USART6))
  6532. /******************** UART Instances : Asynchronous mode **********************/
  6533. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6534. ((INSTANCE) == USART2) || \
  6535. ((INSTANCE) == USART3) || \
  6536. ((INSTANCE) == USART6))
  6537. /****************** UART Instances : Hardware Flow control ********************/
  6538. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6539. ((INSTANCE) == USART2) || \
  6540. ((INSTANCE) == USART3) || \
  6541. ((INSTANCE) == USART6))
  6542. /********************* UART Instances : Smart card mode ***********************/
  6543. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6544. ((INSTANCE) == USART2) || \
  6545. ((INSTANCE) == USART3) || \
  6546. ((INSTANCE) == USART6))
  6547. /*********************** UART Instances : IRDA mode ***************************/
  6548. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6549. ((INSTANCE) == USART2) || \
  6550. ((INSTANCE) == USART3) || \
  6551. ((INSTANCE) == USART6))
  6552. /*********************** PCD Instances ****************************************/
  6553. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  6554. /*********************** HCD Instances ****************************************/
  6555. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  6556. /****************************** IWDG Instances ********************************/
  6557. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6558. /****************************** WWDG Instances ********************************/
  6559. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6560. /****************************** QSPI Instances ********************************/
  6561. #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
  6562. /***************************** FMPI2C Instances *******************************/
  6563. #define IS_FMPI2C_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == FMPI2C1)
  6564. /****************************** SDIO Instances ********************************/
  6565. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  6566. /****************************** USB Instances ********************************/
  6567. #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
  6568. /****************************** USB Exported Constants ************************/
  6569. #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 12U
  6570. #define USB_OTG_FS_MAX_IN_ENDPOINTS 6U /* Including EP0 */
  6571. #define USB_OTG_FS_MAX_OUT_ENDPOINTS 6U /* Including EP0 */
  6572. #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */
  6573. /**
  6574. * @}
  6575. */
  6576. /**
  6577. * @}
  6578. */
  6579. /**
  6580. * @}
  6581. */
  6582. #ifdef __cplusplus
  6583. }
  6584. #endif /* __cplusplus */
  6585. #endif /* __STM32F412Zx_H */
  6586. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/