You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 

4831 lines
312 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32f411xe.h
  4. * @author MCD Application Team
  5. * @version V2.5.1
  6. * @date 28-June-2016
  7. * @brief CMSIS STM32F411xExx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - peripherals registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32f411xe
  47. * @{
  48. */
  49. #ifndef __STM32F411xE_H
  50. #define __STM32F411xE_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  59. */
  60. #define __CM4_REV 0x0001U /*!< Core revision r0p1 */
  61. #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */
  62. #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  63. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  64. #define __FPU_PRESENT 1U /*!< FPU present */
  65. /**
  66. * @}
  67. */
  68. /** @addtogroup Peripheral_interrupt_number_definition
  69. * @{
  70. */
  71. /**
  72. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  73. * in @ref Library_configuration_section
  74. */
  75. typedef enum
  76. {
  77. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  78. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  79. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  80. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  81. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  82. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  83. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  84. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  85. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  86. /****** STM32 specific Interrupt Numbers **********************************************************************/
  87. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  88. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  89. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  90. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  91. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  92. RCC_IRQn = 5, /*!< RCC global Interrupt */
  93. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  94. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  95. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  96. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  97. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  98. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  99. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  100. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  101. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  102. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  103. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  104. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  105. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  106. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  107. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  108. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  109. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  110. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  111. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  112. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  113. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  114. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  115. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  116. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  117. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  118. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  119. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  120. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  121. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  122. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  123. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  124. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  125. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  126. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  127. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  128. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  129. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  130. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  131. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  132. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  133. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  134. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  135. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  136. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  137. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  138. USART6_IRQn = 71, /*!< USART6 global interrupt */
  139. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  140. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  141. FPU_IRQn = 81, /*!< FPU global interrupt */
  142. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  143. SPI5_IRQn = 85 /*!< SPI5 global Interrupt */
  144. } IRQn_Type;
  145. /**
  146. * @}
  147. */
  148. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  149. #include "system_stm32f4xx.h"
  150. #include <stdint.h>
  151. /** @addtogroup Peripheral_registers_structures
  152. * @{
  153. */
  154. /**
  155. * @brief Analog to Digital Converter
  156. */
  157. typedef struct
  158. {
  159. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  160. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  161. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  162. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  163. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  164. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  165. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  166. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  167. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  168. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  169. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  170. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  171. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  172. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  173. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  174. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  175. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  176. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  177. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  178. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  179. } ADC_TypeDef;
  180. typedef struct
  181. {
  182. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  183. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  184. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  185. AND triple modes, Address offset: ADC1 base address + 0x308 */
  186. } ADC_Common_TypeDef;
  187. /**
  188. * @brief CRC calculation unit
  189. */
  190. typedef struct
  191. {
  192. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  193. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  194. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  195. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  196. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  197. } CRC_TypeDef;
  198. /**
  199. * @brief Debug MCU
  200. */
  201. typedef struct
  202. {
  203. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  204. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  205. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  206. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  207. }DBGMCU_TypeDef;
  208. /**
  209. * @brief DMA Controller
  210. */
  211. typedef struct
  212. {
  213. __IO uint32_t CR; /*!< DMA stream x configuration register */
  214. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  215. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  216. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  217. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  218. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  219. } DMA_Stream_TypeDef;
  220. typedef struct
  221. {
  222. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  223. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  224. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  225. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  226. } DMA_TypeDef;
  227. /**
  228. * @brief External Interrupt/Event Controller
  229. */
  230. typedef struct
  231. {
  232. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  233. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  234. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  235. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  236. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  237. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  238. } EXTI_TypeDef;
  239. /**
  240. * @brief FLASH Registers
  241. */
  242. typedef struct
  243. {
  244. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  245. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  246. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  247. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  248. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  249. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  250. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  251. } FLASH_TypeDef;
  252. /**
  253. * @brief General Purpose I/O
  254. */
  255. typedef struct
  256. {
  257. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  258. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  259. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  260. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  261. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  262. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  263. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  264. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  265. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  266. } GPIO_TypeDef;
  267. /**
  268. * @brief System configuration controller
  269. */
  270. typedef struct
  271. {
  272. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  273. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  274. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  275. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  276. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  277. } SYSCFG_TypeDef;
  278. /**
  279. * @brief Inter-integrated Circuit Interface
  280. */
  281. typedef struct
  282. {
  283. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  284. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  285. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  286. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  287. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  288. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  289. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  290. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  291. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  292. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  293. } I2C_TypeDef;
  294. /**
  295. * @brief Independent WATCHDOG
  296. */
  297. typedef struct
  298. {
  299. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  300. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  301. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  302. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  303. } IWDG_TypeDef;
  304. /**
  305. * @brief Power Control
  306. */
  307. typedef struct
  308. {
  309. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  310. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  311. } PWR_TypeDef;
  312. /**
  313. * @brief Reset and Clock Control
  314. */
  315. typedef struct
  316. {
  317. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  318. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  319. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  320. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  321. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  322. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  323. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  324. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  325. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  326. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  327. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  328. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  329. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  330. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  331. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  332. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  333. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  334. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  335. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  336. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  337. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  338. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  339. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  340. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  341. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  342. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  343. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  344. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  345. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  346. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  347. uint32_t RESERVED7[1]; /*!< Reserved, 0x88 */
  348. __IO uint32_t DCKCFGR; /*!< RCC DCKCFGR configuration register, Address offset: 0x8C */
  349. } RCC_TypeDef;
  350. /**
  351. * @brief Real-Time Clock
  352. */
  353. typedef struct
  354. {
  355. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  356. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  357. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  358. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  359. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  360. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  361. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  362. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  363. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  364. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  365. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  366. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  367. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  368. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  369. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  370. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  371. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  372. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  373. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  374. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  375. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  376. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  377. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  378. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  379. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  380. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  381. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  382. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  383. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  384. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  385. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  386. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  387. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  388. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  389. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  390. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  391. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  392. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  393. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  394. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  395. } RTC_TypeDef;
  396. /**
  397. * @brief SD host Interface
  398. */
  399. typedef struct
  400. {
  401. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  402. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  403. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  404. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  405. __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  406. __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  407. __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  408. __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  409. __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  410. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  411. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  412. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  413. __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  414. __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  415. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  416. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  417. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  418. __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  419. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  420. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  421. } SDIO_TypeDef;
  422. /**
  423. * @brief Serial Peripheral Interface
  424. */
  425. typedef struct
  426. {
  427. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  428. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  429. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  430. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  431. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  432. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  433. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  434. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  435. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  436. } SPI_TypeDef;
  437. /**
  438. * @brief TIM
  439. */
  440. typedef struct
  441. {
  442. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  443. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  444. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  445. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  446. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  447. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  448. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  449. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  450. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  451. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  452. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  453. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  454. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  455. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  456. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  457. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  458. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  459. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  460. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  461. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  462. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  463. } TIM_TypeDef;
  464. /**
  465. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  466. */
  467. typedef struct
  468. {
  469. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  470. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  471. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  472. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  473. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  474. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  475. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  476. } USART_TypeDef;
  477. /**
  478. * @brief Window WATCHDOG
  479. */
  480. typedef struct
  481. {
  482. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  483. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  484. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  485. } WWDG_TypeDef;
  486. /**
  487. * @brief __USB_OTG_Core_register
  488. */
  489. typedef struct
  490. {
  491. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register Address offset : 0x00 */
  492. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register Address offset : 0x04 */
  493. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register Address offset : 0x08 */
  494. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register Address offset : 0x0C */
  495. __IO uint32_t GRSTCTL; /*!< Core Reset Register Address offset : 0x10 */
  496. __IO uint32_t GINTSTS; /*!< Core Interrupt Register Address offset : 0x14 */
  497. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register Address offset : 0x18 */
  498. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register Address offset : 0x1C */
  499. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register Address offset : 0x20 */
  500. __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register Address offset : 0x24 */
  501. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register Address offset : 0x28 */
  502. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg Address offset : 0x2C */
  503. uint32_t Reserved30[2]; /* Reserved Address offset : 0x30 */
  504. __IO uint32_t GCCFG; /*!< General Purpose IO Register Address offset : 0x38 */
  505. __IO uint32_t CID; /*!< User ID Register Address offset : 0x3C */
  506. uint32_t Reserved40[48]; /*!< Reserved Address offset : 0x40-0xFF */
  507. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg Address offset : 0x100 */
  508. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  509. }
  510. USB_OTG_GlobalTypeDef;
  511. /**
  512. * @brief __device_Registers
  513. */
  514. typedef struct
  515. {
  516. __IO uint32_t DCFG; /*!< dev Configuration Register Address offset : 0x800 */
  517. __IO uint32_t DCTL; /*!< dev Control Register Address offset : 0x804 */
  518. __IO uint32_t DSTS; /*!< dev Status Register (RO) Address offset : 0x808 */
  519. uint32_t Reserved0C; /*!< Reserved Address offset : 0x80C */
  520. __IO uint32_t DIEPMSK; /* !< dev IN Endpoint Mask Address offset : 0x810 */
  521. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask Address offset : 0x814 */
  522. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg Address offset : 0x818 */
  523. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask Address offset : 0x81C */
  524. uint32_t Reserved20; /*!< Reserved Address offset : 0x820 */
  525. uint32_t Reserved9; /*!< Reserved Address offset : 0x824 */
  526. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register Address offset : 0x828 */
  527. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register Address offset : 0x82C */
  528. __IO uint32_t DTHRCTL; /*!< dev thr Address offset : 0x830 */
  529. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk Address offset : 0x834 */
  530. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt Address offset : 0x838 */
  531. __IO uint32_t DEACHMSK; /*!< dedicated EP msk Address offset : 0x83C */
  532. uint32_t Reserved40; /*!< dedicated EP mask Address offset : 0x840 */
  533. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask Address offset : 0x844 */
  534. uint32_t Reserved44[15]; /*!< Reserved Address offset : 0x844-0x87C */
  535. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk Address offset : 0x884 */
  536. }
  537. USB_OTG_DeviceTypeDef;
  538. /**
  539. * @brief __IN_Endpoint-Specific_Register
  540. */
  541. typedef struct
  542. {
  543. __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  544. uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h */
  545. __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  546. uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch */
  547. __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  548. __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  549. __IO uint32_t DTXFSTS; /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  550. uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  551. }
  552. USB_OTG_INEndpointTypeDef;
  553. /**
  554. * @brief __OUT_Endpoint-Specific_Registers
  555. */
  556. typedef struct
  557. {
  558. __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
  559. uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
  560. __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
  561. uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
  562. __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
  563. __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
  564. uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
  565. }
  566. USB_OTG_OUTEndpointTypeDef;
  567. /**
  568. * @brief __Host_Mode_Register_Structures
  569. */
  570. typedef struct
  571. {
  572. __IO uint32_t HCFG; /* Host Configuration Register 400h*/
  573. __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
  574. __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
  575. uint32_t Reserved40C; /* Reserved 40Ch*/
  576. __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
  577. __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
  578. __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
  579. }
  580. USB_OTG_HostTypeDef;
  581. /**
  582. * @brief __Host_Channel_Specific_Registers
  583. */
  584. typedef struct
  585. {
  586. __IO uint32_t HCCHAR;
  587. __IO uint32_t HCSPLT;
  588. __IO uint32_t HCINT;
  589. __IO uint32_t HCINTMSK;
  590. __IO uint32_t HCTSIZ;
  591. __IO uint32_t HCDMA;
  592. uint32_t Reserved[2];
  593. }
  594. USB_OTG_HostChannelTypeDef;
  595. /**
  596. * @brief Peripheral_memory_map
  597. */
  598. #define FLASH_BASE 0x08000000U /*!< FLASH(up to 1 MB) base address in the alias region */
  599. #define SRAM1_BASE 0x20000000U /*!< SRAM1(128 KB) base address in the alias region */
  600. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  601. #define BKPSRAM_BASE 0x40024000U /*!< Backup SRAM(4 KB) base address in the alias region */
  602. #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(128 KB) base address in the bit-band region */
  603. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  604. #define BKPSRAM_BB_BASE 0x42480000U /*!< Backup SRAM(4 KB) base address in the bit-band region */
  605. #define FLASH_END 0x0807FFFFU /*!< FLASH end address */
  606. /* Legacy defines */
  607. #define SRAM_BASE SRAM1_BASE
  608. #define SRAM_BB_BASE SRAM1_BB_BASE
  609. /*!< Peripheral memory map */
  610. #define APB1PERIPH_BASE PERIPH_BASE
  611. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  612. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  613. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  614. /*!< APB1 peripherals */
  615. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  616. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  617. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  618. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  619. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  620. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  621. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  622. #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400U)
  623. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  624. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  625. #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000U)
  626. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  627. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  628. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  629. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  630. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  631. /*!< APB2 peripherals */
  632. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  633. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  634. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  635. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  636. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  637. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00U)
  638. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  639. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
  640. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  641. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  642. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  643. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  644. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  645. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
  646. /*!< AHB1 peripherals */
  647. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  648. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  649. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  650. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  651. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  652. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  653. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  654. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  655. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  656. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  657. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  658. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  659. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  660. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  661. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  662. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  663. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  664. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  665. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  666. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  667. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  668. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  669. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  670. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  671. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  672. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  673. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  674. /* Debug MCU registers base address */
  675. #define DBGMCU_BASE 0xE0042000U
  676. /*!< USB registers base address */
  677. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  678. #define USB_OTG_GLOBAL_BASE 0x000U
  679. #define USB_OTG_DEVICE_BASE 0x800U
  680. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  681. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  682. #define USB_OTG_EP_REG_SIZE 0x20U
  683. #define USB_OTG_HOST_BASE 0x400U
  684. #define USB_OTG_HOST_PORT_BASE 0x440U
  685. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  686. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  687. #define USB_OTG_PCGCCTL_BASE 0xE00U
  688. #define USB_OTG_FIFO_BASE 0x1000U
  689. #define USB_OTG_FIFO_SIZE 0x1000U
  690. /**
  691. * @}
  692. */
  693. /** @addtogroup Peripheral_declaration
  694. * @{
  695. */
  696. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  697. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  698. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  699. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  700. #define RTC ((RTC_TypeDef *) RTC_BASE)
  701. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  702. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  703. #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
  704. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  705. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  706. #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
  707. #define USART2 ((USART_TypeDef *) USART2_BASE)
  708. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  709. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  710. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  711. #define PWR ((PWR_TypeDef *) PWR_BASE)
  712. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  713. #define USART1 ((USART_TypeDef *) USART1_BASE)
  714. #define USART6 ((USART_TypeDef *) USART6_BASE)
  715. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  716. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  717. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  718. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  719. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  720. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  721. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  722. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  723. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  724. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  725. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  726. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  727. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  728. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  729. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  730. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  731. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  732. #define CRC ((CRC_TypeDef *) CRC_BASE)
  733. #define RCC ((RCC_TypeDef *) RCC_BASE)
  734. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  735. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  736. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  737. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  738. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  739. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  740. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  741. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  742. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  743. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  744. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  745. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  746. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  747. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  748. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  749. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  750. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  751. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  752. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  753. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  754. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  755. /**
  756. * @}
  757. */
  758. /** @addtogroup Exported_constants
  759. * @{
  760. */
  761. /** @addtogroup Peripheral_Registers_Bits_Definition
  762. * @{
  763. */
  764. /******************************************************************************/
  765. /* Peripheral Registers_Bits_Definition */
  766. /******************************************************************************/
  767. /******************************************************************************/
  768. /* */
  769. /* Analog to Digital Converter */
  770. /* */
  771. /******************************************************************************/
  772. /******************** Bit definition for ADC_SR register ********************/
  773. #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */
  774. #define ADC_SR_EOC 0x00000002U /*!<End of conversion */
  775. #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */
  776. #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */
  777. #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */
  778. #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */
  779. /******************* Bit definition for ADC_CR1 register ********************/
  780. #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  781. #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */
  782. #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */
  783. #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */
  784. #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */
  785. #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */
  786. #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */
  787. #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */
  788. #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */
  789. #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */
  790. #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */
  791. #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */
  792. #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */
  793. #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */
  794. #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  795. #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */
  796. #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */
  797. #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */
  798. #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */
  799. #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */
  800. #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */
  801. #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */
  802. #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */
  803. #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */
  804. /******************* Bit definition for ADC_CR2 register ********************/
  805. #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */
  806. #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */
  807. #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */
  808. #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */
  809. #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */
  810. #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */
  811. #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  812. #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */
  813. #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */
  814. #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */
  815. #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */
  816. #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  817. #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */
  818. #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */
  819. #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */
  820. #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  821. #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */
  822. #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */
  823. #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */
  824. #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */
  825. #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  826. #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */
  827. #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */
  828. #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */
  829. /****************** Bit definition for ADC_SMPR1 register *******************/
  830. #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  831. #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */
  832. #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */
  833. #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */
  834. #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  835. #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */
  836. #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */
  837. #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */
  838. #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  839. #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */
  840. #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */
  841. #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */
  842. #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  843. #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */
  844. #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */
  845. #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */
  846. #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  847. #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */
  848. #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */
  849. #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */
  850. #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  851. #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */
  852. #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */
  853. #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */
  854. #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  855. #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */
  856. #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */
  857. #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */
  858. #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  859. #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */
  860. #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */
  861. #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */
  862. #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  863. #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */
  864. #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */
  865. #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */
  866. /****************** Bit definition for ADC_SMPR2 register *******************/
  867. #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  868. #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */
  869. #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */
  870. #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */
  871. #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  872. #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */
  873. #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */
  874. #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */
  875. #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  876. #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */
  877. #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */
  878. #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */
  879. #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  880. #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */
  881. #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */
  882. #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */
  883. #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  884. #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */
  885. #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */
  886. #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */
  887. #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  888. #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */
  889. #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */
  890. #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */
  891. #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  892. #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */
  893. #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */
  894. #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */
  895. #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  896. #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */
  897. #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */
  898. #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */
  899. #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  900. #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */
  901. #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */
  902. #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */
  903. #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  904. #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */
  905. #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */
  906. #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */
  907. /****************** Bit definition for ADC_JOFR1 register *******************/
  908. #define ADC_JOFR1_JOFFSET1 0x0FFFU /*!<Data offset for injected channel 1 */
  909. /****************** Bit definition for ADC_JOFR2 register *******************/
  910. #define ADC_JOFR2_JOFFSET2 0x0FFFU /*!<Data offset for injected channel 2 */
  911. /****************** Bit definition for ADC_JOFR3 register *******************/
  912. #define ADC_JOFR3_JOFFSET3 0x0FFFU /*!<Data offset for injected channel 3 */
  913. /****************** Bit definition for ADC_JOFR4 register *******************/
  914. #define ADC_JOFR4_JOFFSET4 0x0FFFU /*!<Data offset for injected channel 4 */
  915. /******************* Bit definition for ADC_HTR register ********************/
  916. #define ADC_HTR_HT 0x0FFFU /*!<Analog watchdog high threshold */
  917. /******************* Bit definition for ADC_LTR register ********************/
  918. #define ADC_LTR_LT 0x0FFFU /*!<Analog watchdog low threshold */
  919. /******************* Bit definition for ADC_SQR1 register *******************/
  920. #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  921. #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */
  922. #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */
  923. #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */
  924. #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */
  925. #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */
  926. #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  927. #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */
  928. #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */
  929. #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */
  930. #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */
  931. #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */
  932. #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  933. #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */
  934. #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */
  935. #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */
  936. #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */
  937. #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */
  938. #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  939. #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */
  940. #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */
  941. #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */
  942. #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */
  943. #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */
  944. #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */
  945. #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */
  946. #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */
  947. #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */
  948. #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */
  949. /******************* Bit definition for ADC_SQR2 register *******************/
  950. #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  951. #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */
  952. #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */
  953. #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */
  954. #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */
  955. #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */
  956. #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  957. #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */
  958. #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */
  959. #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */
  960. #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */
  961. #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */
  962. #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  963. #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */
  964. #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */
  965. #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */
  966. #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */
  967. #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */
  968. #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  969. #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */
  970. #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */
  971. #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */
  972. #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */
  973. #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */
  974. #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  975. #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */
  976. #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */
  977. #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */
  978. #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */
  979. #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */
  980. #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  981. #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */
  982. #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */
  983. #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */
  984. #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */
  985. #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */
  986. /******************* Bit definition for ADC_SQR3 register *******************/
  987. #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  988. #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */
  989. #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */
  990. #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */
  991. #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */
  992. #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */
  993. #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  994. #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */
  995. #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */
  996. #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */
  997. #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */
  998. #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */
  999. #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1000. #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */
  1001. #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */
  1002. #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */
  1003. #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */
  1004. #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */
  1005. #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1006. #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */
  1007. #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */
  1008. #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */
  1009. #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */
  1010. #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */
  1011. #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1012. #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */
  1013. #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */
  1014. #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */
  1015. #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */
  1016. #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */
  1017. #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1018. #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */
  1019. #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */
  1020. #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */
  1021. #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */
  1022. #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */
  1023. /******************* Bit definition for ADC_JSQR register *******************/
  1024. #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1025. #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */
  1026. #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */
  1027. #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */
  1028. #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */
  1029. #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */
  1030. #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1031. #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */
  1032. #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */
  1033. #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */
  1034. #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */
  1035. #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */
  1036. #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1037. #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */
  1038. #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */
  1039. #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */
  1040. #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */
  1041. #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */
  1042. #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1043. #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */
  1044. #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */
  1045. #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */
  1046. #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */
  1047. #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */
  1048. #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */
  1049. #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */
  1050. #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */
  1051. /******************* Bit definition for ADC_JDR1 register *******************/
  1052. #define ADC_JDR1_JDATA 0xFFFFU /*!<Injected data */
  1053. /******************* Bit definition for ADC_JDR2 register *******************/
  1054. #define ADC_JDR2_JDATA 0xFFFFU /*!<Injected data */
  1055. /******************* Bit definition for ADC_JDR3 register *******************/
  1056. #define ADC_JDR3_JDATA 0xFFFFU /*!<Injected data */
  1057. /******************* Bit definition for ADC_JDR4 register *******************/
  1058. #define ADC_JDR4_JDATA 0xFFFFU /*!<Injected data */
  1059. /******************** Bit definition for ADC_DR register ********************/
  1060. #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */
  1061. #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */
  1062. /******************* Bit definition for ADC_CSR register ********************/
  1063. #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */
  1064. #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */
  1065. #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */
  1066. #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */
  1067. #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */
  1068. #define ADC_CSR_OVR1 0x00000020U /*!<ADC1 DMA overrun flag */
  1069. #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */
  1070. #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */
  1071. #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */
  1072. #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */
  1073. #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */
  1074. #define ADC_CSR_OVR2 0x00002000U /*!<ADC2 DMA overrun flag */
  1075. #define ADC_CSR_AWD3 0x00010000U /*!<ADC3 Analog watchdog flag */
  1076. #define ADC_CSR_EOC3 0x00020000U /*!<ADC3 End of conversion */
  1077. #define ADC_CSR_JEOC3 0x00040000U /*!<ADC3 Injected channel end of conversion */
  1078. #define ADC_CSR_JSTRT3 0x00080000U /*!<ADC3 Injected channel Start flag */
  1079. #define ADC_CSR_STRT3 0x00100000U /*!<ADC3 Regular channel Start flag */
  1080. #define ADC_CSR_OVR3 0x00200000U /*!<ADC3 DMA overrun flag */
  1081. /* Legacy defines */
  1082. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1083. #define ADC_CSR_DOVR2 ADC_CSR_OVR2
  1084. #define ADC_CSR_DOVR3 ADC_CSR_OVR3
  1085. /******************* Bit definition for ADC_CCR register ********************/
  1086. #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1087. #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */
  1088. #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */
  1089. #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */
  1090. #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */
  1091. #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */
  1092. #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1093. #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */
  1094. #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */
  1095. #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */
  1096. #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */
  1097. #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */
  1098. #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1099. #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */
  1100. #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */
  1101. #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1102. #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */
  1103. #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */
  1104. #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */
  1105. #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */
  1106. /******************* Bit definition for ADC_CDR register ********************/
  1107. #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */
  1108. #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */
  1109. /******************************************************************************/
  1110. /* */
  1111. /* CRC calculation unit */
  1112. /* */
  1113. /******************************************************************************/
  1114. /******************* Bit definition for CRC_DR register *********************/
  1115. #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */
  1116. /******************* Bit definition for CRC_IDR register ********************/
  1117. #define CRC_IDR_IDR 0xFFU /*!< General-purpose 8-bit data register bits */
  1118. /******************** Bit definition for CRC_CR register ********************/
  1119. #define CRC_CR_RESET 0x01U /*!< RESET bit */
  1120. /******************************************************************************/
  1121. /* */
  1122. /* Debug MCU */
  1123. /* */
  1124. /******************************************************************************/
  1125. /******************************************************************************/
  1126. /* */
  1127. /* DMA Controller */
  1128. /* */
  1129. /******************************************************************************/
  1130. /******************** Bits definition for DMA_SxCR register *****************/
  1131. #define DMA_SxCR_CHSEL 0x0E000000U
  1132. #define DMA_SxCR_CHSEL_0 0x02000000U
  1133. #define DMA_SxCR_CHSEL_1 0x04000000U
  1134. #define DMA_SxCR_CHSEL_2 0x08000000U
  1135. #define DMA_SxCR_MBURST 0x01800000U
  1136. #define DMA_SxCR_MBURST_0 0x00800000U
  1137. #define DMA_SxCR_MBURST_1 0x01000000U
  1138. #define DMA_SxCR_PBURST 0x00600000U
  1139. #define DMA_SxCR_PBURST_0 0x00200000U
  1140. #define DMA_SxCR_PBURST_1 0x00400000U
  1141. #define DMA_SxCR_CT 0x00080000U
  1142. #define DMA_SxCR_DBM 0x00040000U
  1143. #define DMA_SxCR_PL 0x00030000U
  1144. #define DMA_SxCR_PL_0 0x00010000U
  1145. #define DMA_SxCR_PL_1 0x00020000U
  1146. #define DMA_SxCR_PINCOS 0x00008000U
  1147. #define DMA_SxCR_MSIZE 0x00006000U
  1148. #define DMA_SxCR_MSIZE_0 0x00002000U
  1149. #define DMA_SxCR_MSIZE_1 0x00004000U
  1150. #define DMA_SxCR_PSIZE 0x00001800U
  1151. #define DMA_SxCR_PSIZE_0 0x00000800U
  1152. #define DMA_SxCR_PSIZE_1 0x00001000U
  1153. #define DMA_SxCR_MINC 0x00000400U
  1154. #define DMA_SxCR_PINC 0x00000200U
  1155. #define DMA_SxCR_CIRC 0x00000100U
  1156. #define DMA_SxCR_DIR 0x000000C0U
  1157. #define DMA_SxCR_DIR_0 0x00000040U
  1158. #define DMA_SxCR_DIR_1 0x00000080U
  1159. #define DMA_SxCR_PFCTRL 0x00000020U
  1160. #define DMA_SxCR_TCIE 0x00000010U
  1161. #define DMA_SxCR_HTIE 0x00000008U
  1162. #define DMA_SxCR_TEIE 0x00000004U
  1163. #define DMA_SxCR_DMEIE 0x00000002U
  1164. #define DMA_SxCR_EN 0x00000001U
  1165. /* Legacy defines */
  1166. #define DMA_SxCR_ACK 0x00100000U
  1167. /******************** Bits definition for DMA_SxCNDTR register **************/
  1168. #define DMA_SxNDT 0x0000FFFFU
  1169. #define DMA_SxNDT_0 0x00000001U
  1170. #define DMA_SxNDT_1 0x00000002U
  1171. #define DMA_SxNDT_2 0x00000004U
  1172. #define DMA_SxNDT_3 0x00000008U
  1173. #define DMA_SxNDT_4 0x00000010U
  1174. #define DMA_SxNDT_5 0x00000020U
  1175. #define DMA_SxNDT_6 0x00000040U
  1176. #define DMA_SxNDT_7 0x00000080U
  1177. #define DMA_SxNDT_8 0x00000100U
  1178. #define DMA_SxNDT_9 0x00000200U
  1179. #define DMA_SxNDT_10 0x00000400U
  1180. #define DMA_SxNDT_11 0x00000800U
  1181. #define DMA_SxNDT_12 0x00001000U
  1182. #define DMA_SxNDT_13 0x00002000U
  1183. #define DMA_SxNDT_14 0x00004000U
  1184. #define DMA_SxNDT_15 0x00008000U
  1185. /******************** Bits definition for DMA_SxFCR register ****************/
  1186. #define DMA_SxFCR_FEIE 0x00000080U
  1187. #define DMA_SxFCR_FS 0x00000038U
  1188. #define DMA_SxFCR_FS_0 0x00000008U
  1189. #define DMA_SxFCR_FS_1 0x00000010U
  1190. #define DMA_SxFCR_FS_2 0x00000020U
  1191. #define DMA_SxFCR_DMDIS 0x00000004U
  1192. #define DMA_SxFCR_FTH 0x00000003U
  1193. #define DMA_SxFCR_FTH_0 0x00000001U
  1194. #define DMA_SxFCR_FTH_1 0x00000002U
  1195. /******************** Bits definition for DMA_LISR register *****************/
  1196. #define DMA_LISR_TCIF3 0x08000000U
  1197. #define DMA_LISR_HTIF3 0x04000000U
  1198. #define DMA_LISR_TEIF3 0x02000000U
  1199. #define DMA_LISR_DMEIF3 0x01000000U
  1200. #define DMA_LISR_FEIF3 0x00400000U
  1201. #define DMA_LISR_TCIF2 0x00200000U
  1202. #define DMA_LISR_HTIF2 0x00100000U
  1203. #define DMA_LISR_TEIF2 0x00080000U
  1204. #define DMA_LISR_DMEIF2 0x00040000U
  1205. #define DMA_LISR_FEIF2 0x00010000U
  1206. #define DMA_LISR_TCIF1 0x00000800U
  1207. #define DMA_LISR_HTIF1 0x00000400U
  1208. #define DMA_LISR_TEIF1 0x00000200U
  1209. #define DMA_LISR_DMEIF1 0x00000100U
  1210. #define DMA_LISR_FEIF1 0x00000040U
  1211. #define DMA_LISR_TCIF0 0x00000020U
  1212. #define DMA_LISR_HTIF0 0x00000010U
  1213. #define DMA_LISR_TEIF0 0x00000008U
  1214. #define DMA_LISR_DMEIF0 0x00000004U
  1215. #define DMA_LISR_FEIF0 0x00000001U
  1216. /******************** Bits definition for DMA_HISR register *****************/
  1217. #define DMA_HISR_TCIF7 0x08000000U
  1218. #define DMA_HISR_HTIF7 0x04000000U
  1219. #define DMA_HISR_TEIF7 0x02000000U
  1220. #define DMA_HISR_DMEIF7 0x01000000U
  1221. #define DMA_HISR_FEIF7 0x00400000U
  1222. #define DMA_HISR_TCIF6 0x00200000U
  1223. #define DMA_HISR_HTIF6 0x00100000U
  1224. #define DMA_HISR_TEIF6 0x00080000U
  1225. #define DMA_HISR_DMEIF6 0x00040000U
  1226. #define DMA_HISR_FEIF6 0x00010000U
  1227. #define DMA_HISR_TCIF5 0x00000800U
  1228. #define DMA_HISR_HTIF5 0x00000400U
  1229. #define DMA_HISR_TEIF5 0x00000200U
  1230. #define DMA_HISR_DMEIF5 0x00000100U
  1231. #define DMA_HISR_FEIF5 0x00000040U
  1232. #define DMA_HISR_TCIF4 0x00000020U
  1233. #define DMA_HISR_HTIF4 0x00000010U
  1234. #define DMA_HISR_TEIF4 0x00000008U
  1235. #define DMA_HISR_DMEIF4 0x00000004U
  1236. #define DMA_HISR_FEIF4 0x00000001U
  1237. /******************** Bits definition for DMA_LIFCR register ****************/
  1238. #define DMA_LIFCR_CTCIF3 0x08000000U
  1239. #define DMA_LIFCR_CHTIF3 0x04000000U
  1240. #define DMA_LIFCR_CTEIF3 0x02000000U
  1241. #define DMA_LIFCR_CDMEIF3 0x01000000U
  1242. #define DMA_LIFCR_CFEIF3 0x00400000U
  1243. #define DMA_LIFCR_CTCIF2 0x00200000U
  1244. #define DMA_LIFCR_CHTIF2 0x00100000U
  1245. #define DMA_LIFCR_CTEIF2 0x00080000U
  1246. #define DMA_LIFCR_CDMEIF2 0x00040000U
  1247. #define DMA_LIFCR_CFEIF2 0x00010000U
  1248. #define DMA_LIFCR_CTCIF1 0x00000800U
  1249. #define DMA_LIFCR_CHTIF1 0x00000400U
  1250. #define DMA_LIFCR_CTEIF1 0x00000200U
  1251. #define DMA_LIFCR_CDMEIF1 0x00000100U
  1252. #define DMA_LIFCR_CFEIF1 0x00000040U
  1253. #define DMA_LIFCR_CTCIF0 0x00000020U
  1254. #define DMA_LIFCR_CHTIF0 0x00000010U
  1255. #define DMA_LIFCR_CTEIF0 0x00000008U
  1256. #define DMA_LIFCR_CDMEIF0 0x00000004U
  1257. #define DMA_LIFCR_CFEIF0 0x00000001U
  1258. /******************** Bits definition for DMA_HIFCR register ****************/
  1259. #define DMA_HIFCR_CTCIF7 0x08000000U
  1260. #define DMA_HIFCR_CHTIF7 0x04000000U
  1261. #define DMA_HIFCR_CTEIF7 0x02000000U
  1262. #define DMA_HIFCR_CDMEIF7 0x01000000U
  1263. #define DMA_HIFCR_CFEIF7 0x00400000U
  1264. #define DMA_HIFCR_CTCIF6 0x00200000U
  1265. #define DMA_HIFCR_CHTIF6 0x00100000U
  1266. #define DMA_HIFCR_CTEIF6 0x00080000U
  1267. #define DMA_HIFCR_CDMEIF6 0x00040000U
  1268. #define DMA_HIFCR_CFEIF6 0x00010000U
  1269. #define DMA_HIFCR_CTCIF5 0x00000800U
  1270. #define DMA_HIFCR_CHTIF5 0x00000400U
  1271. #define DMA_HIFCR_CTEIF5 0x00000200U
  1272. #define DMA_HIFCR_CDMEIF5 0x00000100U
  1273. #define DMA_HIFCR_CFEIF5 0x00000040U
  1274. #define DMA_HIFCR_CTCIF4 0x00000020U
  1275. #define DMA_HIFCR_CHTIF4 0x00000010U
  1276. #define DMA_HIFCR_CTEIF4 0x00000008U
  1277. #define DMA_HIFCR_CDMEIF4 0x00000004U
  1278. #define DMA_HIFCR_CFEIF4 0x00000001U
  1279. /******************************************************************************/
  1280. /* */
  1281. /* External Interrupt/Event Controller */
  1282. /* */
  1283. /******************************************************************************/
  1284. /******************* Bit definition for EXTI_IMR register *******************/
  1285. #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */
  1286. #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */
  1287. #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */
  1288. #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */
  1289. #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */
  1290. #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */
  1291. #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */
  1292. #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */
  1293. #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */
  1294. #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */
  1295. #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */
  1296. #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */
  1297. #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */
  1298. #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */
  1299. #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */
  1300. #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */
  1301. #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */
  1302. #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */
  1303. #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */
  1304. #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */
  1305. #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */
  1306. #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */
  1307. #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */
  1308. /******************* Bit definition for EXTI_EMR register *******************/
  1309. #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */
  1310. #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */
  1311. #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */
  1312. #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */
  1313. #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */
  1314. #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */
  1315. #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */
  1316. #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */
  1317. #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */
  1318. #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */
  1319. #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */
  1320. #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */
  1321. #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */
  1322. #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */
  1323. #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */
  1324. #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */
  1325. #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */
  1326. #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */
  1327. #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */
  1328. #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */
  1329. #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */
  1330. #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */
  1331. #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */
  1332. /****************** Bit definition for EXTI_RTSR register *******************/
  1333. #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */
  1334. #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */
  1335. #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */
  1336. #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */
  1337. #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */
  1338. #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */
  1339. #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */
  1340. #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */
  1341. #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */
  1342. #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */
  1343. #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */
  1344. #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */
  1345. #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */
  1346. #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */
  1347. #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */
  1348. #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */
  1349. #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */
  1350. #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */
  1351. #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */
  1352. #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */
  1353. #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */
  1354. #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */
  1355. #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */
  1356. /****************** Bit definition for EXTI_FTSR register *******************/
  1357. #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */
  1358. #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */
  1359. #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */
  1360. #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */
  1361. #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */
  1362. #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */
  1363. #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */
  1364. #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */
  1365. #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */
  1366. #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */
  1367. #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */
  1368. #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */
  1369. #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */
  1370. #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */
  1371. #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */
  1372. #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */
  1373. #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */
  1374. #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */
  1375. #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */
  1376. #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */
  1377. #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */
  1378. #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */
  1379. #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */
  1380. /****************** Bit definition for EXTI_SWIER register ******************/
  1381. #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */
  1382. #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */
  1383. #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */
  1384. #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */
  1385. #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */
  1386. #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */
  1387. #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */
  1388. #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */
  1389. #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */
  1390. #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */
  1391. #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */
  1392. #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */
  1393. #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */
  1394. #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */
  1395. #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */
  1396. #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */
  1397. #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */
  1398. #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */
  1399. #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */
  1400. #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */
  1401. #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */
  1402. #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */
  1403. #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */
  1404. /******************* Bit definition for EXTI_PR register ********************/
  1405. #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */
  1406. #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */
  1407. #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */
  1408. #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */
  1409. #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */
  1410. #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */
  1411. #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */
  1412. #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */
  1413. #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */
  1414. #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */
  1415. #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */
  1416. #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */
  1417. #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */
  1418. #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */
  1419. #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */
  1420. #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */
  1421. #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */
  1422. #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */
  1423. #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */
  1424. #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */
  1425. #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */
  1426. #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */
  1427. #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */
  1428. /******************************************************************************/
  1429. /* */
  1430. /* FLASH */
  1431. /* */
  1432. /******************************************************************************/
  1433. /******************* Bits definition for FLASH_ACR register *****************/
  1434. #define FLASH_ACR_LATENCY 0x0000000FU
  1435. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  1436. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  1437. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  1438. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  1439. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  1440. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  1441. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  1442. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  1443. #define FLASH_ACR_PRFTEN 0x00000100U
  1444. #define FLASH_ACR_ICEN 0x00000200U
  1445. #define FLASH_ACR_DCEN 0x00000400U
  1446. #define FLASH_ACR_ICRST 0x00000800U
  1447. #define FLASH_ACR_DCRST 0x00001000U
  1448. #define FLASH_ACR_BYTE0_ADDRESS 0x40023C00U
  1449. #define FLASH_ACR_BYTE2_ADDRESS 0x40023C03U
  1450. /******************* Bits definition for FLASH_SR register ******************/
  1451. #define FLASH_SR_EOP 0x00000001U
  1452. #define FLASH_SR_SOP 0x00000002U
  1453. #define FLASH_SR_WRPERR 0x00000010U
  1454. #define FLASH_SR_PGAERR 0x00000020U
  1455. #define FLASH_SR_PGPERR 0x00000040U
  1456. #define FLASH_SR_PGSERR 0x00000080U
  1457. #define FLASH_SR_BSY 0x00010000U
  1458. /******************* Bits definition for FLASH_CR register ******************/
  1459. #define FLASH_CR_PG 0x00000001U
  1460. #define FLASH_CR_SER 0x00000002U
  1461. #define FLASH_CR_MER 0x00000004U
  1462. #define FLASH_CR_SNB 0x000000F8U
  1463. #define FLASH_CR_SNB_0 0x00000008U
  1464. #define FLASH_CR_SNB_1 0x00000010U
  1465. #define FLASH_CR_SNB_2 0x00000020U
  1466. #define FLASH_CR_SNB_3 0x00000040U
  1467. #define FLASH_CR_SNB_4 0x00000080U
  1468. #define FLASH_CR_PSIZE 0x00000300U
  1469. #define FLASH_CR_PSIZE_0 0x00000100U
  1470. #define FLASH_CR_PSIZE_1 0x00000200U
  1471. #define FLASH_CR_STRT 0x00010000U
  1472. #define FLASH_CR_EOPIE 0x01000000U
  1473. #define FLASH_CR_LOCK 0x80000000U
  1474. /******************* Bits definition for FLASH_OPTCR register ***************/
  1475. #define FLASH_OPTCR_OPTLOCK 0x00000001U
  1476. #define FLASH_OPTCR_OPTSTRT 0x00000002U
  1477. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  1478. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  1479. #define FLASH_OPTCR_BOR_LEV 0x0000000CU
  1480. #define FLASH_OPTCR_WDG_SW 0x00000020U
  1481. #define FLASH_OPTCR_nRST_STOP 0x00000040U
  1482. #define FLASH_OPTCR_nRST_STDBY 0x00000080U
  1483. #define FLASH_OPTCR_RDP 0x0000FF00U
  1484. #define FLASH_OPTCR_RDP_0 0x00000100U
  1485. #define FLASH_OPTCR_RDP_1 0x00000200U
  1486. #define FLASH_OPTCR_RDP_2 0x00000400U
  1487. #define FLASH_OPTCR_RDP_3 0x00000800U
  1488. #define FLASH_OPTCR_RDP_4 0x00001000U
  1489. #define FLASH_OPTCR_RDP_5 0x00002000U
  1490. #define FLASH_OPTCR_RDP_6 0x00004000U
  1491. #define FLASH_OPTCR_RDP_7 0x00008000U
  1492. #define FLASH_OPTCR_nWRP 0x0FFF0000U
  1493. #define FLASH_OPTCR_nWRP_0 0x00010000U
  1494. #define FLASH_OPTCR_nWRP_1 0x00020000U
  1495. #define FLASH_OPTCR_nWRP_2 0x00040000U
  1496. #define FLASH_OPTCR_nWRP_3 0x00080000U
  1497. #define FLASH_OPTCR_nWRP_4 0x00100000U
  1498. #define FLASH_OPTCR_nWRP_5 0x00200000U
  1499. #define FLASH_OPTCR_nWRP_6 0x00400000U
  1500. #define FLASH_OPTCR_nWRP_7 0x00800000U
  1501. #define FLASH_OPTCR_nWRP_8 0x01000000U
  1502. #define FLASH_OPTCR_nWRP_9 0x02000000U
  1503. #define FLASH_OPTCR_nWRP_10 0x04000000U
  1504. #define FLASH_OPTCR_nWRP_11 0x08000000U
  1505. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  1506. #define FLASH_OPTCR1_nWRP 0x0FFF0000U
  1507. #define FLASH_OPTCR1_nWRP_0 0x00010000U
  1508. #define FLASH_OPTCR1_nWRP_1 0x00020000U
  1509. #define FLASH_OPTCR1_nWRP_2 0x00040000U
  1510. #define FLASH_OPTCR1_nWRP_3 0x00080000U
  1511. #define FLASH_OPTCR1_nWRP_4 0x00100000U
  1512. #define FLASH_OPTCR1_nWRP_5 0x00200000U
  1513. #define FLASH_OPTCR1_nWRP_6 0x00400000U
  1514. #define FLASH_OPTCR1_nWRP_7 0x00800000U
  1515. #define FLASH_OPTCR1_nWRP_8 0x01000000U
  1516. #define FLASH_OPTCR1_nWRP_9 0x02000000U
  1517. #define FLASH_OPTCR1_nWRP_10 0x04000000U
  1518. #define FLASH_OPTCR1_nWRP_11 0x08000000U
  1519. /******************************************************************************/
  1520. /* */
  1521. /* General Purpose I/O */
  1522. /* */
  1523. /******************************************************************************/
  1524. /****************** Bits definition for GPIO_MODER register *****************/
  1525. #define GPIO_MODER_MODER0 0x00000003U
  1526. #define GPIO_MODER_MODER0_0 0x00000001U
  1527. #define GPIO_MODER_MODER0_1 0x00000002U
  1528. #define GPIO_MODER_MODER1 0x0000000CU
  1529. #define GPIO_MODER_MODER1_0 0x00000004U
  1530. #define GPIO_MODER_MODER1_1 0x00000008U
  1531. #define GPIO_MODER_MODER2 0x00000030U
  1532. #define GPIO_MODER_MODER2_0 0x00000010U
  1533. #define GPIO_MODER_MODER2_1 0x00000020U
  1534. #define GPIO_MODER_MODER3 0x000000C0U
  1535. #define GPIO_MODER_MODER3_0 0x00000040U
  1536. #define GPIO_MODER_MODER3_1 0x00000080U
  1537. #define GPIO_MODER_MODER4 0x00000300U
  1538. #define GPIO_MODER_MODER4_0 0x00000100U
  1539. #define GPIO_MODER_MODER4_1 0x00000200U
  1540. #define GPIO_MODER_MODER5 0x00000C00U
  1541. #define GPIO_MODER_MODER5_0 0x00000400U
  1542. #define GPIO_MODER_MODER5_1 0x00000800U
  1543. #define GPIO_MODER_MODER6 0x00003000U
  1544. #define GPIO_MODER_MODER6_0 0x00001000U
  1545. #define GPIO_MODER_MODER6_1 0x00002000U
  1546. #define GPIO_MODER_MODER7 0x0000C000U
  1547. #define GPIO_MODER_MODER7_0 0x00004000U
  1548. #define GPIO_MODER_MODER7_1 0x00008000U
  1549. #define GPIO_MODER_MODER8 0x00030000U
  1550. #define GPIO_MODER_MODER8_0 0x00010000U
  1551. #define GPIO_MODER_MODER8_1 0x00020000U
  1552. #define GPIO_MODER_MODER9 0x000C0000U
  1553. #define GPIO_MODER_MODER9_0 0x00040000U
  1554. #define GPIO_MODER_MODER9_1 0x00080000U
  1555. #define GPIO_MODER_MODER10 0x00300000U
  1556. #define GPIO_MODER_MODER10_0 0x00100000U
  1557. #define GPIO_MODER_MODER10_1 0x00200000U
  1558. #define GPIO_MODER_MODER11 0x00C00000U
  1559. #define GPIO_MODER_MODER11_0 0x00400000U
  1560. #define GPIO_MODER_MODER11_1 0x00800000U
  1561. #define GPIO_MODER_MODER12 0x03000000U
  1562. #define GPIO_MODER_MODER12_0 0x01000000U
  1563. #define GPIO_MODER_MODER12_1 0x02000000U
  1564. #define GPIO_MODER_MODER13 0x0C000000U
  1565. #define GPIO_MODER_MODER13_0 0x04000000U
  1566. #define GPIO_MODER_MODER13_1 0x08000000U
  1567. #define GPIO_MODER_MODER14 0x30000000U
  1568. #define GPIO_MODER_MODER14_0 0x10000000U
  1569. #define GPIO_MODER_MODER14_1 0x20000000U
  1570. #define GPIO_MODER_MODER15 0xC0000000U
  1571. #define GPIO_MODER_MODER15_0 0x40000000U
  1572. #define GPIO_MODER_MODER15_1 0x80000000U
  1573. /****************** Bits definition for GPIO_OTYPER register ****************/
  1574. #define GPIO_OTYPER_OT_0 0x00000001U
  1575. #define GPIO_OTYPER_OT_1 0x00000002U
  1576. #define GPIO_OTYPER_OT_2 0x00000004U
  1577. #define GPIO_OTYPER_OT_3 0x00000008U
  1578. #define GPIO_OTYPER_OT_4 0x00000010U
  1579. #define GPIO_OTYPER_OT_5 0x00000020U
  1580. #define GPIO_OTYPER_OT_6 0x00000040U
  1581. #define GPIO_OTYPER_OT_7 0x00000080U
  1582. #define GPIO_OTYPER_OT_8 0x00000100U
  1583. #define GPIO_OTYPER_OT_9 0x00000200U
  1584. #define GPIO_OTYPER_OT_10 0x00000400U
  1585. #define GPIO_OTYPER_OT_11 0x00000800U
  1586. #define GPIO_OTYPER_OT_12 0x00001000U
  1587. #define GPIO_OTYPER_OT_13 0x00002000U
  1588. #define GPIO_OTYPER_OT_14 0x00004000U
  1589. #define GPIO_OTYPER_OT_15 0x00008000U
  1590. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  1591. #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
  1592. #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
  1593. #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
  1594. #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
  1595. #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
  1596. #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
  1597. #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
  1598. #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
  1599. #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
  1600. #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
  1601. #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
  1602. #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
  1603. #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
  1604. #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
  1605. #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
  1606. #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
  1607. #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
  1608. #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
  1609. #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
  1610. #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
  1611. #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
  1612. #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
  1613. #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
  1614. #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
  1615. #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
  1616. #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
  1617. #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
  1618. #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
  1619. #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
  1620. #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
  1621. #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
  1622. #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
  1623. #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
  1624. #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
  1625. #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
  1626. #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
  1627. #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
  1628. #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
  1629. #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
  1630. #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
  1631. #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
  1632. #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
  1633. #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
  1634. #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
  1635. #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
  1636. #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
  1637. #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
  1638. #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
  1639. /****************** Bits definition for GPIO_PUPDR register *****************/
  1640. #define GPIO_PUPDR_PUPDR0 0x00000003U
  1641. #define GPIO_PUPDR_PUPDR0_0 0x00000001U
  1642. #define GPIO_PUPDR_PUPDR0_1 0x00000002U
  1643. #define GPIO_PUPDR_PUPDR1 0x0000000CU
  1644. #define GPIO_PUPDR_PUPDR1_0 0x00000004U
  1645. #define GPIO_PUPDR_PUPDR1_1 0x00000008U
  1646. #define GPIO_PUPDR_PUPDR2 0x00000030U
  1647. #define GPIO_PUPDR_PUPDR2_0 0x00000010U
  1648. #define GPIO_PUPDR_PUPDR2_1 0x00000020U
  1649. #define GPIO_PUPDR_PUPDR3 0x000000C0U
  1650. #define GPIO_PUPDR_PUPDR3_0 0x00000040U
  1651. #define GPIO_PUPDR_PUPDR3_1 0x00000080U
  1652. #define GPIO_PUPDR_PUPDR4 0x00000300U
  1653. #define GPIO_PUPDR_PUPDR4_0 0x00000100U
  1654. #define GPIO_PUPDR_PUPDR4_1 0x00000200U
  1655. #define GPIO_PUPDR_PUPDR5 0x00000C00U
  1656. #define GPIO_PUPDR_PUPDR5_0 0x00000400U
  1657. #define GPIO_PUPDR_PUPDR5_1 0x00000800U
  1658. #define GPIO_PUPDR_PUPDR6 0x00003000U
  1659. #define GPIO_PUPDR_PUPDR6_0 0x00001000U
  1660. #define GPIO_PUPDR_PUPDR6_1 0x00002000U
  1661. #define GPIO_PUPDR_PUPDR7 0x0000C000U
  1662. #define GPIO_PUPDR_PUPDR7_0 0x00004000U
  1663. #define GPIO_PUPDR_PUPDR7_1 0x00008000U
  1664. #define GPIO_PUPDR_PUPDR8 0x00030000U
  1665. #define GPIO_PUPDR_PUPDR8_0 0x00010000U
  1666. #define GPIO_PUPDR_PUPDR8_1 0x00020000U
  1667. #define GPIO_PUPDR_PUPDR9 0x000C0000U
  1668. #define GPIO_PUPDR_PUPDR9_0 0x00040000U
  1669. #define GPIO_PUPDR_PUPDR9_1 0x00080000U
  1670. #define GPIO_PUPDR_PUPDR10 0x00300000U
  1671. #define GPIO_PUPDR_PUPDR10_0 0x00100000U
  1672. #define GPIO_PUPDR_PUPDR10_1 0x00200000U
  1673. #define GPIO_PUPDR_PUPDR11 0x00C00000U
  1674. #define GPIO_PUPDR_PUPDR11_0 0x00400000U
  1675. #define GPIO_PUPDR_PUPDR11_1 0x00800000U
  1676. #define GPIO_PUPDR_PUPDR12 0x03000000U
  1677. #define GPIO_PUPDR_PUPDR12_0 0x01000000U
  1678. #define GPIO_PUPDR_PUPDR12_1 0x02000000U
  1679. #define GPIO_PUPDR_PUPDR13 0x0C000000U
  1680. #define GPIO_PUPDR_PUPDR13_0 0x04000000U
  1681. #define GPIO_PUPDR_PUPDR13_1 0x08000000U
  1682. #define GPIO_PUPDR_PUPDR14 0x30000000U
  1683. #define GPIO_PUPDR_PUPDR14_0 0x10000000U
  1684. #define GPIO_PUPDR_PUPDR14_1 0x20000000U
  1685. #define GPIO_PUPDR_PUPDR15 0xC0000000U
  1686. #define GPIO_PUPDR_PUPDR15_0 0x40000000U
  1687. #define GPIO_PUPDR_PUPDR15_1 0x80000000U
  1688. /****************** Bits definition for GPIO_IDR register *******************/
  1689. #define GPIO_IDR_IDR_0 0x00000001U
  1690. #define GPIO_IDR_IDR_1 0x00000002U
  1691. #define GPIO_IDR_IDR_2 0x00000004U
  1692. #define GPIO_IDR_IDR_3 0x00000008U
  1693. #define GPIO_IDR_IDR_4 0x00000010U
  1694. #define GPIO_IDR_IDR_5 0x00000020U
  1695. #define GPIO_IDR_IDR_6 0x00000040U
  1696. #define GPIO_IDR_IDR_7 0x00000080U
  1697. #define GPIO_IDR_IDR_8 0x00000100U
  1698. #define GPIO_IDR_IDR_9 0x00000200U
  1699. #define GPIO_IDR_IDR_10 0x00000400U
  1700. #define GPIO_IDR_IDR_11 0x00000800U
  1701. #define GPIO_IDR_IDR_12 0x00001000U
  1702. #define GPIO_IDR_IDR_13 0x00002000U
  1703. #define GPIO_IDR_IDR_14 0x00004000U
  1704. #define GPIO_IDR_IDR_15 0x00008000U
  1705. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  1706. #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
  1707. #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
  1708. #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
  1709. #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
  1710. #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
  1711. #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
  1712. #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
  1713. #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
  1714. #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
  1715. #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
  1716. #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
  1717. #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
  1718. #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
  1719. #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
  1720. #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
  1721. #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
  1722. /****************** Bits definition for GPIO_ODR register *******************/
  1723. #define GPIO_ODR_ODR_0 0x00000001U
  1724. #define GPIO_ODR_ODR_1 0x00000002U
  1725. #define GPIO_ODR_ODR_2 0x00000004U
  1726. #define GPIO_ODR_ODR_3 0x00000008U
  1727. #define GPIO_ODR_ODR_4 0x00000010U
  1728. #define GPIO_ODR_ODR_5 0x00000020U
  1729. #define GPIO_ODR_ODR_6 0x00000040U
  1730. #define GPIO_ODR_ODR_7 0x00000080U
  1731. #define GPIO_ODR_ODR_8 0x00000100U
  1732. #define GPIO_ODR_ODR_9 0x00000200U
  1733. #define GPIO_ODR_ODR_10 0x00000400U
  1734. #define GPIO_ODR_ODR_11 0x00000800U
  1735. #define GPIO_ODR_ODR_12 0x00001000U
  1736. #define GPIO_ODR_ODR_13 0x00002000U
  1737. #define GPIO_ODR_ODR_14 0x00004000U
  1738. #define GPIO_ODR_ODR_15 0x00008000U
  1739. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  1740. #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
  1741. #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
  1742. #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
  1743. #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
  1744. #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
  1745. #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
  1746. #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
  1747. #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
  1748. #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
  1749. #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
  1750. #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
  1751. #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
  1752. #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
  1753. #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
  1754. #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
  1755. #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
  1756. /****************** Bits definition for GPIO_BSRR register ******************/
  1757. #define GPIO_BSRR_BS_0 0x00000001U
  1758. #define GPIO_BSRR_BS_1 0x00000002U
  1759. #define GPIO_BSRR_BS_2 0x00000004U
  1760. #define GPIO_BSRR_BS_3 0x00000008U
  1761. #define GPIO_BSRR_BS_4 0x00000010U
  1762. #define GPIO_BSRR_BS_5 0x00000020U
  1763. #define GPIO_BSRR_BS_6 0x00000040U
  1764. #define GPIO_BSRR_BS_7 0x00000080U
  1765. #define GPIO_BSRR_BS_8 0x00000100U
  1766. #define GPIO_BSRR_BS_9 0x00000200U
  1767. #define GPIO_BSRR_BS_10 0x00000400U
  1768. #define GPIO_BSRR_BS_11 0x00000800U
  1769. #define GPIO_BSRR_BS_12 0x00001000U
  1770. #define GPIO_BSRR_BS_13 0x00002000U
  1771. #define GPIO_BSRR_BS_14 0x00004000U
  1772. #define GPIO_BSRR_BS_15 0x00008000U
  1773. #define GPIO_BSRR_BR_0 0x00010000U
  1774. #define GPIO_BSRR_BR_1 0x00020000U
  1775. #define GPIO_BSRR_BR_2 0x00040000U
  1776. #define GPIO_BSRR_BR_3 0x00080000U
  1777. #define GPIO_BSRR_BR_4 0x00100000U
  1778. #define GPIO_BSRR_BR_5 0x00200000U
  1779. #define GPIO_BSRR_BR_6 0x00400000U
  1780. #define GPIO_BSRR_BR_7 0x00800000U
  1781. #define GPIO_BSRR_BR_8 0x01000000U
  1782. #define GPIO_BSRR_BR_9 0x02000000U
  1783. #define GPIO_BSRR_BR_10 0x04000000U
  1784. #define GPIO_BSRR_BR_11 0x08000000U
  1785. #define GPIO_BSRR_BR_12 0x10000000U
  1786. #define GPIO_BSRR_BR_13 0x20000000U
  1787. #define GPIO_BSRR_BR_14 0x40000000U
  1788. #define GPIO_BSRR_BR_15 0x80000000U
  1789. /****************** Bit definition for GPIO_LCKR register *********************/
  1790. #define GPIO_LCKR_LCK0 0x00000001U
  1791. #define GPIO_LCKR_LCK1 0x00000002U
  1792. #define GPIO_LCKR_LCK2 0x00000004U
  1793. #define GPIO_LCKR_LCK3 0x00000008U
  1794. #define GPIO_LCKR_LCK4 0x00000010U
  1795. #define GPIO_LCKR_LCK5 0x00000020U
  1796. #define GPIO_LCKR_LCK6 0x00000040U
  1797. #define GPIO_LCKR_LCK7 0x00000080U
  1798. #define GPIO_LCKR_LCK8 0x00000100U
  1799. #define GPIO_LCKR_LCK9 0x00000200U
  1800. #define GPIO_LCKR_LCK10 0x00000400U
  1801. #define GPIO_LCKR_LCK11 0x00000800U
  1802. #define GPIO_LCKR_LCK12 0x00001000U
  1803. #define GPIO_LCKR_LCK13 0x00002000U
  1804. #define GPIO_LCKR_LCK14 0x00004000U
  1805. #define GPIO_LCKR_LCK15 0x00008000U
  1806. #define GPIO_LCKR_LCKK 0x00010000U
  1807. /******************************************************************************/
  1808. /* */
  1809. /* Inter-integrated Circuit Interface */
  1810. /* */
  1811. /******************************************************************************/
  1812. /******************* Bit definition for I2C_CR1 register ********************/
  1813. #define I2C_CR1_PE 0x00000001U /*!<Peripheral Enable */
  1814. #define I2C_CR1_SMBUS 0x00000002U /*!<SMBus Mode */
  1815. #define I2C_CR1_SMBTYPE 0x00000008U /*!<SMBus Type */
  1816. #define I2C_CR1_ENARP 0x00000010U /*!<ARP Enable */
  1817. #define I2C_CR1_ENPEC 0x00000020U /*!<PEC Enable */
  1818. #define I2C_CR1_ENGC 0x00000040U /*!<General Call Enable */
  1819. #define I2C_CR1_NOSTRETCH 0x00000080U /*!<Clock Stretching Disable (Slave mode) */
  1820. #define I2C_CR1_START 0x00000100U /*!<Start Generation */
  1821. #define I2C_CR1_STOP 0x00000200U /*!<Stop Generation */
  1822. #define I2C_CR1_ACK 0x00000400U /*!<Acknowledge Enable */
  1823. #define I2C_CR1_POS 0x00000800U /*!<Acknowledge/PEC Position (for data reception) */
  1824. #define I2C_CR1_PEC 0x00001000U /*!<Packet Error Checking */
  1825. #define I2C_CR1_ALERT 0x00002000U /*!<SMBus Alert */
  1826. #define I2C_CR1_SWRST 0x00008000U /*!<Software Reset */
  1827. /******************* Bit definition for I2C_CR2 register ********************/
  1828. #define I2C_CR2_FREQ 0x0000003FU /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  1829. #define I2C_CR2_FREQ_0 0x00000001U /*!<Bit 0 */
  1830. #define I2C_CR2_FREQ_1 0x00000002U /*!<Bit 1 */
  1831. #define I2C_CR2_FREQ_2 0x00000004U /*!<Bit 2 */
  1832. #define I2C_CR2_FREQ_3 0x00000008U /*!<Bit 3 */
  1833. #define I2C_CR2_FREQ_4 0x00000010U /*!<Bit 4 */
  1834. #define I2C_CR2_FREQ_5 0x00000020U /*!<Bit 5 */
  1835. #define I2C_CR2_ITERREN 0x00000100U /*!<Error Interrupt Enable */
  1836. #define I2C_CR2_ITEVTEN 0x00000200U /*!<Event Interrupt Enable */
  1837. #define I2C_CR2_ITBUFEN 0x00000400U /*!<Buffer Interrupt Enable */
  1838. #define I2C_CR2_DMAEN 0x00000800U /*!<DMA Requests Enable */
  1839. #define I2C_CR2_LAST 0x00001000U /*!<DMA Last Transfer */
  1840. /******************* Bit definition for I2C_OAR1 register *******************/
  1841. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  1842. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  1843. #define I2C_OAR1_ADD0 0x00000001U /*!<Bit 0 */
  1844. #define I2C_OAR1_ADD1 0x00000002U /*!<Bit 1 */
  1845. #define I2C_OAR1_ADD2 0x00000004U /*!<Bit 2 */
  1846. #define I2C_OAR1_ADD3 0x00000008U /*!<Bit 3 */
  1847. #define I2C_OAR1_ADD4 0x00000010U /*!<Bit 4 */
  1848. #define I2C_OAR1_ADD5 0x00000020U /*!<Bit 5 */
  1849. #define I2C_OAR1_ADD6 0x00000040U /*!<Bit 6 */
  1850. #define I2C_OAR1_ADD7 0x00000080U /*!<Bit 7 */
  1851. #define I2C_OAR1_ADD8 0x00000100U /*!<Bit 8 */
  1852. #define I2C_OAR1_ADD9 0x00000200U /*!<Bit 9 */
  1853. #define I2C_OAR1_ADDMODE 0x00008000U /*!<Addressing Mode (Slave mode) */
  1854. /******************* Bit definition for I2C_OAR2 register *******************/
  1855. #define I2C_OAR2_ENDUAL 0x00000001U /*!<Dual addressing mode enable */
  1856. #define I2C_OAR2_ADD2 0x000000FEU /*!<Interface address */
  1857. /******************** Bit definition for I2C_DR register ********************/
  1858. #define I2C_DR_DR 0x000000FFU /*!<8-bit Data Register */
  1859. /******************* Bit definition for I2C_SR1 register ********************/
  1860. #define I2C_SR1_SB 0x00000001U /*!<Start Bit (Master mode) */
  1861. #define I2C_SR1_ADDR 0x00000002U /*!<Address sent (master mode)/matched (slave mode) */
  1862. #define I2C_SR1_BTF 0x00000004U /*!<Byte Transfer Finished */
  1863. #define I2C_SR1_ADD10 0x00000008U /*!<10-bit header sent (Master mode) */
  1864. #define I2C_SR1_STOPF 0x00000010U /*!<Stop detection (Slave mode) */
  1865. #define I2C_SR1_RXNE 0x00000040U /*!<Data Register not Empty (receivers) */
  1866. #define I2C_SR1_TXE 0x00000080U /*!<Data Register Empty (transmitters) */
  1867. #define I2C_SR1_BERR 0x00000100U /*!<Bus Error */
  1868. #define I2C_SR1_ARLO 0x00000200U /*!<Arbitration Lost (master mode) */
  1869. #define I2C_SR1_AF 0x00000400U /*!<Acknowledge Failure */
  1870. #define I2C_SR1_OVR 0x00000800U /*!<Overrun/Underrun */
  1871. #define I2C_SR1_PECERR 0x00001000U /*!<PEC Error in reception */
  1872. #define I2C_SR1_TIMEOUT 0x00004000U /*!<Timeout or Tlow Error */
  1873. #define I2C_SR1_SMBALERT 0x00008000U /*!<SMBus Alert */
  1874. /******************* Bit definition for I2C_SR2 register ********************/
  1875. #define I2C_SR2_MSL 0x00000001U /*!<Master/Slave */
  1876. #define I2C_SR2_BUSY 0x00000002U /*!<Bus Busy */
  1877. #define I2C_SR2_TRA 0x00000004U /*!<Transmitter/Receiver */
  1878. #define I2C_SR2_GENCALL 0x00000010U /*!<General Call Address (Slave mode) */
  1879. #define I2C_SR2_SMBDEFAULT 0x00000020U /*!<SMBus Device Default Address (Slave mode) */
  1880. #define I2C_SR2_SMBHOST 0x00000040U /*!<SMBus Host Header (Slave mode) */
  1881. #define I2C_SR2_DUALF 0x00000080U /*!<Dual Flag (Slave mode) */
  1882. #define I2C_SR2_PEC 0x0000FF00U /*!<Packet Error Checking Register */
  1883. /******************* Bit definition for I2C_CCR register ********************/
  1884. #define I2C_CCR_CCR 0x00000FFFU /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  1885. #define I2C_CCR_DUTY 0x00004000U /*!<Fast Mode Duty Cycle */
  1886. #define I2C_CCR_FS 0x00008000U /*!<I2C Master Mode Selection */
  1887. /****************** Bit definition for I2C_TRISE register *******************/
  1888. #define I2C_TRISE_TRISE 0x0000003FU /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  1889. /****************** Bit definition for I2C_FLTR register *******************/
  1890. #define I2C_FLTR_DNF 0x0000000FU /*!<Digital Noise Filter */
  1891. #define I2C_FLTR_ANOFF 0x00000010U /*!<Analog Noise Filter OFF */
  1892. /******************************************************************************/
  1893. /* */
  1894. /* Independent WATCHDOG */
  1895. /* */
  1896. /******************************************************************************/
  1897. /******************* Bit definition for IWDG_KR register ********************/
  1898. #define IWDG_KR_KEY 0xFFFFU /*!<Key value (write only, read 0000h) */
  1899. /******************* Bit definition for IWDG_PR register ********************/
  1900. #define IWDG_PR_PR 0x07U /*!<PR[2:0] (Prescaler divider) */
  1901. #define IWDG_PR_PR_0 0x01U /*!<Bit 0 */
  1902. #define IWDG_PR_PR_1 0x02U /*!<Bit 1 */
  1903. #define IWDG_PR_PR_2 0x04U /*!<Bit 2 */
  1904. /******************* Bit definition for IWDG_RLR register *******************/
  1905. #define IWDG_RLR_RL 0x0FFFU /*!<Watchdog counter reload value */
  1906. /******************* Bit definition for IWDG_SR register ********************/
  1907. #define IWDG_SR_PVU 0x01U /*!<Watchdog prescaler value update */
  1908. #define IWDG_SR_RVU 0x02U /*!<Watchdog counter reload value update */
  1909. /******************************************************************************/
  1910. /* */
  1911. /* Power Control */
  1912. /* */
  1913. /******************************************************************************/
  1914. /******************** Bit definition for PWR_CR register ********************/
  1915. #define PWR_CR_LPDS 0x00000001U /*!< Low-Power Deepsleep */
  1916. #define PWR_CR_PDDS 0x00000002U /*!< Power Down Deepsleep */
  1917. #define PWR_CR_CWUF 0x00000004U /*!< Clear Wakeup Flag */
  1918. #define PWR_CR_CSBF 0x00000008U /*!< Clear Standby Flag */
  1919. #define PWR_CR_PVDE 0x00000010U /*!< Power Voltage Detector Enable */
  1920. #define PWR_CR_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */
  1921. #define PWR_CR_PLS_0 0x00000020U /*!< Bit 0 */
  1922. #define PWR_CR_PLS_1 0x00000040U /*!< Bit 1 */
  1923. #define PWR_CR_PLS_2 0x00000080U /*!< Bit 2 */
  1924. /*!< PVD level configuration */
  1925. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  1926. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  1927. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  1928. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  1929. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  1930. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  1931. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  1932. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  1933. #define PWR_CR_DBP 0x00000100U /*!< Disable Backup Domain write protection */
  1934. #define PWR_CR_FPDS 0x00000200U /*!< Flash power down in Stop mode */
  1935. #define PWR_CR_LPLVDS 0x00000400U /*!< Low Power Regulator Low Voltage in Deep Sleep mode */
  1936. #define PWR_CR_MRLVDS 0x00000800U /*!< Main Regulator Low Voltage in Deep Sleep mode */
  1937. #define PWR_CR_ADCDC1 0x00002000U /*!< Refer to AN4073 on how to use this bit */
  1938. #define PWR_CR_VOS 0x0000C000U /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  1939. #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */
  1940. #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */
  1941. #define PWR_CR_FMSSR 0x00100000U /*!< Flash Memory Sleep System Run */
  1942. #define PWR_CR_FISSR 0x00200000U /*!< Flash Interface Stop while System Run */
  1943. /* Legacy define */
  1944. #define PWR_CR_PMODE PWR_CR_VOS
  1945. /******************* Bit definition for PWR_CSR register ********************/
  1946. #define PWR_CSR_WUF 0x00000001U /*!< Wakeup Flag */
  1947. #define PWR_CSR_SBF 0x00000002U /*!< Standby Flag */
  1948. #define PWR_CSR_PVDO 0x00000004U /*!< PVD Output */
  1949. #define PWR_CSR_BRR 0x00000008U /*!< Backup regulator ready */
  1950. #define PWR_CSR_EWUP 0x00000100U /*!< Enable WKUP pin */
  1951. #define PWR_CSR_BRE 0x00000200U /*!< Backup regulator enable */
  1952. #define PWR_CSR_VOSRDY 0x00004000U /*!< Regulator voltage scaling output selection ready */
  1953. /* Legacy define */
  1954. #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
  1955. /******************************************************************************/
  1956. /* */
  1957. /* Reset and Clock Control */
  1958. /* */
  1959. /******************************************************************************/
  1960. /******************** Bit definition for RCC_CR register ********************/
  1961. #define RCC_CR_HSION 0x00000001U
  1962. #define RCC_CR_HSIRDY 0x00000002U
  1963. #define RCC_CR_HSITRIM 0x000000F8U
  1964. #define RCC_CR_HSITRIM_0 0x00000008U/*!<Bit 0 */
  1965. #define RCC_CR_HSITRIM_1 0x00000010U/*!<Bit 1 */
  1966. #define RCC_CR_HSITRIM_2 0x00000020U/*!<Bit 2 */
  1967. #define RCC_CR_HSITRIM_3 0x00000040U/*!<Bit 3 */
  1968. #define RCC_CR_HSITRIM_4 0x00000080U/*!<Bit 4 */
  1969. #define RCC_CR_HSICAL 0x0000FF00U
  1970. #define RCC_CR_HSICAL_0 0x00000100U/*!<Bit 0 */
  1971. #define RCC_CR_HSICAL_1 0x00000200U/*!<Bit 1 */
  1972. #define RCC_CR_HSICAL_2 0x00000400U/*!<Bit 2 */
  1973. #define RCC_CR_HSICAL_3 0x00000800U/*!<Bit 3 */
  1974. #define RCC_CR_HSICAL_4 0x00001000U/*!<Bit 4 */
  1975. #define RCC_CR_HSICAL_5 0x00002000U/*!<Bit 5 */
  1976. #define RCC_CR_HSICAL_6 0x00004000U/*!<Bit 6 */
  1977. #define RCC_CR_HSICAL_7 0x00008000U/*!<Bit 7 */
  1978. #define RCC_CR_HSEON 0x00010000U
  1979. #define RCC_CR_HSERDY 0x00020000U
  1980. #define RCC_CR_HSEBYP 0x00040000U
  1981. #define RCC_CR_CSSON 0x00080000U
  1982. #define RCC_CR_PLLON 0x01000000U
  1983. #define RCC_CR_PLLRDY 0x02000000U
  1984. #define RCC_CR_PLLI2SON 0x04000000U
  1985. #define RCC_CR_PLLI2SRDY 0x08000000U
  1986. /******************** Bit definition for RCC_PLLCFGR register ***************/
  1987. #define RCC_PLLCFGR_PLLM 0x0000003FU
  1988. #define RCC_PLLCFGR_PLLM_0 0x00000001U
  1989. #define RCC_PLLCFGR_PLLM_1 0x00000002U
  1990. #define RCC_PLLCFGR_PLLM_2 0x00000004U
  1991. #define RCC_PLLCFGR_PLLM_3 0x00000008U
  1992. #define RCC_PLLCFGR_PLLM_4 0x00000010U
  1993. #define RCC_PLLCFGR_PLLM_5 0x00000020U
  1994. #define RCC_PLLCFGR_PLLN 0x00007FC0U
  1995. #define RCC_PLLCFGR_PLLN_0 0x00000040U
  1996. #define RCC_PLLCFGR_PLLN_1 0x00000080U
  1997. #define RCC_PLLCFGR_PLLN_2 0x00000100U
  1998. #define RCC_PLLCFGR_PLLN_3 0x00000200U
  1999. #define RCC_PLLCFGR_PLLN_4 0x00000400U
  2000. #define RCC_PLLCFGR_PLLN_5 0x00000800U
  2001. #define RCC_PLLCFGR_PLLN_6 0x00001000U
  2002. #define RCC_PLLCFGR_PLLN_7 0x00002000U
  2003. #define RCC_PLLCFGR_PLLN_8 0x00004000U
  2004. #define RCC_PLLCFGR_PLLP 0x00030000U
  2005. #define RCC_PLLCFGR_PLLP_0 0x00010000U
  2006. #define RCC_PLLCFGR_PLLP_1 0x00020000U
  2007. #define RCC_PLLCFGR_PLLSRC 0x00400000U
  2008. #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
  2009. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  2010. #define RCC_PLLCFGR_PLLQ 0x0F000000U
  2011. #define RCC_PLLCFGR_PLLQ_0 0x01000000U
  2012. #define RCC_PLLCFGR_PLLQ_1 0x02000000U
  2013. #define RCC_PLLCFGR_PLLQ_2 0x04000000U
  2014. #define RCC_PLLCFGR_PLLQ_3 0x08000000U
  2015. /******************** Bit definition for RCC_CFGR register ******************/
  2016. /*!< SW configuration */
  2017. #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */
  2018. #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */
  2019. #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */
  2020. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  2021. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  2022. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  2023. /*!< SWS configuration */
  2024. #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */
  2025. #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */
  2026. #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */
  2027. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  2028. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  2029. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  2030. /*!< HPRE configuration */
  2031. #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */
  2032. #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */
  2033. #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */
  2034. #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */
  2035. #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */
  2036. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  2037. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  2038. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  2039. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  2040. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  2041. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  2042. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  2043. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  2044. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  2045. /*!< PPRE1 configuration */
  2046. #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */
  2047. #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */
  2048. #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */
  2049. #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */
  2050. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  2051. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  2052. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  2053. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  2054. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  2055. /*!< PPRE2 configuration */
  2056. #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */
  2057. #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */
  2058. #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */
  2059. #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */
  2060. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  2061. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  2062. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  2063. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  2064. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  2065. /*!< RTCPRE configuration */
  2066. #define RCC_CFGR_RTCPRE 0x001F0000U
  2067. #define RCC_CFGR_RTCPRE_0 0x00010000U
  2068. #define RCC_CFGR_RTCPRE_1 0x00020000U
  2069. #define RCC_CFGR_RTCPRE_2 0x00040000U
  2070. #define RCC_CFGR_RTCPRE_3 0x00080000U
  2071. #define RCC_CFGR_RTCPRE_4 0x00100000U
  2072. /*!< MCO1 configuration */
  2073. #define RCC_CFGR_MCO1 0x00600000U
  2074. #define RCC_CFGR_MCO1_0 0x00200000U
  2075. #define RCC_CFGR_MCO1_1 0x00400000U
  2076. #define RCC_CFGR_I2SSRC 0x00800000U
  2077. #define RCC_CFGR_MCO1PRE 0x07000000U
  2078. #define RCC_CFGR_MCO1PRE_0 0x01000000U
  2079. #define RCC_CFGR_MCO1PRE_1 0x02000000U
  2080. #define RCC_CFGR_MCO1PRE_2 0x04000000U
  2081. #define RCC_CFGR_MCO2PRE 0x38000000U
  2082. #define RCC_CFGR_MCO2PRE_0 0x08000000U
  2083. #define RCC_CFGR_MCO2PRE_1 0x10000000U
  2084. #define RCC_CFGR_MCO2PRE_2 0x20000000U
  2085. #define RCC_CFGR_MCO2 0xC0000000U
  2086. #define RCC_CFGR_MCO2_0 0x40000000U
  2087. #define RCC_CFGR_MCO2_1 0x80000000U
  2088. /******************** Bit definition for RCC_CIR register *******************/
  2089. #define RCC_CIR_LSIRDYF 0x00000001U
  2090. #define RCC_CIR_LSERDYF 0x00000002U
  2091. #define RCC_CIR_HSIRDYF 0x00000004U
  2092. #define RCC_CIR_HSERDYF 0x00000008U
  2093. #define RCC_CIR_PLLRDYF 0x00000010U
  2094. #define RCC_CIR_PLLI2SRDYF 0x00000020U
  2095. #define RCC_CIR_CSSF 0x00000080U
  2096. #define RCC_CIR_LSIRDYIE 0x00000100U
  2097. #define RCC_CIR_LSERDYIE 0x00000200U
  2098. #define RCC_CIR_HSIRDYIE 0x00000400U
  2099. #define RCC_CIR_HSERDYIE 0x00000800U
  2100. #define RCC_CIR_PLLRDYIE 0x00001000U
  2101. #define RCC_CIR_PLLI2SRDYIE 0x00002000U
  2102. #define RCC_CIR_LSIRDYC 0x00010000U
  2103. #define RCC_CIR_LSERDYC 0x00020000U
  2104. #define RCC_CIR_HSIRDYC 0x00040000U
  2105. #define RCC_CIR_HSERDYC 0x00080000U
  2106. #define RCC_CIR_PLLRDYC 0x00100000U
  2107. #define RCC_CIR_PLLI2SRDYC 0x00200000U
  2108. #define RCC_CIR_CSSC 0x00800000U
  2109. /******************** Bit definition for RCC_AHB1RSTR register **************/
  2110. #define RCC_AHB1RSTR_GPIOARST 0x00000001U
  2111. #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
  2112. #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
  2113. #define RCC_AHB1RSTR_GPIODRST 0x00000008U
  2114. #define RCC_AHB1RSTR_GPIOERST 0x00000010U
  2115. #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
  2116. #define RCC_AHB1RSTR_CRCRST 0x00001000U
  2117. #define RCC_AHB1RSTR_DMA1RST 0x00200000U
  2118. #define RCC_AHB1RSTR_DMA2RST 0x00400000U
  2119. /******************** Bit definition for RCC_AHB2RSTR register **************/
  2120. #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
  2121. /******************** Bit definition for RCC_AHB3RSTR register **************/
  2122. /******************** Bit definition for RCC_APB1RSTR register **************/
  2123. #define RCC_APB1RSTR_TIM2RST 0x00000001U
  2124. #define RCC_APB1RSTR_TIM3RST 0x00000002U
  2125. #define RCC_APB1RSTR_TIM4RST 0x00000004U
  2126. #define RCC_APB1RSTR_TIM5RST 0x00000008U
  2127. #define RCC_APB1RSTR_WWDGRST 0x00000800U
  2128. #define RCC_APB1RSTR_SPI2RST 0x00004000U
  2129. #define RCC_APB1RSTR_SPI3RST 0x00008000U
  2130. #define RCC_APB1RSTR_USART2RST 0x00020000U
  2131. #define RCC_APB1RSTR_I2C1RST 0x00200000U
  2132. #define RCC_APB1RSTR_I2C2RST 0x00400000U
  2133. #define RCC_APB1RSTR_I2C3RST 0x00800000U
  2134. #define RCC_APB1RSTR_PWRRST 0x10000000U
  2135. /******************** Bit definition for RCC_APB2RSTR register **************/
  2136. #define RCC_APB2RSTR_TIM1RST 0x00000001U
  2137. #define RCC_APB2RSTR_USART1RST 0x00000010U
  2138. #define RCC_APB2RSTR_USART6RST 0x00000020U
  2139. #define RCC_APB2RSTR_ADCRST 0x00000100U
  2140. #define RCC_APB2RSTR_SDIORST 0x00000800U
  2141. #define RCC_APB2RSTR_SPI1RST 0x00001000U
  2142. #define RCC_APB2RSTR_SPI4RST 0x00002000U
  2143. #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
  2144. #define RCC_APB2RSTR_TIM9RST 0x00010000U
  2145. #define RCC_APB2RSTR_TIM10RST 0x00020000U
  2146. #define RCC_APB2RSTR_TIM11RST 0x00040000U
  2147. #define RCC_APB2RSTR_SPI5RST 0x00100000U
  2148. /* Old SPI1RST bit definition, maintained for legacy purpose */
  2149. #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
  2150. /******************** Bit definition for RCC_AHB1ENR register ***************/
  2151. #define RCC_AHB1ENR_GPIOAEN 0x00000001U
  2152. #define RCC_AHB1ENR_GPIOBEN 0x00000002U
  2153. #define RCC_AHB1ENR_GPIOCEN 0x00000004U
  2154. #define RCC_AHB1ENR_GPIODEN 0x00000008U
  2155. #define RCC_AHB1ENR_GPIOEEN 0x00000010U
  2156. #define RCC_AHB1ENR_GPIOHEN 0x00000080U
  2157. #define RCC_AHB1ENR_CRCEN 0x00001000U
  2158. #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
  2159. #define RCC_AHB1ENR_DMA1EN 0x00200000U
  2160. #define RCC_AHB1ENR_DMA2EN 0x00400000U
  2161. /******************** Bit definition for RCC_AHB2ENR register ***************/
  2162. #define RCC_AHB2ENR_OTGFSEN 0x00000080U
  2163. /******************** Bit definition for RCC_AHB3ENR register ***************/
  2164. /******************** Bit definition for RCC_APB1ENR register ***************/
  2165. #define RCC_APB1ENR_TIM2EN 0x00000001U
  2166. #define RCC_APB1ENR_TIM3EN 0x00000002U
  2167. #define RCC_APB1ENR_TIM4EN 0x00000004U
  2168. #define RCC_APB1ENR_TIM5EN 0x00000008U
  2169. #define RCC_APB1ENR_WWDGEN 0x00000800U
  2170. #define RCC_APB1ENR_SPI2EN 0x00004000U
  2171. #define RCC_APB1ENR_SPI3EN 0x00008000U
  2172. #define RCC_APB1ENR_USART2EN 0x00020000U
  2173. #define RCC_APB1ENR_I2C1EN 0x00200000U
  2174. #define RCC_APB1ENR_I2C2EN 0x00400000U
  2175. #define RCC_APB1ENR_I2C3EN 0x00800000U
  2176. #define RCC_APB1ENR_PWREN 0x10000000U
  2177. /******************** Bit definition for RCC_APB2ENR register ***************/
  2178. #define RCC_APB2ENR_TIM1EN 0x00000001U
  2179. #define RCC_APB2ENR_USART1EN 0x00000010U
  2180. #define RCC_APB2ENR_USART6EN 0x00000020U
  2181. #define RCC_APB2ENR_ADC1EN 0x00000100U
  2182. #define RCC_APB2ENR_SDIOEN 0x00000800U
  2183. #define RCC_APB2ENR_SPI1EN 0x00001000U
  2184. #define RCC_APB2ENR_SPI4EN 0x00002000U
  2185. #define RCC_APB2ENR_SYSCFGEN 0x00004000U
  2186. #define RCC_APB2ENR_TIM9EN 0x00010000U
  2187. #define RCC_APB2ENR_TIM10EN 0x00020000U
  2188. #define RCC_APB2ENR_TIM11EN 0x00040000U
  2189. #define RCC_APB2ENR_SPI5EN 0x00100000U
  2190. /******************** Bit definition for RCC_AHB1LPENR register *************/
  2191. #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
  2192. #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
  2193. #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
  2194. #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
  2195. #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
  2196. #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
  2197. #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
  2198. #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
  2199. #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
  2200. #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
  2201. #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
  2202. #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
  2203. #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
  2204. /******************** Bit definition for RCC_AHB2LPENR register *************/
  2205. #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
  2206. /******************** Bit definition for RCC_AHB3LPENR register *************/
  2207. /******************** Bit definition for RCC_APB1LPENR register *************/
  2208. #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
  2209. #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
  2210. #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
  2211. #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
  2212. #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
  2213. #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
  2214. #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
  2215. #define RCC_APB1LPENR_USART2LPEN 0x00020000U
  2216. #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
  2217. #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
  2218. #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
  2219. #define RCC_APB1LPENR_PWRLPEN 0x10000000U
  2220. #define RCC_APB1LPENR_DACLPEN 0x20000000U
  2221. /******************** Bit definition for RCC_APB2LPENR register *************/
  2222. #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
  2223. #define RCC_APB2LPENR_USART1LPEN 0x00000010U
  2224. #define RCC_APB2LPENR_USART6LPEN 0x00000020U
  2225. #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
  2226. #define RCC_APB2LPENR_SDIOLPEN 0x00000800U
  2227. #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
  2228. #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
  2229. #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
  2230. #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
  2231. #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
  2232. #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
  2233. #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
  2234. /******************** Bit definition for RCC_BDCR register ******************/
  2235. #define RCC_BDCR_LSEON 0x00000001U
  2236. #define RCC_BDCR_LSERDY 0x00000002U
  2237. #define RCC_BDCR_LSEBYP 0x00000004U
  2238. #define RCC_BDCR_LSEMOD 0x00000008U
  2239. #define RCC_BDCR_RTCSEL 0x00000300U
  2240. #define RCC_BDCR_RTCSEL_0 0x00000100U
  2241. #define RCC_BDCR_RTCSEL_1 0x00000200U
  2242. #define RCC_BDCR_RTCEN 0x00008000U
  2243. #define RCC_BDCR_BDRST 0x00010000U
  2244. /******************** Bit definition for RCC_CSR register *******************/
  2245. #define RCC_CSR_LSION 0x00000001U
  2246. #define RCC_CSR_LSIRDY 0x00000002U
  2247. #define RCC_CSR_RMVF 0x01000000U
  2248. #define RCC_CSR_BORRSTF 0x02000000U
  2249. #define RCC_CSR_PADRSTF 0x04000000U
  2250. #define RCC_CSR_PORRSTF 0x08000000U
  2251. #define RCC_CSR_SFTRSTF 0x10000000U
  2252. #define RCC_CSR_WDGRSTF 0x20000000U
  2253. #define RCC_CSR_WWDGRSTF 0x40000000U
  2254. #define RCC_CSR_LPWRRSTF 0x80000000U
  2255. /******************** Bit definition for RCC_SSCGR register *****************/
  2256. #define RCC_SSCGR_MODPER 0x00001FFFU
  2257. #define RCC_SSCGR_INCSTEP 0x0FFFE000U
  2258. #define RCC_SSCGR_SPREADSEL 0x40000000U
  2259. #define RCC_SSCGR_SSCGEN 0x80000000U
  2260. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  2261. #define RCC_PLLI2SCFGR_PLLI2SM 0x0000003FU
  2262. #define RCC_PLLI2SCFGR_PLLI2SM_0 0x00000001U
  2263. #define RCC_PLLI2SCFGR_PLLI2SM_1 0x00000002U
  2264. #define RCC_PLLI2SCFGR_PLLI2SM_2 0x00000004U
  2265. #define RCC_PLLI2SCFGR_PLLI2SM_3 0x00000008U
  2266. #define RCC_PLLI2SCFGR_PLLI2SM_4 0x00000010U
  2267. #define RCC_PLLI2SCFGR_PLLI2SM_5 0x00000020U
  2268. #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
  2269. #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
  2270. #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
  2271. #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
  2272. #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
  2273. #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
  2274. #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
  2275. #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
  2276. #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
  2277. #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
  2278. #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
  2279. #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
  2280. #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
  2281. #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
  2282. /******************** Bit definition for RCC_DCKCFGR register ***************/
  2283. #define RCC_DCKCFGR_TIMPRE 0x01000000U
  2284. /******************************************************************************/
  2285. /* */
  2286. /* Real-Time Clock (RTC) */
  2287. /* */
  2288. /******************************************************************************/
  2289. /******************** Bits definition for RTC_TR register *******************/
  2290. #define RTC_TR_PM 0x00400000U
  2291. #define RTC_TR_HT 0x00300000U
  2292. #define RTC_TR_HT_0 0x00100000U
  2293. #define RTC_TR_HT_1 0x00200000U
  2294. #define RTC_TR_HU 0x000F0000U
  2295. #define RTC_TR_HU_0 0x00010000U
  2296. #define RTC_TR_HU_1 0x00020000U
  2297. #define RTC_TR_HU_2 0x00040000U
  2298. #define RTC_TR_HU_3 0x00080000U
  2299. #define RTC_TR_MNT 0x00007000U
  2300. #define RTC_TR_MNT_0 0x00001000U
  2301. #define RTC_TR_MNT_1 0x00002000U
  2302. #define RTC_TR_MNT_2 0x00004000U
  2303. #define RTC_TR_MNU 0x00000F00U
  2304. #define RTC_TR_MNU_0 0x00000100U
  2305. #define RTC_TR_MNU_1 0x00000200U
  2306. #define RTC_TR_MNU_2 0x00000400U
  2307. #define RTC_TR_MNU_3 0x00000800U
  2308. #define RTC_TR_ST 0x00000070U
  2309. #define RTC_TR_ST_0 0x00000010U
  2310. #define RTC_TR_ST_1 0x00000020U
  2311. #define RTC_TR_ST_2 0x00000040U
  2312. #define RTC_TR_SU 0x0000000FU
  2313. #define RTC_TR_SU_0 0x00000001U
  2314. #define RTC_TR_SU_1 0x00000002U
  2315. #define RTC_TR_SU_2 0x00000004U
  2316. #define RTC_TR_SU_3 0x00000008U
  2317. /******************** Bits definition for RTC_DR register *******************/
  2318. #define RTC_DR_YT 0x00F00000U
  2319. #define RTC_DR_YT_0 0x00100000U
  2320. #define RTC_DR_YT_1 0x00200000U
  2321. #define RTC_DR_YT_2 0x00400000U
  2322. #define RTC_DR_YT_3 0x00800000U
  2323. #define RTC_DR_YU 0x000F0000U
  2324. #define RTC_DR_YU_0 0x00010000U
  2325. #define RTC_DR_YU_1 0x00020000U
  2326. #define RTC_DR_YU_2 0x00040000U
  2327. #define RTC_DR_YU_3 0x00080000U
  2328. #define RTC_DR_WDU 0x0000E000U
  2329. #define RTC_DR_WDU_0 0x00002000U
  2330. #define RTC_DR_WDU_1 0x00004000U
  2331. #define RTC_DR_WDU_2 0x00008000U
  2332. #define RTC_DR_MT 0x00001000U
  2333. #define RTC_DR_MU 0x00000F00U
  2334. #define RTC_DR_MU_0 0x00000100U
  2335. #define RTC_DR_MU_1 0x00000200U
  2336. #define RTC_DR_MU_2 0x00000400U
  2337. #define RTC_DR_MU_3 0x00000800U
  2338. #define RTC_DR_DT 0x00000030U
  2339. #define RTC_DR_DT_0 0x00000010U
  2340. #define RTC_DR_DT_1 0x00000020U
  2341. #define RTC_DR_DU 0x0000000FU
  2342. #define RTC_DR_DU_0 0x00000001U
  2343. #define RTC_DR_DU_1 0x00000002U
  2344. #define RTC_DR_DU_2 0x00000004U
  2345. #define RTC_DR_DU_3 0x00000008U
  2346. /******************** Bits definition for RTC_CR register *******************/
  2347. #define RTC_CR_COE 0x00800000U
  2348. #define RTC_CR_OSEL 0x00600000U
  2349. #define RTC_CR_OSEL_0 0x00200000U
  2350. #define RTC_CR_OSEL_1 0x00400000U
  2351. #define RTC_CR_POL 0x00100000U
  2352. #define RTC_CR_COSEL 0x00080000U
  2353. #define RTC_CR_BCK 0x00040000U
  2354. #define RTC_CR_SUB1H 0x00020000U
  2355. #define RTC_CR_ADD1H 0x00010000U
  2356. #define RTC_CR_TSIE 0x00008000U
  2357. #define RTC_CR_WUTIE 0x00004000U
  2358. #define RTC_CR_ALRBIE 0x00002000U
  2359. #define RTC_CR_ALRAIE 0x00001000U
  2360. #define RTC_CR_TSE 0x00000800U
  2361. #define RTC_CR_WUTE 0x00000400U
  2362. #define RTC_CR_ALRBE 0x00000200U
  2363. #define RTC_CR_ALRAE 0x00000100U
  2364. #define RTC_CR_DCE 0x00000080U
  2365. #define RTC_CR_FMT 0x00000040U
  2366. #define RTC_CR_BYPSHAD 0x00000020U
  2367. #define RTC_CR_REFCKON 0x00000010U
  2368. #define RTC_CR_TSEDGE 0x00000008U
  2369. #define RTC_CR_WUCKSEL 0x00000007U
  2370. #define RTC_CR_WUCKSEL_0 0x00000001U
  2371. #define RTC_CR_WUCKSEL_1 0x00000002U
  2372. #define RTC_CR_WUCKSEL_2 0x00000004U
  2373. /******************** Bits definition for RTC_ISR register ******************/
  2374. #define RTC_ISR_RECALPF 0x00010000U
  2375. #define RTC_ISR_TAMP1F 0x00002000U
  2376. #define RTC_ISR_TAMP2F 0x00004000U
  2377. #define RTC_ISR_TSOVF 0x00001000U
  2378. #define RTC_ISR_TSF 0x00000800U
  2379. #define RTC_ISR_WUTF 0x00000400U
  2380. #define RTC_ISR_ALRBF 0x00000200U
  2381. #define RTC_ISR_ALRAF 0x00000100U
  2382. #define RTC_ISR_INIT 0x00000080U
  2383. #define RTC_ISR_INITF 0x00000040U
  2384. #define RTC_ISR_RSF 0x00000020U
  2385. #define RTC_ISR_INITS 0x00000010U
  2386. #define RTC_ISR_SHPF 0x00000008U
  2387. #define RTC_ISR_WUTWF 0x00000004U
  2388. #define RTC_ISR_ALRBWF 0x00000002U
  2389. #define RTC_ISR_ALRAWF 0x00000001U
  2390. /******************** Bits definition for RTC_PRER register *****************/
  2391. #define RTC_PRER_PREDIV_A 0x007F0000U
  2392. #define RTC_PRER_PREDIV_S 0x00007FFFU
  2393. /******************** Bits definition for RTC_WUTR register *****************/
  2394. #define RTC_WUTR_WUT 0x0000FFFFU
  2395. /******************** Bits definition for RTC_CALIBR register ***************/
  2396. #define RTC_CALIBR_DCS 0x00000080U
  2397. #define RTC_CALIBR_DC 0x0000001FU
  2398. /******************** Bits definition for RTC_ALRMAR register ***************/
  2399. #define RTC_ALRMAR_MSK4 0x80000000U
  2400. #define RTC_ALRMAR_WDSEL 0x40000000U
  2401. #define RTC_ALRMAR_DT 0x30000000U
  2402. #define RTC_ALRMAR_DT_0 0x10000000U
  2403. #define RTC_ALRMAR_DT_1 0x20000000U
  2404. #define RTC_ALRMAR_DU 0x0F000000U
  2405. #define RTC_ALRMAR_DU_0 0x01000000U
  2406. #define RTC_ALRMAR_DU_1 0x02000000U
  2407. #define RTC_ALRMAR_DU_2 0x04000000U
  2408. #define RTC_ALRMAR_DU_3 0x08000000U
  2409. #define RTC_ALRMAR_MSK3 0x00800000U
  2410. #define RTC_ALRMAR_PM 0x00400000U
  2411. #define RTC_ALRMAR_HT 0x00300000U
  2412. #define RTC_ALRMAR_HT_0 0x00100000U
  2413. #define RTC_ALRMAR_HT_1 0x00200000U
  2414. #define RTC_ALRMAR_HU 0x000F0000U
  2415. #define RTC_ALRMAR_HU_0 0x00010000U
  2416. #define RTC_ALRMAR_HU_1 0x00020000U
  2417. #define RTC_ALRMAR_HU_2 0x00040000U
  2418. #define RTC_ALRMAR_HU_3 0x00080000U
  2419. #define RTC_ALRMAR_MSK2 0x00008000U
  2420. #define RTC_ALRMAR_MNT 0x00007000U
  2421. #define RTC_ALRMAR_MNT_0 0x00001000U
  2422. #define RTC_ALRMAR_MNT_1 0x00002000U
  2423. #define RTC_ALRMAR_MNT_2 0x00004000U
  2424. #define RTC_ALRMAR_MNU 0x00000F00U
  2425. #define RTC_ALRMAR_MNU_0 0x00000100U
  2426. #define RTC_ALRMAR_MNU_1 0x00000200U
  2427. #define RTC_ALRMAR_MNU_2 0x00000400U
  2428. #define RTC_ALRMAR_MNU_3 0x00000800U
  2429. #define RTC_ALRMAR_MSK1 0x00000080U
  2430. #define RTC_ALRMAR_ST 0x00000070U
  2431. #define RTC_ALRMAR_ST_0 0x00000010U
  2432. #define RTC_ALRMAR_ST_1 0x00000020U
  2433. #define RTC_ALRMAR_ST_2 0x00000040U
  2434. #define RTC_ALRMAR_SU 0x0000000FU
  2435. #define RTC_ALRMAR_SU_0 0x00000001U
  2436. #define RTC_ALRMAR_SU_1 0x00000002U
  2437. #define RTC_ALRMAR_SU_2 0x00000004U
  2438. #define RTC_ALRMAR_SU_3 0x00000008U
  2439. /******************** Bits definition for RTC_ALRMBR register ***************/
  2440. #define RTC_ALRMBR_MSK4 0x80000000U
  2441. #define RTC_ALRMBR_WDSEL 0x40000000U
  2442. #define RTC_ALRMBR_DT 0x30000000U
  2443. #define RTC_ALRMBR_DT_0 0x10000000U
  2444. #define RTC_ALRMBR_DT_1 0x20000000U
  2445. #define RTC_ALRMBR_DU 0x0F000000U
  2446. #define RTC_ALRMBR_DU_0 0x01000000U
  2447. #define RTC_ALRMBR_DU_1 0x02000000U
  2448. #define RTC_ALRMBR_DU_2 0x04000000U
  2449. #define RTC_ALRMBR_DU_3 0x08000000U
  2450. #define RTC_ALRMBR_MSK3 0x00800000U
  2451. #define RTC_ALRMBR_PM 0x00400000U
  2452. #define RTC_ALRMBR_HT 0x00300000U
  2453. #define RTC_ALRMBR_HT_0 0x00100000U
  2454. #define RTC_ALRMBR_HT_1 0x00200000U
  2455. #define RTC_ALRMBR_HU 0x000F0000U
  2456. #define RTC_ALRMBR_HU_0 0x00010000U
  2457. #define RTC_ALRMBR_HU_1 0x00020000U
  2458. #define RTC_ALRMBR_HU_2 0x00040000U
  2459. #define RTC_ALRMBR_HU_3 0x00080000U
  2460. #define RTC_ALRMBR_MSK2 0x00008000U
  2461. #define RTC_ALRMBR_MNT 0x00007000U
  2462. #define RTC_ALRMBR_MNT_0 0x00001000U
  2463. #define RTC_ALRMBR_MNT_1 0x00002000U
  2464. #define RTC_ALRMBR_MNT_2 0x00004000U
  2465. #define RTC_ALRMBR_MNU 0x00000F00U
  2466. #define RTC_ALRMBR_MNU_0 0x00000100U
  2467. #define RTC_ALRMBR_MNU_1 0x00000200U
  2468. #define RTC_ALRMBR_MNU_2 0x00000400U
  2469. #define RTC_ALRMBR_MNU_3 0x00000800U
  2470. #define RTC_ALRMBR_MSK1 0x00000080U
  2471. #define RTC_ALRMBR_ST 0x00000070U
  2472. #define RTC_ALRMBR_ST_0 0x00000010U
  2473. #define RTC_ALRMBR_ST_1 0x00000020U
  2474. #define RTC_ALRMBR_ST_2 0x00000040U
  2475. #define RTC_ALRMBR_SU 0x0000000FU
  2476. #define RTC_ALRMBR_SU_0 0x00000001U
  2477. #define RTC_ALRMBR_SU_1 0x00000002U
  2478. #define RTC_ALRMBR_SU_2 0x00000004U
  2479. #define RTC_ALRMBR_SU_3 0x00000008U
  2480. /******************** Bits definition for RTC_WPR register ******************/
  2481. #define RTC_WPR_KEY 0x000000FFU
  2482. /******************** Bits definition for RTC_SSR register ******************/
  2483. #define RTC_SSR_SS 0x0000FFFFU
  2484. /******************** Bits definition for RTC_SHIFTR register ***************/
  2485. #define RTC_SHIFTR_SUBFS 0x00007FFFU
  2486. #define RTC_SHIFTR_ADD1S 0x80000000U
  2487. /******************** Bits definition for RTC_TSTR register *****************/
  2488. #define RTC_TSTR_PM 0x00400000U
  2489. #define RTC_TSTR_HT 0x00300000U
  2490. #define RTC_TSTR_HT_0 0x00100000U
  2491. #define RTC_TSTR_HT_1 0x00200000U
  2492. #define RTC_TSTR_HU 0x000F0000U
  2493. #define RTC_TSTR_HU_0 0x00010000U
  2494. #define RTC_TSTR_HU_1 0x00020000U
  2495. #define RTC_TSTR_HU_2 0x00040000U
  2496. #define RTC_TSTR_HU_3 0x00080000U
  2497. #define RTC_TSTR_MNT 0x00007000U
  2498. #define RTC_TSTR_MNT_0 0x00001000U
  2499. #define RTC_TSTR_MNT_1 0x00002000U
  2500. #define RTC_TSTR_MNT_2 0x00004000U
  2501. #define RTC_TSTR_MNU 0x00000F00U
  2502. #define RTC_TSTR_MNU_0 0x00000100U
  2503. #define RTC_TSTR_MNU_1 0x00000200U
  2504. #define RTC_TSTR_MNU_2 0x00000400U
  2505. #define RTC_TSTR_MNU_3 0x00000800U
  2506. #define RTC_TSTR_ST 0x00000070U
  2507. #define RTC_TSTR_ST_0 0x00000010U
  2508. #define RTC_TSTR_ST_1 0x00000020U
  2509. #define RTC_TSTR_ST_2 0x00000040U
  2510. #define RTC_TSTR_SU 0x0000000FU
  2511. #define RTC_TSTR_SU_0 0x00000001U
  2512. #define RTC_TSTR_SU_1 0x00000002U
  2513. #define RTC_TSTR_SU_2 0x00000004U
  2514. #define RTC_TSTR_SU_3 0x00000008U
  2515. /******************** Bits definition for RTC_TSDR register *****************/
  2516. #define RTC_TSDR_WDU 0x0000E000U
  2517. #define RTC_TSDR_WDU_0 0x00002000U
  2518. #define RTC_TSDR_WDU_1 0x00004000U
  2519. #define RTC_TSDR_WDU_2 0x00008000U
  2520. #define RTC_TSDR_MT 0x00001000U
  2521. #define RTC_TSDR_MU 0x00000F00U
  2522. #define RTC_TSDR_MU_0 0x00000100U
  2523. #define RTC_TSDR_MU_1 0x00000200U
  2524. #define RTC_TSDR_MU_2 0x00000400U
  2525. #define RTC_TSDR_MU_3 0x00000800U
  2526. #define RTC_TSDR_DT 0x00000030U
  2527. #define RTC_TSDR_DT_0 0x00000010U
  2528. #define RTC_TSDR_DT_1 0x00000020U
  2529. #define RTC_TSDR_DU 0x0000000FU
  2530. #define RTC_TSDR_DU_0 0x00000001U
  2531. #define RTC_TSDR_DU_1 0x00000002U
  2532. #define RTC_TSDR_DU_2 0x00000004U
  2533. #define RTC_TSDR_DU_3 0x00000008U
  2534. /******************** Bits definition for RTC_TSSSR register ****************/
  2535. #define RTC_TSSSR_SS 0x0000FFFFU
  2536. /******************** Bits definition for RTC_CAL register *****************/
  2537. #define RTC_CALR_CALP 0x00008000U
  2538. #define RTC_CALR_CALW8 0x00004000U
  2539. #define RTC_CALR_CALW16 0x00002000U
  2540. #define RTC_CALR_CALM 0x000001FFU
  2541. #define RTC_CALR_CALM_0 0x00000001U
  2542. #define RTC_CALR_CALM_1 0x00000002U
  2543. #define RTC_CALR_CALM_2 0x00000004U
  2544. #define RTC_CALR_CALM_3 0x00000008U
  2545. #define RTC_CALR_CALM_4 0x00000010U
  2546. #define RTC_CALR_CALM_5 0x00000020U
  2547. #define RTC_CALR_CALM_6 0x00000040U
  2548. #define RTC_CALR_CALM_7 0x00000080U
  2549. #define RTC_CALR_CALM_8 0x00000100U
  2550. /******************** Bits definition for RTC_TAFCR register ****************/
  2551. #define RTC_TAFCR_ALARMOUTTYPE 0x00040000U
  2552. #define RTC_TAFCR_TSINSEL 0x00020000U
  2553. #define RTC_TAFCR_TAMPINSEL 0x00010000U
  2554. #define RTC_TAFCR_TAMPPUDIS 0x00008000U
  2555. #define RTC_TAFCR_TAMPPRCH 0x00006000U
  2556. #define RTC_TAFCR_TAMPPRCH_0 0x00002000U
  2557. #define RTC_TAFCR_TAMPPRCH_1 0x00004000U
  2558. #define RTC_TAFCR_TAMPFLT 0x00001800U
  2559. #define RTC_TAFCR_TAMPFLT_0 0x00000800U
  2560. #define RTC_TAFCR_TAMPFLT_1 0x00001000U
  2561. #define RTC_TAFCR_TAMPFREQ 0x00000700U
  2562. #define RTC_TAFCR_TAMPFREQ_0 0x00000100U
  2563. #define RTC_TAFCR_TAMPFREQ_1 0x00000200U
  2564. #define RTC_TAFCR_TAMPFREQ_2 0x00000400U
  2565. #define RTC_TAFCR_TAMPTS 0x00000080U
  2566. #define RTC_TAFCR_TAMP2TRG 0x00000010U
  2567. #define RTC_TAFCR_TAMP2E 0x00000008U
  2568. #define RTC_TAFCR_TAMPIE 0x00000004U
  2569. #define RTC_TAFCR_TAMP1TRG 0x00000002U
  2570. #define RTC_TAFCR_TAMP1E 0x00000001U
  2571. /******************** Bits definition for RTC_ALRMASSR register *************/
  2572. #define RTC_ALRMASSR_MASKSS 0x0F000000U
  2573. #define RTC_ALRMASSR_MASKSS_0 0x01000000U
  2574. #define RTC_ALRMASSR_MASKSS_1 0x02000000U
  2575. #define RTC_ALRMASSR_MASKSS_2 0x04000000U
  2576. #define RTC_ALRMASSR_MASKSS_3 0x08000000U
  2577. #define RTC_ALRMASSR_SS 0x00007FFFU
  2578. /******************** Bits definition for RTC_ALRMBSSR register *************/
  2579. #define RTC_ALRMBSSR_MASKSS 0x0F000000U
  2580. #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
  2581. #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
  2582. #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
  2583. #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
  2584. #define RTC_ALRMBSSR_SS 0x00007FFFU
  2585. /******************** Bits definition for RTC_BKP0R register ****************/
  2586. #define RTC_BKP0R 0xFFFFFFFFU
  2587. /******************** Bits definition for RTC_BKP1R register ****************/
  2588. #define RTC_BKP1R 0xFFFFFFFFU
  2589. /******************** Bits definition for RTC_BKP2R register ****************/
  2590. #define RTC_BKP2R 0xFFFFFFFFU
  2591. /******************** Bits definition for RTC_BKP3R register ****************/
  2592. #define RTC_BKP3R 0xFFFFFFFFU
  2593. /******************** Bits definition for RTC_BKP4R register ****************/
  2594. #define RTC_BKP4R 0xFFFFFFFFU
  2595. /******************** Bits definition for RTC_BKP5R register ****************/
  2596. #define RTC_BKP5R 0xFFFFFFFFU
  2597. /******************** Bits definition for RTC_BKP6R register ****************/
  2598. #define RTC_BKP6R 0xFFFFFFFFU
  2599. /******************** Bits definition for RTC_BKP7R register ****************/
  2600. #define RTC_BKP7R 0xFFFFFFFFU
  2601. /******************** Bits definition for RTC_BKP8R register ****************/
  2602. #define RTC_BKP8R 0xFFFFFFFFU
  2603. /******************** Bits definition for RTC_BKP9R register ****************/
  2604. #define RTC_BKP9R 0xFFFFFFFFU
  2605. /******************** Bits definition for RTC_BKP10R register ***************/
  2606. #define RTC_BKP10R 0xFFFFFFFFU
  2607. /******************** Bits definition for RTC_BKP11R register ***************/
  2608. #define RTC_BKP11R 0xFFFFFFFFU
  2609. /******************** Bits definition for RTC_BKP12R register ***************/
  2610. #define RTC_BKP12R 0xFFFFFFFFU
  2611. /******************** Bits definition for RTC_BKP13R register ***************/
  2612. #define RTC_BKP13R 0xFFFFFFFFU
  2613. /******************** Bits definition for RTC_BKP14R register ***************/
  2614. #define RTC_BKP14R 0xFFFFFFFFU
  2615. /******************** Bits definition for RTC_BKP15R register ***************/
  2616. #define RTC_BKP15R 0xFFFFFFFFU
  2617. /******************** Bits definition for RTC_BKP16R register ***************/
  2618. #define RTC_BKP16R 0xFFFFFFFFU
  2619. /******************** Bits definition for RTC_BKP17R register ***************/
  2620. #define RTC_BKP17R 0xFFFFFFFFU
  2621. /******************** Bits definition for RTC_BKP18R register ***************/
  2622. #define RTC_BKP18R 0xFFFFFFFFU
  2623. /******************** Bits definition for RTC_BKP19R register ***************/
  2624. #define RTC_BKP19R 0xFFFFFFFFU
  2625. /******************************************************************************/
  2626. /* */
  2627. /* SD host Interface */
  2628. /* */
  2629. /******************************************************************************/
  2630. /****************** Bit definition for SDIO_POWER register ******************/
  2631. #define SDIO_POWER_PWRCTRL 0x03U /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  2632. #define SDIO_POWER_PWRCTRL_0 0x01U /*!<Bit 0 */
  2633. #define SDIO_POWER_PWRCTRL_1 0x02U /*!<Bit 1 */
  2634. /****************** Bit definition for SDIO_CLKCR register ******************/
  2635. #define SDIO_CLKCR_CLKDIV 0x00FFU /*!<Clock divide factor */
  2636. #define SDIO_CLKCR_CLKEN 0x0100U /*!<Clock enable bit */
  2637. #define SDIO_CLKCR_PWRSAV 0x0200U /*!<Power saving configuration bit */
  2638. #define SDIO_CLKCR_BYPASS 0x0400U /*!<Clock divider bypass enable bit */
  2639. #define SDIO_CLKCR_WIDBUS 0x1800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  2640. #define SDIO_CLKCR_WIDBUS_0 0x0800U /*!<Bit 0 */
  2641. #define SDIO_CLKCR_WIDBUS_1 0x1000U /*!<Bit 1 */
  2642. #define SDIO_CLKCR_NEGEDGE 0x2000U /*!<SDIO_CK dephasing selection bit */
  2643. #define SDIO_CLKCR_HWFC_EN 0x4000U /*!<HW Flow Control enable */
  2644. /******************* Bit definition for SDIO_ARG register *******************/
  2645. #define SDIO_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */
  2646. /******************* Bit definition for SDIO_CMD register *******************/
  2647. #define SDIO_CMD_CMDINDEX 0x003FU /*!<Command Index */
  2648. #define SDIO_CMD_WAITRESP 0x00C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */
  2649. #define SDIO_CMD_WAITRESP_0 0x0040U /*!< Bit 0 */
  2650. #define SDIO_CMD_WAITRESP_1 0x0080U /*!< Bit 1 */
  2651. #define SDIO_CMD_WAITINT 0x0100U /*!<CPSM Waits for Interrupt Request */
  2652. #define SDIO_CMD_WAITPEND 0x0200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  2653. #define SDIO_CMD_CPSMEN 0x0400U /*!<Command path state machine (CPSM) Enable bit */
  2654. #define SDIO_CMD_SDIOSUSPEND 0x0800U /*!<SD I/O suspend command */
  2655. #define SDIO_CMD_ENCMDCOMPL 0x1000U /*!<Enable CMD completion */
  2656. #define SDIO_CMD_NIEN 0x2000U /*!<Not Interrupt Enable */
  2657. #define SDIO_CMD_CEATACMD 0x4000U /*!<CE-ATA command */
  2658. /***************** Bit definition for SDIO_RESPCMD register *****************/
  2659. #define SDIO_RESPCMD_RESPCMD 0x3FU /*!<Response command index */
  2660. /****************** Bit definition for SDIO_RESP0 register ******************/
  2661. #define SDIO_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */
  2662. /****************** Bit definition for SDIO_RESP1 register ******************/
  2663. #define SDIO_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */
  2664. /****************** Bit definition for SDIO_RESP2 register ******************/
  2665. #define SDIO_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */
  2666. /****************** Bit definition for SDIO_RESP3 register ******************/
  2667. #define SDIO_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */
  2668. /****************** Bit definition for SDIO_RESP4 register ******************/
  2669. #define SDIO_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */
  2670. /****************** Bit definition for SDIO_DTIMER register *****************/
  2671. #define SDIO_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */
  2672. /****************** Bit definition for SDIO_DLEN register *******************/
  2673. #define SDIO_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */
  2674. /****************** Bit definition for SDIO_DCTRL register ******************/
  2675. #define SDIO_DCTRL_DTEN 0x0001U /*!<Data transfer enabled bit */
  2676. #define SDIO_DCTRL_DTDIR 0x0002U /*!<Data transfer direction selection */
  2677. #define SDIO_DCTRL_DTMODE 0x0004U /*!<Data transfer mode selection */
  2678. #define SDIO_DCTRL_DMAEN 0x0008U /*!<DMA enabled bit */
  2679. #define SDIO_DCTRL_DBLOCKSIZE 0x00F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  2680. #define SDIO_DCTRL_DBLOCKSIZE_0 0x0010U /*!<Bit 0 */
  2681. #define SDIO_DCTRL_DBLOCKSIZE_1 0x0020U /*!<Bit 1 */
  2682. #define SDIO_DCTRL_DBLOCKSIZE_2 0x0040U /*!<Bit 2 */
  2683. #define SDIO_DCTRL_DBLOCKSIZE_3 0x0080U /*!<Bit 3 */
  2684. #define SDIO_DCTRL_RWSTART 0x0100U /*!<Read wait start */
  2685. #define SDIO_DCTRL_RWSTOP 0x0200U /*!<Read wait stop */
  2686. #define SDIO_DCTRL_RWMOD 0x0400U /*!<Read wait mode */
  2687. #define SDIO_DCTRL_SDIOEN 0x0800U /*!<SD I/O enable functions */
  2688. /****************** Bit definition for SDIO_DCOUNT register *****************/
  2689. #define SDIO_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */
  2690. /****************** Bit definition for SDIO_STA register ********************/
  2691. #define SDIO_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */
  2692. #define SDIO_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */
  2693. #define SDIO_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */
  2694. #define SDIO_STA_DTIMEOUT 0x00000008U /*!<Data timeout */
  2695. #define SDIO_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */
  2696. #define SDIO_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */
  2697. #define SDIO_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */
  2698. #define SDIO_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */
  2699. #define SDIO_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */
  2700. #define SDIO_STA_STBITERR 0x00000200U /*!<Start bit not detected on all data signals in wide bus mode */
  2701. #define SDIO_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */
  2702. #define SDIO_STA_CMDACT 0x00000800U /*!<Command transfer in progress */
  2703. #define SDIO_STA_TXACT 0x00001000U /*!<Data transmit in progress */
  2704. #define SDIO_STA_RXACT 0x00002000U /*!<Data receive in progress */
  2705. #define SDIO_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  2706. #define SDIO_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  2707. #define SDIO_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */
  2708. #define SDIO_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */
  2709. #define SDIO_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */
  2710. #define SDIO_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */
  2711. #define SDIO_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */
  2712. #define SDIO_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */
  2713. #define SDIO_STA_SDIOIT 0x00400000U /*!<SDIO interrupt received */
  2714. #define SDIO_STA_CEATAEND 0x00800000U /*!<CE-ATA command completion signal received for CMD61 */
  2715. /******************* Bit definition for SDIO_ICR register *******************/
  2716. #define SDIO_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */
  2717. #define SDIO_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */
  2718. #define SDIO_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */
  2719. #define SDIO_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */
  2720. #define SDIO_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */
  2721. #define SDIO_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */
  2722. #define SDIO_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */
  2723. #define SDIO_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */
  2724. #define SDIO_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */
  2725. #define SDIO_ICR_STBITERRC 0x00000200U /*!<STBITERR flag clear bit */
  2726. #define SDIO_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */
  2727. #define SDIO_ICR_SDIOITC 0x00400000U /*!<SDIOIT flag clear bit */
  2728. #define SDIO_ICR_CEATAENDC 0x00800000U /*!<CEATAEND flag clear bit */
  2729. /****************** Bit definition for SDIO_MASK register *******************/
  2730. #define SDIO_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */
  2731. #define SDIO_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */
  2732. #define SDIO_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */
  2733. #define SDIO_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */
  2734. #define SDIO_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */
  2735. #define SDIO_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */
  2736. #define SDIO_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */
  2737. #define SDIO_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */
  2738. #define SDIO_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */
  2739. #define SDIO_MASK_STBITERRIE 0x00000200U /*!<Start Bit Error Interrupt Enable */
  2740. #define SDIO_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */
  2741. #define SDIO_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */
  2742. #define SDIO_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */
  2743. #define SDIO_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */
  2744. #define SDIO_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */
  2745. #define SDIO_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */
  2746. #define SDIO_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */
  2747. #define SDIO_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */
  2748. #define SDIO_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */
  2749. #define SDIO_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */
  2750. #define SDIO_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */
  2751. #define SDIO_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */
  2752. #define SDIO_MASK_SDIOITIE 0x00400000U /*!<SDIO Mode Interrupt Received interrupt Enable */
  2753. #define SDIO_MASK_CEATAENDIE 0x00800000U /*!<CE-ATA command completion signal received Interrupt Enable */
  2754. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  2755. #define SDIO_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */
  2756. /****************** Bit definition for SDIO_FIFO register *******************/
  2757. #define SDIO_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */
  2758. /******************************************************************************/
  2759. /* */
  2760. /* Serial Peripheral Interface */
  2761. /* */
  2762. /******************************************************************************/
  2763. /******************* Bit definition for SPI_CR1 register ********************/
  2764. #define SPI_CR1_CPHA 0x00000001U /*!<Clock Phase */
  2765. #define SPI_CR1_CPOL 0x00000002U /*!<Clock Polarity */
  2766. #define SPI_CR1_MSTR 0x00000004U /*!<Master Selection */
  2767. #define SPI_CR1_BR 0x00000038U /*!<BR[2:0] bits (Baud Rate Control) */
  2768. #define SPI_CR1_BR_0 0x00000008U /*!<Bit 0 */
  2769. #define SPI_CR1_BR_1 0x00000010U /*!<Bit 1 */
  2770. #define SPI_CR1_BR_2 0x00000020U /*!<Bit 2 */
  2771. #define SPI_CR1_SPE 0x00000040U /*!<SPI Enable */
  2772. #define SPI_CR1_LSBFIRST 0x00000080U /*!<Frame Format */
  2773. #define SPI_CR1_SSI 0x00000100U /*!<Internal slave select */
  2774. #define SPI_CR1_SSM 0x00000200U /*!<Software slave management */
  2775. #define SPI_CR1_RXONLY 0x00000400U /*!<Receive only */
  2776. #define SPI_CR1_DFF 0x00000800U /*!<Data Frame Format */
  2777. #define SPI_CR1_CRCNEXT 0x00001000U /*!<Transmit CRC next */
  2778. #define SPI_CR1_CRCEN 0x00002000U /*!<Hardware CRC calculation enable */
  2779. #define SPI_CR1_BIDIOE 0x00004000U /*!<Output enable in bidirectional mode */
  2780. #define SPI_CR1_BIDIMODE 0x00008000U /*!<Bidirectional data mode enable */
  2781. /******************* Bit definition for SPI_CR2 register ********************/
  2782. #define SPI_CR2_RXDMAEN 0x00000001U /*!<Rx Buffer DMA Enable */
  2783. #define SPI_CR2_TXDMAEN 0x00000002U /*!<Tx Buffer DMA Enable */
  2784. #define SPI_CR2_SSOE 0x00000004U /*!<SS Output Enable */
  2785. #define SPI_CR2_FRF 0x00000010U /*!<Frame Format */
  2786. #define SPI_CR2_ERRIE 0x00000020U /*!<Error Interrupt Enable */
  2787. #define SPI_CR2_RXNEIE 0x00000040U /*!<RX buffer Not Empty Interrupt Enable */
  2788. #define SPI_CR2_TXEIE 0x00000080U /*!<Tx buffer Empty Interrupt Enable */
  2789. /******************** Bit definition for SPI_SR register ********************/
  2790. #define SPI_SR_RXNE 0x00000001U /*!<Receive buffer Not Empty */
  2791. #define SPI_SR_TXE 0x00000002U /*!<Transmit buffer Empty */
  2792. #define SPI_SR_CHSIDE 0x00000004U /*!<Channel side */
  2793. #define SPI_SR_UDR 0x00000008U /*!<Underrun flag */
  2794. #define SPI_SR_CRCERR 0x00000010U /*!<CRC Error flag */
  2795. #define SPI_SR_MODF 0x00000020U /*!<Mode fault */
  2796. #define SPI_SR_OVR 0x00000040U /*!<Overrun flag */
  2797. #define SPI_SR_BSY 0x00000080U /*!<Busy flag */
  2798. #define SPI_SR_FRE 0x00000100U /*!<Frame format error flag */
  2799. /******************** Bit definition for SPI_DR register ********************/
  2800. #define SPI_DR_DR 0x0000FFFFU /*!<Data Register */
  2801. /******************* Bit definition for SPI_CRCPR register ******************/
  2802. #define SPI_CRCPR_CRCPOLY 0x0000FFFFU /*!<CRC polynomial register */
  2803. /****************** Bit definition for SPI_RXCRCR register ******************/
  2804. #define SPI_RXCRCR_RXCRC 0x0000FFFFU /*!<Rx CRC Register */
  2805. /****************** Bit definition for SPI_TXCRCR register ******************/
  2806. #define SPI_TXCRCR_TXCRC 0x0000FFFFU /*!<Tx CRC Register */
  2807. /****************** Bit definition for SPI_I2SCFGR register *****************/
  2808. #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */
  2809. #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */
  2810. #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */
  2811. #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */
  2812. #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */
  2813. #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */
  2814. #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */
  2815. #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */
  2816. #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */
  2817. #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  2818. #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */
  2819. #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */
  2820. #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */
  2821. #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */
  2822. /****************** Bit definition for SPI_I2SPR register *******************/
  2823. #define SPI_I2SPR_I2SDIV 0x000000FFU /*!<I2S Linear prescaler */
  2824. #define SPI_I2SPR_ODD 0x00000100U /*!<Odd factor for the prescaler */
  2825. #define SPI_I2SPR_MCKOE 0x00000200U /*!<Master Clock Output Enable */
  2826. /******************************************************************************/
  2827. /* */
  2828. /* SYSCFG */
  2829. /* */
  2830. /******************************************************************************/
  2831. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  2832. #define SYSCFG_MEMRMP_MEM_MODE 0x00000007U /*!< SYSCFG_Memory Remap Config */
  2833. #define SYSCFG_MEMRMP_MEM_MODE_0 0x00000001U
  2834. #define SYSCFG_MEMRMP_MEM_MODE_1 0x00000002U
  2835. #define SYSCFG_MEMRMP_MEM_MODE_2 0x00000004U
  2836. /****************** Bit definition for SYSCFG_PMC register ******************/
  2837. #define SYSCFG_PMC_ADC1DC2 0x00010000U /*!< Refer to AN4073 on how to use this bit */
  2838. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  2839. #define SYSCFG_EXTICR1_EXTI0 0x000FU /*!<EXTI 0 configuration */
  2840. #define SYSCFG_EXTICR1_EXTI1 0x00F0U /*!<EXTI 1 configuration */
  2841. #define SYSCFG_EXTICR1_EXTI2 0x0F00U /*!<EXTI 2 configuration */
  2842. #define SYSCFG_EXTICR1_EXTI3 0xF000U /*!<EXTI 3 configuration */
  2843. /**
  2844. * @brief EXTI0 configuration
  2845. */
  2846. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  2847. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  2848. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  2849. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  2850. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  2851. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  2852. /**
  2853. * @brief EXTI1 configuration
  2854. */
  2855. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  2856. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  2857. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  2858. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  2859. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  2860. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  2861. /**
  2862. * @brief EXTI2 configuration
  2863. */
  2864. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  2865. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  2866. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  2867. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  2868. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  2869. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  2870. /**
  2871. * @brief EXTI3 configuration
  2872. */
  2873. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  2874. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  2875. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  2876. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  2877. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  2878. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  2879. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  2880. #define SYSCFG_EXTICR2_EXTI4 0x000FU /*!<EXTI 4 configuration */
  2881. #define SYSCFG_EXTICR2_EXTI5 0x00F0U /*!<EXTI 5 configuration */
  2882. #define SYSCFG_EXTICR2_EXTI6 0x0F00U /*!<EXTI 6 configuration */
  2883. #define SYSCFG_EXTICR2_EXTI7 0xF000U /*!<EXTI 7 configuration */
  2884. /**
  2885. * @brief EXTI4 configuration
  2886. */
  2887. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  2888. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  2889. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  2890. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  2891. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  2892. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  2893. /**
  2894. * @brief EXTI5 configuration
  2895. */
  2896. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  2897. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  2898. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  2899. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  2900. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  2901. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  2902. /**
  2903. * @brief EXTI6 configuration
  2904. */
  2905. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  2906. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  2907. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  2908. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  2909. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  2910. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  2911. /**
  2912. * @brief EXTI7 configuration
  2913. */
  2914. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  2915. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  2916. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  2917. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  2918. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  2919. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  2920. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  2921. #define SYSCFG_EXTICR3_EXTI8 0x000FU /*!<EXTI 8 configuration */
  2922. #define SYSCFG_EXTICR3_EXTI9 0x00F0U /*!<EXTI 9 configuration */
  2923. #define SYSCFG_EXTICR3_EXTI10 0x0F00U /*!<EXTI 10 configuration */
  2924. #define SYSCFG_EXTICR3_EXTI11 0xF000U /*!<EXTI 11 configuration */
  2925. /**
  2926. * @brief EXTI8 configuration
  2927. */
  2928. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  2929. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  2930. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  2931. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  2932. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  2933. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  2934. /**
  2935. * @brief EXTI9 configuration
  2936. */
  2937. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  2938. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  2939. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  2940. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  2941. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  2942. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  2943. /**
  2944. * @brief EXTI10 configuration
  2945. */
  2946. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  2947. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  2948. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  2949. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  2950. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  2951. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  2952. /**
  2953. * @brief EXTI11 configuration
  2954. */
  2955. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  2956. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  2957. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  2958. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  2959. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  2960. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  2961. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  2962. #define SYSCFG_EXTICR4_EXTI12 0x000FU /*!<EXTI 12 configuration */
  2963. #define SYSCFG_EXTICR4_EXTI13 0x00F0U /*!<EXTI 13 configuration */
  2964. #define SYSCFG_EXTICR4_EXTI14 0x0F00U /*!<EXTI 14 configuration */
  2965. #define SYSCFG_EXTICR4_EXTI15 0xF000U /*!<EXTI 15 configuration */
  2966. /**
  2967. * @brief EXTI12 configuration
  2968. */
  2969. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  2970. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  2971. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  2972. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  2973. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  2974. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  2975. /**
  2976. * @brief EXTI13 configuration
  2977. */
  2978. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  2979. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  2980. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  2981. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  2982. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  2983. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  2984. /**
  2985. * @brief EXTI14 configuration
  2986. */
  2987. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  2988. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  2989. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  2990. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  2991. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  2992. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  2993. /**
  2994. * @brief EXTI15 configuration
  2995. */
  2996. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  2997. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  2998. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  2999. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  3000. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  3001. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  3002. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  3003. #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell ready flag */
  3004. #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell power-down */
  3005. /******************************************************************************/
  3006. /* */
  3007. /* TIM */
  3008. /* */
  3009. /******************************************************************************/
  3010. /******************* Bit definition for TIM_CR1 register ********************/
  3011. #define TIM_CR1_CEN 0x0001U /*!<Counter enable */
  3012. #define TIM_CR1_UDIS 0x0002U /*!<Update disable */
  3013. #define TIM_CR1_URS 0x0004U /*!<Update request source */
  3014. #define TIM_CR1_OPM 0x0008U /*!<One pulse mode */
  3015. #define TIM_CR1_DIR 0x0010U /*!<Direction */
  3016. #define TIM_CR1_CMS 0x0060U /*!<CMS[1:0] bits (Center-aligned mode selection) */
  3017. #define TIM_CR1_CMS_0 0x0020U /*!<Bit 0 */
  3018. #define TIM_CR1_CMS_1 0x0040U /*!<Bit 1 */
  3019. #define TIM_CR1_ARPE 0x0080U /*!<Auto-reload preload enable */
  3020. #define TIM_CR1_CKD 0x0300U /*!<CKD[1:0] bits (clock division) */
  3021. #define TIM_CR1_CKD_0 0x0100U /*!<Bit 0 */
  3022. #define TIM_CR1_CKD_1 0x0200U /*!<Bit 1 */
  3023. /******************* Bit definition for TIM_CR2 register ********************/
  3024. #define TIM_CR2_CCPC 0x0001U /*!<Capture/Compare Preloaded Control */
  3025. #define TIM_CR2_CCUS 0x0004U /*!<Capture/Compare Control Update Selection */
  3026. #define TIM_CR2_CCDS 0x0008U /*!<Capture/Compare DMA Selection */
  3027. #define TIM_CR2_MMS 0x0070U /*!<MMS[2:0] bits (Master Mode Selection) */
  3028. #define TIM_CR2_MMS_0 0x0010U /*!<Bit 0 */
  3029. #define TIM_CR2_MMS_1 0x0020U /*!<Bit 1 */
  3030. #define TIM_CR2_MMS_2 0x0040U /*!<Bit 2 */
  3031. #define TIM_CR2_TI1S 0x0080U /*!<TI1 Selection */
  3032. #define TIM_CR2_OIS1 0x0100U /*!<Output Idle state 1 (OC1 output) */
  3033. #define TIM_CR2_OIS1N 0x0200U /*!<Output Idle state 1 (OC1N output) */
  3034. #define TIM_CR2_OIS2 0x0400U /*!<Output Idle state 2 (OC2 output) */
  3035. #define TIM_CR2_OIS2N 0x0800U /*!<Output Idle state 2 (OC2N output) */
  3036. #define TIM_CR2_OIS3 0x1000U /*!<Output Idle state 3 (OC3 output) */
  3037. #define TIM_CR2_OIS3N 0x2000U /*!<Output Idle state 3 (OC3N output) */
  3038. #define TIM_CR2_OIS4 0x4000U /*!<Output Idle state 4 (OC4 output) */
  3039. /******************* Bit definition for TIM_SMCR register *******************/
  3040. #define TIM_SMCR_SMS 0x0007U /*!<SMS[2:0] bits (Slave mode selection) */
  3041. #define TIM_SMCR_SMS_0 0x0001U /*!<Bit 0 */
  3042. #define TIM_SMCR_SMS_1 0x0002U /*!<Bit 1 */
  3043. #define TIM_SMCR_SMS_2 0x0004U /*!<Bit 2 */
  3044. #define TIM_SMCR_TS 0x0070U /*!<TS[2:0] bits (Trigger selection) */
  3045. #define TIM_SMCR_TS_0 0x0010U /*!<Bit 0 */
  3046. #define TIM_SMCR_TS_1 0x0020U /*!<Bit 1 */
  3047. #define TIM_SMCR_TS_2 0x0040U /*!<Bit 2 */
  3048. #define TIM_SMCR_MSM 0x0080U /*!<Master/slave mode */
  3049. #define TIM_SMCR_ETF 0x0F00U /*!<ETF[3:0] bits (External trigger filter) */
  3050. #define TIM_SMCR_ETF_0 0x0100U /*!<Bit 0 */
  3051. #define TIM_SMCR_ETF_1 0x0200U /*!<Bit 1 */
  3052. #define TIM_SMCR_ETF_2 0x0400U /*!<Bit 2 */
  3053. #define TIM_SMCR_ETF_3 0x0800U /*!<Bit 3 */
  3054. #define TIM_SMCR_ETPS 0x3000U /*!<ETPS[1:0] bits (External trigger prescaler) */
  3055. #define TIM_SMCR_ETPS_0 0x1000U /*!<Bit 0 */
  3056. #define TIM_SMCR_ETPS_1 0x2000U /*!<Bit 1 */
  3057. #define TIM_SMCR_ECE 0x4000U /*!<External clock enable */
  3058. #define TIM_SMCR_ETP 0x8000U /*!<External trigger polarity */
  3059. /******************* Bit definition for TIM_DIER register *******************/
  3060. #define TIM_DIER_UIE 0x0001U /*!<Update interrupt enable */
  3061. #define TIM_DIER_CC1IE 0x0002U /*!<Capture/Compare 1 interrupt enable */
  3062. #define TIM_DIER_CC2IE 0x0004U /*!<Capture/Compare 2 interrupt enable */
  3063. #define TIM_DIER_CC3IE 0x0008U /*!<Capture/Compare 3 interrupt enable */
  3064. #define TIM_DIER_CC4IE 0x0010U /*!<Capture/Compare 4 interrupt enable */
  3065. #define TIM_DIER_COMIE 0x0020U /*!<COM interrupt enable */
  3066. #define TIM_DIER_TIE 0x0040U /*!<Trigger interrupt enable */
  3067. #define TIM_DIER_BIE 0x0080U /*!<Break interrupt enable */
  3068. #define TIM_DIER_UDE 0x0100U /*!<Update DMA request enable */
  3069. #define TIM_DIER_CC1DE 0x0200U /*!<Capture/Compare 1 DMA request enable */
  3070. #define TIM_DIER_CC2DE 0x0400U /*!<Capture/Compare 2 DMA request enable */
  3071. #define TIM_DIER_CC3DE 0x0800U /*!<Capture/Compare 3 DMA request enable */
  3072. #define TIM_DIER_CC4DE 0x1000U /*!<Capture/Compare 4 DMA request enable */
  3073. #define TIM_DIER_COMDE 0x2000U /*!<COM DMA request enable */
  3074. #define TIM_DIER_TDE 0x4000U /*!<Trigger DMA request enable */
  3075. /******************** Bit definition for TIM_SR register ********************/
  3076. #define TIM_SR_UIF 0x0001U /*!<Update interrupt Flag */
  3077. #define TIM_SR_CC1IF 0x0002U /*!<Capture/Compare 1 interrupt Flag */
  3078. #define TIM_SR_CC2IF 0x0004U /*!<Capture/Compare 2 interrupt Flag */
  3079. #define TIM_SR_CC3IF 0x0008U /*!<Capture/Compare 3 interrupt Flag */
  3080. #define TIM_SR_CC4IF 0x0010U /*!<Capture/Compare 4 interrupt Flag */
  3081. #define TIM_SR_COMIF 0x0020U /*!<COM interrupt Flag */
  3082. #define TIM_SR_TIF 0x0040U /*!<Trigger interrupt Flag */
  3083. #define TIM_SR_BIF 0x0080U /*!<Break interrupt Flag */
  3084. #define TIM_SR_CC1OF 0x0200U /*!<Capture/Compare 1 Overcapture Flag */
  3085. #define TIM_SR_CC2OF 0x0400U /*!<Capture/Compare 2 Overcapture Flag */
  3086. #define TIM_SR_CC3OF 0x0800U /*!<Capture/Compare 3 Overcapture Flag */
  3087. #define TIM_SR_CC4OF 0x1000U /*!<Capture/Compare 4 Overcapture Flag */
  3088. /******************* Bit definition for TIM_EGR register ********************/
  3089. #define TIM_EGR_UG 0x01U /*!<Update Generation */
  3090. #define TIM_EGR_CC1G 0x02U /*!<Capture/Compare 1 Generation */
  3091. #define TIM_EGR_CC2G 0x04U /*!<Capture/Compare 2 Generation */
  3092. #define TIM_EGR_CC3G 0x08U /*!<Capture/Compare 3 Generation */
  3093. #define TIM_EGR_CC4G 0x10U /*!<Capture/Compare 4 Generation */
  3094. #define TIM_EGR_COMG 0x20U /*!<Capture/Compare Control Update Generation */
  3095. #define TIM_EGR_TG 0x40U /*!<Trigger Generation */
  3096. #define TIM_EGR_BG 0x80U /*!<Break Generation */
  3097. /****************** Bit definition for TIM_CCMR1 register *******************/
  3098. #define TIM_CCMR1_CC1S 0x0003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  3099. #define TIM_CCMR1_CC1S_0 0x0001U /*!<Bit 0 */
  3100. #define TIM_CCMR1_CC1S_1 0x0002U /*!<Bit 1 */
  3101. #define TIM_CCMR1_OC1FE 0x0004U /*!<Output Compare 1 Fast enable */
  3102. #define TIM_CCMR1_OC1PE 0x0008U /*!<Output Compare 1 Preload enable */
  3103. #define TIM_CCMR1_OC1M 0x0070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  3104. #define TIM_CCMR1_OC1M_0 0x0010U /*!<Bit 0 */
  3105. #define TIM_CCMR1_OC1M_1 0x0020U /*!<Bit 1 */
  3106. #define TIM_CCMR1_OC1M_2 0x0040U /*!<Bit 2 */
  3107. #define TIM_CCMR1_OC1CE 0x0080U /*!<Output Compare 1Clear Enable */
  3108. #define TIM_CCMR1_CC2S 0x0300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  3109. #define TIM_CCMR1_CC2S_0 0x0100U /*!<Bit 0 */
  3110. #define TIM_CCMR1_CC2S_1 0x0200U /*!<Bit 1 */
  3111. #define TIM_CCMR1_OC2FE 0x0400U /*!<Output Compare 2 Fast enable */
  3112. #define TIM_CCMR1_OC2PE 0x0800U /*!<Output Compare 2 Preload enable */
  3113. #define TIM_CCMR1_OC2M 0x7000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  3114. #define TIM_CCMR1_OC2M_0 0x1000U /*!<Bit 0 */
  3115. #define TIM_CCMR1_OC2M_1 0x2000U /*!<Bit 1 */
  3116. #define TIM_CCMR1_OC2M_2 0x4000U /*!<Bit 2 */
  3117. #define TIM_CCMR1_OC2CE 0x8000U /*!<Output Compare 2 Clear Enable */
  3118. /*----------------------------------------------------------------------------*/
  3119. #define TIM_CCMR1_IC1PSC 0x000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  3120. #define TIM_CCMR1_IC1PSC_0 0x0004U /*!<Bit 0 */
  3121. #define TIM_CCMR1_IC1PSC_1 0x0008U /*!<Bit 1 */
  3122. #define TIM_CCMR1_IC1F 0x00F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  3123. #define TIM_CCMR1_IC1F_0 0x0010U /*!<Bit 0 */
  3124. #define TIM_CCMR1_IC1F_1 0x0020U /*!<Bit 1 */
  3125. #define TIM_CCMR1_IC1F_2 0x0040U /*!<Bit 2 */
  3126. #define TIM_CCMR1_IC1F_3 0x0080U /*!<Bit 3 */
  3127. #define TIM_CCMR1_IC2PSC 0x0C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  3128. #define TIM_CCMR1_IC2PSC_0 0x0400U /*!<Bit 0 */
  3129. #define TIM_CCMR1_IC2PSC_1 0x0800U /*!<Bit 1 */
  3130. #define TIM_CCMR1_IC2F 0xF000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  3131. #define TIM_CCMR1_IC2F_0 0x1000U /*!<Bit 0 */
  3132. #define TIM_CCMR1_IC2F_1 0x2000U /*!<Bit 1 */
  3133. #define TIM_CCMR1_IC2F_2 0x4000U /*!<Bit 2 */
  3134. #define TIM_CCMR1_IC2F_3 0x8000U /*!<Bit 3 */
  3135. /****************** Bit definition for TIM_CCMR2 register *******************/
  3136. #define TIM_CCMR2_CC3S 0x0003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  3137. #define TIM_CCMR2_CC3S_0 0x0001U /*!<Bit 0 */
  3138. #define TIM_CCMR2_CC3S_1 0x0002U /*!<Bit 1 */
  3139. #define TIM_CCMR2_OC3FE 0x0004U /*!<Output Compare 3 Fast enable */
  3140. #define TIM_CCMR2_OC3PE 0x0008U /*!<Output Compare 3 Preload enable */
  3141. #define TIM_CCMR2_OC3M 0x0070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  3142. #define TIM_CCMR2_OC3M_0 0x0010U /*!<Bit 0 */
  3143. #define TIM_CCMR2_OC3M_1 0x0020U /*!<Bit 1 */
  3144. #define TIM_CCMR2_OC3M_2 0x0040U /*!<Bit 2 */
  3145. #define TIM_CCMR2_OC3CE 0x0080U /*!<Output Compare 3 Clear Enable */
  3146. #define TIM_CCMR2_CC4S 0x0300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  3147. #define TIM_CCMR2_CC4S_0 0x0100U /*!<Bit 0 */
  3148. #define TIM_CCMR2_CC4S_1 0x0200U /*!<Bit 1 */
  3149. #define TIM_CCMR2_OC4FE 0x0400U /*!<Output Compare 4 Fast enable */
  3150. #define TIM_CCMR2_OC4PE 0x0800U /*!<Output Compare 4 Preload enable */
  3151. #define TIM_CCMR2_OC4M 0x7000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  3152. #define TIM_CCMR2_OC4M_0 0x1000U /*!<Bit 0 */
  3153. #define TIM_CCMR2_OC4M_1 0x2000U /*!<Bit 1 */
  3154. #define TIM_CCMR2_OC4M_2 0x4000U /*!<Bit 2 */
  3155. #define TIM_CCMR2_OC4CE 0x8000U /*!<Output Compare 4 Clear Enable */
  3156. /*----------------------------------------------------------------------------*/
  3157. #define TIM_CCMR2_IC3PSC 0x000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  3158. #define TIM_CCMR2_IC3PSC_0 0x0004U /*!<Bit 0 */
  3159. #define TIM_CCMR2_IC3PSC_1 0x0008U /*!<Bit 1 */
  3160. #define TIM_CCMR2_IC3F 0x00F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  3161. #define TIM_CCMR2_IC3F_0 0x0010U /*!<Bit 0 */
  3162. #define TIM_CCMR2_IC3F_1 0x0020U /*!<Bit 1 */
  3163. #define TIM_CCMR2_IC3F_2 0x0040U /*!<Bit 2 */
  3164. #define TIM_CCMR2_IC3F_3 0x0080U /*!<Bit 3 */
  3165. #define TIM_CCMR2_IC4PSC 0x0C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  3166. #define TIM_CCMR2_IC4PSC_0 0x0400U /*!<Bit 0 */
  3167. #define TIM_CCMR2_IC4PSC_1 0x0800U /*!<Bit 1 */
  3168. #define TIM_CCMR2_IC4F 0xF000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  3169. #define TIM_CCMR2_IC4F_0 0x1000U /*!<Bit 0 */
  3170. #define TIM_CCMR2_IC4F_1 0x2000U /*!<Bit 1 */
  3171. #define TIM_CCMR2_IC4F_2 0x4000U /*!<Bit 2 */
  3172. #define TIM_CCMR2_IC4F_3 0x8000U /*!<Bit 3 */
  3173. /******************* Bit definition for TIM_CCER register *******************/
  3174. #define TIM_CCER_CC1E 0x0001U /*!<Capture/Compare 1 output enable */
  3175. #define TIM_CCER_CC1P 0x0002U /*!<Capture/Compare 1 output Polarity */
  3176. #define TIM_CCER_CC1NE 0x0004U /*!<Capture/Compare 1 Complementary output enable */
  3177. #define TIM_CCER_CC1NP 0x0008U /*!<Capture/Compare 1 Complementary output Polarity */
  3178. #define TIM_CCER_CC2E 0x0010U /*!<Capture/Compare 2 output enable */
  3179. #define TIM_CCER_CC2P 0x0020U /*!<Capture/Compare 2 output Polarity */
  3180. #define TIM_CCER_CC2NE 0x0040U /*!<Capture/Compare 2 Complementary output enable */
  3181. #define TIM_CCER_CC2NP 0x0080U /*!<Capture/Compare 2 Complementary output Polarity */
  3182. #define TIM_CCER_CC3E 0x0100U /*!<Capture/Compare 3 output enable */
  3183. #define TIM_CCER_CC3P 0x0200U /*!<Capture/Compare 3 output Polarity */
  3184. #define TIM_CCER_CC3NE 0x0400U /*!<Capture/Compare 3 Complementary output enable */
  3185. #define TIM_CCER_CC3NP 0x0800U /*!<Capture/Compare 3 Complementary output Polarity */
  3186. #define TIM_CCER_CC4E 0x1000U /*!<Capture/Compare 4 output enable */
  3187. #define TIM_CCER_CC4P 0x2000U /*!<Capture/Compare 4 output Polarity */
  3188. #define TIM_CCER_CC4NP 0x8000U /*!<Capture/Compare 4 Complementary output Polarity */
  3189. /******************* Bit definition for TIM_CNT register ********************/
  3190. #define TIM_CNT_CNT 0xFFFFU /*!<Counter Value */
  3191. /******************* Bit definition for TIM_PSC register ********************/
  3192. #define TIM_PSC_PSC 0xFFFFU /*!<Prescaler Value */
  3193. /******************* Bit definition for TIM_ARR register ********************/
  3194. #define TIM_ARR_ARR 0xFFFFU /*!<actual auto-reload Value */
  3195. /******************* Bit definition for TIM_RCR register ********************/
  3196. #define TIM_RCR_REP 0xFFU /*!<Repetition Counter Value */
  3197. /******************* Bit definition for TIM_CCR1 register *******************/
  3198. #define TIM_CCR1_CCR1 0xFFFFU /*!<Capture/Compare 1 Value */
  3199. /******************* Bit definition for TIM_CCR2 register *******************/
  3200. #define TIM_CCR2_CCR2 0xFFFFU /*!<Capture/Compare 2 Value */
  3201. /******************* Bit definition for TIM_CCR3 register *******************/
  3202. #define TIM_CCR3_CCR3 0xFFFFU /*!<Capture/Compare 3 Value */
  3203. /******************* Bit definition for TIM_CCR4 register *******************/
  3204. #define TIM_CCR4_CCR4 0xFFFFU /*!<Capture/Compare 4 Value */
  3205. /******************* Bit definition for TIM_BDTR register *******************/
  3206. #define TIM_BDTR_DTG 0x00FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  3207. #define TIM_BDTR_DTG_0 0x0001U /*!<Bit 0 */
  3208. #define TIM_BDTR_DTG_1 0x0002U /*!<Bit 1 */
  3209. #define TIM_BDTR_DTG_2 0x0004U /*!<Bit 2 */
  3210. #define TIM_BDTR_DTG_3 0x0008U /*!<Bit 3 */
  3211. #define TIM_BDTR_DTG_4 0x0010U /*!<Bit 4 */
  3212. #define TIM_BDTR_DTG_5 0x0020U /*!<Bit 5 */
  3213. #define TIM_BDTR_DTG_6 0x0040U /*!<Bit 6 */
  3214. #define TIM_BDTR_DTG_7 0x0080U /*!<Bit 7 */
  3215. #define TIM_BDTR_LOCK 0x0300U /*!<LOCK[1:0] bits (Lock Configuration) */
  3216. #define TIM_BDTR_LOCK_0 0x0100U /*!<Bit 0 */
  3217. #define TIM_BDTR_LOCK_1 0x0200U /*!<Bit 1 */
  3218. #define TIM_BDTR_OSSI 0x0400U /*!<Off-State Selection for Idle mode */
  3219. #define TIM_BDTR_OSSR 0x0800U /*!<Off-State Selection for Run mode */
  3220. #define TIM_BDTR_BKE 0x1000U /*!<Break enable */
  3221. #define TIM_BDTR_BKP 0x2000U /*!<Break Polarity */
  3222. #define TIM_BDTR_AOE 0x4000U /*!<Automatic Output enable */
  3223. #define TIM_BDTR_MOE 0x8000U /*!<Main Output enable */
  3224. /******************* Bit definition for TIM_DCR register ********************/
  3225. #define TIM_DCR_DBA 0x001FU /*!<DBA[4:0] bits (DMA Base Address) */
  3226. #define TIM_DCR_DBA_0 0x0001U /*!<Bit 0 */
  3227. #define TIM_DCR_DBA_1 0x0002U /*!<Bit 1 */
  3228. #define TIM_DCR_DBA_2 0x0004U /*!<Bit 2 */
  3229. #define TIM_DCR_DBA_3 0x0008U /*!<Bit 3 */
  3230. #define TIM_DCR_DBA_4 0x0010U /*!<Bit 4 */
  3231. #define TIM_DCR_DBL 0x1F00U /*!<DBL[4:0] bits (DMA Burst Length) */
  3232. #define TIM_DCR_DBL_0 0x0100U /*!<Bit 0 */
  3233. #define TIM_DCR_DBL_1 0x0200U /*!<Bit 1 */
  3234. #define TIM_DCR_DBL_2 0x0400U /*!<Bit 2 */
  3235. #define TIM_DCR_DBL_3 0x0800U /*!<Bit 3 */
  3236. #define TIM_DCR_DBL_4 0x1000U /*!<Bit 4 */
  3237. /******************* Bit definition for TIM_DMAR register *******************/
  3238. #define TIM_DMAR_DMAB 0xFFFFU /*!<DMA register for burst accesses */
  3239. /******************* Bit definition for TIM_OR register *********************/
  3240. #define TIM_OR_TI4_RMP 0x00C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  3241. #define TIM_OR_TI4_RMP_0 0x0040U /*!<Bit 0 */
  3242. #define TIM_OR_TI4_RMP_1 0x0080U /*!<Bit 1 */
  3243. #define TIM_OR_ITR1_RMP 0x0C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  3244. #define TIM_OR_ITR1_RMP_0 0x0400U /*!<Bit 0 */
  3245. #define TIM_OR_ITR1_RMP_1 0x0800U /*!<Bit 1 */
  3246. /******************************************************************************/
  3247. /* */
  3248. /* Universal Synchronous Asynchronous Receiver Transmitter */
  3249. /* */
  3250. /******************************************************************************/
  3251. /******************* Bit definition for USART_SR register *******************/
  3252. #define USART_SR_PE 0x0001U /*!<Parity Error */
  3253. #define USART_SR_FE 0x0002U /*!<Framing Error */
  3254. #define USART_SR_NE 0x0004U /*!<Noise Error Flag */
  3255. #define USART_SR_ORE 0x0008U /*!<OverRun Error */
  3256. #define USART_SR_IDLE 0x0010U /*!<IDLE line detected */
  3257. #define USART_SR_RXNE 0x0020U /*!<Read Data Register Not Empty */
  3258. #define USART_SR_TC 0x0040U /*!<Transmission Complete */
  3259. #define USART_SR_TXE 0x0080U /*!<Transmit Data Register Empty */
  3260. #define USART_SR_LBD 0x0100U /*!<LIN Break Detection Flag */
  3261. #define USART_SR_CTS 0x0200U /*!<CTS Flag */
  3262. /******************* Bit definition for USART_DR register *******************/
  3263. #define USART_DR_DR 0x01FFU /*!<Data value */
  3264. /****************** Bit definition for USART_BRR register *******************/
  3265. #define USART_BRR_DIV_Fraction 0x000FU /*!<Fraction of USARTDIV */
  3266. #define USART_BRR_DIV_Mantissa 0xFFF0U /*!<Mantissa of USARTDIV */
  3267. /****************** Bit definition for USART_CR1 register *******************/
  3268. #define USART_CR1_SBK 0x0001U /*!<Send Break */
  3269. #define USART_CR1_RWU 0x0002U /*!<Receiver wakeup */
  3270. #define USART_CR1_RE 0x0004U /*!<Receiver Enable */
  3271. #define USART_CR1_TE 0x0008U /*!<Transmitter Enable */
  3272. #define USART_CR1_IDLEIE 0x0010U /*!<IDLE Interrupt Enable */
  3273. #define USART_CR1_RXNEIE 0x0020U /*!<RXNE Interrupt Enable */
  3274. #define USART_CR1_TCIE 0x0040U /*!<Transmission Complete Interrupt Enable */
  3275. #define USART_CR1_TXEIE 0x0080U /*!<PE Interrupt Enable */
  3276. #define USART_CR1_PEIE 0x0100U /*!<PE Interrupt Enable */
  3277. #define USART_CR1_PS 0x0200U /*!<Parity Selection */
  3278. #define USART_CR1_PCE 0x0400U /*!<Parity Control Enable */
  3279. #define USART_CR1_WAKE 0x0800U /*!<Wakeup method */
  3280. #define USART_CR1_M 0x1000U /*!<Word length */
  3281. #define USART_CR1_UE 0x2000U /*!<USART Enable */
  3282. #define USART_CR1_OVER8 0x8000U /*!<USART Oversampling by 8 enable */
  3283. /****************** Bit definition for USART_CR2 register *******************/
  3284. #define USART_CR2_ADD 0x000FU /*!<Address of the USART node */
  3285. #define USART_CR2_LBDL 0x0020U /*!<LIN Break Detection Length */
  3286. #define USART_CR2_LBDIE 0x0040U /*!<LIN Break Detection Interrupt Enable */
  3287. #define USART_CR2_LBCL 0x0100U /*!<Last Bit Clock pulse */
  3288. #define USART_CR2_CPHA 0x0200U /*!<Clock Phase */
  3289. #define USART_CR2_CPOL 0x0400U /*!<Clock Polarity */
  3290. #define USART_CR2_CLKEN 0x0800U /*!<Clock Enable */
  3291. #define USART_CR2_STOP 0x3000U /*!<STOP[1:0] bits (STOP bits) */
  3292. #define USART_CR2_STOP_0 0x1000U /*!<Bit 0 */
  3293. #define USART_CR2_STOP_1 0x2000U /*!<Bit 1 */
  3294. #define USART_CR2_LINEN 0x4000U /*!<LIN mode enable */
  3295. /****************** Bit definition for USART_CR3 register *******************/
  3296. #define USART_CR3_EIE 0x0001U /*!<Error Interrupt Enable */
  3297. #define USART_CR3_IREN 0x0002U /*!<IrDA mode Enable */
  3298. #define USART_CR3_IRLP 0x0004U /*!<IrDA Low-Power */
  3299. #define USART_CR3_HDSEL 0x0008U /*!<Half-Duplex Selection */
  3300. #define USART_CR3_NACK 0x0010U /*!<Smartcard NACK enable */
  3301. #define USART_CR3_SCEN 0x0020U /*!<Smartcard mode enable */
  3302. #define USART_CR3_DMAR 0x0040U /*!<DMA Enable Receiver */
  3303. #define USART_CR3_DMAT 0x0080U /*!<DMA Enable Transmitter */
  3304. #define USART_CR3_RTSE 0x0100U /*!<RTS Enable */
  3305. #define USART_CR3_CTSE 0x0200U /*!<CTS Enable */
  3306. #define USART_CR3_CTSIE 0x0400U /*!<CTS Interrupt Enable */
  3307. #define USART_CR3_ONEBIT 0x0800U /*!<USART One bit method enable */
  3308. /****************** Bit definition for USART_GTPR register ******************/
  3309. #define USART_GTPR_PSC 0x00FFU /*!<PSC[7:0] bits (Prescaler value) */
  3310. #define USART_GTPR_PSC_0 0x0001U /*!<Bit 0 */
  3311. #define USART_GTPR_PSC_1 0x0002U /*!<Bit 1 */
  3312. #define USART_GTPR_PSC_2 0x0004U /*!<Bit 2 */
  3313. #define USART_GTPR_PSC_3 0x0008U /*!<Bit 3 */
  3314. #define USART_GTPR_PSC_4 0x0010U /*!<Bit 4 */
  3315. #define USART_GTPR_PSC_5 0x0020U /*!<Bit 5 */
  3316. #define USART_GTPR_PSC_6 0x0040U /*!<Bit 6 */
  3317. #define USART_GTPR_PSC_7 0x0080U /*!<Bit 7 */
  3318. #define USART_GTPR_GT 0xFF00U /*!<Guard time value */
  3319. /******************************************************************************/
  3320. /* */
  3321. /* Window WATCHDOG */
  3322. /* */
  3323. /******************************************************************************/
  3324. /******************* Bit definition for WWDG_CR register ********************/
  3325. #define WWDG_CR_T 0x7FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  3326. #define WWDG_CR_T_0 0x01U /*!<Bit 0 */
  3327. #define WWDG_CR_T_1 0x02U /*!<Bit 1 */
  3328. #define WWDG_CR_T_2 0x04U /*!<Bit 2 */
  3329. #define WWDG_CR_T_3 0x08U /*!<Bit 3 */
  3330. #define WWDG_CR_T_4 0x10U /*!<Bit 4 */
  3331. #define WWDG_CR_T_5 0x20U /*!<Bit 5 */
  3332. #define WWDG_CR_T_6 0x40U /*!<Bit 6 */
  3333. /* Legacy defines */
  3334. #define WWDG_CR_T0 WWDG_CR_T_0
  3335. #define WWDG_CR_T1 WWDG_CR_T_1
  3336. #define WWDG_CR_T2 WWDG_CR_T_2
  3337. #define WWDG_CR_T3 WWDG_CR_T_3
  3338. #define WWDG_CR_T4 WWDG_CR_T_4
  3339. #define WWDG_CR_T5 WWDG_CR_T_5
  3340. #define WWDG_CR_T6 WWDG_CR_T_6
  3341. #define WWDG_CR_WDGA 0x80U /*!<Activation bit */
  3342. /******************* Bit definition for WWDG_CFR register *******************/
  3343. #define WWDG_CFR_W 0x007FU /*!<W[6:0] bits (7-bit window value) */
  3344. #define WWDG_CFR_W_0 0x0001U /*!<Bit 0 */
  3345. #define WWDG_CFR_W_1 0x0002U /*!<Bit 1 */
  3346. #define WWDG_CFR_W_2 0x0004U /*!<Bit 2 */
  3347. #define WWDG_CFR_W_3 0x0008U /*!<Bit 3 */
  3348. #define WWDG_CFR_W_4 0x0010U /*!<Bit 4 */
  3349. #define WWDG_CFR_W_5 0x0020U /*!<Bit 5 */
  3350. #define WWDG_CFR_W_6 0x0040U /*!<Bit 6 */
  3351. /* Legacy defines */
  3352. #define WWDG_CFR_W0 WWDG_CFR_W_0
  3353. #define WWDG_CFR_W1 WWDG_CFR_W_1
  3354. #define WWDG_CFR_W2 WWDG_CFR_W_2
  3355. #define WWDG_CFR_W3 WWDG_CFR_W_3
  3356. #define WWDG_CFR_W4 WWDG_CFR_W_4
  3357. #define WWDG_CFR_W5 WWDG_CFR_W_5
  3358. #define WWDG_CFR_W6 WWDG_CFR_W_6
  3359. #define WWDG_CFR_WDGTB 0x0180U /*!<WDGTB[1:0] bits (Timer Base) */
  3360. #define WWDG_CFR_WDGTB_0 0x0080U /*!<Bit 0 */
  3361. #define WWDG_CFR_WDGTB_1 0x0100U /*!<Bit 1 */
  3362. /* Legacy defines */
  3363. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  3364. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  3365. #define WWDG_CFR_EWI 0x0200U /*!<Early Wakeup Interrupt */
  3366. /******************* Bit definition for WWDG_SR register ********************/
  3367. #define WWDG_SR_EWIF 0x01U /*!<Early Wakeup Interrupt Flag */
  3368. /******************************************************************************/
  3369. /* */
  3370. /* DBG */
  3371. /* */
  3372. /******************************************************************************/
  3373. /******************** Bit definition for DBGMCU_IDCODE register *************/
  3374. #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
  3375. #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
  3376. /******************** Bit definition for DBGMCU_CR register *****************/
  3377. #define DBGMCU_CR_DBG_SLEEP 0x00000001U
  3378. #define DBGMCU_CR_DBG_STOP 0x00000002U
  3379. #define DBGMCU_CR_DBG_STANDBY 0x00000004U
  3380. #define DBGMCU_CR_TRACE_IOEN 0x00000020U
  3381. #define DBGMCU_CR_TRACE_MODE 0x000000C0U
  3382. #define DBGMCU_CR_TRACE_MODE_0 0x00000040U/*!<Bit 0 */
  3383. #define DBGMCU_CR_TRACE_MODE_1 0x00000080U/*!<Bit 1 */
  3384. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  3385. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
  3386. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
  3387. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
  3388. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
  3389. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
  3390. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
  3391. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
  3392. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
  3393. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
  3394. #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
  3395. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
  3396. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
  3397. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
  3398. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
  3399. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
  3400. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
  3401. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
  3402. /* Old IWDGSTOP bit definition, maintained for legacy purpose */
  3403. #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
  3404. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  3405. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
  3406. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
  3407. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
  3408. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
  3409. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
  3410. /******************************************************************************/
  3411. /* */
  3412. /* USB_OTG */
  3413. /* */
  3414. /******************************************************************************/
  3415. /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
  3416. #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */
  3417. #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */
  3418. #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host negotiation success */
  3419. #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */
  3420. #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */
  3421. #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */
  3422. #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */
  3423. #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */
  3424. #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */
  3425. #define USB_OTG_GOTGCTL_BSVLD 0x00080000U /*!< B-session valid */
  3426. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  3427. #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */
  3428. #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */
  3429. #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */
  3430. #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */
  3431. /******************** Bit definition forUSB_OTG_DCFG register ********************/
  3432. #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */
  3433. #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */
  3434. #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */
  3435. #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */
  3436. #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */
  3437. #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */
  3438. #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */
  3439. #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */
  3440. #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */
  3441. #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */
  3442. #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */
  3443. #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */
  3444. #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */
  3445. #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */
  3446. #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */
  3447. #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */
  3448. #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */
  3449. #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */
  3450. /******************** Bit definition forUSB_OTG_PCGCR register ********************/
  3451. #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */
  3452. #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */
  3453. #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */
  3454. /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
  3455. #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */
  3456. #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */
  3457. #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */
  3458. #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */
  3459. #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */
  3460. #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */
  3461. /******************** Bit definition forUSB_OTG_DCTL register ********************/
  3462. #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */
  3463. #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */
  3464. #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */
  3465. #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */
  3466. #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */
  3467. #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */
  3468. #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */
  3469. #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */
  3470. #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */
  3471. #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */
  3472. #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */
  3473. #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */
  3474. #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */
  3475. /******************** Bit definition forUSB_OTG_HFIR register ********************/
  3476. #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */
  3477. /******************** Bit definition forUSB_OTG_HFNUM register ********************/
  3478. #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */
  3479. #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */
  3480. /******************** Bit definition forUSB_OTG_DSTS register ********************/
  3481. #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */
  3482. #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */
  3483. #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */
  3484. #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */
  3485. #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */
  3486. #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */
  3487. /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
  3488. #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */
  3489. #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */
  3490. #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */
  3491. #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */
  3492. #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */
  3493. #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */
  3494. #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */
  3495. #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */
  3496. #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */
  3497. /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
  3498. #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */
  3499. #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */
  3500. #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */
  3501. #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */
  3502. #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  3503. #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */
  3504. #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */
  3505. #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */
  3506. #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */
  3507. #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */
  3508. #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */
  3509. #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */
  3510. #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */
  3511. #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */
  3512. #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */
  3513. #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */
  3514. #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */
  3515. #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */
  3516. #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */
  3517. #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */
  3518. #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */
  3519. #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */
  3520. #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */
  3521. #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */
  3522. #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */
  3523. /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
  3524. #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */
  3525. #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */
  3526. #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */
  3527. #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */
  3528. #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */
  3529. #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */
  3530. #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */
  3531. #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */
  3532. #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */
  3533. #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */
  3534. #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */
  3535. #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */
  3536. #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */
  3537. /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
  3538. #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  3539. #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  3540. #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  3541. #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  3542. #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  3543. #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  3544. #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */
  3545. #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */
  3546. /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
  3547. #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */
  3548. #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */
  3549. #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */
  3550. #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */
  3551. #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */
  3552. #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */
  3553. #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */
  3554. #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */
  3555. #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */
  3556. #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */
  3557. #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */
  3558. #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */
  3559. #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */
  3560. #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */
  3561. #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */
  3562. #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */
  3563. #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */
  3564. #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */
  3565. #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */
  3566. /******************** Bit definition forUSB_OTG_HAINT register ********************/
  3567. #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */
  3568. /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
  3569. #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  3570. #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  3571. #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */
  3572. #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */
  3573. #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */
  3574. #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */
  3575. #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */
  3576. /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
  3577. #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */
  3578. #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */
  3579. #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */
  3580. #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */
  3581. #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */
  3582. #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */
  3583. #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */
  3584. #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */
  3585. #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */
  3586. #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */
  3587. #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */
  3588. #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */
  3589. #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */
  3590. #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */
  3591. #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */
  3592. #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */
  3593. #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */
  3594. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */
  3595. #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */
  3596. #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */
  3597. #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */
  3598. #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */
  3599. #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */
  3600. #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */
  3601. #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */
  3602. #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */
  3603. /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
  3604. #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */
  3605. #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */
  3606. #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */
  3607. #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */
  3608. #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */
  3609. #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */
  3610. #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */
  3611. #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */
  3612. #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */
  3613. #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */
  3614. #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */
  3615. #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */
  3616. #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */
  3617. #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */
  3618. #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */
  3619. #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */
  3620. #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */
  3621. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */
  3622. #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */
  3623. #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */
  3624. #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */
  3625. #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */
  3626. #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */
  3627. #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */
  3628. #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */
  3629. #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */
  3630. /******************** Bit definition forUSB_OTG_DAINT register ********************/
  3631. #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */
  3632. #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */
  3633. /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
  3634. #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */
  3635. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  3636. #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */
  3637. #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */
  3638. #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */
  3639. #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */
  3640. /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
  3641. #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */
  3642. #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */
  3643. /******************** Bit definition for OTG register ********************/
  3644. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  3645. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  3646. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  3647. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  3648. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  3649. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  3650. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  3651. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  3652. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  3653. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  3654. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  3655. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  3656. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  3657. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  3658. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  3659. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  3660. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  3661. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  3662. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  3663. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  3664. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  3665. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  3666. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  3667. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  3668. /******************** Bit definition for OTG register ********************/
  3669. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  3670. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  3671. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  3672. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  3673. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  3674. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  3675. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  3676. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  3677. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  3678. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  3679. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  3680. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  3681. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  3682. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  3683. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  3684. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  3685. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  3686. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  3687. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  3688. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  3689. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  3690. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  3691. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  3692. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  3693. /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
  3694. #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */
  3695. /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
  3696. #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */
  3697. /******************** Bit definition for OTG register ********************/
  3698. #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */
  3699. #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */
  3700. #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */
  3701. #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */
  3702. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  3703. #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */
  3704. /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
  3705. #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */
  3706. #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */
  3707. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */
  3708. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */
  3709. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */
  3710. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */
  3711. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */
  3712. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */
  3713. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */
  3714. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */
  3715. #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */
  3716. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */
  3717. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */
  3718. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */
  3719. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */
  3720. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */
  3721. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */
  3722. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */
  3723. /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
  3724. #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */
  3725. #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */
  3726. #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */
  3727. #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */
  3728. #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */
  3729. #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */
  3730. #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */
  3731. #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */
  3732. #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */
  3733. #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */
  3734. #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */
  3735. #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */
  3736. #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */
  3737. #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */
  3738. #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */
  3739. #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */
  3740. #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */
  3741. #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */
  3742. #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */
  3743. #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */
  3744. #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */
  3745. #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */
  3746. #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */
  3747. #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */
  3748. /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
  3749. #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */
  3750. /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
  3751. #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */
  3752. #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */
  3753. /******************** Bit definition forUSB_OTG_GCCFG register ********************/
  3754. #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */
  3755. #define USB_OTG_GCCFG_I2CPADEN 0x00020000U /*!< Enable I2C bus connection for the external I2C PHY interface */
  3756. #define USB_OTG_GCCFG_VBUSASEN 0x00040000U /*!< Enable the VBUS sensing device */
  3757. #define USB_OTG_GCCFG_VBUSBSEN 0x00080000U /*!< Enable the VBUS sensing device */
  3758. #define USB_OTG_GCCFG_SOFOUTEN 0x00100000U /*!< SOF output enable */
  3759. #define USB_OTG_GCCFG_NOVBUSSENS 0x00200000U /*!< VBUS sensing disable option */
  3760. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  3761. #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */
  3762. #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */
  3763. /******************** Bit definition forUSB_OTG_CID register ********************/
  3764. #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */
  3765. /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
  3766. #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  3767. #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  3768. #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  3769. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  3770. #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  3771. #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  3772. #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */
  3773. #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  3774. #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  3775. /******************** Bit definition forUSB_OTG_HPRT register ********************/
  3776. #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */
  3777. #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */
  3778. #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */
  3779. #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */
  3780. #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */
  3781. #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */
  3782. #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */
  3783. #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */
  3784. #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */
  3785. #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */
  3786. #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */
  3787. #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */
  3788. #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */
  3789. #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */
  3790. #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */
  3791. #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */
  3792. #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */
  3793. #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */
  3794. #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */
  3795. #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */
  3796. #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */
  3797. /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
  3798. #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  3799. #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  3800. #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */
  3801. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  3802. #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  3803. #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  3804. #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */
  3805. #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  3806. #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */
  3807. #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  3808. #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */
  3809. /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
  3810. #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */
  3811. #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */
  3812. /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
  3813. #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */
  3814. #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  3815. #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */
  3816. #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  3817. #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  3818. #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  3819. #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  3820. #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */
  3821. #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */
  3822. #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */
  3823. #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */
  3824. #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */
  3825. #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */
  3826. #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  3827. #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */
  3828. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  3829. #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  3830. #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  3831. #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  3832. /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
  3833. #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */
  3834. #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */
  3835. #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */
  3836. #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */
  3837. #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */
  3838. #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */
  3839. #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */
  3840. #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */
  3841. #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */
  3842. #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */
  3843. #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */
  3844. #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */
  3845. #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */
  3846. #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */
  3847. #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */
  3848. #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */
  3849. #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */
  3850. #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */
  3851. #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */
  3852. #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */
  3853. #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */
  3854. #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */
  3855. #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */
  3856. #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */
  3857. #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */
  3858. /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
  3859. #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */
  3860. #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */
  3861. #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */
  3862. #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */
  3863. #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */
  3864. #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */
  3865. #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */
  3866. #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */
  3867. #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */
  3868. #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */
  3869. #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */
  3870. #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */
  3871. #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */
  3872. #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */
  3873. #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */
  3874. #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */
  3875. #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */
  3876. #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */
  3877. #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */
  3878. #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */
  3879. #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */
  3880. /******************** Bit definition forUSB_OTG_HCINT register ********************/
  3881. #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */
  3882. #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */
  3883. #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */
  3884. #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */
  3885. #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */
  3886. #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */
  3887. #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */
  3888. #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */
  3889. #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */
  3890. #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */
  3891. #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */
  3892. /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
  3893. #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  3894. #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  3895. #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */
  3896. #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */
  3897. #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */
  3898. #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */
  3899. #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */
  3900. #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */
  3901. #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */
  3902. #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */
  3903. #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */
  3904. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  3905. #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */
  3906. #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */
  3907. #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */
  3908. #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */
  3909. #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */
  3910. #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */
  3911. #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */
  3912. #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */
  3913. #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */
  3914. #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */
  3915. #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */
  3916. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  3917. #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  3918. #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  3919. #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */
  3920. /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
  3921. #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  3922. #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  3923. #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */
  3924. #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */
  3925. #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */
  3926. #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */
  3927. /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
  3928. #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  3929. /******************** Bit definition forUSB_OTG_HCDMA register ********************/
  3930. #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  3931. /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
  3932. #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space avail */
  3933. /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
  3934. #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */
  3935. #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */
  3936. /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
  3937. #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */
  3938. #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  3939. #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  3940. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  3941. #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  3942. #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  3943. #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  3944. #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  3945. #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */
  3946. #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */
  3947. #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  3948. #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */
  3949. #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  3950. #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  3951. /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
  3952. #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  3953. #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  3954. #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */
  3955. #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */
  3956. #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */
  3957. #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */
  3958. /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
  3959. #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  3960. #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  3961. #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */
  3962. #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */
  3963. #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */
  3964. /******************** Bit definition for PCGCCTL register ********************/
  3965. #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */
  3966. #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */
  3967. #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */
  3968. /**
  3969. * @}
  3970. */
  3971. /**
  3972. * @}
  3973. */
  3974. /** @addtogroup Exported_macros
  3975. * @{
  3976. */
  3977. /******************************* ADC Instances ********************************/
  3978. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  3979. /******************************* CRC Instances ********************************/
  3980. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  3981. /******************************** DMA Instances *******************************/
  3982. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  3983. ((INSTANCE) == DMA1_Stream1) || \
  3984. ((INSTANCE) == DMA1_Stream2) || \
  3985. ((INSTANCE) == DMA1_Stream3) || \
  3986. ((INSTANCE) == DMA1_Stream4) || \
  3987. ((INSTANCE) == DMA1_Stream5) || \
  3988. ((INSTANCE) == DMA1_Stream6) || \
  3989. ((INSTANCE) == DMA1_Stream7) || \
  3990. ((INSTANCE) == DMA2_Stream0) || \
  3991. ((INSTANCE) == DMA2_Stream1) || \
  3992. ((INSTANCE) == DMA2_Stream2) || \
  3993. ((INSTANCE) == DMA2_Stream3) || \
  3994. ((INSTANCE) == DMA2_Stream4) || \
  3995. ((INSTANCE) == DMA2_Stream5) || \
  3996. ((INSTANCE) == DMA2_Stream6) || \
  3997. ((INSTANCE) == DMA2_Stream7))
  3998. /******************************* GPIO Instances *******************************/
  3999. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  4000. ((INSTANCE) == GPIOB) || \
  4001. ((INSTANCE) == GPIOC) || \
  4002. ((INSTANCE) == GPIOD) || \
  4003. ((INSTANCE) == GPIOE) || \
  4004. ((INSTANCE) == GPIOH))
  4005. /******************************** I2C Instances *******************************/
  4006. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  4007. ((INSTANCE) == I2C2) || \
  4008. ((INSTANCE) == I2C3))
  4009. /******************************** I2S Instances *******************************/
  4010. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  4011. ((INSTANCE) == SPI2) || \
  4012. ((INSTANCE) == SPI3) || \
  4013. ((INSTANCE) == SPI4) || \
  4014. ((INSTANCE) == SPI5))
  4015. /*************************** I2S Extended Instances ***************************/
  4016. #define IS_I2S_ALL_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
  4017. ((INSTANCE) == SPI3) || \
  4018. ((INSTANCE) == I2S2ext) || \
  4019. ((INSTANCE) == I2S3ext))
  4020. /****************************** RTC Instances *********************************/
  4021. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  4022. /******************************** SPI Instances *******************************/
  4023. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  4024. ((INSTANCE) == SPI2) || \
  4025. ((INSTANCE) == SPI3) || \
  4026. ((INSTANCE) == SPI4) || \
  4027. ((INSTANCE) == SPI5))
  4028. /*************************** SPI Extended Instances ***************************/
  4029. #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
  4030. ((INSTANCE) == SPI2) || \
  4031. ((INSTANCE) == SPI3) || \
  4032. ((INSTANCE) == SPI4) || \
  4033. ((INSTANCE) == SPI5) || \
  4034. ((INSTANCE) == I2S2ext) || \
  4035. ((INSTANCE) == I2S3ext))
  4036. /****************** TIM Instances : All supported instances *******************/
  4037. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4038. ((INSTANCE) == TIM2) || \
  4039. ((INSTANCE) == TIM3) || \
  4040. ((INSTANCE) == TIM4) || \
  4041. ((INSTANCE) == TIM5) || \
  4042. ((INSTANCE) == TIM9) || \
  4043. ((INSTANCE) == TIM10) || \
  4044. ((INSTANCE) == TIM11))
  4045. /************* TIM Instances : at least 1 capture/compare channel *************/
  4046. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4047. ((INSTANCE) == TIM2) || \
  4048. ((INSTANCE) == TIM3) || \
  4049. ((INSTANCE) == TIM4) || \
  4050. ((INSTANCE) == TIM5) || \
  4051. ((INSTANCE) == TIM9) || \
  4052. ((INSTANCE) == TIM10) || \
  4053. ((INSTANCE) == TIM11))
  4054. /************ TIM Instances : at least 2 capture/compare channels *************/
  4055. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4056. ((INSTANCE) == TIM2) || \
  4057. ((INSTANCE) == TIM3) || \
  4058. ((INSTANCE) == TIM4) || \
  4059. ((INSTANCE) == TIM5) || \
  4060. ((INSTANCE) == TIM9))
  4061. /************ TIM Instances : at least 3 capture/compare channels *************/
  4062. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4063. ((INSTANCE) == TIM2) || \
  4064. ((INSTANCE) == TIM3) || \
  4065. ((INSTANCE) == TIM4) || \
  4066. ((INSTANCE) == TIM5))
  4067. /************ TIM Instances : at least 4 capture/compare channels *************/
  4068. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4069. ((INSTANCE) == TIM2) || \
  4070. ((INSTANCE) == TIM3) || \
  4071. ((INSTANCE) == TIM4) || \
  4072. ((INSTANCE) == TIM5))
  4073. /******************** TIM Instances : Advanced-control timers *****************/
  4074. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  4075. /******************* TIM Instances : Timer input XOR function *****************/
  4076. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4077. ((INSTANCE) == TIM2) || \
  4078. ((INSTANCE) == TIM3) || \
  4079. ((INSTANCE) == TIM4) || \
  4080. ((INSTANCE) == TIM5))
  4081. /****************** TIM Instances : DMA requests generation (UDE) *************/
  4082. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4083. ((INSTANCE) == TIM2) || \
  4084. ((INSTANCE) == TIM3) || \
  4085. ((INSTANCE) == TIM4) || \
  4086. ((INSTANCE) == TIM5))
  4087. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  4088. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4089. ((INSTANCE) == TIM2) || \
  4090. ((INSTANCE) == TIM3) || \
  4091. ((INSTANCE) == TIM4) || \
  4092. ((INSTANCE) == TIM5))
  4093. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  4094. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4095. ((INSTANCE) == TIM2) || \
  4096. ((INSTANCE) == TIM3) || \
  4097. ((INSTANCE) == TIM4) || \
  4098. ((INSTANCE) == TIM5))
  4099. /******************** TIM Instances : DMA burst feature ***********************/
  4100. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4101. ((INSTANCE) == TIM2) || \
  4102. ((INSTANCE) == TIM3) || \
  4103. ((INSTANCE) == TIM4) || \
  4104. ((INSTANCE) == TIM5))
  4105. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  4106. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4107. ((INSTANCE) == TIM2) || \
  4108. ((INSTANCE) == TIM3) || \
  4109. ((INSTANCE) == TIM4) || \
  4110. ((INSTANCE) == TIM5) || \
  4111. ((INSTANCE) == TIM9))
  4112. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  4113. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4114. ((INSTANCE) == TIM2) || \
  4115. ((INSTANCE) == TIM3) || \
  4116. ((INSTANCE) == TIM4) || \
  4117. ((INSTANCE) == TIM5) || \
  4118. ((INSTANCE) == TIM9))
  4119. /********************** TIM Instances : 32 bit Counter ************************/
  4120. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  4121. ((INSTANCE) == TIM5))
  4122. /***************** TIM Instances : external trigger input availabe ************/
  4123. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  4124. ((INSTANCE) == TIM2) || \
  4125. ((INSTANCE) == TIM3) || \
  4126. ((INSTANCE) == TIM4) || \
  4127. ((INSTANCE) == TIM5))
  4128. /****************** TIM Instances : remapping capability **********************/
  4129. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  4130. ((INSTANCE) == TIM5) || \
  4131. ((INSTANCE) == TIM11))
  4132. /******************* TIM Instances : output(s) available **********************/
  4133. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  4134. ((((INSTANCE) == TIM1) && \
  4135. (((CHANNEL) == TIM_CHANNEL_1) || \
  4136. ((CHANNEL) == TIM_CHANNEL_2) || \
  4137. ((CHANNEL) == TIM_CHANNEL_3) || \
  4138. ((CHANNEL) == TIM_CHANNEL_4))) \
  4139. || \
  4140. (((INSTANCE) == TIM2) && \
  4141. (((CHANNEL) == TIM_CHANNEL_1) || \
  4142. ((CHANNEL) == TIM_CHANNEL_2) || \
  4143. ((CHANNEL) == TIM_CHANNEL_3) || \
  4144. ((CHANNEL) == TIM_CHANNEL_4))) \
  4145. || \
  4146. (((INSTANCE) == TIM3) && \
  4147. (((CHANNEL) == TIM_CHANNEL_1) || \
  4148. ((CHANNEL) == TIM_CHANNEL_2) || \
  4149. ((CHANNEL) == TIM_CHANNEL_3) || \
  4150. ((CHANNEL) == TIM_CHANNEL_4))) \
  4151. || \
  4152. (((INSTANCE) == TIM4) && \
  4153. (((CHANNEL) == TIM_CHANNEL_1) || \
  4154. ((CHANNEL) == TIM_CHANNEL_2) || \
  4155. ((CHANNEL) == TIM_CHANNEL_3) || \
  4156. ((CHANNEL) == TIM_CHANNEL_4))) \
  4157. || \
  4158. (((INSTANCE) == TIM5) && \
  4159. (((CHANNEL) == TIM_CHANNEL_1) || \
  4160. ((CHANNEL) == TIM_CHANNEL_2) || \
  4161. ((CHANNEL) == TIM_CHANNEL_3) || \
  4162. ((CHANNEL) == TIM_CHANNEL_4))) \
  4163. || \
  4164. (((INSTANCE) == TIM9) && \
  4165. (((CHANNEL) == TIM_CHANNEL_1) || \
  4166. ((CHANNEL) == TIM_CHANNEL_2))) \
  4167. || \
  4168. (((INSTANCE) == TIM10) && \
  4169. (((CHANNEL) == TIM_CHANNEL_1))) \
  4170. || \
  4171. (((INSTANCE) == TIM11) && \
  4172. (((CHANNEL) == TIM_CHANNEL_1))))
  4173. /************ TIM Instances : complementary output(s) available ***************/
  4174. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  4175. ((((INSTANCE) == TIM1) && \
  4176. (((CHANNEL) == TIM_CHANNEL_1) || \
  4177. ((CHANNEL) == TIM_CHANNEL_2) || \
  4178. ((CHANNEL) == TIM_CHANNEL_3))))
  4179. /******************** USART Instances : Synchronous mode **********************/
  4180. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  4181. ((INSTANCE) == USART2) || \
  4182. ((INSTANCE) == USART6))
  4183. /******************** UART Instances : Asynchronous mode **********************/
  4184. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  4185. ((INSTANCE) == USART2) || \
  4186. ((INSTANCE) == USART6))
  4187. /****************** UART Instances : Hardware Flow control ********************/
  4188. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  4189. ((INSTANCE) == USART2) || \
  4190. ((INSTANCE) == USART6))
  4191. /********************* UART Instances : Smard card mode ***********************/
  4192. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  4193. ((INSTANCE) == USART2) || \
  4194. ((INSTANCE) == USART6))
  4195. /*********************** UART Instances : IRDA mode ***************************/
  4196. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  4197. ((INSTANCE) == USART2) || \
  4198. ((INSTANCE) == USART6))
  4199. /*********************** PCD Instances ****************************************/
  4200. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  4201. /*********************** HCD Instances ****************************************/
  4202. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  4203. /****************************** IWDG Instances ********************************/
  4204. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  4205. /****************************** WWDG Instances ********************************/
  4206. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  4207. /****************************** SDIO Instances ********************************/
  4208. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  4209. /****************************** USB Exported Constants ************************/
  4210. #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8U
  4211. #define USB_OTG_FS_MAX_IN_ENDPOINTS 4U /* Including EP0 */
  4212. #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4U /* Including EP0 */
  4213. #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */
  4214. /**
  4215. * @}
  4216. */
  4217. /**
  4218. * @}
  4219. */
  4220. /**
  4221. * @}
  4222. */
  4223. #ifdef __cplusplus
  4224. }
  4225. #endif /* __cplusplus */
  4226. #endif /* __STM32F411xE_H */
  4227. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/