Implement a secure ICS protocol targeting LoRa Node151 microcontroller for controlling irrigation.
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

3517 lines
188 KiB

  1. /**
  2. ******************************************************************************
  3. * @file stm32_hal_legacy.h
  4. * @author MCD Application Team
  5. * @brief This file contains aliases definition for the STM32Cube HAL constants
  6. * macros and functions maintained for legacy purpose.
  7. ******************************************************************************
  8. * @attention
  9. *
  10. * <h2><center>&copy; Copyright (c) 2018 STMicroelectronics.
  11. * All rights reserved.</center></h2>
  12. *
  13. * This software component is licensed by ST under BSD 3-Clause license,
  14. * the "License"; You may not use this file except in compliance with the
  15. * License. You may obtain a copy of the License at:
  16. * opensource.org/licenses/BSD-3-Clause
  17. *
  18. ******************************************************************************
  19. */
  20. /* Define to prevent recursive inclusion -------------------------------------*/
  21. #ifndef STM32_HAL_LEGACY
  22. #define STM32_HAL_LEGACY
  23. #ifdef __cplusplus
  24. extern "C" {
  25. #endif
  26. /* Includes ------------------------------------------------------------------*/
  27. /* Exported types ------------------------------------------------------------*/
  28. /* Exported constants --------------------------------------------------------*/
  29. /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
  30. * @{
  31. */
  32. #define AES_FLAG_RDERR CRYP_FLAG_RDERR
  33. #define AES_FLAG_WRERR CRYP_FLAG_WRERR
  34. #define AES_CLEARFLAG_CCF CRYP_CLEARFLAG_CCF
  35. #define AES_CLEARFLAG_RDERR CRYP_CLEARFLAG_RDERR
  36. #define AES_CLEARFLAG_WRERR CRYP_CLEARFLAG_WRERR
  37. /**
  38. * @}
  39. */
  40. /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
  41. * @{
  42. */
  43. #define ADC_RESOLUTION12b ADC_RESOLUTION_12B
  44. #define ADC_RESOLUTION10b ADC_RESOLUTION_10B
  45. #define ADC_RESOLUTION8b ADC_RESOLUTION_8B
  46. #define ADC_RESOLUTION6b ADC_RESOLUTION_6B
  47. #define OVR_DATA_OVERWRITTEN ADC_OVR_DATA_OVERWRITTEN
  48. #define OVR_DATA_PRESERVED ADC_OVR_DATA_PRESERVED
  49. #define EOC_SINGLE_CONV ADC_EOC_SINGLE_CONV
  50. #define EOC_SEQ_CONV ADC_EOC_SEQ_CONV
  51. #define EOC_SINGLE_SEQ_CONV ADC_EOC_SINGLE_SEQ_CONV
  52. #define REGULAR_GROUP ADC_REGULAR_GROUP
  53. #define INJECTED_GROUP ADC_INJECTED_GROUP
  54. #define REGULAR_INJECTED_GROUP ADC_REGULAR_INJECTED_GROUP
  55. #define AWD_EVENT ADC_AWD_EVENT
  56. #define AWD1_EVENT ADC_AWD1_EVENT
  57. #define AWD2_EVENT ADC_AWD2_EVENT
  58. #define AWD3_EVENT ADC_AWD3_EVENT
  59. #define OVR_EVENT ADC_OVR_EVENT
  60. #define JQOVF_EVENT ADC_JQOVF_EVENT
  61. #define ALL_CHANNELS ADC_ALL_CHANNELS
  62. #define REGULAR_CHANNELS ADC_REGULAR_CHANNELS
  63. #define INJECTED_CHANNELS ADC_INJECTED_CHANNELS
  64. #define SYSCFG_FLAG_SENSOR_ADC ADC_FLAG_SENSOR
  65. #define SYSCFG_FLAG_VREF_ADC ADC_FLAG_VREFINT
  66. #define ADC_CLOCKPRESCALER_PCLK_DIV1 ADC_CLOCK_SYNC_PCLK_DIV1
  67. #define ADC_CLOCKPRESCALER_PCLK_DIV2 ADC_CLOCK_SYNC_PCLK_DIV2
  68. #define ADC_CLOCKPRESCALER_PCLK_DIV4 ADC_CLOCK_SYNC_PCLK_DIV4
  69. #define ADC_CLOCKPRESCALER_PCLK_DIV6 ADC_CLOCK_SYNC_PCLK_DIV6
  70. #define ADC_CLOCKPRESCALER_PCLK_DIV8 ADC_CLOCK_SYNC_PCLK_DIV8
  71. #define ADC_EXTERNALTRIG0_T6_TRGO ADC_EXTERNALTRIGCONV_T6_TRGO
  72. #define ADC_EXTERNALTRIG1_T21_CC2 ADC_EXTERNALTRIGCONV_T21_CC2
  73. #define ADC_EXTERNALTRIG2_T2_TRGO ADC_EXTERNALTRIGCONV_T2_TRGO
  74. #define ADC_EXTERNALTRIG3_T2_CC4 ADC_EXTERNALTRIGCONV_T2_CC4
  75. #define ADC_EXTERNALTRIG4_T22_TRGO ADC_EXTERNALTRIGCONV_T22_TRGO
  76. #define ADC_EXTERNALTRIG7_EXT_IT11 ADC_EXTERNALTRIGCONV_EXT_IT11
  77. #define ADC_CLOCK_ASYNC ADC_CLOCK_ASYNC_DIV1
  78. #define ADC_EXTERNALTRIG_EDGE_NONE ADC_EXTERNALTRIGCONVEDGE_NONE
  79. #define ADC_EXTERNALTRIG_EDGE_RISING ADC_EXTERNALTRIGCONVEDGE_RISING
  80. #define ADC_EXTERNALTRIG_EDGE_FALLING ADC_EXTERNALTRIGCONVEDGE_FALLING
  81. #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
  82. #define ADC_SAMPLETIME_2CYCLE_5 ADC_SAMPLETIME_2CYCLES_5
  83. #define HAL_ADC_STATE_BUSY_REG HAL_ADC_STATE_REG_BUSY
  84. #define HAL_ADC_STATE_BUSY_INJ HAL_ADC_STATE_INJ_BUSY
  85. #define HAL_ADC_STATE_EOC_REG HAL_ADC_STATE_REG_EOC
  86. #define HAL_ADC_STATE_EOC_INJ HAL_ADC_STATE_INJ_EOC
  87. #define HAL_ADC_STATE_ERROR HAL_ADC_STATE_ERROR_INTERNAL
  88. #define HAL_ADC_STATE_BUSY HAL_ADC_STATE_BUSY_INTERNAL
  89. #define HAL_ADC_STATE_AWD HAL_ADC_STATE_AWD1
  90. #if defined(STM32H7)
  91. #define ADC_CHANNEL_VBAT_DIV4 ADC_CHANNEL_VBAT
  92. #endif /* STM32H7 */
  93. /**
  94. * @}
  95. */
  96. /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
  97. * @{
  98. */
  99. #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
  100. /**
  101. * @}
  102. */
  103. /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
  104. * @{
  105. */
  106. #define COMP_WINDOWMODE_DISABLED COMP_WINDOWMODE_DISABLE
  107. #define COMP_WINDOWMODE_ENABLED COMP_WINDOWMODE_ENABLE
  108. #define COMP_EXTI_LINE_COMP1_EVENT COMP_EXTI_LINE_COMP1
  109. #define COMP_EXTI_LINE_COMP2_EVENT COMP_EXTI_LINE_COMP2
  110. #define COMP_EXTI_LINE_COMP3_EVENT COMP_EXTI_LINE_COMP3
  111. #define COMP_EXTI_LINE_COMP4_EVENT COMP_EXTI_LINE_COMP4
  112. #define COMP_EXTI_LINE_COMP5_EVENT COMP_EXTI_LINE_COMP5
  113. #define COMP_EXTI_LINE_COMP6_EVENT COMP_EXTI_LINE_COMP6
  114. #define COMP_EXTI_LINE_COMP7_EVENT COMP_EXTI_LINE_COMP7
  115. #if defined(STM32L0)
  116. #define COMP_LPTIMCONNECTION_ENABLED ((uint32_t)0x00000003U) /*!< COMPX output generic naming: connected to LPTIM input 1 for COMP1, LPTIM input 2 for COMP2 */
  117. #endif
  118. #define COMP_OUTPUT_COMP6TIM2OCREFCLR COMP_OUTPUT_COMP6_TIM2OCREFCLR
  119. #if defined(STM32F373xC) || defined(STM32F378xx)
  120. #define COMP_OUTPUT_TIM3IC1 COMP_OUTPUT_COMP1_TIM3IC1
  121. #define COMP_OUTPUT_TIM3OCREFCLR COMP_OUTPUT_COMP1_TIM3OCREFCLR
  122. #endif /* STM32F373xC || STM32F378xx */
  123. #if defined(STM32L0) || defined(STM32L4)
  124. #define COMP_WINDOWMODE_ENABLE COMP_WINDOWMODE_COMP1_INPUT_PLUS_COMMON
  125. #define COMP_NONINVERTINGINPUT_IO1 COMP_INPUT_PLUS_IO1
  126. #define COMP_NONINVERTINGINPUT_IO2 COMP_INPUT_PLUS_IO2
  127. #define COMP_NONINVERTINGINPUT_IO3 COMP_INPUT_PLUS_IO3
  128. #define COMP_NONINVERTINGINPUT_IO4 COMP_INPUT_PLUS_IO4
  129. #define COMP_NONINVERTINGINPUT_IO5 COMP_INPUT_PLUS_IO5
  130. #define COMP_NONINVERTINGINPUT_IO6 COMP_INPUT_PLUS_IO6
  131. #define COMP_INVERTINGINPUT_1_4VREFINT COMP_INPUT_MINUS_1_4VREFINT
  132. #define COMP_INVERTINGINPUT_1_2VREFINT COMP_INPUT_MINUS_1_2VREFINT
  133. #define COMP_INVERTINGINPUT_3_4VREFINT COMP_INPUT_MINUS_3_4VREFINT
  134. #define COMP_INVERTINGINPUT_VREFINT COMP_INPUT_MINUS_VREFINT
  135. #define COMP_INVERTINGINPUT_DAC1_CH1 COMP_INPUT_MINUS_DAC1_CH1
  136. #define COMP_INVERTINGINPUT_DAC1_CH2 COMP_INPUT_MINUS_DAC1_CH2
  137. #define COMP_INVERTINGINPUT_DAC1 COMP_INPUT_MINUS_DAC1_CH1
  138. #define COMP_INVERTINGINPUT_DAC2 COMP_INPUT_MINUS_DAC1_CH2
  139. #define COMP_INVERTINGINPUT_IO1 COMP_INPUT_MINUS_IO1
  140. #if defined(STM32L0)
  141. /* Issue fixed on STM32L0 COMP driver: only 2 dedicated IO (IO1 and IO2), */
  142. /* IO2 was wrongly assigned to IO shared with DAC and IO3 was corresponding */
  143. /* to the second dedicated IO (only for COMP2). */
  144. #define COMP_INVERTINGINPUT_IO2 COMP_INPUT_MINUS_DAC1_CH2
  145. #define COMP_INVERTINGINPUT_IO3 COMP_INPUT_MINUS_IO2
  146. #else
  147. #define COMP_INVERTINGINPUT_IO2 COMP_INPUT_MINUS_IO2
  148. #define COMP_INVERTINGINPUT_IO3 COMP_INPUT_MINUS_IO3
  149. #endif
  150. #define COMP_INVERTINGINPUT_IO4 COMP_INPUT_MINUS_IO4
  151. #define COMP_INVERTINGINPUT_IO5 COMP_INPUT_MINUS_IO5
  152. #define COMP_OUTPUTLEVEL_LOW COMP_OUTPUT_LEVEL_LOW
  153. #define COMP_OUTPUTLEVEL_HIGH COMP_OUTPUT_LEVEL_HIGH
  154. /* Note: Literal "COMP_FLAG_LOCK" kept for legacy purpose. */
  155. /* To check COMP lock state, use macro "__HAL_COMP_IS_LOCKED()". */
  156. #if defined(COMP_CSR_LOCK)
  157. #define COMP_FLAG_LOCK COMP_CSR_LOCK
  158. #elif defined(COMP_CSR_COMP1LOCK)
  159. #define COMP_FLAG_LOCK COMP_CSR_COMP1LOCK
  160. #elif defined(COMP_CSR_COMPxLOCK)
  161. #define COMP_FLAG_LOCK COMP_CSR_COMPxLOCK
  162. #endif
  163. #if defined(STM32L4)
  164. #define COMP_BLANKINGSRCE_TIM1OC5 COMP_BLANKINGSRC_TIM1_OC5_COMP1
  165. #define COMP_BLANKINGSRCE_TIM2OC3 COMP_BLANKINGSRC_TIM2_OC3_COMP1
  166. #define COMP_BLANKINGSRCE_TIM3OC3 COMP_BLANKINGSRC_TIM3_OC3_COMP1
  167. #define COMP_BLANKINGSRCE_TIM3OC4 COMP_BLANKINGSRC_TIM3_OC4_COMP2
  168. #define COMP_BLANKINGSRCE_TIM8OC5 COMP_BLANKINGSRC_TIM8_OC5_COMP2
  169. #define COMP_BLANKINGSRCE_TIM15OC1 COMP_BLANKINGSRC_TIM15_OC1_COMP2
  170. #define COMP_BLANKINGSRCE_NONE COMP_BLANKINGSRC_NONE
  171. #endif
  172. #if defined(STM32L0)
  173. #define COMP_MODE_HIGHSPEED COMP_POWERMODE_MEDIUMSPEED
  174. #define COMP_MODE_LOWSPEED COMP_POWERMODE_ULTRALOWPOWER
  175. #else
  176. #define COMP_MODE_HIGHSPEED COMP_POWERMODE_HIGHSPEED
  177. #define COMP_MODE_MEDIUMSPEED COMP_POWERMODE_MEDIUMSPEED
  178. #define COMP_MODE_LOWPOWER COMP_POWERMODE_LOWPOWER
  179. #define COMP_MODE_ULTRALOWPOWER COMP_POWERMODE_ULTRALOWPOWER
  180. #endif
  181. #endif
  182. /**
  183. * @}
  184. */
  185. /** @defgroup HAL_CORTEX_Aliased_Defines HAL CORTEX Aliased Defines maintained for legacy purpose
  186. * @{
  187. */
  188. #define __HAL_CORTEX_SYSTICKCLK_CONFIG HAL_SYSTICK_CLKSourceConfig
  189. /**
  190. * @}
  191. */
  192. /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
  193. * @{
  194. */
  195. #define CRC_OUTPUTDATA_INVERSION_DISABLED CRC_OUTPUTDATA_INVERSION_DISABLE
  196. #define CRC_OUTPUTDATA_INVERSION_ENABLED CRC_OUTPUTDATA_INVERSION_ENABLE
  197. /**
  198. * @}
  199. */
  200. /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
  201. * @{
  202. */
  203. #define DAC1_CHANNEL_1 DAC_CHANNEL_1
  204. #define DAC1_CHANNEL_2 DAC_CHANNEL_2
  205. #define DAC2_CHANNEL_1 DAC_CHANNEL_1
  206. #define DAC_WAVE_NONE 0x00000000U
  207. #define DAC_WAVE_NOISE DAC_CR_WAVE1_0
  208. #define DAC_WAVE_TRIANGLE DAC_CR_WAVE1_1
  209. #define DAC_WAVEGENERATION_NONE DAC_WAVE_NONE
  210. #define DAC_WAVEGENERATION_NOISE DAC_WAVE_NOISE
  211. #define DAC_WAVEGENERATION_TRIANGLE DAC_WAVE_TRIANGLE
  212. #if defined(STM32L1) || defined(STM32L4) || defined(STM32G0)
  213. #define HAL_DAC_MSP_INIT_CB_ID HAL_DAC_MSPINIT_CB_ID
  214. #define HAL_DAC_MSP_DEINIT_CB_ID HAL_DAC_MSPDEINIT_CB_ID
  215. #endif
  216. /**
  217. * @}
  218. */
  219. /** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
  220. * @{
  221. */
  222. #define HAL_REMAPDMA_ADC_DMA_CH2 DMA_REMAP_ADC_DMA_CH2
  223. #define HAL_REMAPDMA_USART1_TX_DMA_CH4 DMA_REMAP_USART1_TX_DMA_CH4
  224. #define HAL_REMAPDMA_USART1_RX_DMA_CH5 DMA_REMAP_USART1_RX_DMA_CH5
  225. #define HAL_REMAPDMA_TIM16_DMA_CH4 DMA_REMAP_TIM16_DMA_CH4
  226. #define HAL_REMAPDMA_TIM17_DMA_CH2 DMA_REMAP_TIM17_DMA_CH2
  227. #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
  228. #define HAL_REMAPDMA_TIM16_DMA_CH6 DMA_REMAP_TIM16_DMA_CH6
  229. #define HAL_REMAPDMA_TIM17_DMA_CH7 DMA_REMAP_TIM17_DMA_CH7
  230. #define HAL_REMAPDMA_SPI2_DMA_CH67 DMA_REMAP_SPI2_DMA_CH67
  231. #define HAL_REMAPDMA_USART2_DMA_CH67 DMA_REMAP_USART2_DMA_CH67
  232. #define HAL_REMAPDMA_I2C1_DMA_CH76 DMA_REMAP_I2C1_DMA_CH76
  233. #define HAL_REMAPDMA_TIM1_DMA_CH6 DMA_REMAP_TIM1_DMA_CH6
  234. #define HAL_REMAPDMA_TIM2_DMA_CH7 DMA_REMAP_TIM2_DMA_CH7
  235. #define HAL_REMAPDMA_TIM3_DMA_CH6 DMA_REMAP_TIM3_DMA_CH6
  236. #define IS_HAL_REMAPDMA IS_DMA_REMAP
  237. #define __HAL_REMAPDMA_CHANNEL_ENABLE __HAL_DMA_REMAP_CHANNEL_ENABLE
  238. #define __HAL_REMAPDMA_CHANNEL_DISABLE __HAL_DMA_REMAP_CHANNEL_DISABLE
  239. #if defined(STM32L4)
  240. #define HAL_DMAMUX1_REQUEST_GEN_EXTI0 HAL_DMAMUX1_REQ_GEN_EXTI0
  241. #define HAL_DMAMUX1_REQUEST_GEN_EXTI1 HAL_DMAMUX1_REQ_GEN_EXTI1
  242. #define HAL_DMAMUX1_REQUEST_GEN_EXTI2 HAL_DMAMUX1_REQ_GEN_EXTI2
  243. #define HAL_DMAMUX1_REQUEST_GEN_EXTI3 HAL_DMAMUX1_REQ_GEN_EXTI3
  244. #define HAL_DMAMUX1_REQUEST_GEN_EXTI4 HAL_DMAMUX1_REQ_GEN_EXTI4
  245. #define HAL_DMAMUX1_REQUEST_GEN_EXTI5 HAL_DMAMUX1_REQ_GEN_EXTI5
  246. #define HAL_DMAMUX1_REQUEST_GEN_EXTI6 HAL_DMAMUX1_REQ_GEN_EXTI6
  247. #define HAL_DMAMUX1_REQUEST_GEN_EXTI7 HAL_DMAMUX1_REQ_GEN_EXTI7
  248. #define HAL_DMAMUX1_REQUEST_GEN_EXTI8 HAL_DMAMUX1_REQ_GEN_EXTI8
  249. #define HAL_DMAMUX1_REQUEST_GEN_EXTI9 HAL_DMAMUX1_REQ_GEN_EXTI9
  250. #define HAL_DMAMUX1_REQUEST_GEN_EXTI10 HAL_DMAMUX1_REQ_GEN_EXTI10
  251. #define HAL_DMAMUX1_REQUEST_GEN_EXTI11 HAL_DMAMUX1_REQ_GEN_EXTI11
  252. #define HAL_DMAMUX1_REQUEST_GEN_EXTI12 HAL_DMAMUX1_REQ_GEN_EXTI12
  253. #define HAL_DMAMUX1_REQUEST_GEN_EXTI13 HAL_DMAMUX1_REQ_GEN_EXTI13
  254. #define HAL_DMAMUX1_REQUEST_GEN_EXTI14 HAL_DMAMUX1_REQ_GEN_EXTI14
  255. #define HAL_DMAMUX1_REQUEST_GEN_EXTI15 HAL_DMAMUX1_REQ_GEN_EXTI15
  256. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
  257. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
  258. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
  259. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH3_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH3_EVT
  260. #define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
  261. #define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
  262. #define HAL_DMAMUX1_REQUEST_GEN_DSI_TE HAL_DMAMUX1_REQ_GEN_DSI_TE
  263. #define HAL_DMAMUX1_REQUEST_GEN_DSI_EOT HAL_DMAMUX1_REQ_GEN_DSI_EOT
  264. #define HAL_DMAMUX1_REQUEST_GEN_DMA2D_EOT HAL_DMAMUX1_REQ_GEN_DMA2D_EOT
  265. #define HAL_DMAMUX1_REQUEST_GEN_LTDC_IT HAL_DMAMUX1_REQ_GEN_LTDC_IT
  266. #define HAL_DMAMUX_REQUEST_GEN_NO_EVENT HAL_DMAMUX_REQ_GEN_NO_EVENT
  267. #define HAL_DMAMUX_REQUEST_GEN_RISING HAL_DMAMUX_REQ_GEN_RISING
  268. #define HAL_DMAMUX_REQUEST_GEN_FALLING HAL_DMAMUX_REQ_GEN_FALLING
  269. #define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING HAL_DMAMUX_REQ_GEN_RISING_FALLING
  270. #endif /* STM32L4 */
  271. #if defined(STM32H7)
  272. #define DMA_REQUEST_DAC1 DMA_REQUEST_DAC1_CH1
  273. #define DMA_REQUEST_DAC2 DMA_REQUEST_DAC1_CH2
  274. #define BDMA_REQUEST_LP_UART1_RX BDMA_REQUEST_LPUART1_RX
  275. #define BDMA_REQUEST_LP_UART1_TX BDMA_REQUEST_LPUART1_TX
  276. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH0_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH0_EVT
  277. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH1_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH1_EVT
  278. #define HAL_DMAMUX1_REQUEST_GEN_DMAMUX1_CH2_EVT HAL_DMAMUX1_REQ_GEN_DMAMUX1_CH2_EVT
  279. #define HAL_DMAMUX1_REQUEST_GEN_LPTIM1_OUT HAL_DMAMUX1_REQ_GEN_LPTIM1_OUT
  280. #define HAL_DMAMUX1_REQUEST_GEN_LPTIM2_OUT HAL_DMAMUX1_REQ_GEN_LPTIM2_OUT
  281. #define HAL_DMAMUX1_REQUEST_GEN_LPTIM3_OUT HAL_DMAMUX1_REQ_GEN_LPTIM3_OUT
  282. #define HAL_DMAMUX1_REQUEST_GEN_EXTI0 HAL_DMAMUX1_REQ_GEN_EXTI0
  283. #define HAL_DMAMUX1_REQUEST_GEN_TIM12_TRGO HAL_DMAMUX1_REQ_GEN_TIM12_TRGO
  284. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH0_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH0_EVT
  285. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH1_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH1_EVT
  286. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH2_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH2_EVT
  287. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH3_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH3_EVT
  288. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH4_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH4_EVT
  289. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH5_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH5_EVT
  290. #define HAL_DMAMUX2_REQUEST_GEN_DMAMUX2_CH6_EVT HAL_DMAMUX2_REQ_GEN_DMAMUX2_CH6_EVT
  291. #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_WKUP HAL_DMAMUX2_REQ_GEN_LPUART1_RX_WKUP
  292. #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_WKUP HAL_DMAMUX2_REQ_GEN_LPUART1_TX_WKUP
  293. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM2_WKUP
  294. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM2_OUT HAL_DMAMUX2_REQ_GEN_LPTIM2_OUT
  295. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM3_WKUP
  296. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM3_OUT HAL_DMAMUX2_REQ_GEN_LPTIM3_OUT
  297. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM4_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM4_WKUP
  298. #define HAL_DMAMUX2_REQUEST_GEN_LPTIM5_WKUP HAL_DMAMUX2_REQ_GEN_LPTIM5_WKUP
  299. #define HAL_DMAMUX2_REQUEST_GEN_I2C4_WKUP HAL_DMAMUX2_REQ_GEN_I2C4_WKUP
  300. #define HAL_DMAMUX2_REQUEST_GEN_SPI6_WKUP HAL_DMAMUX2_REQ_GEN_SPI6_WKUP
  301. #define HAL_DMAMUX2_REQUEST_GEN_COMP1_OUT HAL_DMAMUX2_REQ_GEN_COMP1_OUT
  302. #define HAL_DMAMUX2_REQUEST_GEN_COMP2_OUT HAL_DMAMUX2_REQ_GEN_COMP2_OUT
  303. #define HAL_DMAMUX2_REQUEST_GEN_RTC_WKUP HAL_DMAMUX2_REQ_GEN_RTC_WKUP
  304. #define HAL_DMAMUX2_REQUEST_GEN_EXTI0 HAL_DMAMUX2_REQ_GEN_EXTI0
  305. #define HAL_DMAMUX2_REQUEST_GEN_EXTI2 HAL_DMAMUX2_REQ_GEN_EXTI2
  306. #define HAL_DMAMUX2_REQUEST_GEN_I2C4_IT_EVT HAL_DMAMUX2_REQ_GEN_I2C4_IT_EVT
  307. #define HAL_DMAMUX2_REQUEST_GEN_SPI6_IT HAL_DMAMUX2_REQ_GEN_SPI6_IT
  308. #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_TX_IT HAL_DMAMUX2_REQ_GEN_LPUART1_TX_IT
  309. #define HAL_DMAMUX2_REQUEST_GEN_LPUART1_RX_IT HAL_DMAMUX2_REQ_GEN_LPUART1_RX_IT
  310. #define HAL_DMAMUX2_REQUEST_GEN_ADC3_IT HAL_DMAMUX2_REQ_GEN_ADC3_IT
  311. #define HAL_DMAMUX2_REQUEST_GEN_ADC3_AWD1_OUT HAL_DMAMUX2_REQ_GEN_ADC3_AWD1_OUT
  312. #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH0_IT HAL_DMAMUX2_REQ_GEN_BDMA_CH0_IT
  313. #define HAL_DMAMUX2_REQUEST_GEN_BDMA_CH1_IT HAL_DMAMUX2_REQ_GEN_BDMA_CH1_IT
  314. #define HAL_DMAMUX_REQUEST_GEN_NO_EVENT HAL_DMAMUX_REQ_GEN_NO_EVENT
  315. #define HAL_DMAMUX_REQUEST_GEN_RISING HAL_DMAMUX_REQ_GEN_RISING
  316. #define HAL_DMAMUX_REQUEST_GEN_FALLING HAL_DMAMUX_REQ_GEN_FALLING
  317. #define HAL_DMAMUX_REQUEST_GEN_RISING_FALLING HAL_DMAMUX_REQ_GEN_RISING_FALLING
  318. #define DFSDM_FILTER_EXT_TRIG_LPTIM1 DFSDM_FILTER_EXT_TRIG_LPTIM1_OUT
  319. #define DFSDM_FILTER_EXT_TRIG_LPTIM2 DFSDM_FILTER_EXT_TRIG_LPTIM2_OUT
  320. #define DFSDM_FILTER_EXT_TRIG_LPTIM3 DFSDM_FILTER_EXT_TRIG_LPTIM3_OUT
  321. #endif /* STM32H7 */
  322. /**
  323. * @}
  324. */
  325. /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
  326. * @{
  327. */
  328. #define TYPEPROGRAM_BYTE FLASH_TYPEPROGRAM_BYTE
  329. #define TYPEPROGRAM_HALFWORD FLASH_TYPEPROGRAM_HALFWORD
  330. #define TYPEPROGRAM_WORD FLASH_TYPEPROGRAM_WORD
  331. #define TYPEPROGRAM_DOUBLEWORD FLASH_TYPEPROGRAM_DOUBLEWORD
  332. #define TYPEERASE_SECTORS FLASH_TYPEERASE_SECTORS
  333. #define TYPEERASE_PAGES FLASH_TYPEERASE_PAGES
  334. #define TYPEERASE_PAGEERASE FLASH_TYPEERASE_PAGES
  335. #define TYPEERASE_MASSERASE FLASH_TYPEERASE_MASSERASE
  336. #define WRPSTATE_DISABLE OB_WRPSTATE_DISABLE
  337. #define WRPSTATE_ENABLE OB_WRPSTATE_ENABLE
  338. #define HAL_FLASH_TIMEOUT_VALUE FLASH_TIMEOUT_VALUE
  339. #define OBEX_PCROP OPTIONBYTE_PCROP
  340. #define OBEX_BOOTCONFIG OPTIONBYTE_BOOTCONFIG
  341. #define PCROPSTATE_DISABLE OB_PCROP_STATE_DISABLE
  342. #define PCROPSTATE_ENABLE OB_PCROP_STATE_ENABLE
  343. #define TYPEERASEDATA_BYTE FLASH_TYPEERASEDATA_BYTE
  344. #define TYPEERASEDATA_HALFWORD FLASH_TYPEERASEDATA_HALFWORD
  345. #define TYPEERASEDATA_WORD FLASH_TYPEERASEDATA_WORD
  346. #define TYPEPROGRAMDATA_BYTE FLASH_TYPEPROGRAMDATA_BYTE
  347. #define TYPEPROGRAMDATA_HALFWORD FLASH_TYPEPROGRAMDATA_HALFWORD
  348. #define TYPEPROGRAMDATA_WORD FLASH_TYPEPROGRAMDATA_WORD
  349. #define TYPEPROGRAMDATA_FASTBYTE FLASH_TYPEPROGRAMDATA_FASTBYTE
  350. #define TYPEPROGRAMDATA_FASTHALFWORD FLASH_TYPEPROGRAMDATA_FASTHALFWORD
  351. #define TYPEPROGRAMDATA_FASTWORD FLASH_TYPEPROGRAMDATA_FASTWORD
  352. #define PAGESIZE FLASH_PAGE_SIZE
  353. #define TYPEPROGRAM_FASTBYTE FLASH_TYPEPROGRAM_BYTE
  354. #define TYPEPROGRAM_FASTHALFWORD FLASH_TYPEPROGRAM_HALFWORD
  355. #define TYPEPROGRAM_FASTWORD FLASH_TYPEPROGRAM_WORD
  356. #define VOLTAGE_RANGE_1 FLASH_VOLTAGE_RANGE_1
  357. #define VOLTAGE_RANGE_2 FLASH_VOLTAGE_RANGE_2
  358. #define VOLTAGE_RANGE_3 FLASH_VOLTAGE_RANGE_3
  359. #define VOLTAGE_RANGE_4 FLASH_VOLTAGE_RANGE_4
  360. #define TYPEPROGRAM_FAST FLASH_TYPEPROGRAM_FAST
  361. #define TYPEPROGRAM_FAST_AND_LAST FLASH_TYPEPROGRAM_FAST_AND_LAST
  362. #define WRPAREA_BANK1_AREAA OB_WRPAREA_BANK1_AREAA
  363. #define WRPAREA_BANK1_AREAB OB_WRPAREA_BANK1_AREAB
  364. #define WRPAREA_BANK2_AREAA OB_WRPAREA_BANK2_AREAA
  365. #define WRPAREA_BANK2_AREAB OB_WRPAREA_BANK2_AREAB
  366. #define IWDG_STDBY_FREEZE OB_IWDG_STDBY_FREEZE
  367. #define IWDG_STDBY_ACTIVE OB_IWDG_STDBY_RUN
  368. #define IWDG_STOP_FREEZE OB_IWDG_STOP_FREEZE
  369. #define IWDG_STOP_ACTIVE OB_IWDG_STOP_RUN
  370. #define FLASH_ERROR_NONE HAL_FLASH_ERROR_NONE
  371. #define FLASH_ERROR_RD HAL_FLASH_ERROR_RD
  372. #define FLASH_ERROR_PG HAL_FLASH_ERROR_PROG
  373. #define FLASH_ERROR_PGP HAL_FLASH_ERROR_PGS
  374. #define FLASH_ERROR_WRP HAL_FLASH_ERROR_WRP
  375. #define FLASH_ERROR_OPTV HAL_FLASH_ERROR_OPTV
  376. #define FLASH_ERROR_OPTVUSR HAL_FLASH_ERROR_OPTVUSR
  377. #define FLASH_ERROR_PROG HAL_FLASH_ERROR_PROG
  378. #define FLASH_ERROR_OP HAL_FLASH_ERROR_OPERATION
  379. #define FLASH_ERROR_PGA HAL_FLASH_ERROR_PGA
  380. #define FLASH_ERROR_SIZE HAL_FLASH_ERROR_SIZE
  381. #define FLASH_ERROR_SIZ HAL_FLASH_ERROR_SIZE
  382. #define FLASH_ERROR_PGS HAL_FLASH_ERROR_PGS
  383. #define FLASH_ERROR_MIS HAL_FLASH_ERROR_MIS
  384. #define FLASH_ERROR_FAST HAL_FLASH_ERROR_FAST
  385. #define FLASH_ERROR_FWWERR HAL_FLASH_ERROR_FWWERR
  386. #define FLASH_ERROR_NOTZERO HAL_FLASH_ERROR_NOTZERO
  387. #define FLASH_ERROR_OPERATION HAL_FLASH_ERROR_OPERATION
  388. #define FLASH_ERROR_ERS HAL_FLASH_ERROR_ERS
  389. #define OB_WDG_SW OB_IWDG_SW
  390. #define OB_WDG_HW OB_IWDG_HW
  391. #define OB_SDADC12_VDD_MONITOR_SET OB_SDACD_VDD_MONITOR_SET
  392. #define OB_SDADC12_VDD_MONITOR_RESET OB_SDACD_VDD_MONITOR_RESET
  393. #define OB_RAM_PARITY_CHECK_SET OB_SRAM_PARITY_SET
  394. #define OB_RAM_PARITY_CHECK_RESET OB_SRAM_PARITY_RESET
  395. #define IS_OB_SDADC12_VDD_MONITOR IS_OB_SDACD_VDD_MONITOR
  396. #define OB_RDP_LEVEL0 OB_RDP_LEVEL_0
  397. #define OB_RDP_LEVEL1 OB_RDP_LEVEL_1
  398. #define OB_RDP_LEVEL2 OB_RDP_LEVEL_2
  399. #if defined(STM32G0)
  400. #define OB_BOOT_LOCK_DISABLE OB_BOOT_ENTRY_FORCED_NONE
  401. #define OB_BOOT_LOCK_ENABLE OB_BOOT_ENTRY_FORCED_FLASH
  402. #else
  403. #define OB_BOOT_ENTRY_FORCED_NONE OB_BOOT_LOCK_DISABLE
  404. #define OB_BOOT_ENTRY_FORCED_FLASH OB_BOOT_LOCK_ENABLE
  405. #endif
  406. #if defined(STM32H7)
  407. #define FLASH_FLAG_SNECCE_BANK1RR FLASH_FLAG_SNECCERR_BANK1
  408. #define FLASH_FLAG_DBECCE_BANK1RR FLASH_FLAG_DBECCERR_BANK1
  409. #define FLASH_FLAG_STRBER_BANK1R FLASH_FLAG_STRBERR_BANK1
  410. #define FLASH_FLAG_SNECCE_BANK2RR FLASH_FLAG_SNECCERR_BANK2
  411. #define FLASH_FLAG_DBECCE_BANK2RR FLASH_FLAG_DBECCERR_BANK2
  412. #define FLASH_FLAG_STRBER_BANK2R FLASH_FLAG_STRBERR_BANK2
  413. #endif
  414. /**
  415. * @}
  416. */
  417. /** @defgroup HAL_JPEG_Aliased_Macros HAL JPEG Aliased Macros maintained for legacy purpose
  418. * @{
  419. */
  420. #if defined(STM32H7)
  421. #define __HAL_RCC_JPEG_CLK_ENABLE __HAL_RCC_JPGDECEN_CLK_ENABLE
  422. #define __HAL_RCC_JPEG_CLK_DISABLE __HAL_RCC_JPGDECEN_CLK_DISABLE
  423. #define __HAL_RCC_JPEG_FORCE_RESET __HAL_RCC_JPGDECRST_FORCE_RESET
  424. #define __HAL_RCC_JPEG_RELEASE_RESET __HAL_RCC_JPGDECRST_RELEASE_RESET
  425. #define __HAL_RCC_JPEG_CLK_SLEEP_ENABLE __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE
  426. #define __HAL_RCC_JPEG_CLK_SLEEP_DISABLE __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE
  427. #endif /* STM32H7 */
  428. /**
  429. * @}
  430. */
  431. /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
  432. * @{
  433. */
  434. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA9 I2C_FASTMODEPLUS_PA9
  435. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PA10 I2C_FASTMODEPLUS_PA10
  436. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB6 I2C_FASTMODEPLUS_PB6
  437. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB7 I2C_FASTMODEPLUS_PB7
  438. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB8 I2C_FASTMODEPLUS_PB8
  439. #define HAL_SYSCFG_FASTMODEPLUS_I2C_PB9 I2C_FASTMODEPLUS_PB9
  440. #define HAL_SYSCFG_FASTMODEPLUS_I2C1 I2C_FASTMODEPLUS_I2C1
  441. #define HAL_SYSCFG_FASTMODEPLUS_I2C2 I2C_FASTMODEPLUS_I2C2
  442. #define HAL_SYSCFG_FASTMODEPLUS_I2C3 I2C_FASTMODEPLUS_I2C3
  443. /**
  444. * @}
  445. */
  446. /** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
  447. * @{
  448. */
  449. #if defined(STM32L4) || defined(STM32F7) || defined(STM32H7)
  450. #define FMC_NAND_PCC_WAIT_FEATURE_DISABLE FMC_NAND_WAIT_FEATURE_DISABLE
  451. #define FMC_NAND_PCC_WAIT_FEATURE_ENABLE FMC_NAND_WAIT_FEATURE_ENABLE
  452. #define FMC_NAND_PCC_MEM_BUS_WIDTH_8 FMC_NAND_MEM_BUS_WIDTH_8
  453. #define FMC_NAND_PCC_MEM_BUS_WIDTH_16 FMC_NAND_MEM_BUS_WIDTH_16
  454. #elif defined(STM32F1) || defined(STM32F2) || defined(STM32F3) || defined(STM32F4)
  455. #define FMC_NAND_WAIT_FEATURE_DISABLE FMC_NAND_PCC_WAIT_FEATURE_DISABLE
  456. #define FMC_NAND_WAIT_FEATURE_ENABLE FMC_NAND_PCC_WAIT_FEATURE_ENABLE
  457. #define FMC_NAND_MEM_BUS_WIDTH_8 FMC_NAND_PCC_MEM_BUS_WIDTH_8
  458. #define FMC_NAND_MEM_BUS_WIDTH_16 FMC_NAND_PCC_MEM_BUS_WIDTH_16
  459. #endif
  460. /**
  461. * @}
  462. */
  463. /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
  464. * @{
  465. */
  466. #define FSMC_NORSRAM_TYPEDEF FSMC_NORSRAM_TypeDef
  467. #define FSMC_NORSRAM_EXTENDED_TYPEDEF FSMC_NORSRAM_EXTENDED_TypeDef
  468. /**
  469. * @}
  470. */
  471. /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
  472. * @{
  473. */
  474. #define GET_GPIO_SOURCE GPIO_GET_INDEX
  475. #define GET_GPIO_INDEX GPIO_GET_INDEX
  476. #if defined(STM32F4)
  477. #define GPIO_AF12_SDMMC GPIO_AF12_SDIO
  478. #define GPIO_AF12_SDMMC1 GPIO_AF12_SDIO
  479. #endif
  480. #if defined(STM32F7)
  481. #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
  482. #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
  483. #endif
  484. #if defined(STM32L4)
  485. #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
  486. #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
  487. #endif
  488. #if defined(STM32H7)
  489. #define GPIO_AF7_SDIO1 GPIO_AF7_SDMMC1
  490. #define GPIO_AF8_SDIO1 GPIO_AF8_SDMMC1
  491. #define GPIO_AF12_SDIO1 GPIO_AF12_SDMMC1
  492. #define GPIO_AF9_SDIO2 GPIO_AF9_SDMMC2
  493. #define GPIO_AF10_SDIO2 GPIO_AF10_SDMMC2
  494. #define GPIO_AF11_SDIO2 GPIO_AF11_SDMMC2
  495. #endif
  496. #define GPIO_AF0_LPTIM GPIO_AF0_LPTIM1
  497. #define GPIO_AF1_LPTIM GPIO_AF1_LPTIM1
  498. #define GPIO_AF2_LPTIM GPIO_AF2_LPTIM1
  499. #if defined(STM32L0) || defined(STM32L4) || defined(STM32F4) || defined(STM32F2) || defined(STM32F7) || defined(STM32H7)
  500. #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_LOW
  501. #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
  502. #define GPIO_SPEED_FAST GPIO_SPEED_FREQ_HIGH
  503. #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_VERY_HIGH
  504. #endif /* STM32L0 || STM32L4 || STM32F4 || STM32F2 || STM32F7 || STM32H7*/
  505. #if defined(STM32L1)
  506. #define GPIO_SPEED_VERY_LOW GPIO_SPEED_FREQ_LOW
  507. #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_MEDIUM
  508. #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_HIGH
  509. #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_VERY_HIGH
  510. #endif /* STM32L1 */
  511. #if defined(STM32F0) || defined(STM32F3) || defined(STM32F1)
  512. #define GPIO_SPEED_LOW GPIO_SPEED_FREQ_LOW
  513. #define GPIO_SPEED_MEDIUM GPIO_SPEED_FREQ_MEDIUM
  514. #define GPIO_SPEED_HIGH GPIO_SPEED_FREQ_HIGH
  515. #endif /* STM32F0 || STM32F3 || STM32F1 */
  516. #define GPIO_AF6_DFSDM GPIO_AF6_DFSDM1
  517. /**
  518. * @}
  519. */
  520. /** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
  521. * @{
  522. */
  523. #define HRTIM_TIMDELAYEDPROTECTION_DISABLED HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
  524. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
  525. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
  526. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
  527. #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
  528. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
  529. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
  530. #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
  531. #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
  532. #define __HAL_HRTIM_SetCounter __HAL_HRTIM_SETCOUNTER
  533. #define __HAL_HRTIM_GetCounter __HAL_HRTIM_GETCOUNTER
  534. #define __HAL_HRTIM_SetPeriod __HAL_HRTIM_SETPERIOD
  535. #define __HAL_HRTIM_GetPeriod __HAL_HRTIM_GETPERIOD
  536. #define __HAL_HRTIM_SetClockPrescaler __HAL_HRTIM_SETCLOCKPRESCALER
  537. #define __HAL_HRTIM_GetClockPrescaler __HAL_HRTIM_GETCLOCKPRESCALER
  538. #define __HAL_HRTIM_SetCompare __HAL_HRTIM_SETCOMPARE
  539. #define __HAL_HRTIM_GetCompare __HAL_HRTIM_GETCOMPARE
  540. /**
  541. * @}
  542. */
  543. /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
  544. * @{
  545. */
  546. #define I2C_DUALADDRESS_DISABLED I2C_DUALADDRESS_DISABLE
  547. #define I2C_DUALADDRESS_ENABLED I2C_DUALADDRESS_ENABLE
  548. #define I2C_GENERALCALL_DISABLED I2C_GENERALCALL_DISABLE
  549. #define I2C_GENERALCALL_ENABLED I2C_GENERALCALL_ENABLE
  550. #define I2C_NOSTRETCH_DISABLED I2C_NOSTRETCH_DISABLE
  551. #define I2C_NOSTRETCH_ENABLED I2C_NOSTRETCH_ENABLE
  552. #define I2C_ANALOGFILTER_ENABLED I2C_ANALOGFILTER_ENABLE
  553. #define I2C_ANALOGFILTER_DISABLED I2C_ANALOGFILTER_DISABLE
  554. #if defined(STM32F0) || defined(STM32F1) || defined(STM32F3) || defined(STM32G0) || defined(STM32L4) || defined(STM32L1) || defined(STM32F7)
  555. #define HAL_I2C_STATE_MEM_BUSY_TX HAL_I2C_STATE_BUSY_TX
  556. #define HAL_I2C_STATE_MEM_BUSY_RX HAL_I2C_STATE_BUSY_RX
  557. #define HAL_I2C_STATE_MASTER_BUSY_TX HAL_I2C_STATE_BUSY_TX
  558. #define HAL_I2C_STATE_MASTER_BUSY_RX HAL_I2C_STATE_BUSY_RX
  559. #define HAL_I2C_STATE_SLAVE_BUSY_TX HAL_I2C_STATE_BUSY_TX
  560. #define HAL_I2C_STATE_SLAVE_BUSY_RX HAL_I2C_STATE_BUSY_RX
  561. #endif
  562. /**
  563. * @}
  564. */
  565. /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
  566. * @{
  567. */
  568. #define IRDA_ONE_BIT_SAMPLE_DISABLED IRDA_ONE_BIT_SAMPLE_DISABLE
  569. #define IRDA_ONE_BIT_SAMPLE_ENABLED IRDA_ONE_BIT_SAMPLE_ENABLE
  570. /**
  571. * @}
  572. */
  573. /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
  574. * @{
  575. */
  576. #define KR_KEY_RELOAD IWDG_KEY_RELOAD
  577. #define KR_KEY_ENABLE IWDG_KEY_ENABLE
  578. #define KR_KEY_EWA IWDG_KEY_WRITE_ACCESS_ENABLE
  579. #define KR_KEY_DWA IWDG_KEY_WRITE_ACCESS_DISABLE
  580. /**
  581. * @}
  582. */
  583. /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
  584. * @{
  585. */
  586. #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
  587. #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
  588. #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
  589. #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
  590. #define LPTIM_CLOCKPOLARITY_RISINGEDGE LPTIM_CLOCKPOLARITY_RISING
  591. #define LPTIM_CLOCKPOLARITY_FALLINGEDGE LPTIM_CLOCKPOLARITY_FALLING
  592. #define LPTIM_CLOCKPOLARITY_BOTHEDGES LPTIM_CLOCKPOLARITY_RISING_FALLING
  593. #define LPTIM_TRIGSAMPLETIME_DIRECTTRANSISTION LPTIM_TRIGSAMPLETIME_DIRECTTRANSITION
  594. #define LPTIM_TRIGSAMPLETIME_2TRANSISTIONS LPTIM_TRIGSAMPLETIME_2TRANSITIONS
  595. #define LPTIM_TRIGSAMPLETIME_4TRANSISTIONS LPTIM_TRIGSAMPLETIME_4TRANSITIONS
  596. #define LPTIM_TRIGSAMPLETIME_8TRANSISTIONS LPTIM_TRIGSAMPLETIME_8TRANSITIONS
  597. /* The following 3 definition have also been present in a temporary version of lptim.h */
  598. /* They need to be renamed also to the right name, just in case */
  599. #define LPTIM_TRIGSAMPLETIME_2TRANSITION LPTIM_TRIGSAMPLETIME_2TRANSITIONS
  600. #define LPTIM_TRIGSAMPLETIME_4TRANSITION LPTIM_TRIGSAMPLETIME_4TRANSITIONS
  601. #define LPTIM_TRIGSAMPLETIME_8TRANSITION LPTIM_TRIGSAMPLETIME_8TRANSITIONS
  602. /**
  603. * @}
  604. */
  605. /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
  606. * @{
  607. */
  608. #define HAL_NAND_Read_Page HAL_NAND_Read_Page_8b
  609. #define HAL_NAND_Write_Page HAL_NAND_Write_Page_8b
  610. #define HAL_NAND_Read_SpareArea HAL_NAND_Read_SpareArea_8b
  611. #define HAL_NAND_Write_SpareArea HAL_NAND_Write_SpareArea_8b
  612. #define NAND_AddressTypedef NAND_AddressTypeDef
  613. #define __ARRAY_ADDRESS ARRAY_ADDRESS
  614. #define __ADDR_1st_CYCLE ADDR_1ST_CYCLE
  615. #define __ADDR_2nd_CYCLE ADDR_2ND_CYCLE
  616. #define __ADDR_3rd_CYCLE ADDR_3RD_CYCLE
  617. #define __ADDR_4th_CYCLE ADDR_4TH_CYCLE
  618. /**
  619. * @}
  620. */
  621. /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
  622. * @{
  623. */
  624. #define NOR_StatusTypedef HAL_NOR_StatusTypeDef
  625. #define NOR_SUCCESS HAL_NOR_STATUS_SUCCESS
  626. #define NOR_ONGOING HAL_NOR_STATUS_ONGOING
  627. #define NOR_ERROR HAL_NOR_STATUS_ERROR
  628. #define NOR_TIMEOUT HAL_NOR_STATUS_TIMEOUT
  629. #define __NOR_WRITE NOR_WRITE
  630. #define __NOR_ADDR_SHIFT NOR_ADDR_SHIFT
  631. /**
  632. * @}
  633. */
  634. /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
  635. * @{
  636. */
  637. #define OPAMP_NONINVERTINGINPUT_VP0 OPAMP_NONINVERTINGINPUT_IO0
  638. #define OPAMP_NONINVERTINGINPUT_VP1 OPAMP_NONINVERTINGINPUT_IO1
  639. #define OPAMP_NONINVERTINGINPUT_VP2 OPAMP_NONINVERTINGINPUT_IO2
  640. #define OPAMP_NONINVERTINGINPUT_VP3 OPAMP_NONINVERTINGINPUT_IO3
  641. #define OPAMP_SEC_NONINVERTINGINPUT_VP0 OPAMP_SEC_NONINVERTINGINPUT_IO0
  642. #define OPAMP_SEC_NONINVERTINGINPUT_VP1 OPAMP_SEC_NONINVERTINGINPUT_IO1
  643. #define OPAMP_SEC_NONINVERTINGINPUT_VP2 OPAMP_SEC_NONINVERTINGINPUT_IO2
  644. #define OPAMP_SEC_NONINVERTINGINPUT_VP3 OPAMP_SEC_NONINVERTINGINPUT_IO3
  645. #define OPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  646. #define OPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  647. #define IOPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
  648. #define IOPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
  649. #define OPAMP_SEC_INVERTINGINPUT_VM0 OPAMP_SEC_INVERTINGINPUT_IO0
  650. #define OPAMP_SEC_INVERTINGINPUT_VM1 OPAMP_SEC_INVERTINGINPUT_IO1
  651. #define OPAMP_INVERTINGINPUT_VINM OPAMP_SEC_INVERTINGINPUT_IO1
  652. #define OPAMP_PGACONNECT_NO OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
  653. #define OPAMP_PGACONNECT_VM0 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
  654. #define OPAMP_PGACONNECT_VM1 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
  655. #if defined(STM32L1) || defined(STM32L4)
  656. #define HAL_OPAMP_MSP_INIT_CB_ID HAL_OPAMP_MSPINIT_CB_ID
  657. #define HAL_OPAMP_MSP_DEINIT_CB_ID HAL_OPAMP_MSPDEINIT_CB_ID
  658. #endif
  659. /**
  660. * @}
  661. */
  662. /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
  663. * @{
  664. */
  665. #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
  666. #if defined(STM32H7)
  667. #define I2S_IT_TXE I2S_IT_TXP
  668. #define I2S_IT_RXNE I2S_IT_RXP
  669. #define I2S_FLAG_TXE I2S_FLAG_TXP
  670. #define I2S_FLAG_RXNE I2S_FLAG_RXP
  671. #endif
  672. #if defined(STM32F7)
  673. #define I2S_CLOCK_SYSCLK I2S_CLOCK_PLL
  674. #endif
  675. /**
  676. * @}
  677. */
  678. /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
  679. * @{
  680. */
  681. /* Compact Flash-ATA registers description */
  682. #define CF_DATA ATA_DATA
  683. #define CF_SECTOR_COUNT ATA_SECTOR_COUNT
  684. #define CF_SECTOR_NUMBER ATA_SECTOR_NUMBER
  685. #define CF_CYLINDER_LOW ATA_CYLINDER_LOW
  686. #define CF_CYLINDER_HIGH ATA_CYLINDER_HIGH
  687. #define CF_CARD_HEAD ATA_CARD_HEAD
  688. #define CF_STATUS_CMD ATA_STATUS_CMD
  689. #define CF_STATUS_CMD_ALTERNATE ATA_STATUS_CMD_ALTERNATE
  690. #define CF_COMMON_DATA_AREA ATA_COMMON_DATA_AREA
  691. /* Compact Flash-ATA commands */
  692. #define CF_READ_SECTOR_CMD ATA_READ_SECTOR_CMD
  693. #define CF_WRITE_SECTOR_CMD ATA_WRITE_SECTOR_CMD
  694. #define CF_ERASE_SECTOR_CMD ATA_ERASE_SECTOR_CMD
  695. #define CF_IDENTIFY_CMD ATA_IDENTIFY_CMD
  696. #define PCCARD_StatusTypedef HAL_PCCARD_StatusTypeDef
  697. #define PCCARD_SUCCESS HAL_PCCARD_STATUS_SUCCESS
  698. #define PCCARD_ONGOING HAL_PCCARD_STATUS_ONGOING
  699. #define PCCARD_ERROR HAL_PCCARD_STATUS_ERROR
  700. #define PCCARD_TIMEOUT HAL_PCCARD_STATUS_TIMEOUT
  701. /**
  702. * @}
  703. */
  704. /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
  705. * @{
  706. */
  707. #define FORMAT_BIN RTC_FORMAT_BIN
  708. #define FORMAT_BCD RTC_FORMAT_BCD
  709. #define RTC_ALARMSUBSECONDMASK_None RTC_ALARMSUBSECONDMASK_NONE
  710. #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
  711. #define RTC_TAMPERMASK_FLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  712. #define RTC_TAMPERMASK_FLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  713. #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
  714. #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
  715. #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
  716. #define RTC_TAMPER1_2_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  717. #define RTC_TAMPER1_2_3_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
  718. #define RTC_TIMESTAMPPIN_PC13 RTC_TIMESTAMPPIN_DEFAULT
  719. #define RTC_TIMESTAMPPIN_PA0 RTC_TIMESTAMPPIN_POS1
  720. #define RTC_TIMESTAMPPIN_PI8 RTC_TIMESTAMPPIN_POS1
  721. #define RTC_TIMESTAMPPIN_PC1 RTC_TIMESTAMPPIN_POS2
  722. #define RTC_OUTPUT_REMAP_PC13 RTC_OUTPUT_REMAP_NONE
  723. #define RTC_OUTPUT_REMAP_PB14 RTC_OUTPUT_REMAP_POS1
  724. #define RTC_OUTPUT_REMAP_PB2 RTC_OUTPUT_REMAP_POS1
  725. #define RTC_TAMPERPIN_PC13 RTC_TAMPERPIN_DEFAULT
  726. #define RTC_TAMPERPIN_PA0 RTC_TAMPERPIN_POS1
  727. #define RTC_TAMPERPIN_PI8 RTC_TAMPERPIN_POS1
  728. /**
  729. * @}
  730. */
  731. /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
  732. * @{
  733. */
  734. #define SMARTCARD_NACK_ENABLED SMARTCARD_NACK_ENABLE
  735. #define SMARTCARD_NACK_DISABLED SMARTCARD_NACK_DISABLE
  736. #define SMARTCARD_ONEBIT_SAMPLING_DISABLED SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  737. #define SMARTCARD_ONEBIT_SAMPLING_ENABLED SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  738. #define SMARTCARD_ONEBIT_SAMPLING_DISABLE SMARTCARD_ONE_BIT_SAMPLE_DISABLE
  739. #define SMARTCARD_ONEBIT_SAMPLING_ENABLE SMARTCARD_ONE_BIT_SAMPLE_ENABLE
  740. #define SMARTCARD_TIMEOUT_DISABLED SMARTCARD_TIMEOUT_DISABLE
  741. #define SMARTCARD_TIMEOUT_ENABLED SMARTCARD_TIMEOUT_ENABLE
  742. #define SMARTCARD_LASTBIT_DISABLED SMARTCARD_LASTBIT_DISABLE
  743. #define SMARTCARD_LASTBIT_ENABLED SMARTCARD_LASTBIT_ENABLE
  744. /**
  745. * @}
  746. */
  747. /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
  748. * @{
  749. */
  750. #define SMBUS_DUALADDRESS_DISABLED SMBUS_DUALADDRESS_DISABLE
  751. #define SMBUS_DUALADDRESS_ENABLED SMBUS_DUALADDRESS_ENABLE
  752. #define SMBUS_GENERALCALL_DISABLED SMBUS_GENERALCALL_DISABLE
  753. #define SMBUS_GENERALCALL_ENABLED SMBUS_GENERALCALL_ENABLE
  754. #define SMBUS_NOSTRETCH_DISABLED SMBUS_NOSTRETCH_DISABLE
  755. #define SMBUS_NOSTRETCH_ENABLED SMBUS_NOSTRETCH_ENABLE
  756. #define SMBUS_ANALOGFILTER_ENABLED SMBUS_ANALOGFILTER_ENABLE
  757. #define SMBUS_ANALOGFILTER_DISABLED SMBUS_ANALOGFILTER_DISABLE
  758. #define SMBUS_PEC_DISABLED SMBUS_PEC_DISABLE
  759. #define SMBUS_PEC_ENABLED SMBUS_PEC_ENABLE
  760. #define HAL_SMBUS_STATE_SLAVE_LISTEN HAL_SMBUS_STATE_LISTEN
  761. /**
  762. * @}
  763. */
  764. /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
  765. * @{
  766. */
  767. #define SPI_TIMODE_DISABLED SPI_TIMODE_DISABLE
  768. #define SPI_TIMODE_ENABLED SPI_TIMODE_ENABLE
  769. #define SPI_CRCCALCULATION_DISABLED SPI_CRCCALCULATION_DISABLE
  770. #define SPI_CRCCALCULATION_ENABLED SPI_CRCCALCULATION_ENABLE
  771. #define SPI_NSS_PULSE_DISABLED SPI_NSS_PULSE_DISABLE
  772. #define SPI_NSS_PULSE_ENABLED SPI_NSS_PULSE_ENABLE
  773. #if defined(STM32H7)
  774. #define SPI_FLAG_TXE SPI_FLAG_TXP
  775. #define SPI_FLAG_RXNE SPI_FLAG_RXP
  776. #define SPI_IT_TXE SPI_IT_TXP
  777. #define SPI_IT_RXNE SPI_IT_RXP
  778. #define SPI_FRLVL_EMPTY SPI_RX_FIFO_0PACKET
  779. #define SPI_FRLVL_QUARTER_FULL SPI_RX_FIFO_1PACKET
  780. #define SPI_FRLVL_HALF_FULL SPI_RX_FIFO_2PACKET
  781. #define SPI_FRLVL_FULL SPI_RX_FIFO_3PACKET
  782. #endif /* STM32H7 */
  783. /**
  784. * @}
  785. */
  786. /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
  787. * @{
  788. */
  789. #define CCER_CCxE_MASK TIM_CCER_CCxE_MASK
  790. #define CCER_CCxNE_MASK TIM_CCER_CCxNE_MASK
  791. #define TIM_DMABase_CR1 TIM_DMABASE_CR1
  792. #define TIM_DMABase_CR2 TIM_DMABASE_CR2
  793. #define TIM_DMABase_SMCR TIM_DMABASE_SMCR
  794. #define TIM_DMABase_DIER TIM_DMABASE_DIER
  795. #define TIM_DMABase_SR TIM_DMABASE_SR
  796. #define TIM_DMABase_EGR TIM_DMABASE_EGR
  797. #define TIM_DMABase_CCMR1 TIM_DMABASE_CCMR1
  798. #define TIM_DMABase_CCMR2 TIM_DMABASE_CCMR2
  799. #define TIM_DMABase_CCER TIM_DMABASE_CCER
  800. #define TIM_DMABase_CNT TIM_DMABASE_CNT
  801. #define TIM_DMABase_PSC TIM_DMABASE_PSC
  802. #define TIM_DMABase_ARR TIM_DMABASE_ARR
  803. #define TIM_DMABase_RCR TIM_DMABASE_RCR
  804. #define TIM_DMABase_CCR1 TIM_DMABASE_CCR1
  805. #define TIM_DMABase_CCR2 TIM_DMABASE_CCR2
  806. #define TIM_DMABase_CCR3 TIM_DMABASE_CCR3
  807. #define TIM_DMABase_CCR4 TIM_DMABASE_CCR4
  808. #define TIM_DMABase_BDTR TIM_DMABASE_BDTR
  809. #define TIM_DMABase_DCR TIM_DMABASE_DCR
  810. #define TIM_DMABase_DMAR TIM_DMABASE_DMAR
  811. #define TIM_DMABase_OR1 TIM_DMABASE_OR1
  812. #define TIM_DMABase_CCMR3 TIM_DMABASE_CCMR3
  813. #define TIM_DMABase_CCR5 TIM_DMABASE_CCR5
  814. #define TIM_DMABase_CCR6 TIM_DMABASE_CCR6
  815. #define TIM_DMABase_OR2 TIM_DMABASE_OR2
  816. #define TIM_DMABase_OR3 TIM_DMABASE_OR3
  817. #define TIM_DMABase_OR TIM_DMABASE_OR
  818. #define TIM_EventSource_Update TIM_EVENTSOURCE_UPDATE
  819. #define TIM_EventSource_CC1 TIM_EVENTSOURCE_CC1
  820. #define TIM_EventSource_CC2 TIM_EVENTSOURCE_CC2
  821. #define TIM_EventSource_CC3 TIM_EVENTSOURCE_CC3
  822. #define TIM_EventSource_CC4 TIM_EVENTSOURCE_CC4
  823. #define TIM_EventSource_COM TIM_EVENTSOURCE_COM
  824. #define TIM_EventSource_Trigger TIM_EVENTSOURCE_TRIGGER
  825. #define TIM_EventSource_Break TIM_EVENTSOURCE_BREAK
  826. #define TIM_EventSource_Break2 TIM_EVENTSOURCE_BREAK2
  827. #define TIM_DMABurstLength_1Transfer TIM_DMABURSTLENGTH_1TRANSFER
  828. #define TIM_DMABurstLength_2Transfers TIM_DMABURSTLENGTH_2TRANSFERS
  829. #define TIM_DMABurstLength_3Transfers TIM_DMABURSTLENGTH_3TRANSFERS
  830. #define TIM_DMABurstLength_4Transfers TIM_DMABURSTLENGTH_4TRANSFERS
  831. #define TIM_DMABurstLength_5Transfers TIM_DMABURSTLENGTH_5TRANSFERS
  832. #define TIM_DMABurstLength_6Transfers TIM_DMABURSTLENGTH_6TRANSFERS
  833. #define TIM_DMABurstLength_7Transfers TIM_DMABURSTLENGTH_7TRANSFERS
  834. #define TIM_DMABurstLength_8Transfers TIM_DMABURSTLENGTH_8TRANSFERS
  835. #define TIM_DMABurstLength_9Transfers TIM_DMABURSTLENGTH_9TRANSFERS
  836. #define TIM_DMABurstLength_10Transfers TIM_DMABURSTLENGTH_10TRANSFERS
  837. #define TIM_DMABurstLength_11Transfers TIM_DMABURSTLENGTH_11TRANSFERS
  838. #define TIM_DMABurstLength_12Transfers TIM_DMABURSTLENGTH_12TRANSFERS
  839. #define TIM_DMABurstLength_13Transfers TIM_DMABURSTLENGTH_13TRANSFERS
  840. #define TIM_DMABurstLength_14Transfers TIM_DMABURSTLENGTH_14TRANSFERS
  841. #define TIM_DMABurstLength_15Transfers TIM_DMABURSTLENGTH_15TRANSFERS
  842. #define TIM_DMABurstLength_16Transfers TIM_DMABURSTLENGTH_16TRANSFERS
  843. #define TIM_DMABurstLength_17Transfers TIM_DMABURSTLENGTH_17TRANSFERS
  844. #define TIM_DMABurstLength_18Transfers TIM_DMABURSTLENGTH_18TRANSFERS
  845. #if defined(STM32L0)
  846. #define TIM22_TI1_GPIO1 TIM22_TI1_GPIO
  847. #define TIM22_TI1_GPIO2 TIM22_TI1_GPIO
  848. #endif
  849. #if defined(STM32F3)
  850. #define IS_TIM_HALL_INTERFACE_INSTANCE IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE
  851. #endif
  852. #if defined(STM32H7)
  853. #define TIM_TIM1_ETR_COMP1_OUT TIM_TIM1_ETR_COMP1
  854. #define TIM_TIM1_ETR_COMP2_OUT TIM_TIM1_ETR_COMP2
  855. #define TIM_TIM8_ETR_COMP1_OUT TIM_TIM8_ETR_COMP1
  856. #define TIM_TIM8_ETR_COMP2_OUT TIM_TIM8_ETR_COMP2
  857. #define TIM_TIM2_ETR_COMP1_OUT TIM_TIM2_ETR_COMP1
  858. #define TIM_TIM2_ETR_COMP2_OUT TIM_TIM2_ETR_COMP2
  859. #define TIM_TIM3_ETR_COMP1_OUT TIM_TIM3_ETR_COMP1
  860. #define TIM_TIM1_TI1_COMP1_OUT TIM_TIM1_TI1_COMP1
  861. #define TIM_TIM8_TI1_COMP2_OUT TIM_TIM8_TI1_COMP2
  862. #define TIM_TIM2_TI4_COMP1_OUT TIM_TIM2_TI4_COMP1
  863. #define TIM_TIM2_TI4_COMP2_OUT TIM_TIM2_TI4_COMP2
  864. #define TIM_TIM2_TI4_COMP1COMP2_OUT TIM_TIM2_TI4_COMP1_COMP2
  865. #define TIM_TIM3_TI1_COMP1_OUT TIM_TIM3_TI1_COMP1
  866. #define TIM_TIM3_TI1_COMP2_OUT TIM_TIM3_TI1_COMP2
  867. #define TIM_TIM3_TI1_COMP1COMP2_OUT TIM_TIM3_TI1_COMP1_COMP2
  868. #endif
  869. /**
  870. * @}
  871. */
  872. /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
  873. * @{
  874. */
  875. #define TSC_SYNC_POL_FALL TSC_SYNC_POLARITY_FALLING
  876. #define TSC_SYNC_POL_RISE_HIGH TSC_SYNC_POLARITY_RISING
  877. /**
  878. * @}
  879. */
  880. /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
  881. * @{
  882. */
  883. #define UART_ONEBIT_SAMPLING_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  884. #define UART_ONEBIT_SAMPLING_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  885. #define UART_ONE_BIT_SAMPLE_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
  886. #define UART_ONE_BIT_SAMPLE_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
  887. #define __HAL_UART_ONEBIT_ENABLE __HAL_UART_ONE_BIT_SAMPLE_ENABLE
  888. #define __HAL_UART_ONEBIT_DISABLE __HAL_UART_ONE_BIT_SAMPLE_DISABLE
  889. #define __DIV_SAMPLING16 UART_DIV_SAMPLING16
  890. #define __DIVMANT_SAMPLING16 UART_DIVMANT_SAMPLING16
  891. #define __DIVFRAQ_SAMPLING16 UART_DIVFRAQ_SAMPLING16
  892. #define __UART_BRR_SAMPLING16 UART_BRR_SAMPLING16
  893. #define __DIV_SAMPLING8 UART_DIV_SAMPLING8
  894. #define __DIVMANT_SAMPLING8 UART_DIVMANT_SAMPLING8
  895. #define __DIVFRAQ_SAMPLING8 UART_DIVFRAQ_SAMPLING8
  896. #define __UART_BRR_SAMPLING8 UART_BRR_SAMPLING8
  897. #define __DIV_LPUART UART_DIV_LPUART
  898. #define UART_WAKEUPMETHODE_IDLELINE UART_WAKEUPMETHOD_IDLELINE
  899. #define UART_WAKEUPMETHODE_ADDRESSMARK UART_WAKEUPMETHOD_ADDRESSMARK
  900. /**
  901. * @}
  902. */
  903. /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
  904. * @{
  905. */
  906. #define USART_CLOCK_DISABLED USART_CLOCK_DISABLE
  907. #define USART_CLOCK_ENABLED USART_CLOCK_ENABLE
  908. #define USARTNACK_ENABLED USART_NACK_ENABLE
  909. #define USARTNACK_DISABLED USART_NACK_DISABLE
  910. /**
  911. * @}
  912. */
  913. /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
  914. * @{
  915. */
  916. #define CFR_BASE WWDG_CFR_BASE
  917. /**
  918. * @}
  919. */
  920. /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
  921. * @{
  922. */
  923. #define CAN_FilterFIFO0 CAN_FILTER_FIFO0
  924. #define CAN_FilterFIFO1 CAN_FILTER_FIFO1
  925. #define CAN_IT_RQCP0 CAN_IT_TME
  926. #define CAN_IT_RQCP1 CAN_IT_TME
  927. #define CAN_IT_RQCP2 CAN_IT_TME
  928. #define INAK_TIMEOUT CAN_TIMEOUT_VALUE
  929. #define SLAK_TIMEOUT CAN_TIMEOUT_VALUE
  930. #define CAN_TXSTATUS_FAILED ((uint8_t)0x00U)
  931. #define CAN_TXSTATUS_OK ((uint8_t)0x01U)
  932. #define CAN_TXSTATUS_PENDING ((uint8_t)0x02U)
  933. /**
  934. * @}
  935. */
  936. /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
  937. * @{
  938. */
  939. #define VLAN_TAG ETH_VLAN_TAG
  940. #define MIN_ETH_PAYLOAD ETH_MIN_ETH_PAYLOAD
  941. #define MAX_ETH_PAYLOAD ETH_MAX_ETH_PAYLOAD
  942. #define JUMBO_FRAME_PAYLOAD ETH_JUMBO_FRAME_PAYLOAD
  943. #define MACMIIAR_CR_MASK ETH_MACMIIAR_CR_MASK
  944. #define MACCR_CLEAR_MASK ETH_MACCR_CLEAR_MASK
  945. #define MACFCR_CLEAR_MASK ETH_MACFCR_CLEAR_MASK
  946. #define DMAOMR_CLEAR_MASK ETH_DMAOMR_CLEAR_MASK
  947. #define ETH_MMCCR 0x00000100U
  948. #define ETH_MMCRIR 0x00000104U
  949. #define ETH_MMCTIR 0x00000108U
  950. #define ETH_MMCRIMR 0x0000010CU
  951. #define ETH_MMCTIMR 0x00000110U
  952. #define ETH_MMCTGFSCCR 0x0000014CU
  953. #define ETH_MMCTGFMSCCR 0x00000150U
  954. #define ETH_MMCTGFCR 0x00000168U
  955. #define ETH_MMCRFCECR 0x00000194U
  956. #define ETH_MMCRFAECR 0x00000198U
  957. #define ETH_MMCRGUFCR 0x000001C4U
  958. #define ETH_MAC_TXFIFO_FULL 0x02000000U /* Tx FIFO full */
  959. #define ETH_MAC_TXFIFONOT_EMPTY 0x01000000U /* Tx FIFO not empty */
  960. #define ETH_MAC_TXFIFO_WRITE_ACTIVE 0x00400000U /* Tx FIFO write active */
  961. #define ETH_MAC_TXFIFO_IDLE 0x00000000U /* Tx FIFO read status: Idle */
  962. #define ETH_MAC_TXFIFO_READ 0x00100000U /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
  963. #define ETH_MAC_TXFIFO_WAITING 0x00200000U /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
  964. #define ETH_MAC_TXFIFO_WRITING 0x00300000U /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
  965. #define ETH_MAC_TRANSMISSION_PAUSE 0x00080000U /* MAC transmitter in pause */
  966. #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE 0x00000000U /* MAC transmit frame controller: Idle */
  967. #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING 0x00020000U /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
  968. #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF 0x00040000U /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
  969. #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING 0x00060000U /* MAC transmit frame controller: Transferring input frame for transmission */
  970. #define ETH_MAC_MII_TRANSMIT_ACTIVE 0x00010000U /* MAC MII transmit engine active */
  971. #define ETH_MAC_RXFIFO_EMPTY 0x00000000U /* Rx FIFO fill level: empty */
  972. #define ETH_MAC_RXFIFO_BELOW_THRESHOLD 0x00000100U /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
  973. #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD 0x00000200U /* Rx FIFO fill level: fill-level above flow-control activate threshold */
  974. #define ETH_MAC_RXFIFO_FULL 0x00000300U /* Rx FIFO fill level: full */
  975. #if defined(STM32F1)
  976. #else
  977. #define ETH_MAC_READCONTROLLER_IDLE 0x00000000U /* Rx FIFO read controller IDLE state */
  978. #define ETH_MAC_READCONTROLLER_READING_DATA 0x00000020U /* Rx FIFO read controller Reading frame data */
  979. #define ETH_MAC_READCONTROLLER_READING_STATUS 0x00000040U /* Rx FIFO read controller Reading frame status (or time-stamp) */
  980. #endif
  981. #define ETH_MAC_READCONTROLLER_FLUSHING 0x00000060U /* Rx FIFO read controller Flushing the frame data and status */
  982. #define ETH_MAC_RXFIFO_WRITE_ACTIVE 0x00000010U /* Rx FIFO write controller active */
  983. #define ETH_MAC_SMALL_FIFO_NOTACTIVE 0x00000000U /* MAC small FIFO read / write controllers not active */
  984. #define ETH_MAC_SMALL_FIFO_READ_ACTIVE 0x00000002U /* MAC small FIFO read controller active */
  985. #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE 0x00000004U /* MAC small FIFO write controller active */
  986. #define ETH_MAC_SMALL_FIFO_RW_ACTIVE 0x00000006U /* MAC small FIFO read / write controllers active */
  987. #define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE 0x00000001U /* MAC MII receive protocol engine active */
  988. /**
  989. * @}
  990. */
  991. /** @defgroup HAL_DCMI_Aliased_Defines HAL DCMI Aliased Defines maintained for legacy purpose
  992. * @{
  993. */
  994. #define HAL_DCMI_ERROR_OVF HAL_DCMI_ERROR_OVR
  995. #define DCMI_IT_OVF DCMI_IT_OVR
  996. #define DCMI_FLAG_OVFRI DCMI_FLAG_OVRRI
  997. #define DCMI_FLAG_OVFMI DCMI_FLAG_OVRMI
  998. #define HAL_DCMI_ConfigCROP HAL_DCMI_ConfigCrop
  999. #define HAL_DCMI_EnableCROP HAL_DCMI_EnableCrop
  1000. #define HAL_DCMI_DisableCROP HAL_DCMI_DisableCrop
  1001. /**
  1002. * @}
  1003. */
  1004. #if defined(STM32L4) || defined(STM32F7) || defined(STM32F427xx) || defined(STM32F437xx) \
  1005. || defined(STM32F429xx) || defined(STM32F439xx) || defined(STM32F469xx) || defined(STM32F479xx) \
  1006. || defined(STM32H7)
  1007. /** @defgroup HAL_DMA2D_Aliased_Defines HAL DMA2D Aliased Defines maintained for legacy purpose
  1008. * @{
  1009. */
  1010. #define DMA2D_ARGB8888 DMA2D_OUTPUT_ARGB8888
  1011. #define DMA2D_RGB888 DMA2D_OUTPUT_RGB888
  1012. #define DMA2D_RGB565 DMA2D_OUTPUT_RGB565
  1013. #define DMA2D_ARGB1555 DMA2D_OUTPUT_ARGB1555
  1014. #define DMA2D_ARGB4444 DMA2D_OUTPUT_ARGB4444
  1015. #define CM_ARGB8888 DMA2D_INPUT_ARGB8888
  1016. #define CM_RGB888 DMA2D_INPUT_RGB888
  1017. #define CM_RGB565 DMA2D_INPUT_RGB565
  1018. #define CM_ARGB1555 DMA2D_INPUT_ARGB1555
  1019. #define CM_ARGB4444 DMA2D_INPUT_ARGB4444
  1020. #define CM_L8 DMA2D_INPUT_L8
  1021. #define CM_AL44 DMA2D_INPUT_AL44
  1022. #define CM_AL88 DMA2D_INPUT_AL88
  1023. #define CM_L4 DMA2D_INPUT_L4
  1024. #define CM_A8 DMA2D_INPUT_A8
  1025. #define CM_A4 DMA2D_INPUT_A4
  1026. /**
  1027. * @}
  1028. */
  1029. #endif /* STM32L4 || STM32F7 || STM32F4 || STM32H7 */
  1030. /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
  1031. * @{
  1032. */
  1033. /**
  1034. * @}
  1035. */
  1036. /* Exported functions --------------------------------------------------------*/
  1037. /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
  1038. * @{
  1039. */
  1040. #define HAL_CRYP_ComputationCpltCallback HAL_CRYPEx_ComputationCpltCallback
  1041. /**
  1042. * @}
  1043. */
  1044. /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
  1045. * @{
  1046. */
  1047. #define HAL_HASH_STATETypeDef HAL_HASH_StateTypeDef
  1048. #define HAL_HASHPhaseTypeDef HAL_HASH_PhaseTypeDef
  1049. #define HAL_HMAC_MD5_Finish HAL_HASH_MD5_Finish
  1050. #define HAL_HMAC_SHA1_Finish HAL_HASH_SHA1_Finish
  1051. #define HAL_HMAC_SHA224_Finish HAL_HASH_SHA224_Finish
  1052. #define HAL_HMAC_SHA256_Finish HAL_HASH_SHA256_Finish
  1053. /*HASH Algorithm Selection*/
  1054. #define HASH_AlgoSelection_SHA1 HASH_ALGOSELECTION_SHA1
  1055. #define HASH_AlgoSelection_SHA224 HASH_ALGOSELECTION_SHA224
  1056. #define HASH_AlgoSelection_SHA256 HASH_ALGOSELECTION_SHA256
  1057. #define HASH_AlgoSelection_MD5 HASH_ALGOSELECTION_MD5
  1058. #define HASH_AlgoMode_HASH HASH_ALGOMODE_HASH
  1059. #define HASH_AlgoMode_HMAC HASH_ALGOMODE_HMAC
  1060. #define HASH_HMACKeyType_ShortKey HASH_HMAC_KEYTYPE_SHORTKEY
  1061. #define HASH_HMACKeyType_LongKey HASH_HMAC_KEYTYPE_LONGKEY
  1062. /**
  1063. * @}
  1064. */
  1065. /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
  1066. * @{
  1067. */
  1068. #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
  1069. #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
  1070. #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
  1071. #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
  1072. #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
  1073. #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
  1074. #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
  1075. #define HAL_VREFINT_OutputSelect HAL_SYSCFG_VREFINT_OutputSelect
  1076. #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
  1077. #if defined(STM32L0)
  1078. #else
  1079. #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
  1080. #endif
  1081. #define HAL_ADC_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
  1082. #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
  1083. /**
  1084. * @}
  1085. */
  1086. /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
  1087. * @{
  1088. */
  1089. #define FLASH_HalfPageProgram HAL_FLASHEx_HalfPageProgram
  1090. #define FLASH_EnableRunPowerDown HAL_FLASHEx_EnableRunPowerDown
  1091. #define FLASH_DisableRunPowerDown HAL_FLASHEx_DisableRunPowerDown
  1092. #define HAL_DATA_EEPROMEx_Unlock HAL_FLASHEx_DATAEEPROM_Unlock
  1093. #define HAL_DATA_EEPROMEx_Lock HAL_FLASHEx_DATAEEPROM_Lock
  1094. #define HAL_DATA_EEPROMEx_Erase HAL_FLASHEx_DATAEEPROM_Erase
  1095. #define HAL_DATA_EEPROMEx_Program HAL_FLASHEx_DATAEEPROM_Program
  1096. /**
  1097. * @}
  1098. */
  1099. /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
  1100. * @{
  1101. */
  1102. #define HAL_I2CEx_AnalogFilter_Config HAL_I2CEx_ConfigAnalogFilter
  1103. #define HAL_I2CEx_DigitalFilter_Config HAL_I2CEx_ConfigDigitalFilter
  1104. #define HAL_FMPI2CEx_AnalogFilter_Config HAL_FMPI2CEx_ConfigAnalogFilter
  1105. #define HAL_FMPI2CEx_DigitalFilter_Config HAL_FMPI2CEx_ConfigDigitalFilter
  1106. #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
  1107. #if defined(STM32H7) || defined(STM32WB) || defined(STM32G0) || defined(STM32F4) || defined(STM32F7) || defined(STM32L0) || defined(STM32L4)
  1108. #define HAL_I2C_Master_Sequential_Transmit_IT HAL_I2C_Master_Seq_Transmit_IT
  1109. #define HAL_I2C_Master_Sequential_Receive_IT HAL_I2C_Master_Seq_Receive_IT
  1110. #define HAL_I2C_Slave_Sequential_Transmit_IT HAL_I2C_Slave_Seq_Transmit_IT
  1111. #define HAL_I2C_Slave_Sequential_Receive_IT HAL_I2C_Slave_Seq_Receive_IT
  1112. #define HAL_I2C_Master_Sequential_Transmit_DMA HAL_I2C_Master_Seq_Transmit_DMA
  1113. #define HAL_I2C_Master_Sequential_Receive_DMA HAL_I2C_Master_Seq_Receive_DMA
  1114. #define HAL_I2C_Slave_Sequential_Transmit_DMA HAL_I2C_Slave_Seq_Transmit_DMA
  1115. #define HAL_I2C_Slave_Sequential_Receive_DMA HAL_I2C_Slave_Seq_Receive_DMA
  1116. #endif /* STM32H7 || STM32WB || STM32G0 || STM32F4 || STM32F7 || STM32L0 || STM32L4 */
  1117. #if defined(STM32F4)
  1118. #define HAL_FMPI2C_Master_Sequential_Transmit_IT HAL_FMPI2C_Master_Seq_Transmit_IT
  1119. #define HAL_FMPI2C_Master_Sequential_Receive_IT HAL_FMPI2C_Master_Seq_Receive_IT
  1120. #define HAL_FMPI2C_Slave_Sequential_Transmit_IT HAL_FMPI2C_Slave_Seq_Transmit_IT
  1121. #define HAL_FMPI2C_Slave_Sequential_Receive_IT HAL_FMPI2C_Slave_Seq_Receive_IT
  1122. #define HAL_FMPI2C_Master_Sequential_Transmit_DMA HAL_FMPI2C_Master_Seq_Transmit_DMA
  1123. #define HAL_FMPI2C_Master_Sequential_Receive_DMA HAL_FMPI2C_Master_Seq_Receive_DMA
  1124. #define HAL_FMPI2C_Slave_Sequential_Transmit_DMA HAL_FMPI2C_Slave_Seq_Transmit_DMA
  1125. #define HAL_FMPI2C_Slave_Sequential_Receive_DMA HAL_FMPI2C_Slave_Seq_Receive_DMA
  1126. #endif /* STM32F4 */
  1127. /**
  1128. * @}
  1129. */
  1130. /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
  1131. * @{
  1132. */
  1133. #define HAL_PWR_PVDConfig HAL_PWR_ConfigPVD
  1134. #define HAL_PWR_DisableBkUpReg HAL_PWREx_DisableBkUpReg
  1135. #define HAL_PWR_DisableFlashPowerDown HAL_PWREx_DisableFlashPowerDown
  1136. #define HAL_PWR_DisableVddio2Monitor HAL_PWREx_DisableVddio2Monitor
  1137. #define HAL_PWR_EnableBkUpReg HAL_PWREx_EnableBkUpReg
  1138. #define HAL_PWR_EnableFlashPowerDown HAL_PWREx_EnableFlashPowerDown
  1139. #define HAL_PWR_EnableVddio2Monitor HAL_PWREx_EnableVddio2Monitor
  1140. #define HAL_PWR_PVD_PVM_IRQHandler HAL_PWREx_PVD_PVM_IRQHandler
  1141. #define HAL_PWR_PVDLevelConfig HAL_PWR_ConfigPVD
  1142. #define HAL_PWR_Vddio2Monitor_IRQHandler HAL_PWREx_Vddio2Monitor_IRQHandler
  1143. #define HAL_PWR_Vddio2MonitorCallback HAL_PWREx_Vddio2MonitorCallback
  1144. #define HAL_PWREx_ActivateOverDrive HAL_PWREx_EnableOverDrive
  1145. #define HAL_PWREx_DeactivateOverDrive HAL_PWREx_DisableOverDrive
  1146. #define HAL_PWREx_DisableSDADCAnalog HAL_PWREx_DisableSDADC
  1147. #define HAL_PWREx_EnableSDADCAnalog HAL_PWREx_EnableSDADC
  1148. #define HAL_PWREx_PVMConfig HAL_PWREx_ConfigPVM
  1149. #define PWR_MODE_NORMAL PWR_PVD_MODE_NORMAL
  1150. #define PWR_MODE_IT_RISING PWR_PVD_MODE_IT_RISING
  1151. #define PWR_MODE_IT_FALLING PWR_PVD_MODE_IT_FALLING
  1152. #define PWR_MODE_IT_RISING_FALLING PWR_PVD_MODE_IT_RISING_FALLING
  1153. #define PWR_MODE_EVENT_RISING PWR_PVD_MODE_EVENT_RISING
  1154. #define PWR_MODE_EVENT_FALLING PWR_PVD_MODE_EVENT_FALLING
  1155. #define PWR_MODE_EVENT_RISING_FALLING PWR_PVD_MODE_EVENT_RISING_FALLING
  1156. #define CR_OFFSET_BB PWR_CR_OFFSET_BB
  1157. #define CSR_OFFSET_BB PWR_CSR_OFFSET_BB
  1158. #define PMODE_BIT_NUMBER VOS_BIT_NUMBER
  1159. #define CR_PMODE_BB CR_VOS_BB
  1160. #define DBP_BitNumber DBP_BIT_NUMBER
  1161. #define PVDE_BitNumber PVDE_BIT_NUMBER
  1162. #define PMODE_BitNumber PMODE_BIT_NUMBER
  1163. #define EWUP_BitNumber EWUP_BIT_NUMBER
  1164. #define FPDS_BitNumber FPDS_BIT_NUMBER
  1165. #define ODEN_BitNumber ODEN_BIT_NUMBER
  1166. #define ODSWEN_BitNumber ODSWEN_BIT_NUMBER
  1167. #define MRLVDS_BitNumber MRLVDS_BIT_NUMBER
  1168. #define LPLVDS_BitNumber LPLVDS_BIT_NUMBER
  1169. #define BRE_BitNumber BRE_BIT_NUMBER
  1170. #define PWR_MODE_EVT PWR_PVD_MODE_NORMAL
  1171. /**
  1172. * @}
  1173. */
  1174. /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
  1175. * @{
  1176. */
  1177. #define HAL_SMBUS_Slave_Listen_IT HAL_SMBUS_EnableListen_IT
  1178. #define HAL_SMBUS_SlaveAddrCallback HAL_SMBUS_AddrCallback
  1179. #define HAL_SMBUS_SlaveListenCpltCallback HAL_SMBUS_ListenCpltCallback
  1180. /**
  1181. * @}
  1182. */
  1183. /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
  1184. * @{
  1185. */
  1186. #define HAL_SPI_FlushRxFifo HAL_SPIEx_FlushRxFifo
  1187. /**
  1188. * @}
  1189. */
  1190. /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
  1191. * @{
  1192. */
  1193. #define HAL_TIM_DMADelayPulseCplt TIM_DMADelayPulseCplt
  1194. #define HAL_TIM_DMAError TIM_DMAError
  1195. #define HAL_TIM_DMACaptureCplt TIM_DMACaptureCplt
  1196. #define HAL_TIMEx_DMACommutationCplt TIMEx_DMACommutationCplt
  1197. #if defined(STM32H7) || defined(STM32G0) || defined(STM32F7) || defined(STM32F4) || defined(STM32L0) || defined(STM32L4)
  1198. #define HAL_TIM_SlaveConfigSynchronization HAL_TIM_SlaveConfigSynchro
  1199. #define HAL_TIM_SlaveConfigSynchronization_IT HAL_TIM_SlaveConfigSynchro_IT
  1200. #define HAL_TIMEx_CommutationCallback HAL_TIMEx_CommutCallback
  1201. #define HAL_TIMEx_ConfigCommutationEvent HAL_TIMEx_ConfigCommutEvent
  1202. #define HAL_TIMEx_ConfigCommutationEvent_IT HAL_TIMEx_ConfigCommutEvent_IT
  1203. #define HAL_TIMEx_ConfigCommutationEvent_DMA HAL_TIMEx_ConfigCommutEvent_DMA
  1204. #endif /* STM32H7 || STM32G0 || STM32F7 || STM32F4 || STM32L0 */
  1205. /**
  1206. * @}
  1207. */
  1208. /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
  1209. * @{
  1210. */
  1211. #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
  1212. /**
  1213. * @}
  1214. */
  1215. /** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
  1216. * @{
  1217. */
  1218. #define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
  1219. #define HAL_LTDC_Relaod HAL_LTDC_Reload
  1220. #define HAL_LTDC_StructInitFromVideoConfig HAL_LTDCEx_StructInitFromVideoConfig
  1221. #define HAL_LTDC_StructInitFromAdaptedCommandConfig HAL_LTDCEx_StructInitFromAdaptedCommandConfig
  1222. /**
  1223. * @}
  1224. */
  1225. /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
  1226. * @{
  1227. */
  1228. /**
  1229. * @}
  1230. */
  1231. /* Exported macros ------------------------------------------------------------*/
  1232. /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
  1233. * @{
  1234. */
  1235. #define AES_IT_CC CRYP_IT_CC
  1236. #define AES_IT_ERR CRYP_IT_ERR
  1237. #define AES_FLAG_CCF CRYP_FLAG_CCF
  1238. /**
  1239. * @}
  1240. */
  1241. /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
  1242. * @{
  1243. */
  1244. #define __HAL_GET_BOOT_MODE __HAL_SYSCFG_GET_BOOT_MODE
  1245. #define __HAL_REMAPMEMORY_FLASH __HAL_SYSCFG_REMAPMEMORY_FLASH
  1246. #define __HAL_REMAPMEMORY_SYSTEMFLASH __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
  1247. #define __HAL_REMAPMEMORY_SRAM __HAL_SYSCFG_REMAPMEMORY_SRAM
  1248. #define __HAL_REMAPMEMORY_FMC __HAL_SYSCFG_REMAPMEMORY_FMC
  1249. #define __HAL_REMAPMEMORY_FMC_SDRAM __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
  1250. #define __HAL_REMAPMEMORY_FSMC __HAL_SYSCFG_REMAPMEMORY_FSMC
  1251. #define __HAL_REMAPMEMORY_QUADSPI __HAL_SYSCFG_REMAPMEMORY_QUADSPI
  1252. #define __HAL_FMC_BANK __HAL_SYSCFG_FMC_BANK
  1253. #define __HAL_GET_FLAG __HAL_SYSCFG_GET_FLAG
  1254. #define __HAL_CLEAR_FLAG __HAL_SYSCFG_CLEAR_FLAG
  1255. #define __HAL_VREFINT_OUT_ENABLE __HAL_SYSCFG_VREFINT_OUT_ENABLE
  1256. #define __HAL_VREFINT_OUT_DISABLE __HAL_SYSCFG_VREFINT_OUT_DISABLE
  1257. #define __HAL_SYSCFG_SRAM2_WRP_ENABLE __HAL_SYSCFG_SRAM2_WRP_0_31_ENABLE
  1258. #define SYSCFG_FLAG_VREF_READY SYSCFG_FLAG_VREFINT_READY
  1259. #define SYSCFG_FLAG_RC48 RCC_FLAG_HSI48
  1260. #define IS_SYSCFG_FASTMODEPLUS_CONFIG IS_I2C_FASTMODEPLUS
  1261. #define UFB_MODE_BitNumber UFB_MODE_BIT_NUMBER
  1262. #define CMP_PD_BitNumber CMP_PD_BIT_NUMBER
  1263. /**
  1264. * @}
  1265. */
  1266. /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
  1267. * @{
  1268. */
  1269. #define __ADC_ENABLE __HAL_ADC_ENABLE
  1270. #define __ADC_DISABLE __HAL_ADC_DISABLE
  1271. #define __HAL_ADC_ENABLING_CONDITIONS ADC_ENABLING_CONDITIONS
  1272. #define __HAL_ADC_DISABLING_CONDITIONS ADC_DISABLING_CONDITIONS
  1273. #define __HAL_ADC_IS_ENABLED ADC_IS_ENABLE
  1274. #define __ADC_IS_ENABLED ADC_IS_ENABLE
  1275. #define __HAL_ADC_IS_SOFTWARE_START_REGULAR ADC_IS_SOFTWARE_START_REGULAR
  1276. #define __HAL_ADC_IS_SOFTWARE_START_INJECTED ADC_IS_SOFTWARE_START_INJECTED
  1277. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
  1278. #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR ADC_IS_CONVERSION_ONGOING_REGULAR
  1279. #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED ADC_IS_CONVERSION_ONGOING_INJECTED
  1280. #define __HAL_ADC_IS_CONVERSION_ONGOING ADC_IS_CONVERSION_ONGOING
  1281. #define __HAL_ADC_CLEAR_ERRORCODE ADC_CLEAR_ERRORCODE
  1282. #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
  1283. #define __HAL_ADC_JSQR_RK ADC_JSQR_RK
  1284. #define __HAL_ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_SHIFT
  1285. #define __HAL_ADC_CFGR_AWD23CR ADC_CFGR_AWD23CR
  1286. #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION ADC_CFGR_INJECT_AUTO_CONVERSION
  1287. #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE ADC_CFGR_INJECT_CONTEXT_QUEUE
  1288. #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS ADC_CFGR_INJECT_DISCCONTINUOUS
  1289. #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS ADC_CFGR_REG_DISCCONTINUOUS
  1290. #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM ADC_CFGR_DISCONTINUOUS_NUM
  1291. #define __HAL_ADC_CFGR_AUTOWAIT ADC_CFGR_AUTOWAIT
  1292. #define __HAL_ADC_CFGR_CONTINUOUS ADC_CFGR_CONTINUOUS
  1293. #define __HAL_ADC_CFGR_OVERRUN ADC_CFGR_OVERRUN
  1294. #define __HAL_ADC_CFGR_DMACONTREQ ADC_CFGR_DMACONTREQ
  1295. #define __HAL_ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_SET
  1296. #define __HAL_ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_SET
  1297. #define __HAL_ADC_OFR_CHANNEL ADC_OFR_CHANNEL
  1298. #define __HAL_ADC_DIFSEL_CHANNEL ADC_DIFSEL_CHANNEL
  1299. #define __HAL_ADC_CALFACT_DIFF_SET ADC_CALFACT_DIFF_SET
  1300. #define __HAL_ADC_CALFACT_DIFF_GET ADC_CALFACT_DIFF_GET
  1301. #define __HAL_ADC_TRX_HIGHTHRESHOLD ADC_TRX_HIGHTHRESHOLD
  1302. #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION ADC_OFFSET_SHIFT_RESOLUTION
  1303. #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
  1304. #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
  1305. #define __HAL_ADC_COMMON_REGISTER ADC_COMMON_REGISTER
  1306. #define __HAL_ADC_COMMON_CCR_MULTI ADC_COMMON_CCR_MULTI
  1307. #define __HAL_ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  1308. #define __ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
  1309. #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER ADC_NONMULTIMODE_OR_MULTIMODEMASTER
  1310. #define __HAL_ADC_COMMON_ADC_OTHER ADC_COMMON_ADC_OTHER
  1311. #define __HAL_ADC_MULTI_SLAVE ADC_MULTI_SLAVE
  1312. #define __HAL_ADC_SQR1_L ADC_SQR1_L_SHIFT
  1313. #define __HAL_ADC_JSQR_JL ADC_JSQR_JL_SHIFT
  1314. #define __HAL_ADC_JSQR_RK_JL ADC_JSQR_RK_JL
  1315. #define __HAL_ADC_CR1_DISCONTINUOUS_NUM ADC_CR1_DISCONTINUOUS_NUM
  1316. #define __HAL_ADC_CR1_SCAN ADC_CR1_SCAN_SET
  1317. #define __HAL_ADC_CONVCYCLES_MAX_RANGE ADC_CONVCYCLES_MAX_RANGE
  1318. #define __HAL_ADC_CLOCK_PRESCALER_RANGE ADC_CLOCK_PRESCALER_RANGE
  1319. #define __HAL_ADC_GET_CLOCK_PRESCALER ADC_GET_CLOCK_PRESCALER
  1320. #define __HAL_ADC_SQR1 ADC_SQR1
  1321. #define __HAL_ADC_SMPR1 ADC_SMPR1
  1322. #define __HAL_ADC_SMPR2 ADC_SMPR2
  1323. #define __HAL_ADC_SQR3_RK ADC_SQR3_RK
  1324. #define __HAL_ADC_SQR2_RK ADC_SQR2_RK
  1325. #define __HAL_ADC_SQR1_RK ADC_SQR1_RK
  1326. #define __HAL_ADC_CR2_CONTINUOUS ADC_CR2_CONTINUOUS
  1327. #define __HAL_ADC_CR1_DISCONTINUOUS ADC_CR1_DISCONTINUOUS
  1328. #define __HAL_ADC_CR1_SCANCONV ADC_CR1_SCANCONV
  1329. #define __HAL_ADC_CR2_EOCSelection ADC_CR2_EOCSelection
  1330. #define __HAL_ADC_CR2_DMAContReq ADC_CR2_DMAContReq
  1331. #define __HAL_ADC_JSQR ADC_JSQR
  1332. #define __HAL_ADC_CHSELR_CHANNEL ADC_CHSELR_CHANNEL
  1333. #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS ADC_CFGR1_REG_DISCCONTINUOUS
  1334. #define __HAL_ADC_CFGR1_AUTOOFF ADC_CFGR1_AUTOOFF
  1335. #define __HAL_ADC_CFGR1_AUTOWAIT ADC_CFGR1_AUTOWAIT
  1336. #define __HAL_ADC_CFGR1_CONTINUOUS ADC_CFGR1_CONTINUOUS
  1337. #define __HAL_ADC_CFGR1_OVERRUN ADC_CFGR1_OVERRUN
  1338. #define __HAL_ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR
  1339. #define __HAL_ADC_CFGR1_DMACONTREQ ADC_CFGR1_DMACONTREQ
  1340. /**
  1341. * @}
  1342. */
  1343. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  1344. * @{
  1345. */
  1346. #define __HAL_DHR12R1_ALIGNEMENT DAC_DHR12R1_ALIGNMENT
  1347. #define __HAL_DHR12R2_ALIGNEMENT DAC_DHR12R2_ALIGNMENT
  1348. #define __HAL_DHR12RD_ALIGNEMENT DAC_DHR12RD_ALIGNMENT
  1349. #define IS_DAC_GENERATE_WAVE IS_DAC_WAVE
  1350. /**
  1351. * @}
  1352. */
  1353. /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
  1354. * @{
  1355. */
  1356. #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
  1357. #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
  1358. #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
  1359. #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
  1360. #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
  1361. #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
  1362. #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
  1363. #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
  1364. #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
  1365. #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
  1366. #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
  1367. #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
  1368. #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
  1369. #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
  1370. #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
  1371. #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
  1372. #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
  1373. #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
  1374. #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
  1375. #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
  1376. #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
  1377. #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
  1378. #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
  1379. #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
  1380. #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
  1381. #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
  1382. #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
  1383. #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
  1384. #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
  1385. #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
  1386. #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
  1387. #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
  1388. #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
  1389. #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
  1390. #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
  1391. #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
  1392. #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
  1393. #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
  1394. #if defined(STM32H7)
  1395. #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG1
  1396. #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UnFreeze_WWDG1
  1397. #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG1
  1398. #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UnFreeze_IWDG1
  1399. #else
  1400. #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
  1401. #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
  1402. #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
  1403. #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
  1404. #endif /* STM32H7 */
  1405. #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
  1406. #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
  1407. #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
  1408. #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
  1409. #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
  1410. #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
  1411. #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
  1412. #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
  1413. #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
  1414. #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
  1415. #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
  1416. #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
  1417. /**
  1418. * @}
  1419. */
  1420. /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
  1421. * @{
  1422. */
  1423. #if defined(STM32F3)
  1424. #define COMP_START __HAL_COMP_ENABLE
  1425. #define COMP_STOP __HAL_COMP_DISABLE
  1426. #define COMP_LOCK __HAL_COMP_LOCK
  1427. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx) || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  1428. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
  1429. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
  1430. __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
  1431. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
  1432. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
  1433. __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
  1434. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
  1435. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
  1436. __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
  1437. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
  1438. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
  1439. __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
  1440. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
  1441. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
  1442. __HAL_COMP_COMP6_EXTI_ENABLE_IT())
  1443. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
  1444. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
  1445. __HAL_COMP_COMP6_EXTI_DISABLE_IT())
  1446. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
  1447. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
  1448. __HAL_COMP_COMP6_EXTI_GET_FLAG())
  1449. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
  1450. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
  1451. __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
  1452. # endif
  1453. # if defined(STM32F302xE) || defined(STM32F302xC)
  1454. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1455. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
  1456. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
  1457. __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE())
  1458. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
  1459. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
  1460. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
  1461. __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE())
  1462. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1463. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
  1464. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
  1465. __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE())
  1466. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
  1467. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
  1468. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
  1469. __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE())
  1470. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  1471. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
  1472. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
  1473. __HAL_COMP_COMP6_EXTI_ENABLE_IT())
  1474. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  1475. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
  1476. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
  1477. __HAL_COMP_COMP6_EXTI_DISABLE_IT())
  1478. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  1479. ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
  1480. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
  1481. __HAL_COMP_COMP6_EXTI_GET_FLAG())
  1482. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  1483. ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
  1484. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
  1485. __HAL_COMP_COMP6_EXTI_CLEAR_FLAG())
  1486. # endif
  1487. # if defined(STM32F303xE) || defined(STM32F398xx) || defined(STM32F303xC) || defined(STM32F358xx)
  1488. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1489. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE() : \
  1490. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_RISING_EDGE() : \
  1491. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_RISING_EDGE() : \
  1492. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_RISING_EDGE() : \
  1493. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_RISING_EDGE() : \
  1494. __HAL_COMP_COMP7_EXTI_ENABLE_RISING_EDGE())
  1495. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
  1496. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE() : \
  1497. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_RISING_EDGE() : \
  1498. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_RISING_EDGE() : \
  1499. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_RISING_EDGE() : \
  1500. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_RISING_EDGE() : \
  1501. __HAL_COMP_COMP7_EXTI_DISABLE_RISING_EDGE())
  1502. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1503. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE() : \
  1504. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_FALLING_EDGE() : \
  1505. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_FALLING_EDGE() : \
  1506. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_FALLING_EDGE() : \
  1507. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_FALLING_EDGE() : \
  1508. __HAL_COMP_COMP7_EXTI_ENABLE_FALLING_EDGE())
  1509. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
  1510. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE() : \
  1511. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_FALLING_EDGE() : \
  1512. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_FALLING_EDGE() : \
  1513. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_FALLING_EDGE() : \
  1514. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_FALLING_EDGE() : \
  1515. __HAL_COMP_COMP7_EXTI_DISABLE_FALLING_EDGE())
  1516. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  1517. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_ENABLE_IT() : \
  1518. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_ENABLE_IT() : \
  1519. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_ENABLE_IT() : \
  1520. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_ENABLE_IT() : \
  1521. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_ENABLE_IT() : \
  1522. __HAL_COMP_COMP7_EXTI_ENABLE_IT())
  1523. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  1524. ((__EXTILINE__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_DISABLE_IT() : \
  1525. ((__EXTILINE__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_DISABLE_IT() : \
  1526. ((__EXTILINE__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_DISABLE_IT() : \
  1527. ((__EXTILINE__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_DISABLE_IT() : \
  1528. ((__EXTILINE__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_DISABLE_IT() : \
  1529. __HAL_COMP_COMP7_EXTI_DISABLE_IT())
  1530. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  1531. ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_GET_FLAG() : \
  1532. ((__FLAG__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_GET_FLAG() : \
  1533. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_GET_FLAG() : \
  1534. ((__FLAG__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_GET_FLAG() : \
  1535. ((__FLAG__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_GET_FLAG() : \
  1536. __HAL_COMP_COMP7_EXTI_GET_FLAG())
  1537. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  1538. ((__FLAG__) == COMP_EXTI_LINE_COMP2) ? __HAL_COMP_COMP2_EXTI_CLEAR_FLAG() : \
  1539. ((__FLAG__) == COMP_EXTI_LINE_COMP3) ? __HAL_COMP_COMP3_EXTI_CLEAR_FLAG() : \
  1540. ((__FLAG__) == COMP_EXTI_LINE_COMP4) ? __HAL_COMP_COMP4_EXTI_CLEAR_FLAG() : \
  1541. ((__FLAG__) == COMP_EXTI_LINE_COMP5) ? __HAL_COMP_COMP5_EXTI_CLEAR_FLAG() : \
  1542. ((__FLAG__) == COMP_EXTI_LINE_COMP6) ? __HAL_COMP_COMP6_EXTI_CLEAR_FLAG() : \
  1543. __HAL_COMP_COMP7_EXTI_CLEAR_FLAG())
  1544. # endif
  1545. # if defined(STM32F373xC) ||defined(STM32F378xx)
  1546. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1547. __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
  1548. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
  1549. __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
  1550. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1551. __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
  1552. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
  1553. __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
  1554. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  1555. __HAL_COMP_COMP2_EXTI_ENABLE_IT())
  1556. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  1557. __HAL_COMP_COMP2_EXTI_DISABLE_IT())
  1558. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  1559. __HAL_COMP_COMP2_EXTI_GET_FLAG())
  1560. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  1561. __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
  1562. # endif
  1563. #else
  1564. #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
  1565. __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
  1566. #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_RISING_EDGE() : \
  1567. __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
  1568. #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
  1569. __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
  1570. #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_FALLING_EDGE() : \
  1571. __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
  1572. #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
  1573. __HAL_COMP_COMP2_EXTI_ENABLE_IT())
  1574. #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
  1575. __HAL_COMP_COMP2_EXTI_DISABLE_IT())
  1576. #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
  1577. __HAL_COMP_COMP2_EXTI_GET_FLAG())
  1578. #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
  1579. __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
  1580. #endif
  1581. #define __HAL_COMP_GET_EXTI_LINE COMP_GET_EXTI_LINE
  1582. #if defined(STM32L0) || defined(STM32L4)
  1583. /* Note: On these STM32 families, the only argument of this macro */
  1584. /* is COMP_FLAG_LOCK. */
  1585. /* This macro is replaced by __HAL_COMP_IS_LOCKED with only HAL handle */
  1586. /* argument. */
  1587. #define __HAL_COMP_GET_FLAG(__HANDLE__, __FLAG__) (__HAL_COMP_IS_LOCKED(__HANDLE__))
  1588. #endif
  1589. /**
  1590. * @}
  1591. */
  1592. #if defined(STM32L0) || defined(STM32L4)
  1593. /** @defgroup HAL_COMP_Aliased_Functions HAL COMP Aliased Functions maintained for legacy purpose
  1594. * @{
  1595. */
  1596. #define HAL_COMP_Start_IT HAL_COMP_Start /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
  1597. #define HAL_COMP_Stop_IT HAL_COMP_Stop /* Function considered as legacy as EXTI event or IT configuration is done into HAL_COMP_Init() */
  1598. /**
  1599. * @}
  1600. */
  1601. #endif
  1602. /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
  1603. * @{
  1604. */
  1605. #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
  1606. ((WAVE) == DAC_WAVE_NOISE)|| \
  1607. ((WAVE) == DAC_WAVE_TRIANGLE))
  1608. /**
  1609. * @}
  1610. */
  1611. /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
  1612. * @{
  1613. */
  1614. #define IS_WRPAREA IS_OB_WRPAREA
  1615. #define IS_TYPEPROGRAM IS_FLASH_TYPEPROGRAM
  1616. #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
  1617. #define IS_TYPEERASE IS_FLASH_TYPEERASE
  1618. #define IS_NBSECTORS IS_FLASH_NBSECTORS
  1619. #define IS_OB_WDG_SOURCE IS_OB_IWDG_SOURCE
  1620. /**
  1621. * @}
  1622. */
  1623. /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
  1624. * @{
  1625. */
  1626. #define __HAL_I2C_RESET_CR2 I2C_RESET_CR2
  1627. #define __HAL_I2C_GENERATE_START I2C_GENERATE_START
  1628. #if defined(STM32F1)
  1629. #define __HAL_I2C_FREQ_RANGE I2C_FREQRANGE
  1630. #else
  1631. #define __HAL_I2C_FREQ_RANGE I2C_FREQ_RANGE
  1632. #endif /* STM32F1 */
  1633. #define __HAL_I2C_RISE_TIME I2C_RISE_TIME
  1634. #define __HAL_I2C_SPEED_STANDARD I2C_SPEED_STANDARD
  1635. #define __HAL_I2C_SPEED_FAST I2C_SPEED_FAST
  1636. #define __HAL_I2C_SPEED I2C_SPEED
  1637. #define __HAL_I2C_7BIT_ADD_WRITE I2C_7BIT_ADD_WRITE
  1638. #define __HAL_I2C_7BIT_ADD_READ I2C_7BIT_ADD_READ
  1639. #define __HAL_I2C_10BIT_ADDRESS I2C_10BIT_ADDRESS
  1640. #define __HAL_I2C_10BIT_HEADER_WRITE I2C_10BIT_HEADER_WRITE
  1641. #define __HAL_I2C_10BIT_HEADER_READ I2C_10BIT_HEADER_READ
  1642. #define __HAL_I2C_MEM_ADD_MSB I2C_MEM_ADD_MSB
  1643. #define __HAL_I2C_MEM_ADD_LSB I2C_MEM_ADD_LSB
  1644. #define __HAL_I2C_FREQRANGE I2C_FREQRANGE
  1645. /**
  1646. * @}
  1647. */
  1648. /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
  1649. * @{
  1650. */
  1651. #define IS_I2S_INSTANCE IS_I2S_ALL_INSTANCE
  1652. #define IS_I2S_INSTANCE_EXT IS_I2S_ALL_INSTANCE_EXT
  1653. #if defined(STM32H7)
  1654. #define __HAL_I2S_CLEAR_FREFLAG __HAL_I2S_CLEAR_TIFREFLAG
  1655. #endif
  1656. /**
  1657. * @}
  1658. */
  1659. /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
  1660. * @{
  1661. */
  1662. #define __IRDA_DISABLE __HAL_IRDA_DISABLE
  1663. #define __IRDA_ENABLE __HAL_IRDA_ENABLE
  1664. #define __HAL_IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  1665. #define __HAL_IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  1666. #define __IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
  1667. #define __IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
  1668. #define IS_IRDA_ONEBIT_SAMPLE IS_IRDA_ONE_BIT_SAMPLE
  1669. /**
  1670. * @}
  1671. */
  1672. /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
  1673. * @{
  1674. */
  1675. #define __HAL_IWDG_ENABLE_WRITE_ACCESS IWDG_ENABLE_WRITE_ACCESS
  1676. #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
  1677. /**
  1678. * @}
  1679. */
  1680. /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
  1681. * @{
  1682. */
  1683. #define __HAL_LPTIM_ENABLE_INTERRUPT __HAL_LPTIM_ENABLE_IT
  1684. #define __HAL_LPTIM_DISABLE_INTERRUPT __HAL_LPTIM_DISABLE_IT
  1685. #define __HAL_LPTIM_GET_ITSTATUS __HAL_LPTIM_GET_IT_SOURCE
  1686. /**
  1687. * @}
  1688. */
  1689. /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
  1690. * @{
  1691. */
  1692. #define __OPAMP_CSR_OPAXPD OPAMP_CSR_OPAXPD
  1693. #define __OPAMP_CSR_S3SELX OPAMP_CSR_S3SELX
  1694. #define __OPAMP_CSR_S4SELX OPAMP_CSR_S4SELX
  1695. #define __OPAMP_CSR_S5SELX OPAMP_CSR_S5SELX
  1696. #define __OPAMP_CSR_S6SELX OPAMP_CSR_S6SELX
  1697. #define __OPAMP_CSR_OPAXCAL_L OPAMP_CSR_OPAXCAL_L
  1698. #define __OPAMP_CSR_OPAXCAL_H OPAMP_CSR_OPAXCAL_H
  1699. #define __OPAMP_CSR_OPAXLPM OPAMP_CSR_OPAXLPM
  1700. #define __OPAMP_CSR_ALL_SWITCHES OPAMP_CSR_ALL_SWITCHES
  1701. #define __OPAMP_CSR_ANAWSELX OPAMP_CSR_ANAWSELX
  1702. #define __OPAMP_CSR_OPAXCALOUT OPAMP_CSR_OPAXCALOUT
  1703. #define __OPAMP_OFFSET_TRIM_BITSPOSITION OPAMP_OFFSET_TRIM_BITSPOSITION
  1704. #define __OPAMP_OFFSET_TRIM_SET OPAMP_OFFSET_TRIM_SET
  1705. /**
  1706. * @}
  1707. */
  1708. /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
  1709. * @{
  1710. */
  1711. #define __HAL_PVD_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1712. #define __HAL_PVD_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1713. #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1714. #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1715. #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1716. #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1717. #define __HAL_PVM_EVENT_DISABLE __HAL_PWR_PVM_EVENT_DISABLE
  1718. #define __HAL_PVM_EVENT_ENABLE __HAL_PWR_PVM_EVENT_ENABLE
  1719. #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
  1720. #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
  1721. #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
  1722. #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
  1723. #define __HAL_PWR_INTERNALWAKEUP_DISABLE HAL_PWREx_DisableInternalWakeUpLine
  1724. #define __HAL_PWR_INTERNALWAKEUP_ENABLE HAL_PWREx_EnableInternalWakeUpLine
  1725. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE HAL_PWREx_DisablePullUpPullDownConfig
  1726. #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE HAL_PWREx_EnablePullUpPullDownConfig
  1727. #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER() do { __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); } while(0)
  1728. #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
  1729. #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
  1730. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
  1731. #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1732. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
  1733. #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1734. #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
  1735. #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
  1736. #define __HAL_PWR_PVM_DISABLE() do { HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4(); } while(0)
  1737. #define __HAL_PWR_PVM_ENABLE() do { HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4(); } while(0)
  1738. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE HAL_PWREx_DisableSRAM2ContentRetention
  1739. #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE HAL_PWREx_EnableSRAM2ContentRetention
  1740. #define __HAL_PWR_VDDIO2_DISABLE HAL_PWREx_DisableVddIO2
  1741. #define __HAL_PWR_VDDIO2_ENABLE HAL_PWREx_EnableVddIO2
  1742. #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
  1743. #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
  1744. #define __HAL_PWR_VDDUSB_DISABLE HAL_PWREx_DisableVddUSB
  1745. #define __HAL_PWR_VDDUSB_ENABLE HAL_PWREx_EnableVddUSB
  1746. #if defined (STM32F4)
  1747. #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_ENABLE_IT()
  1748. #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_DISABLE_IT()
  1749. #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GET_FLAG()
  1750. #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
  1751. #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
  1752. #else
  1753. #define __HAL_PVD_EXTI_CLEAR_FLAG __HAL_PWR_PVD_EXTI_CLEAR_FLAG
  1754. #define __HAL_PVD_EXTI_DISABLE_IT __HAL_PWR_PVD_EXTI_DISABLE_IT
  1755. #define __HAL_PVD_EXTI_ENABLE_IT __HAL_PWR_PVD_EXTI_ENABLE_IT
  1756. #define __HAL_PVD_EXTI_GENERATE_SWIT __HAL_PWR_PVD_EXTI_GENERATE_SWIT
  1757. #define __HAL_PVD_EXTI_GET_FLAG __HAL_PWR_PVD_EXTI_GET_FLAG
  1758. #endif /* STM32F4 */
  1759. /**
  1760. * @}
  1761. */
  1762. /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
  1763. * @{
  1764. */
  1765. #define RCC_StopWakeUpClock_MSI RCC_STOP_WAKEUPCLOCK_MSI
  1766. #define RCC_StopWakeUpClock_HSI RCC_STOP_WAKEUPCLOCK_HSI
  1767. #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
  1768. #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
  1769. #define __ADC_CLK_DISABLE __HAL_RCC_ADC_CLK_DISABLE
  1770. #define __ADC_CLK_ENABLE __HAL_RCC_ADC_CLK_ENABLE
  1771. #define __ADC_CLK_SLEEP_DISABLE __HAL_RCC_ADC_CLK_SLEEP_DISABLE
  1772. #define __ADC_CLK_SLEEP_ENABLE __HAL_RCC_ADC_CLK_SLEEP_ENABLE
  1773. #define __ADC_FORCE_RESET __HAL_RCC_ADC_FORCE_RESET
  1774. #define __ADC_RELEASE_RESET __HAL_RCC_ADC_RELEASE_RESET
  1775. #define __ADC1_CLK_DISABLE __HAL_RCC_ADC1_CLK_DISABLE
  1776. #define __ADC1_CLK_ENABLE __HAL_RCC_ADC1_CLK_ENABLE
  1777. #define __ADC1_FORCE_RESET __HAL_RCC_ADC1_FORCE_RESET
  1778. #define __ADC1_RELEASE_RESET __HAL_RCC_ADC1_RELEASE_RESET
  1779. #define __ADC1_CLK_SLEEP_ENABLE __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
  1780. #define __ADC1_CLK_SLEEP_DISABLE __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
  1781. #define __ADC2_CLK_DISABLE __HAL_RCC_ADC2_CLK_DISABLE
  1782. #define __ADC2_CLK_ENABLE __HAL_RCC_ADC2_CLK_ENABLE
  1783. #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
  1784. #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
  1785. #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
  1786. #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
  1787. #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
  1788. #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
  1789. #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
  1790. #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
  1791. #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
  1792. #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
  1793. #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
  1794. #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
  1795. #define __CRYP_CLK_SLEEP_ENABLE __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
  1796. #define __CRYP_CLK_SLEEP_DISABLE __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
  1797. #define __CRYP_CLK_ENABLE __HAL_RCC_CRYP_CLK_ENABLE
  1798. #define __CRYP_CLK_DISABLE __HAL_RCC_CRYP_CLK_DISABLE
  1799. #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
  1800. #define __CRYP_RELEASE_RESET __HAL_RCC_CRYP_RELEASE_RESET
  1801. #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
  1802. #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
  1803. #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
  1804. #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
  1805. #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
  1806. #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
  1807. #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
  1808. #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
  1809. #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
  1810. #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
  1811. #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
  1812. #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
  1813. #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
  1814. #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
  1815. #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
  1816. #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
  1817. #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
  1818. #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
  1819. #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
  1820. #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
  1821. #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1822. #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1823. #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
  1824. #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
  1825. #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1826. #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1827. #define __CAN_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
  1828. #define __CAN_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
  1829. #define __CAN_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
  1830. #define __CAN_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
  1831. #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
  1832. #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
  1833. #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
  1834. #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
  1835. #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
  1836. #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
  1837. #define __COMP_CLK_DISABLE __HAL_RCC_COMP_CLK_DISABLE
  1838. #define __COMP_CLK_ENABLE __HAL_RCC_COMP_CLK_ENABLE
  1839. #define __COMP_FORCE_RESET __HAL_RCC_COMP_FORCE_RESET
  1840. #define __COMP_RELEASE_RESET __HAL_RCC_COMP_RELEASE_RESET
  1841. #define __COMP_CLK_SLEEP_ENABLE __HAL_RCC_COMP_CLK_SLEEP_ENABLE
  1842. #define __COMP_CLK_SLEEP_DISABLE __HAL_RCC_COMP_CLK_SLEEP_DISABLE
  1843. #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
  1844. #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
  1845. #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
  1846. #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
  1847. #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
  1848. #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
  1849. #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
  1850. #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
  1851. #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
  1852. #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
  1853. #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
  1854. #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
  1855. #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
  1856. #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
  1857. #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
  1858. #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
  1859. #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
  1860. #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
  1861. #define __DBGMCU_CLK_ENABLE __HAL_RCC_DBGMCU_CLK_ENABLE
  1862. #define __DBGMCU_CLK_DISABLE __HAL_RCC_DBGMCU_CLK_DISABLE
  1863. #define __DBGMCU_FORCE_RESET __HAL_RCC_DBGMCU_FORCE_RESET
  1864. #define __DBGMCU_RELEASE_RESET __HAL_RCC_DBGMCU_RELEASE_RESET
  1865. #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
  1866. #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
  1867. #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
  1868. #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
  1869. #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
  1870. #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
  1871. #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
  1872. #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
  1873. #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
  1874. #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
  1875. #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
  1876. #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
  1877. #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
  1878. #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
  1879. #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
  1880. #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
  1881. #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
  1882. #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
  1883. #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
  1884. #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
  1885. #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
  1886. #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
  1887. #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
  1888. #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
  1889. #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
  1890. #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
  1891. #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
  1892. #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
  1893. #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
  1894. #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
  1895. #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
  1896. #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
  1897. #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
  1898. #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
  1899. #define __FLITF_CLK_DISABLE __HAL_RCC_FLITF_CLK_DISABLE
  1900. #define __FLITF_CLK_ENABLE __HAL_RCC_FLITF_CLK_ENABLE
  1901. #define __FLITF_FORCE_RESET __HAL_RCC_FLITF_FORCE_RESET
  1902. #define __FLITF_RELEASE_RESET __HAL_RCC_FLITF_RELEASE_RESET
  1903. #define __FLITF_CLK_SLEEP_ENABLE __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
  1904. #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
  1905. #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
  1906. #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
  1907. #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
  1908. #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
  1909. #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
  1910. #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
  1911. #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
  1912. #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
  1913. #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
  1914. #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
  1915. #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
  1916. #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
  1917. #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
  1918. #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
  1919. #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
  1920. #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
  1921. #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
  1922. #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
  1923. #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
  1924. #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
  1925. #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
  1926. #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
  1927. #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
  1928. #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
  1929. #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
  1930. #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
  1931. #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
  1932. #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
  1933. #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
  1934. #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
  1935. #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
  1936. #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
  1937. #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
  1938. #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
  1939. #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
  1940. #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
  1941. #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
  1942. #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
  1943. #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
  1944. #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
  1945. #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
  1946. #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
  1947. #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
  1948. #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
  1949. #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
  1950. #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
  1951. #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
  1952. #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
  1953. #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
  1954. #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
  1955. #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
  1956. #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
  1957. #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
  1958. #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
  1959. #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
  1960. #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
  1961. #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
  1962. #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
  1963. #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
  1964. #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
  1965. #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
  1966. #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
  1967. #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
  1968. #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
  1969. #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
  1970. #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
  1971. #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
  1972. #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
  1973. #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
  1974. #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
  1975. #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
  1976. #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
  1977. #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
  1978. #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
  1979. #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
  1980. #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
  1981. #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
  1982. #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
  1983. #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
  1984. #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
  1985. #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
  1986. #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
  1987. #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
  1988. #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
  1989. #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
  1990. #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
  1991. #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
  1992. #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
  1993. #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
  1994. #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
  1995. #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
  1996. #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
  1997. #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
  1998. #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
  1999. #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
  2000. #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
  2001. #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
  2002. #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
  2003. #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
  2004. #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
  2005. #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
  2006. #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
  2007. #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
  2008. #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
  2009. #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
  2010. #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
  2011. #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
  2012. #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
  2013. #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
  2014. #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
  2015. #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
  2016. #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
  2017. #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
  2018. #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
  2019. #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
  2020. #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
  2021. #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
  2022. #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
  2023. #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
  2024. #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
  2025. #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
  2026. #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
  2027. #if defined(STM32WB)
  2028. #define __HAL_RCC_QSPI_CLK_DISABLE __HAL_RCC_QUADSPI_CLK_DISABLE
  2029. #define __HAL_RCC_QSPI_CLK_ENABLE __HAL_RCC_QUADSPI_CLK_ENABLE
  2030. #define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QUADSPI_CLK_SLEEP_DISABLE
  2031. #define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QUADSPI_CLK_SLEEP_ENABLE
  2032. #define __HAL_RCC_QSPI_FORCE_RESET __HAL_RCC_QUADSPI_FORCE_RESET
  2033. #define __HAL_RCC_QSPI_RELEASE_RESET __HAL_RCC_QUADSPI_RELEASE_RESET
  2034. #define __HAL_RCC_QSPI_IS_CLK_ENABLED __HAL_RCC_QUADSPI_IS_CLK_ENABLED
  2035. #define __HAL_RCC_QSPI_IS_CLK_DISABLED __HAL_RCC_QUADSPI_IS_CLK_DISABLED
  2036. #define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED __HAL_RCC_QUADSPI_IS_CLK_SLEEP_ENABLED
  2037. #define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_QUADSPI_IS_CLK_SLEEP_DISABLED
  2038. #define QSPI_IRQHandler QUADSPI_IRQHandler
  2039. #endif /* __HAL_RCC_QUADSPI_CLK_ENABLE */
  2040. #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
  2041. #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
  2042. #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
  2043. #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
  2044. #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
  2045. #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
  2046. #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
  2047. #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
  2048. #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
  2049. #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
  2050. #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
  2051. #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
  2052. #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
  2053. #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
  2054. #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
  2055. #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
  2056. #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
  2057. #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
  2058. #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
  2059. #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  2060. #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
  2061. #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
  2062. #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
  2063. #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
  2064. #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
  2065. #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
  2066. #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
  2067. #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
  2068. #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
  2069. #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
  2070. #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
  2071. #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
  2072. #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
  2073. #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
  2074. #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
  2075. #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
  2076. #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
  2077. #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
  2078. #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
  2079. #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
  2080. #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
  2081. #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
  2082. #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
  2083. #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
  2084. #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
  2085. #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
  2086. #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
  2087. #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
  2088. #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
  2089. #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
  2090. #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
  2091. #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
  2092. #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
  2093. #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
  2094. #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
  2095. #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
  2096. #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
  2097. #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
  2098. #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
  2099. #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
  2100. #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
  2101. #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
  2102. #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
  2103. #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
  2104. #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
  2105. #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
  2106. #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
  2107. #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
  2108. #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
  2109. #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
  2110. #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
  2111. #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
  2112. #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
  2113. #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
  2114. #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
  2115. #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
  2116. #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
  2117. #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
  2118. #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
  2119. #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
  2120. #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
  2121. #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
  2122. #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
  2123. #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
  2124. #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
  2125. #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
  2126. #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
  2127. #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
  2128. #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
  2129. #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
  2130. #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
  2131. #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
  2132. #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
  2133. #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
  2134. #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
  2135. #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
  2136. #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
  2137. #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
  2138. #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
  2139. #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
  2140. #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
  2141. #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
  2142. #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
  2143. #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
  2144. #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
  2145. #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
  2146. #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
  2147. #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
  2148. #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
  2149. #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
  2150. #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
  2151. #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
  2152. #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
  2153. #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
  2154. #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
  2155. #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
  2156. #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
  2157. #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
  2158. #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
  2159. #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
  2160. #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
  2161. #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
  2162. #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
  2163. #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
  2164. #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
  2165. #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
  2166. #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
  2167. #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
  2168. #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
  2169. #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
  2170. #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
  2171. #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
  2172. #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
  2173. #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
  2174. #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
  2175. #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
  2176. #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
  2177. #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
  2178. #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
  2179. #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
  2180. #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
  2181. #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
  2182. #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
  2183. #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
  2184. #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
  2185. #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
  2186. #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
  2187. #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
  2188. #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
  2189. #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
  2190. #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
  2191. #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
  2192. #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
  2193. #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
  2194. #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
  2195. #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
  2196. #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
  2197. #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
  2198. #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
  2199. #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
  2200. #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
  2201. #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
  2202. #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
  2203. #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
  2204. #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
  2205. #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
  2206. #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
  2207. #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
  2208. #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
  2209. #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
  2210. #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
  2211. #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
  2212. #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
  2213. #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
  2214. #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
  2215. #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
  2216. #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
  2217. #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
  2218. #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
  2219. #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
  2220. #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
  2221. #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
  2222. #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
  2223. #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
  2224. #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
  2225. #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
  2226. #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
  2227. #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
  2228. #define __USART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
  2229. #define __USART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
  2230. #define __USART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
  2231. #define __USART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
  2232. #define __USART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
  2233. #define __USART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
  2234. #define __USART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
  2235. #define __USART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
  2236. #define __USART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
  2237. #define __USART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
  2238. #define __USART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
  2239. #define __USART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
  2240. #define __USART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
  2241. #define __USART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
  2242. #define __USART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
  2243. #define __USART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
  2244. #define __USART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
  2245. #define __USART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
  2246. #define __USART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
  2247. #define __USART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
  2248. #define __USB_CLK_DISABLE __HAL_RCC_USB_CLK_DISABLE
  2249. #define __USB_CLK_ENABLE __HAL_RCC_USB_CLK_ENABLE
  2250. #define __USB_FORCE_RESET __HAL_RCC_USB_FORCE_RESET
  2251. #define __USB_CLK_SLEEP_ENABLE __HAL_RCC_USB_CLK_SLEEP_ENABLE
  2252. #define __USB_CLK_SLEEP_DISABLE __HAL_RCC_USB_CLK_SLEEP_DISABLE
  2253. #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
  2254. #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
  2255. #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
  2256. #if defined(STM32H7)
  2257. #define __HAL_RCC_WWDG_CLK_DISABLE __HAL_RCC_WWDG1_CLK_DISABLE
  2258. #define __HAL_RCC_WWDG_CLK_ENABLE __HAL_RCC_WWDG1_CLK_ENABLE
  2259. #define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE
  2260. #define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE
  2261. #define __HAL_RCC_WWDG_FORCE_RESET ((void)0U) /* Not available on the STM32H7*/
  2262. #define __HAL_RCC_WWDG_RELEASE_RESET ((void)0U) /* Not available on the STM32H7*/
  2263. #define __HAL_RCC_WWDG_IS_CLK_ENABLED __HAL_RCC_WWDG1_IS_CLK_ENABLED
  2264. #define __HAL_RCC_WWDG_IS_CLK_DISABLED __HAL_RCC_WWDG1_IS_CLK_DISABLED
  2265. #endif
  2266. #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
  2267. #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
  2268. #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
  2269. #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
  2270. #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
  2271. #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
  2272. #define __TIM21_CLK_ENABLE __HAL_RCC_TIM21_CLK_ENABLE
  2273. #define __TIM21_CLK_DISABLE __HAL_RCC_TIM21_CLK_DISABLE
  2274. #define __TIM21_FORCE_RESET __HAL_RCC_TIM21_FORCE_RESET
  2275. #define __TIM21_RELEASE_RESET __HAL_RCC_TIM21_RELEASE_RESET
  2276. #define __TIM21_CLK_SLEEP_ENABLE __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
  2277. #define __TIM21_CLK_SLEEP_DISABLE __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
  2278. #define __TIM22_CLK_ENABLE __HAL_RCC_TIM22_CLK_ENABLE
  2279. #define __TIM22_CLK_DISABLE __HAL_RCC_TIM22_CLK_DISABLE
  2280. #define __TIM22_FORCE_RESET __HAL_RCC_TIM22_FORCE_RESET
  2281. #define __TIM22_RELEASE_RESET __HAL_RCC_TIM22_RELEASE_RESET
  2282. #define __TIM22_CLK_SLEEP_ENABLE __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
  2283. #define __TIM22_CLK_SLEEP_DISABLE __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
  2284. #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
  2285. #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
  2286. #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
  2287. #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
  2288. #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
  2289. #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
  2290. #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
  2291. #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
  2292. #define __USB_OTG_FS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  2293. #define __USB_OTG_FS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  2294. #define __USB_OTG_FS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
  2295. #define __USB_OTG_FS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
  2296. #define __USB_OTG_HS_CLK_DISABLE __HAL_RCC_USB_OTG_HS_CLK_DISABLE
  2297. #define __USB_OTG_HS_CLK_ENABLE __HAL_RCC_USB_OTG_HS_CLK_ENABLE
  2298. #define __USB_OTG_HS_ULPI_CLK_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
  2299. #define __USB_OTG_HS_ULPI_CLK_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
  2300. #define __TIM9_CLK_SLEEP_ENABLE __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
  2301. #define __TIM9_CLK_SLEEP_DISABLE __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
  2302. #define __TIM10_CLK_SLEEP_ENABLE __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
  2303. #define __TIM10_CLK_SLEEP_DISABLE __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
  2304. #define __TIM11_CLK_SLEEP_ENABLE __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
  2305. #define __TIM11_CLK_SLEEP_DISABLE __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
  2306. #define __ETHMACPTP_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
  2307. #define __ETHMACPTP_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
  2308. #define __ETHMACPTP_CLK_ENABLE __HAL_RCC_ETHMACPTP_CLK_ENABLE
  2309. #define __ETHMACPTP_CLK_DISABLE __HAL_RCC_ETHMACPTP_CLK_DISABLE
  2310. #define __HASH_CLK_ENABLE __HAL_RCC_HASH_CLK_ENABLE
  2311. #define __HASH_FORCE_RESET __HAL_RCC_HASH_FORCE_RESET
  2312. #define __HASH_RELEASE_RESET __HAL_RCC_HASH_RELEASE_RESET
  2313. #define __HASH_CLK_SLEEP_ENABLE __HAL_RCC_HASH_CLK_SLEEP_ENABLE
  2314. #define __HASH_CLK_SLEEP_DISABLE __HAL_RCC_HASH_CLK_SLEEP_DISABLE
  2315. #define __HASH_CLK_DISABLE __HAL_RCC_HASH_CLK_DISABLE
  2316. #define __SPI5_CLK_ENABLE __HAL_RCC_SPI5_CLK_ENABLE
  2317. #define __SPI5_CLK_DISABLE __HAL_RCC_SPI5_CLK_DISABLE
  2318. #define __SPI5_FORCE_RESET __HAL_RCC_SPI5_FORCE_RESET
  2319. #define __SPI5_RELEASE_RESET __HAL_RCC_SPI5_RELEASE_RESET
  2320. #define __SPI5_CLK_SLEEP_ENABLE __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
  2321. #define __SPI5_CLK_SLEEP_DISABLE __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
  2322. #define __SPI6_CLK_ENABLE __HAL_RCC_SPI6_CLK_ENABLE
  2323. #define __SPI6_CLK_DISABLE __HAL_RCC_SPI6_CLK_DISABLE
  2324. #define __SPI6_FORCE_RESET __HAL_RCC_SPI6_FORCE_RESET
  2325. #define __SPI6_RELEASE_RESET __HAL_RCC_SPI6_RELEASE_RESET
  2326. #define __SPI6_CLK_SLEEP_ENABLE __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
  2327. #define __SPI6_CLK_SLEEP_DISABLE __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
  2328. #define __LTDC_CLK_ENABLE __HAL_RCC_LTDC_CLK_ENABLE
  2329. #define __LTDC_CLK_DISABLE __HAL_RCC_LTDC_CLK_DISABLE
  2330. #define __LTDC_FORCE_RESET __HAL_RCC_LTDC_FORCE_RESET
  2331. #define __LTDC_RELEASE_RESET __HAL_RCC_LTDC_RELEASE_RESET
  2332. #define __LTDC_CLK_SLEEP_ENABLE __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
  2333. #define __ETHMAC_CLK_SLEEP_ENABLE __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
  2334. #define __ETHMAC_CLK_SLEEP_DISABLE __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
  2335. #define __ETHMACTX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
  2336. #define __ETHMACTX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
  2337. #define __ETHMACRX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
  2338. #define __ETHMACRX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
  2339. #define __TIM12_CLK_SLEEP_ENABLE __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
  2340. #define __TIM12_CLK_SLEEP_DISABLE __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
  2341. #define __TIM13_CLK_SLEEP_ENABLE __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
  2342. #define __TIM13_CLK_SLEEP_DISABLE __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
  2343. #define __TIM14_CLK_SLEEP_ENABLE __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
  2344. #define __TIM14_CLK_SLEEP_DISABLE __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
  2345. #define __BKPSRAM_CLK_ENABLE __HAL_RCC_BKPSRAM_CLK_ENABLE
  2346. #define __BKPSRAM_CLK_DISABLE __HAL_RCC_BKPSRAM_CLK_DISABLE
  2347. #define __BKPSRAM_CLK_SLEEP_ENABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
  2348. #define __BKPSRAM_CLK_SLEEP_DISABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
  2349. #define __CCMDATARAMEN_CLK_ENABLE __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
  2350. #define __CCMDATARAMEN_CLK_DISABLE __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
  2351. #define __USART6_CLK_ENABLE __HAL_RCC_USART6_CLK_ENABLE
  2352. #define __USART6_CLK_DISABLE __HAL_RCC_USART6_CLK_DISABLE
  2353. #define __USART6_FORCE_RESET __HAL_RCC_USART6_FORCE_RESET
  2354. #define __USART6_RELEASE_RESET __HAL_RCC_USART6_RELEASE_RESET
  2355. #define __USART6_CLK_SLEEP_ENABLE __HAL_RCC_USART6_CLK_SLEEP_ENABLE
  2356. #define __USART6_CLK_SLEEP_DISABLE __HAL_RCC_USART6_CLK_SLEEP_DISABLE
  2357. #define __SPI4_CLK_ENABLE __HAL_RCC_SPI4_CLK_ENABLE
  2358. #define __SPI4_CLK_DISABLE __HAL_RCC_SPI4_CLK_DISABLE
  2359. #define __SPI4_FORCE_RESET __HAL_RCC_SPI4_FORCE_RESET
  2360. #define __SPI4_RELEASE_RESET __HAL_RCC_SPI4_RELEASE_RESET
  2361. #define __SPI4_CLK_SLEEP_ENABLE __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
  2362. #define __SPI4_CLK_SLEEP_DISABLE __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
  2363. #define __GPIOI_CLK_ENABLE __HAL_RCC_GPIOI_CLK_ENABLE
  2364. #define __GPIOI_CLK_DISABLE __HAL_RCC_GPIOI_CLK_DISABLE
  2365. #define __GPIOI_FORCE_RESET __HAL_RCC_GPIOI_FORCE_RESET
  2366. #define __GPIOI_RELEASE_RESET __HAL_RCC_GPIOI_RELEASE_RESET
  2367. #define __GPIOI_CLK_SLEEP_ENABLE __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
  2368. #define __GPIOI_CLK_SLEEP_DISABLE __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
  2369. #define __GPIOJ_CLK_ENABLE __HAL_RCC_GPIOJ_CLK_ENABLE
  2370. #define __GPIOJ_CLK_DISABLE __HAL_RCC_GPIOJ_CLK_DISABLE
  2371. #define __GPIOJ_FORCE_RESET __HAL_RCC_GPIOJ_FORCE_RESET
  2372. #define __GPIOJ_RELEASE_RESET __HAL_RCC_GPIOJ_RELEASE_RESET
  2373. #define __GPIOJ_CLK_SLEEP_ENABLE __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
  2374. #define __GPIOJ_CLK_SLEEP_DISABLE __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
  2375. #define __GPIOK_CLK_ENABLE __HAL_RCC_GPIOK_CLK_ENABLE
  2376. #define __GPIOK_CLK_DISABLE __HAL_RCC_GPIOK_CLK_DISABLE
  2377. #define __GPIOK_RELEASE_RESET __HAL_RCC_GPIOK_RELEASE_RESET
  2378. #define __GPIOK_CLK_SLEEP_ENABLE __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
  2379. #define __GPIOK_CLK_SLEEP_DISABLE __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
  2380. #define __ETH_CLK_ENABLE __HAL_RCC_ETH_CLK_ENABLE
  2381. #define __ETH_CLK_DISABLE __HAL_RCC_ETH_CLK_DISABLE
  2382. #define __DCMI_CLK_ENABLE __HAL_RCC_DCMI_CLK_ENABLE
  2383. #define __DCMI_CLK_DISABLE __HAL_RCC_DCMI_CLK_DISABLE
  2384. #define __DCMI_FORCE_RESET __HAL_RCC_DCMI_FORCE_RESET
  2385. #define __DCMI_RELEASE_RESET __HAL_RCC_DCMI_RELEASE_RESET
  2386. #define __DCMI_CLK_SLEEP_ENABLE __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
  2387. #define __DCMI_CLK_SLEEP_DISABLE __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
  2388. #define __UART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
  2389. #define __UART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
  2390. #define __UART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
  2391. #define __UART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
  2392. #define __UART7_CLK_SLEEP_ENABLE __HAL_RCC_UART7_CLK_SLEEP_ENABLE
  2393. #define __UART7_CLK_SLEEP_DISABLE __HAL_RCC_UART7_CLK_SLEEP_DISABLE
  2394. #define __UART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
  2395. #define __UART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
  2396. #define __UART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
  2397. #define __UART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
  2398. #define __UART8_CLK_SLEEP_ENABLE __HAL_RCC_UART8_CLK_SLEEP_ENABLE
  2399. #define __UART8_CLK_SLEEP_DISABLE __HAL_RCC_UART8_CLK_SLEEP_DISABLE
  2400. #define __OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  2401. #define __OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  2402. #define __OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  2403. #define __OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  2404. #define __OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  2405. #define __OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  2406. #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
  2407. #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
  2408. #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
  2409. #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
  2410. #define __HAL_RCC_OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
  2411. #define __HAL_RCC_OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
  2412. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
  2413. #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
  2414. #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
  2415. #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
  2416. #define __SRAM3_CLK_SLEEP_ENABLE __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
  2417. #define __CAN2_CLK_SLEEP_ENABLE __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
  2418. #define __CAN2_CLK_SLEEP_DISABLE __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
  2419. #define __DAC_CLK_SLEEP_ENABLE __HAL_RCC_DAC_CLK_SLEEP_ENABLE
  2420. #define __DAC_CLK_SLEEP_DISABLE __HAL_RCC_DAC_CLK_SLEEP_DISABLE
  2421. #define __ADC2_CLK_SLEEP_ENABLE __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
  2422. #define __ADC2_CLK_SLEEP_DISABLE __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
  2423. #define __ADC3_CLK_SLEEP_ENABLE __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
  2424. #define __ADC3_CLK_SLEEP_DISABLE __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
  2425. #define __FSMC_FORCE_RESET __HAL_RCC_FSMC_FORCE_RESET
  2426. #define __FSMC_RELEASE_RESET __HAL_RCC_FSMC_RELEASE_RESET
  2427. #define __FSMC_CLK_SLEEP_ENABLE __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
  2428. #define __FSMC_CLK_SLEEP_DISABLE __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
  2429. #define __SDIO_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
  2430. #define __SDIO_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
  2431. #define __SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
  2432. #define __SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
  2433. #define __DMA2D_CLK_ENABLE __HAL_RCC_DMA2D_CLK_ENABLE
  2434. #define __DMA2D_CLK_DISABLE __HAL_RCC_DMA2D_CLK_DISABLE
  2435. #define __DMA2D_FORCE_RESET __HAL_RCC_DMA2D_FORCE_RESET
  2436. #define __DMA2D_RELEASE_RESET __HAL_RCC_DMA2D_RELEASE_RESET
  2437. #define __DMA2D_CLK_SLEEP_ENABLE __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
  2438. #define __DMA2D_CLK_SLEEP_DISABLE __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
  2439. /* alias define maintained for legacy */
  2440. #define __HAL_RCC_OTGFS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
  2441. #define __HAL_RCC_OTGFS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
  2442. #define __ADC12_CLK_ENABLE __HAL_RCC_ADC12_CLK_ENABLE
  2443. #define __ADC12_CLK_DISABLE __HAL_RCC_ADC12_CLK_DISABLE
  2444. #define __ADC34_CLK_ENABLE __HAL_RCC_ADC34_CLK_ENABLE
  2445. #define __ADC34_CLK_DISABLE __HAL_RCC_ADC34_CLK_DISABLE
  2446. #define __DAC2_CLK_ENABLE __HAL_RCC_DAC2_CLK_ENABLE
  2447. #define __DAC2_CLK_DISABLE __HAL_RCC_DAC2_CLK_DISABLE
  2448. #define __TIM18_CLK_ENABLE __HAL_RCC_TIM18_CLK_ENABLE
  2449. #define __TIM18_CLK_DISABLE __HAL_RCC_TIM18_CLK_DISABLE
  2450. #define __TIM19_CLK_ENABLE __HAL_RCC_TIM19_CLK_ENABLE
  2451. #define __TIM19_CLK_DISABLE __HAL_RCC_TIM19_CLK_DISABLE
  2452. #define __TIM20_CLK_ENABLE __HAL_RCC_TIM20_CLK_ENABLE
  2453. #define __TIM20_CLK_DISABLE __HAL_RCC_TIM20_CLK_DISABLE
  2454. #define __HRTIM1_CLK_ENABLE __HAL_RCC_HRTIM1_CLK_ENABLE
  2455. #define __HRTIM1_CLK_DISABLE __HAL_RCC_HRTIM1_CLK_DISABLE
  2456. #define __SDADC1_CLK_ENABLE __HAL_RCC_SDADC1_CLK_ENABLE
  2457. #define __SDADC2_CLK_ENABLE __HAL_RCC_SDADC2_CLK_ENABLE
  2458. #define __SDADC3_CLK_ENABLE __HAL_RCC_SDADC3_CLK_ENABLE
  2459. #define __SDADC1_CLK_DISABLE __HAL_RCC_SDADC1_CLK_DISABLE
  2460. #define __SDADC2_CLK_DISABLE __HAL_RCC_SDADC2_CLK_DISABLE
  2461. #define __SDADC3_CLK_DISABLE __HAL_RCC_SDADC3_CLK_DISABLE
  2462. #define __ADC12_FORCE_RESET __HAL_RCC_ADC12_FORCE_RESET
  2463. #define __ADC12_RELEASE_RESET __HAL_RCC_ADC12_RELEASE_RESET
  2464. #define __ADC34_FORCE_RESET __HAL_RCC_ADC34_FORCE_RESET
  2465. #define __ADC34_RELEASE_RESET __HAL_RCC_ADC34_RELEASE_RESET
  2466. #define __DAC2_FORCE_RESET __HAL_RCC_DAC2_FORCE_RESET
  2467. #define __DAC2_RELEASE_RESET __HAL_RCC_DAC2_RELEASE_RESET
  2468. #define __TIM18_FORCE_RESET __HAL_RCC_TIM18_FORCE_RESET
  2469. #define __TIM18_RELEASE_RESET __HAL_RCC_TIM18_RELEASE_RESET
  2470. #define __TIM19_FORCE_RESET __HAL_RCC_TIM19_FORCE_RESET
  2471. #define __TIM19_RELEASE_RESET __HAL_RCC_TIM19_RELEASE_RESET
  2472. #define __TIM20_FORCE_RESET __HAL_RCC_TIM20_FORCE_RESET
  2473. #define __TIM20_RELEASE_RESET __HAL_RCC_TIM20_RELEASE_RESET
  2474. #define __HRTIM1_FORCE_RESET __HAL_RCC_HRTIM1_FORCE_RESET
  2475. #define __HRTIM1_RELEASE_RESET __HAL_RCC_HRTIM1_RELEASE_RESET
  2476. #define __SDADC1_FORCE_RESET __HAL_RCC_SDADC1_FORCE_RESET
  2477. #define __SDADC2_FORCE_RESET __HAL_RCC_SDADC2_FORCE_RESET
  2478. #define __SDADC3_FORCE_RESET __HAL_RCC_SDADC3_FORCE_RESET
  2479. #define __SDADC1_RELEASE_RESET __HAL_RCC_SDADC1_RELEASE_RESET
  2480. #define __SDADC2_RELEASE_RESET __HAL_RCC_SDADC2_RELEASE_RESET
  2481. #define __SDADC3_RELEASE_RESET __HAL_RCC_SDADC3_RELEASE_RESET
  2482. #define __ADC1_IS_CLK_ENABLED __HAL_RCC_ADC1_IS_CLK_ENABLED
  2483. #define __ADC1_IS_CLK_DISABLED __HAL_RCC_ADC1_IS_CLK_DISABLED
  2484. #define __ADC12_IS_CLK_ENABLED __HAL_RCC_ADC12_IS_CLK_ENABLED
  2485. #define __ADC12_IS_CLK_DISABLED __HAL_RCC_ADC12_IS_CLK_DISABLED
  2486. #define __ADC34_IS_CLK_ENABLED __HAL_RCC_ADC34_IS_CLK_ENABLED
  2487. #define __ADC34_IS_CLK_DISABLED __HAL_RCC_ADC34_IS_CLK_DISABLED
  2488. #define __CEC_IS_CLK_ENABLED __HAL_RCC_CEC_IS_CLK_ENABLED
  2489. #define __CEC_IS_CLK_DISABLED __HAL_RCC_CEC_IS_CLK_DISABLED
  2490. #define __CRC_IS_CLK_ENABLED __HAL_RCC_CRC_IS_CLK_ENABLED
  2491. #define __CRC_IS_CLK_DISABLED __HAL_RCC_CRC_IS_CLK_DISABLED
  2492. #define __DAC1_IS_CLK_ENABLED __HAL_RCC_DAC1_IS_CLK_ENABLED
  2493. #define __DAC1_IS_CLK_DISABLED __HAL_RCC_DAC1_IS_CLK_DISABLED
  2494. #define __DAC2_IS_CLK_ENABLED __HAL_RCC_DAC2_IS_CLK_ENABLED
  2495. #define __DAC2_IS_CLK_DISABLED __HAL_RCC_DAC2_IS_CLK_DISABLED
  2496. #define __DMA1_IS_CLK_ENABLED __HAL_RCC_DMA1_IS_CLK_ENABLED
  2497. #define __DMA1_IS_CLK_DISABLED __HAL_RCC_DMA1_IS_CLK_DISABLED
  2498. #define __DMA2_IS_CLK_ENABLED __HAL_RCC_DMA2_IS_CLK_ENABLED
  2499. #define __DMA2_IS_CLK_DISABLED __HAL_RCC_DMA2_IS_CLK_DISABLED
  2500. #define __FLITF_IS_CLK_ENABLED __HAL_RCC_FLITF_IS_CLK_ENABLED
  2501. #define __FLITF_IS_CLK_DISABLED __HAL_RCC_FLITF_IS_CLK_DISABLED
  2502. #define __FMC_IS_CLK_ENABLED __HAL_RCC_FMC_IS_CLK_ENABLED
  2503. #define __FMC_IS_CLK_DISABLED __HAL_RCC_FMC_IS_CLK_DISABLED
  2504. #define __GPIOA_IS_CLK_ENABLED __HAL_RCC_GPIOA_IS_CLK_ENABLED
  2505. #define __GPIOA_IS_CLK_DISABLED __HAL_RCC_GPIOA_IS_CLK_DISABLED
  2506. #define __GPIOB_IS_CLK_ENABLED __HAL_RCC_GPIOB_IS_CLK_ENABLED
  2507. #define __GPIOB_IS_CLK_DISABLED __HAL_RCC_GPIOB_IS_CLK_DISABLED
  2508. #define __GPIOC_IS_CLK_ENABLED __HAL_RCC_GPIOC_IS_CLK_ENABLED
  2509. #define __GPIOC_IS_CLK_DISABLED __HAL_RCC_GPIOC_IS_CLK_DISABLED
  2510. #define __GPIOD_IS_CLK_ENABLED __HAL_RCC_GPIOD_IS_CLK_ENABLED
  2511. #define __GPIOD_IS_CLK_DISABLED __HAL_RCC_GPIOD_IS_CLK_DISABLED
  2512. #define __GPIOE_IS_CLK_ENABLED __HAL_RCC_GPIOE_IS_CLK_ENABLED
  2513. #define __GPIOE_IS_CLK_DISABLED __HAL_RCC_GPIOE_IS_CLK_DISABLED
  2514. #define __GPIOF_IS_CLK_ENABLED __HAL_RCC_GPIOF_IS_CLK_ENABLED
  2515. #define __GPIOF_IS_CLK_DISABLED __HAL_RCC_GPIOF_IS_CLK_DISABLED
  2516. #define __GPIOG_IS_CLK_ENABLED __HAL_RCC_GPIOG_IS_CLK_ENABLED
  2517. #define __GPIOG_IS_CLK_DISABLED __HAL_RCC_GPIOG_IS_CLK_DISABLED
  2518. #define __GPIOH_IS_CLK_ENABLED __HAL_RCC_GPIOH_IS_CLK_ENABLED
  2519. #define __GPIOH_IS_CLK_DISABLED __HAL_RCC_GPIOH_IS_CLK_DISABLED
  2520. #define __HRTIM1_IS_CLK_ENABLED __HAL_RCC_HRTIM1_IS_CLK_ENABLED
  2521. #define __HRTIM1_IS_CLK_DISABLED __HAL_RCC_HRTIM1_IS_CLK_DISABLED
  2522. #define __I2C1_IS_CLK_ENABLED __HAL_RCC_I2C1_IS_CLK_ENABLED
  2523. #define __I2C1_IS_CLK_DISABLED __HAL_RCC_I2C1_IS_CLK_DISABLED
  2524. #define __I2C2_IS_CLK_ENABLED __HAL_RCC_I2C2_IS_CLK_ENABLED
  2525. #define __I2C2_IS_CLK_DISABLED __HAL_RCC_I2C2_IS_CLK_DISABLED
  2526. #define __I2C3_IS_CLK_ENABLED __HAL_RCC_I2C3_IS_CLK_ENABLED
  2527. #define __I2C3_IS_CLK_DISABLED __HAL_RCC_I2C3_IS_CLK_DISABLED
  2528. #define __PWR_IS_CLK_ENABLED __HAL_RCC_PWR_IS_CLK_ENABLED
  2529. #define __PWR_IS_CLK_DISABLED __HAL_RCC_PWR_IS_CLK_DISABLED
  2530. #define __SYSCFG_IS_CLK_ENABLED __HAL_RCC_SYSCFG_IS_CLK_ENABLED
  2531. #define __SYSCFG_IS_CLK_DISABLED __HAL_RCC_SYSCFG_IS_CLK_DISABLED
  2532. #define __SPI1_IS_CLK_ENABLED __HAL_RCC_SPI1_IS_CLK_ENABLED
  2533. #define __SPI1_IS_CLK_DISABLED __HAL_RCC_SPI1_IS_CLK_DISABLED
  2534. #define __SPI2_IS_CLK_ENABLED __HAL_RCC_SPI2_IS_CLK_ENABLED
  2535. #define __SPI2_IS_CLK_DISABLED __HAL_RCC_SPI2_IS_CLK_DISABLED
  2536. #define __SPI3_IS_CLK_ENABLED __HAL_RCC_SPI3_IS_CLK_ENABLED
  2537. #define __SPI3_IS_CLK_DISABLED __HAL_RCC_SPI3_IS_CLK_DISABLED
  2538. #define __SPI4_IS_CLK_ENABLED __HAL_RCC_SPI4_IS_CLK_ENABLED
  2539. #define __SPI4_IS_CLK_DISABLED __HAL_RCC_SPI4_IS_CLK_DISABLED
  2540. #define __SDADC1_IS_CLK_ENABLED __HAL_RCC_SDADC1_IS_CLK_ENABLED
  2541. #define __SDADC1_IS_CLK_DISABLED __HAL_RCC_SDADC1_IS_CLK_DISABLED
  2542. #define __SDADC2_IS_CLK_ENABLED __HAL_RCC_SDADC2_IS_CLK_ENABLED
  2543. #define __SDADC2_IS_CLK_DISABLED __HAL_RCC_SDADC2_IS_CLK_DISABLED
  2544. #define __SDADC3_IS_CLK_ENABLED __HAL_RCC_SDADC3_IS_CLK_ENABLED
  2545. #define __SDADC3_IS_CLK_DISABLED __HAL_RCC_SDADC3_IS_CLK_DISABLED
  2546. #define __SRAM_IS_CLK_ENABLED __HAL_RCC_SRAM_IS_CLK_ENABLED
  2547. #define __SRAM_IS_CLK_DISABLED __HAL_RCC_SRAM_IS_CLK_DISABLED
  2548. #define __TIM1_IS_CLK_ENABLED __HAL_RCC_TIM1_IS_CLK_ENABLED
  2549. #define __TIM1_IS_CLK_DISABLED __HAL_RCC_TIM1_IS_CLK_DISABLED
  2550. #define __TIM2_IS_CLK_ENABLED __HAL_RCC_TIM2_IS_CLK_ENABLED
  2551. #define __TIM2_IS_CLK_DISABLED __HAL_RCC_TIM2_IS_CLK_DISABLED
  2552. #define __TIM3_IS_CLK_ENABLED __HAL_RCC_TIM3_IS_CLK_ENABLED
  2553. #define __TIM3_IS_CLK_DISABLED __HAL_RCC_TIM3_IS_CLK_DISABLED
  2554. #define __TIM4_IS_CLK_ENABLED __HAL_RCC_TIM4_IS_CLK_ENABLED
  2555. #define __TIM4_IS_CLK_DISABLED __HAL_RCC_TIM4_IS_CLK_DISABLED
  2556. #define __TIM5_IS_CLK_ENABLED __HAL_RCC_TIM5_IS_CLK_ENABLED
  2557. #define __TIM5_IS_CLK_DISABLED __HAL_RCC_TIM5_IS_CLK_DISABLED
  2558. #define __TIM6_IS_CLK_ENABLED __HAL_RCC_TIM6_IS_CLK_ENABLED
  2559. #define __TIM6_IS_CLK_DISABLED __HAL_RCC_TIM6_IS_CLK_DISABLED
  2560. #define __TIM7_IS_CLK_ENABLED __HAL_RCC_TIM7_IS_CLK_ENABLED
  2561. #define __TIM7_IS_CLK_DISABLED __HAL_RCC_TIM7_IS_CLK_DISABLED
  2562. #define __TIM8_IS_CLK_ENABLED __HAL_RCC_TIM8_IS_CLK_ENABLED
  2563. #define __TIM8_IS_CLK_DISABLED __HAL_RCC_TIM8_IS_CLK_DISABLED
  2564. #define __TIM12_IS_CLK_ENABLED __HAL_RCC_TIM12_IS_CLK_ENABLED
  2565. #define __TIM12_IS_CLK_DISABLED __HAL_RCC_TIM12_IS_CLK_DISABLED
  2566. #define __TIM13_IS_CLK_ENABLED __HAL_RCC_TIM13_IS_CLK_ENABLED
  2567. #define __TIM13_IS_CLK_DISABLED __HAL_RCC_TIM13_IS_CLK_DISABLED
  2568. #define __TIM14_IS_CLK_ENABLED __HAL_RCC_TIM14_IS_CLK_ENABLED
  2569. #define __TIM14_IS_CLK_DISABLED __HAL_RCC_TIM14_IS_CLK_DISABLED
  2570. #define __TIM15_IS_CLK_ENABLED __HAL_RCC_TIM15_IS_CLK_ENABLED
  2571. #define __TIM15_IS_CLK_DISABLED __HAL_RCC_TIM15_IS_CLK_DISABLED
  2572. #define __TIM16_IS_CLK_ENABLED __HAL_RCC_TIM16_IS_CLK_ENABLED
  2573. #define __TIM16_IS_CLK_DISABLED __HAL_RCC_TIM16_IS_CLK_DISABLED
  2574. #define __TIM17_IS_CLK_ENABLED __HAL_RCC_TIM17_IS_CLK_ENABLED
  2575. #define __TIM17_IS_CLK_DISABLED __HAL_RCC_TIM17_IS_CLK_DISABLED
  2576. #define __TIM18_IS_CLK_ENABLED __HAL_RCC_TIM18_IS_CLK_ENABLED
  2577. #define __TIM18_IS_CLK_DISABLED __HAL_RCC_TIM18_IS_CLK_DISABLED
  2578. #define __TIM19_IS_CLK_ENABLED __HAL_RCC_TIM19_IS_CLK_ENABLED
  2579. #define __TIM19_IS_CLK_DISABLED __HAL_RCC_TIM19_IS_CLK_DISABLED
  2580. #define __TIM20_IS_CLK_ENABLED __HAL_RCC_TIM20_IS_CLK_ENABLED
  2581. #define __TIM20_IS_CLK_DISABLED __HAL_RCC_TIM20_IS_CLK_DISABLED
  2582. #define __TSC_IS_CLK_ENABLED __HAL_RCC_TSC_IS_CLK_ENABLED
  2583. #define __TSC_IS_CLK_DISABLED __HAL_RCC_TSC_IS_CLK_DISABLED
  2584. #define __UART4_IS_CLK_ENABLED __HAL_RCC_UART4_IS_CLK_ENABLED
  2585. #define __UART4_IS_CLK_DISABLED __HAL_RCC_UART4_IS_CLK_DISABLED
  2586. #define __UART5_IS_CLK_ENABLED __HAL_RCC_UART5_IS_CLK_ENABLED
  2587. #define __UART5_IS_CLK_DISABLED __HAL_RCC_UART5_IS_CLK_DISABLED
  2588. #define __USART1_IS_CLK_ENABLED __HAL_RCC_USART1_IS_CLK_ENABLED
  2589. #define __USART1_IS_CLK_DISABLED __HAL_RCC_USART1_IS_CLK_DISABLED
  2590. #define __USART2_IS_CLK_ENABLED __HAL_RCC_USART2_IS_CLK_ENABLED
  2591. #define __USART2_IS_CLK_DISABLED __HAL_RCC_USART2_IS_CLK_DISABLED
  2592. #define __USART3_IS_CLK_ENABLED __HAL_RCC_USART3_IS_CLK_ENABLED
  2593. #define __USART3_IS_CLK_DISABLED __HAL_RCC_USART3_IS_CLK_DISABLED
  2594. #define __USB_IS_CLK_ENABLED __HAL_RCC_USB_IS_CLK_ENABLED
  2595. #define __USB_IS_CLK_DISABLED __HAL_RCC_USB_IS_CLK_DISABLED
  2596. #define __WWDG_IS_CLK_ENABLED __HAL_RCC_WWDG_IS_CLK_ENABLED
  2597. #define __WWDG_IS_CLK_DISABLED __HAL_RCC_WWDG_IS_CLK_DISABLED
  2598. #if defined(STM32L1)
  2599. #define __HAL_RCC_CRYP_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
  2600. #define __HAL_RCC_CRYP_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
  2601. #define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
  2602. #define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
  2603. #define __HAL_RCC_CRYP_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
  2604. #define __HAL_RCC_CRYP_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
  2605. #endif /* STM32L1 */
  2606. #if defined(STM32F4)
  2607. #define __HAL_RCC_SDMMC1_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
  2608. #define __HAL_RCC_SDMMC1_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
  2609. #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
  2610. #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
  2611. #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
  2612. #define __HAL_RCC_SDMMC1_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
  2613. #define __HAL_RCC_SDMMC1_IS_CLK_ENABLED __HAL_RCC_SDIO_IS_CLK_ENABLED
  2614. #define __HAL_RCC_SDMMC1_IS_CLK_DISABLED __HAL_RCC_SDIO_IS_CLK_DISABLED
  2615. #define Sdmmc1ClockSelection SdioClockSelection
  2616. #define RCC_PERIPHCLK_SDMMC1 RCC_PERIPHCLK_SDIO
  2617. #define RCC_SDMMC1CLKSOURCE_CLK48 RCC_SDIOCLKSOURCE_CK48
  2618. #define RCC_SDMMC1CLKSOURCE_SYSCLK RCC_SDIOCLKSOURCE_SYSCLK
  2619. #define __HAL_RCC_SDMMC1_CONFIG __HAL_RCC_SDIO_CONFIG
  2620. #define __HAL_RCC_GET_SDMMC1_SOURCE __HAL_RCC_GET_SDIO_SOURCE
  2621. #endif
  2622. #if defined(STM32F7) || defined(STM32L4)
  2623. #define __HAL_RCC_SDIO_FORCE_RESET __HAL_RCC_SDMMC1_FORCE_RESET
  2624. #define __HAL_RCC_SDIO_RELEASE_RESET __HAL_RCC_SDMMC1_RELEASE_RESET
  2625. #define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
  2626. #define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
  2627. #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
  2628. #define __HAL_RCC_SDIO_CLK_DISABLE __HAL_RCC_SDMMC1_CLK_DISABLE
  2629. #define __HAL_RCC_SDIO_IS_CLK_ENABLED __HAL_RCC_SDMMC1_IS_CLK_ENABLED
  2630. #define __HAL_RCC_SDIO_IS_CLK_DISABLED __HAL_RCC_SDMMC1_IS_CLK_DISABLED
  2631. #define SdioClockSelection Sdmmc1ClockSelection
  2632. #define RCC_PERIPHCLK_SDIO RCC_PERIPHCLK_SDMMC1
  2633. #define __HAL_RCC_SDIO_CONFIG __HAL_RCC_SDMMC1_CONFIG
  2634. #define __HAL_RCC_GET_SDIO_SOURCE __HAL_RCC_GET_SDMMC1_SOURCE
  2635. #endif
  2636. #if defined(STM32F7)
  2637. #define RCC_SDIOCLKSOURCE_CLK48 RCC_SDMMC1CLKSOURCE_CLK48
  2638. #define RCC_SDIOCLKSOURCE_SYSCLK RCC_SDMMC1CLKSOURCE_SYSCLK
  2639. #endif
  2640. #if defined(STM32H7)
  2641. #define __HAL_RCC_USB_OTG_HS_CLK_ENABLE() __HAL_RCC_USB1_OTG_HS_CLK_ENABLE()
  2642. #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE() __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE()
  2643. #define __HAL_RCC_USB_OTG_HS_CLK_DISABLE() __HAL_RCC_USB1_OTG_HS_CLK_DISABLE()
  2644. #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE() __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE()
  2645. #define __HAL_RCC_USB_OTG_HS_FORCE_RESET() __HAL_RCC_USB1_OTG_HS_FORCE_RESET()
  2646. #define __HAL_RCC_USB_OTG_HS_RELEASE_RESET() __HAL_RCC_USB1_OTG_HS_RELEASE_RESET()
  2647. #define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE() __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE()
  2648. #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE() __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE()
  2649. #define __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE() __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE()
  2650. #define __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE()
  2651. #define __HAL_RCC_USB_OTG_FS_CLK_ENABLE() __HAL_RCC_USB2_OTG_FS_CLK_ENABLE()
  2652. #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_ENABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE()
  2653. #define __HAL_RCC_USB_OTG_FS_CLK_DISABLE() __HAL_RCC_USB2_OTG_FS_CLK_DISABLE()
  2654. #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE()
  2655. #define __HAL_RCC_USB_OTG_FS_FORCE_RESET() __HAL_RCC_USB2_OTG_FS_FORCE_RESET()
  2656. #define __HAL_RCC_USB_OTG_FS_RELEASE_RESET() __HAL_RCC_USB2_OTG_FS_RELEASE_RESET()
  2657. #define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE() __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE()
  2658. #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_ENABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE()
  2659. #define __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE()
  2660. #define __HAL_RCC_USB_OTG_FS_ULPI_CLK_SLEEP_DISABLE() __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE()
  2661. #endif
  2662. #define __HAL_RCC_I2SCLK __HAL_RCC_I2S_CONFIG
  2663. #define __HAL_RCC_I2SCLK_CONFIG __HAL_RCC_I2S_CONFIG
  2664. #define __RCC_PLLSRC RCC_GET_PLL_OSCSOURCE
  2665. #define IS_RCC_MSIRANGE IS_RCC_MSI_CLOCK_RANGE
  2666. #define IS_RCC_RTCCLK_SOURCE IS_RCC_RTCCLKSOURCE
  2667. #define IS_RCC_SYSCLK_DIV IS_RCC_HCLK
  2668. #define IS_RCC_HCLK_DIV IS_RCC_PCLK
  2669. #define IS_RCC_PERIPHCLK IS_RCC_PERIPHCLOCK
  2670. #define RCC_IT_HSI14 RCC_IT_HSI14RDY
  2671. #define RCC_IT_CSSLSE RCC_IT_LSECSS
  2672. #define RCC_IT_CSSHSE RCC_IT_CSS
  2673. #define RCC_PLLMUL_3 RCC_PLL_MUL3
  2674. #define RCC_PLLMUL_4 RCC_PLL_MUL4
  2675. #define RCC_PLLMUL_6 RCC_PLL_MUL6
  2676. #define RCC_PLLMUL_8 RCC_PLL_MUL8
  2677. #define RCC_PLLMUL_12 RCC_PLL_MUL12
  2678. #define RCC_PLLMUL_16 RCC_PLL_MUL16
  2679. #define RCC_PLLMUL_24 RCC_PLL_MUL24
  2680. #define RCC_PLLMUL_32 RCC_PLL_MUL32
  2681. #define RCC_PLLMUL_48 RCC_PLL_MUL48
  2682. #define RCC_PLLDIV_2 RCC_PLL_DIV2
  2683. #define RCC_PLLDIV_3 RCC_PLL_DIV3
  2684. #define RCC_PLLDIV_4 RCC_PLL_DIV4
  2685. #define IS_RCC_MCOSOURCE IS_RCC_MCO1SOURCE
  2686. #define __HAL_RCC_MCO_CONFIG __HAL_RCC_MCO1_CONFIG
  2687. #define RCC_MCO_NODIV RCC_MCODIV_1
  2688. #define RCC_MCO_DIV1 RCC_MCODIV_1
  2689. #define RCC_MCO_DIV2 RCC_MCODIV_2
  2690. #define RCC_MCO_DIV4 RCC_MCODIV_4
  2691. #define RCC_MCO_DIV8 RCC_MCODIV_8
  2692. #define RCC_MCO_DIV16 RCC_MCODIV_16
  2693. #define RCC_MCO_DIV32 RCC_MCODIV_32
  2694. #define RCC_MCO_DIV64 RCC_MCODIV_64
  2695. #define RCC_MCO_DIV128 RCC_MCODIV_128
  2696. #define RCC_MCOSOURCE_NONE RCC_MCO1SOURCE_NOCLOCK
  2697. #define RCC_MCOSOURCE_LSI RCC_MCO1SOURCE_LSI
  2698. #define RCC_MCOSOURCE_LSE RCC_MCO1SOURCE_LSE
  2699. #define RCC_MCOSOURCE_SYSCLK RCC_MCO1SOURCE_SYSCLK
  2700. #define RCC_MCOSOURCE_HSI RCC_MCO1SOURCE_HSI
  2701. #define RCC_MCOSOURCE_HSI14 RCC_MCO1SOURCE_HSI14
  2702. #define RCC_MCOSOURCE_HSI48 RCC_MCO1SOURCE_HSI48
  2703. #define RCC_MCOSOURCE_HSE RCC_MCO1SOURCE_HSE
  2704. #define RCC_MCOSOURCE_PLLCLK_DIV1 RCC_MCO1SOURCE_PLLCLK
  2705. #define RCC_MCOSOURCE_PLLCLK_NODIV RCC_MCO1SOURCE_PLLCLK
  2706. #define RCC_MCOSOURCE_PLLCLK_DIV2 RCC_MCO1SOURCE_PLLCLK_DIV2
  2707. #if defined(STM32L4)
  2708. #define RCC_RTCCLKSOURCE_NO_CLK RCC_RTCCLKSOURCE_NONE
  2709. #elif defined(STM32WB) || defined(STM32G0)
  2710. #else
  2711. #define RCC_RTCCLKSOURCE_NONE RCC_RTCCLKSOURCE_NO_CLK
  2712. #endif
  2713. #define RCC_USBCLK_PLLSAI1 RCC_USBCLKSOURCE_PLLSAI1
  2714. #define RCC_USBCLK_PLL RCC_USBCLKSOURCE_PLL
  2715. #define RCC_USBCLK_MSI RCC_USBCLKSOURCE_MSI
  2716. #define RCC_USBCLKSOURCE_PLLCLK RCC_USBCLKSOURCE_PLL
  2717. #define RCC_USBPLLCLK_DIV1 RCC_USBCLKSOURCE_PLL
  2718. #define RCC_USBPLLCLK_DIV1_5 RCC_USBCLKSOURCE_PLL_DIV1_5
  2719. #define RCC_USBPLLCLK_DIV2 RCC_USBCLKSOURCE_PLL_DIV2
  2720. #define RCC_USBPLLCLK_DIV3 RCC_USBCLKSOURCE_PLL_DIV3
  2721. #define HSION_BitNumber RCC_HSION_BIT_NUMBER
  2722. #define HSION_BITNUMBER RCC_HSION_BIT_NUMBER
  2723. #define HSEON_BitNumber RCC_HSEON_BIT_NUMBER
  2724. #define HSEON_BITNUMBER RCC_HSEON_BIT_NUMBER
  2725. #define MSION_BITNUMBER RCC_MSION_BIT_NUMBER
  2726. #define CSSON_BitNumber RCC_CSSON_BIT_NUMBER
  2727. #define CSSON_BITNUMBER RCC_CSSON_BIT_NUMBER
  2728. #define PLLON_BitNumber RCC_PLLON_BIT_NUMBER
  2729. #define PLLON_BITNUMBER RCC_PLLON_BIT_NUMBER
  2730. #define PLLI2SON_BitNumber RCC_PLLI2SON_BIT_NUMBER
  2731. #define I2SSRC_BitNumber RCC_I2SSRC_BIT_NUMBER
  2732. #define RTCEN_BitNumber RCC_RTCEN_BIT_NUMBER
  2733. #define RTCEN_BITNUMBER RCC_RTCEN_BIT_NUMBER
  2734. #define BDRST_BitNumber RCC_BDRST_BIT_NUMBER
  2735. #define BDRST_BITNUMBER RCC_BDRST_BIT_NUMBER
  2736. #define RTCRST_BITNUMBER RCC_RTCRST_BIT_NUMBER
  2737. #define LSION_BitNumber RCC_LSION_BIT_NUMBER
  2738. #define LSION_BITNUMBER RCC_LSION_BIT_NUMBER
  2739. #define LSEON_BitNumber RCC_LSEON_BIT_NUMBER
  2740. #define LSEON_BITNUMBER RCC_LSEON_BIT_NUMBER
  2741. #define LSEBYP_BITNUMBER RCC_LSEBYP_BIT_NUMBER
  2742. #define PLLSAION_BitNumber RCC_PLLSAION_BIT_NUMBER
  2743. #define TIMPRE_BitNumber RCC_TIMPRE_BIT_NUMBER
  2744. #define RMVF_BitNumber RCC_RMVF_BIT_NUMBER
  2745. #define RMVF_BITNUMBER RCC_RMVF_BIT_NUMBER
  2746. #define RCC_CR2_HSI14TRIM_BitNumber RCC_HSI14TRIM_BIT_NUMBER
  2747. #define CR_BYTE2_ADDRESS RCC_CR_BYTE2_ADDRESS
  2748. #define CIR_BYTE1_ADDRESS RCC_CIR_BYTE1_ADDRESS
  2749. #define CIR_BYTE2_ADDRESS RCC_CIR_BYTE2_ADDRESS
  2750. #define BDCR_BYTE0_ADDRESS RCC_BDCR_BYTE0_ADDRESS
  2751. #define DBP_TIMEOUT_VALUE RCC_DBP_TIMEOUT_VALUE
  2752. #define LSE_TIMEOUT_VALUE RCC_LSE_TIMEOUT_VALUE
  2753. #define CR_HSION_BB RCC_CR_HSION_BB
  2754. #define CR_CSSON_BB RCC_CR_CSSON_BB
  2755. #define CR_PLLON_BB RCC_CR_PLLON_BB
  2756. #define CR_PLLI2SON_BB RCC_CR_PLLI2SON_BB
  2757. #define CR_MSION_BB RCC_CR_MSION_BB
  2758. #define CSR_LSION_BB RCC_CSR_LSION_BB
  2759. #define CSR_LSEON_BB RCC_CSR_LSEON_BB
  2760. #define CSR_LSEBYP_BB RCC_CSR_LSEBYP_BB
  2761. #define CSR_RTCEN_BB RCC_CSR_RTCEN_BB
  2762. #define CSR_RTCRST_BB RCC_CSR_RTCRST_BB
  2763. #define CFGR_I2SSRC_BB RCC_CFGR_I2SSRC_BB
  2764. #define BDCR_RTCEN_BB RCC_BDCR_RTCEN_BB
  2765. #define BDCR_BDRST_BB RCC_BDCR_BDRST_BB
  2766. #define CR_HSEON_BB RCC_CR_HSEON_BB
  2767. #define CSR_RMVF_BB RCC_CSR_RMVF_BB
  2768. #define CR_PLLSAION_BB RCC_CR_PLLSAION_BB
  2769. #define DCKCFGR_TIMPRE_BB RCC_DCKCFGR_TIMPRE_BB
  2770. #define __HAL_RCC_CRS_ENABLE_FREQ_ERROR_COUNTER __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE
  2771. #define __HAL_RCC_CRS_DISABLE_FREQ_ERROR_COUNTER __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE
  2772. #define __HAL_RCC_CRS_ENABLE_AUTOMATIC_CALIB __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE
  2773. #define __HAL_RCC_CRS_DISABLE_AUTOMATIC_CALIB __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE
  2774. #define __HAL_RCC_CRS_CALCULATE_RELOADVALUE __HAL_RCC_CRS_RELOADVALUE_CALCULATE
  2775. #define __HAL_RCC_GET_IT_SOURCE __HAL_RCC_GET_IT
  2776. #define RCC_CRS_SYNCWARM RCC_CRS_SYNCWARN
  2777. #define RCC_CRS_TRIMOV RCC_CRS_TRIMOVF
  2778. #define RCC_PERIPHCLK_CK48 RCC_PERIPHCLK_CLK48
  2779. #define RCC_CK48CLKSOURCE_PLLQ RCC_CLK48CLKSOURCE_PLLQ
  2780. #define RCC_CK48CLKSOURCE_PLLSAIP RCC_CLK48CLKSOURCE_PLLSAIP
  2781. #define RCC_CK48CLKSOURCE_PLLI2SQ RCC_CLK48CLKSOURCE_PLLI2SQ
  2782. #define IS_RCC_CK48CLKSOURCE IS_RCC_CLK48CLKSOURCE
  2783. #define RCC_SDIOCLKSOURCE_CK48 RCC_SDIOCLKSOURCE_CLK48
  2784. #define __HAL_RCC_DFSDM_CLK_ENABLE __HAL_RCC_DFSDM1_CLK_ENABLE
  2785. #define __HAL_RCC_DFSDM_CLK_DISABLE __HAL_RCC_DFSDM1_CLK_DISABLE
  2786. #define __HAL_RCC_DFSDM_IS_CLK_ENABLED __HAL_RCC_DFSDM1_IS_CLK_ENABLED
  2787. #define __HAL_RCC_DFSDM_IS_CLK_DISABLED __HAL_RCC_DFSDM1_IS_CLK_DISABLED
  2788. #define __HAL_RCC_DFSDM_FORCE_RESET __HAL_RCC_DFSDM1_FORCE_RESET
  2789. #define __HAL_RCC_DFSDM_RELEASE_RESET __HAL_RCC_DFSDM1_RELEASE_RESET
  2790. #define __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE
  2791. #define __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE
  2792. #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_ENABLED __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED
  2793. #define __HAL_RCC_DFSDM_IS_CLK_SLEEP_DISABLED __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED
  2794. #define DfsdmClockSelection Dfsdm1ClockSelection
  2795. #define RCC_PERIPHCLK_DFSDM RCC_PERIPHCLK_DFSDM1
  2796. #define RCC_DFSDMCLKSOURCE_PCLK RCC_DFSDM1CLKSOURCE_PCLK2
  2797. #define RCC_DFSDMCLKSOURCE_SYSCLK RCC_DFSDM1CLKSOURCE_SYSCLK
  2798. #define __HAL_RCC_DFSDM_CONFIG __HAL_RCC_DFSDM1_CONFIG
  2799. #define __HAL_RCC_GET_DFSDM_SOURCE __HAL_RCC_GET_DFSDM1_SOURCE
  2800. #define RCC_DFSDM1CLKSOURCE_PCLK RCC_DFSDM1CLKSOURCE_PCLK2
  2801. #define RCC_SWPMI1CLKSOURCE_PCLK RCC_SWPMI1CLKSOURCE_PCLK1
  2802. #define RCC_LPTIM1CLKSOURCE_PCLK RCC_LPTIM1CLKSOURCE_PCLK1
  2803. #define RCC_LPTIM2CLKSOURCE_PCLK RCC_LPTIM2CLKSOURCE_PCLK1
  2804. #define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB1 RCC_DFSDM1AUDIOCLKSOURCE_I2S1
  2805. #define RCC_DFSDM1AUDIOCLKSOURCE_I2SAPB2 RCC_DFSDM1AUDIOCLKSOURCE_I2S2
  2806. #define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB1 RCC_DFSDM2AUDIOCLKSOURCE_I2S1
  2807. #define RCC_DFSDM2AUDIOCLKSOURCE_I2SAPB2 RCC_DFSDM2AUDIOCLKSOURCE_I2S2
  2808. #define RCC_DFSDM1CLKSOURCE_APB2 RCC_DFSDM1CLKSOURCE_PCLK2
  2809. #define RCC_DFSDM2CLKSOURCE_APB2 RCC_DFSDM2CLKSOURCE_PCLK2
  2810. #define RCC_FMPI2C1CLKSOURCE_APB RCC_FMPI2C1CLKSOURCE_PCLK1
  2811. /**
  2812. * @}
  2813. */
  2814. /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
  2815. * @{
  2816. */
  2817. #define HAL_RNG_ReadyCallback(__HANDLE__) HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
  2818. /**
  2819. * @}
  2820. */
  2821. /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
  2822. * @{
  2823. */
  2824. #if defined (STM32G0) || defined (STM32L412xx) || defined (STM32L422xx)
  2825. #else
  2826. #define __HAL_RTC_CLEAR_FLAG __HAL_RTC_EXTI_CLEAR_FLAG
  2827. #endif
  2828. #define __HAL_RTC_DISABLE_IT __HAL_RTC_EXTI_DISABLE_IT
  2829. #define __HAL_RTC_ENABLE_IT __HAL_RTC_EXTI_ENABLE_IT
  2830. #if defined (STM32F1)
  2831. #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
  2832. #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_ENABLE_IT()
  2833. #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_DISABLE_IT()
  2834. #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GET_FLAG()
  2835. #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
  2836. #else
  2837. #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
  2838. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
  2839. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
  2840. #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
  2841. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
  2842. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
  2843. #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
  2844. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
  2845. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
  2846. #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
  2847. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
  2848. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
  2849. #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
  2850. (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() : \
  2851. __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
  2852. #endif /* STM32F1 */
  2853. #define IS_ALARM IS_RTC_ALARM
  2854. #define IS_ALARM_MASK IS_RTC_ALARM_MASK
  2855. #define IS_TAMPER IS_RTC_TAMPER
  2856. #define IS_TAMPER_ERASE_MODE IS_RTC_TAMPER_ERASE_MODE
  2857. #define IS_TAMPER_FILTER IS_RTC_TAMPER_FILTER
  2858. #define IS_TAMPER_INTERRUPT IS_RTC_TAMPER_INTERRUPT
  2859. #define IS_TAMPER_MASKFLAG_STATE IS_RTC_TAMPER_MASKFLAG_STATE
  2860. #define IS_TAMPER_PRECHARGE_DURATION IS_RTC_TAMPER_PRECHARGE_DURATION
  2861. #define IS_TAMPER_PULLUP_STATE IS_RTC_TAMPER_PULLUP_STATE
  2862. #define IS_TAMPER_SAMPLING_FREQ IS_RTC_TAMPER_SAMPLING_FREQ
  2863. #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
  2864. #define IS_TAMPER_TRIGGER IS_RTC_TAMPER_TRIGGER
  2865. #define IS_WAKEUP_CLOCK IS_RTC_WAKEUP_CLOCK
  2866. #define IS_WAKEUP_COUNTER IS_RTC_WAKEUP_COUNTER
  2867. #define __RTC_WRITEPROTECTION_ENABLE __HAL_RTC_WRITEPROTECTION_ENABLE
  2868. #define __RTC_WRITEPROTECTION_DISABLE __HAL_RTC_WRITEPROTECTION_DISABLE
  2869. /**
  2870. * @}
  2871. */
  2872. /** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
  2873. * @{
  2874. */
  2875. #define SD_OCR_CID_CSD_OVERWRIETE SD_OCR_CID_CSD_OVERWRITE
  2876. #define SD_CMD_SD_APP_STAUS SD_CMD_SD_APP_STATUS
  2877. #if defined(STM32F4) || defined(STM32F2)
  2878. #define SD_SDMMC_DISABLED SD_SDIO_DISABLED
  2879. #define SD_SDMMC_FUNCTION_BUSY SD_SDIO_FUNCTION_BUSY
  2880. #define SD_SDMMC_FUNCTION_FAILED SD_SDIO_FUNCTION_FAILED
  2881. #define SD_SDMMC_UNKNOWN_FUNCTION SD_SDIO_UNKNOWN_FUNCTION
  2882. #define SD_CMD_SDMMC_SEN_OP_COND SD_CMD_SDIO_SEN_OP_COND
  2883. #define SD_CMD_SDMMC_RW_DIRECT SD_CMD_SDIO_RW_DIRECT
  2884. #define SD_CMD_SDMMC_RW_EXTENDED SD_CMD_SDIO_RW_EXTENDED
  2885. #define __HAL_SD_SDMMC_ENABLE __HAL_SD_SDIO_ENABLE
  2886. #define __HAL_SD_SDMMC_DISABLE __HAL_SD_SDIO_DISABLE
  2887. #define __HAL_SD_SDMMC_DMA_ENABLE __HAL_SD_SDIO_DMA_ENABLE
  2888. #define __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
  2889. #define __HAL_SD_SDMMC_ENABLE_IT __HAL_SD_SDIO_ENABLE_IT
  2890. #define __HAL_SD_SDMMC_DISABLE_IT __HAL_SD_SDIO_DISABLE_IT
  2891. #define __HAL_SD_SDMMC_GET_FLAG __HAL_SD_SDIO_GET_FLAG
  2892. #define __HAL_SD_SDMMC_CLEAR_FLAG __HAL_SD_SDIO_CLEAR_FLAG
  2893. #define __HAL_SD_SDMMC_GET_IT __HAL_SD_SDIO_GET_IT
  2894. #define __HAL_SD_SDMMC_CLEAR_IT __HAL_SD_SDIO_CLEAR_IT
  2895. #define SDMMC_STATIC_FLAGS SDIO_STATIC_FLAGS
  2896. #define SDMMC_CMD0TIMEOUT SDIO_CMD0TIMEOUT
  2897. #define SD_SDMMC_SEND_IF_COND SD_SDIO_SEND_IF_COND
  2898. /* alias CMSIS */
  2899. #define SDMMC1_IRQn SDIO_IRQn
  2900. #define SDMMC1_IRQHandler SDIO_IRQHandler
  2901. #endif
  2902. #if defined(STM32F7) || defined(STM32L4)
  2903. #define SD_SDIO_DISABLED SD_SDMMC_DISABLED
  2904. #define SD_SDIO_FUNCTION_BUSY SD_SDMMC_FUNCTION_BUSY
  2905. #define SD_SDIO_FUNCTION_FAILED SD_SDMMC_FUNCTION_FAILED
  2906. #define SD_SDIO_UNKNOWN_FUNCTION SD_SDMMC_UNKNOWN_FUNCTION
  2907. #define SD_CMD_SDIO_SEN_OP_COND SD_CMD_SDMMC_SEN_OP_COND
  2908. #define SD_CMD_SDIO_RW_DIRECT SD_CMD_SDMMC_RW_DIRECT
  2909. #define SD_CMD_SDIO_RW_EXTENDED SD_CMD_SDMMC_RW_EXTENDED
  2910. #define __HAL_SD_SDIO_ENABLE __HAL_SD_SDMMC_ENABLE
  2911. #define __HAL_SD_SDIO_DISABLE __HAL_SD_SDMMC_DISABLE
  2912. #define __HAL_SD_SDIO_DMA_ENABLE __HAL_SD_SDMMC_DMA_ENABLE
  2913. #define __HAL_SD_SDIO_DMA_DISABL __HAL_SD_SDMMC_DMA_DISABLE
  2914. #define __HAL_SD_SDIO_ENABLE_IT __HAL_SD_SDMMC_ENABLE_IT
  2915. #define __HAL_SD_SDIO_DISABLE_IT __HAL_SD_SDMMC_DISABLE_IT
  2916. #define __HAL_SD_SDIO_GET_FLAG __HAL_SD_SDMMC_GET_FLAG
  2917. #define __HAL_SD_SDIO_CLEAR_FLAG __HAL_SD_SDMMC_CLEAR_FLAG
  2918. #define __HAL_SD_SDIO_GET_IT __HAL_SD_SDMMC_GET_IT
  2919. #define __HAL_SD_SDIO_CLEAR_IT __HAL_SD_SDMMC_CLEAR_IT
  2920. #define SDIO_STATIC_FLAGS SDMMC_STATIC_FLAGS
  2921. #define SDIO_CMD0TIMEOUT SDMMC_CMD0TIMEOUT
  2922. #define SD_SDIO_SEND_IF_COND SD_SDMMC_SEND_IF_COND
  2923. /* alias CMSIS for compatibilities */
  2924. #define SDIO_IRQn SDMMC1_IRQn
  2925. #define SDIO_IRQHandler SDMMC1_IRQHandler
  2926. #endif
  2927. #if defined(STM32F7) || defined(STM32F4) || defined(STM32F2) || defined(STM32L4)
  2928. #define HAL_SD_CardCIDTypedef HAL_SD_CardCIDTypeDef
  2929. #define HAL_SD_CardCSDTypedef HAL_SD_CardCSDTypeDef
  2930. #define HAL_SD_CardStatusTypedef HAL_SD_CardStatusTypeDef
  2931. #define HAL_SD_CardStateTypedef HAL_SD_CardStateTypeDef
  2932. #endif
  2933. #if defined(STM32H7)
  2934. #define HAL_MMCEx_Read_DMADoubleBuffer0CpltCallback HAL_MMCEx_Read_DMADoubleBuf0CpltCallback
  2935. #define HAL_MMCEx_Read_DMADoubleBuffer1CpltCallback HAL_MMCEx_Read_DMADoubleBuf1CpltCallback
  2936. #define HAL_MMCEx_Write_DMADoubleBuffer0CpltCallback HAL_MMCEx_Write_DMADoubleBuf0CpltCallback
  2937. #define HAL_MMCEx_Write_DMADoubleBuffer1CpltCallback HAL_MMCEx_Write_DMADoubleBuf1CpltCallback
  2938. #define HAL_SDEx_Read_DMADoubleBuffer0CpltCallback HAL_SDEx_Read_DMADoubleBuf0CpltCallback
  2939. #define HAL_SDEx_Read_DMADoubleBuffer1CpltCallback HAL_SDEx_Read_DMADoubleBuf1CpltCallback
  2940. #define HAL_SDEx_Write_DMADoubleBuffer0CpltCallback HAL_SDEx_Write_DMADoubleBuf0CpltCallback
  2941. #define HAL_SDEx_Write_DMADoubleBuffer1CpltCallback HAL_SDEx_Write_DMADoubleBuf1CpltCallback
  2942. #define HAL_SD_DriveTransciver_1_8V_Callback HAL_SD_DriveTransceiver_1_8V_Callback
  2943. #endif
  2944. /**
  2945. * @}
  2946. */
  2947. /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
  2948. * @{
  2949. */
  2950. #define __SMARTCARD_ENABLE_IT __HAL_SMARTCARD_ENABLE_IT
  2951. #define __SMARTCARD_DISABLE_IT __HAL_SMARTCARD_DISABLE_IT
  2952. #define __SMARTCARD_ENABLE __HAL_SMARTCARD_ENABLE
  2953. #define __SMARTCARD_DISABLE __HAL_SMARTCARD_DISABLE
  2954. #define __SMARTCARD_DMA_REQUEST_ENABLE __HAL_SMARTCARD_DMA_REQUEST_ENABLE
  2955. #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
  2956. #define __HAL_SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  2957. #define __SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
  2958. #define IS_SMARTCARD_ONEBIT_SAMPLING IS_SMARTCARD_ONE_BIT_SAMPLE
  2959. /**
  2960. * @}
  2961. */
  2962. /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
  2963. * @{
  2964. */
  2965. #define __HAL_SMBUS_RESET_CR1 SMBUS_RESET_CR1
  2966. #define __HAL_SMBUS_RESET_CR2 SMBUS_RESET_CR2
  2967. #define __HAL_SMBUS_GENERATE_START SMBUS_GENERATE_START
  2968. #define __HAL_SMBUS_GET_ADDR_MATCH SMBUS_GET_ADDR_MATCH
  2969. #define __HAL_SMBUS_GET_DIR SMBUS_GET_DIR
  2970. #define __HAL_SMBUS_GET_STOP_MODE SMBUS_GET_STOP_MODE
  2971. #define __HAL_SMBUS_GET_PEC_MODE SMBUS_GET_PEC_MODE
  2972. #define __HAL_SMBUS_GET_ALERT_ENABLED SMBUS_GET_ALERT_ENABLED
  2973. /**
  2974. * @}
  2975. */
  2976. /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
  2977. * @{
  2978. */
  2979. #define __HAL_SPI_1LINE_TX SPI_1LINE_TX
  2980. #define __HAL_SPI_1LINE_RX SPI_1LINE_RX
  2981. #define __HAL_SPI_RESET_CRC SPI_RESET_CRC
  2982. /**
  2983. * @}
  2984. */
  2985. /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
  2986. * @{
  2987. */
  2988. #define __HAL_UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  2989. #define __HAL_UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  2990. #define __UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
  2991. #define __UART_MASK_COMPUTATION UART_MASK_COMPUTATION
  2992. #define IS_UART_WAKEUPMETHODE IS_UART_WAKEUPMETHOD
  2993. #define IS_UART_ONEBIT_SAMPLE IS_UART_ONE_BIT_SAMPLE
  2994. #define IS_UART_ONEBIT_SAMPLING IS_UART_ONE_BIT_SAMPLE
  2995. /**
  2996. * @}
  2997. */
  2998. /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
  2999. * @{
  3000. */
  3001. #define __USART_ENABLE_IT __HAL_USART_ENABLE_IT
  3002. #define __USART_DISABLE_IT __HAL_USART_DISABLE_IT
  3003. #define __USART_ENABLE __HAL_USART_ENABLE
  3004. #define __USART_DISABLE __HAL_USART_DISABLE
  3005. #define __HAL_USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  3006. #define __USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
  3007. /**
  3008. * @}
  3009. */
  3010. /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
  3011. * @{
  3012. */
  3013. #define USB_EXTI_LINE_WAKEUP USB_WAKEUP_EXTI_LINE
  3014. #define USB_FS_EXTI_TRIGGER_RISING_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
  3015. #define USB_FS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
  3016. #define USB_FS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
  3017. #define USB_FS_EXTI_LINE_WAKEUP USB_OTG_FS_WAKEUP_EXTI_LINE
  3018. #define USB_HS_EXTI_TRIGGER_RISING_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
  3019. #define USB_HS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
  3020. #define USB_HS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
  3021. #define USB_HS_EXTI_LINE_WAKEUP USB_OTG_HS_WAKEUP_EXTI_LINE
  3022. #define __HAL_USB_EXTI_ENABLE_IT __HAL_USB_WAKEUP_EXTI_ENABLE_IT
  3023. #define __HAL_USB_EXTI_DISABLE_IT __HAL_USB_WAKEUP_EXTI_DISABLE_IT
  3024. #define __HAL_USB_EXTI_GET_FLAG __HAL_USB_WAKEUP_EXTI_GET_FLAG
  3025. #define __HAL_USB_EXTI_CLEAR_FLAG __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
  3026. #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
  3027. #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  3028. #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  3029. #define __HAL_USB_FS_EXTI_ENABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
  3030. #define __HAL_USB_FS_EXTI_DISABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
  3031. #define __HAL_USB_FS_EXTI_GET_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
  3032. #define __HAL_USB_FS_EXTI_CLEAR_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
  3033. #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  3034. #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  3035. #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  3036. #define __HAL_USB_FS_EXTI_GENERATE_SWIT __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
  3037. #define __HAL_USB_HS_EXTI_ENABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
  3038. #define __HAL_USB_HS_EXTI_DISABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
  3039. #define __HAL_USB_HS_EXTI_GET_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
  3040. #define __HAL_USB_HS_EXTI_CLEAR_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
  3041. #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
  3042. #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
  3043. #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
  3044. #define __HAL_USB_HS_EXTI_GENERATE_SWIT __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
  3045. #define HAL_PCD_ActiveRemoteWakeup HAL_PCD_ActivateRemoteWakeup
  3046. #define HAL_PCD_DeActiveRemoteWakeup HAL_PCD_DeActivateRemoteWakeup
  3047. #define HAL_PCD_SetTxFiFo HAL_PCDEx_SetTxFiFo
  3048. #define HAL_PCD_SetRxFiFo HAL_PCDEx_SetRxFiFo
  3049. /**
  3050. * @}
  3051. */
  3052. /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
  3053. * @{
  3054. */
  3055. #define __HAL_TIM_SetICPrescalerValue TIM_SET_ICPRESCALERVALUE
  3056. #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
  3057. #define TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  3058. #define TIM_GET_CLEAR_IT __HAL_TIM_CLEAR_IT
  3059. #define __HAL_TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
  3060. #define __HAL_TIM_DIRECTION_STATUS __HAL_TIM_IS_TIM_COUNTING_DOWN
  3061. #define __HAL_TIM_PRESCALER __HAL_TIM_SET_PRESCALER
  3062. #define __HAL_TIM_SetCounter __HAL_TIM_SET_COUNTER
  3063. #define __HAL_TIM_GetCounter __HAL_TIM_GET_COUNTER
  3064. #define __HAL_TIM_SetAutoreload __HAL_TIM_SET_AUTORELOAD
  3065. #define __HAL_TIM_GetAutoreload __HAL_TIM_GET_AUTORELOAD
  3066. #define __HAL_TIM_SetClockDivision __HAL_TIM_SET_CLOCKDIVISION
  3067. #define __HAL_TIM_GetClockDivision __HAL_TIM_GET_CLOCKDIVISION
  3068. #define __HAL_TIM_SetICPrescaler __HAL_TIM_SET_ICPRESCALER
  3069. #define __HAL_TIM_GetICPrescaler __HAL_TIM_GET_ICPRESCALER
  3070. #define __HAL_TIM_SetCompare __HAL_TIM_SET_COMPARE
  3071. #define __HAL_TIM_GetCompare __HAL_TIM_GET_COMPARE
  3072. #define TIM_BREAKINPUTSOURCE_DFSDM TIM_BREAKINPUTSOURCE_DFSDM1
  3073. /**
  3074. * @}
  3075. */
  3076. /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
  3077. * @{
  3078. */
  3079. #define __HAL_ETH_EXTI_ENABLE_IT __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
  3080. #define __HAL_ETH_EXTI_DISABLE_IT __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
  3081. #define __HAL_ETH_EXTI_GET_FLAG __HAL_ETH_WAKEUP_EXTI_GET_FLAG
  3082. #define __HAL_ETH_EXTI_CLEAR_FLAG __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
  3083. #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
  3084. #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
  3085. #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
  3086. #define ETH_PROMISCIOUSMODE_ENABLE ETH_PROMISCUOUS_MODE_ENABLE
  3087. #define ETH_PROMISCIOUSMODE_DISABLE ETH_PROMISCUOUS_MODE_DISABLE
  3088. #define IS_ETH_PROMISCIOUS_MODE IS_ETH_PROMISCUOUS_MODE
  3089. /**
  3090. * @}
  3091. */
  3092. /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
  3093. * @{
  3094. */
  3095. #define __HAL_LTDC_LAYER LTDC_LAYER
  3096. #define __HAL_LTDC_RELOAD_CONFIG __HAL_LTDC_RELOAD_IMMEDIATE_CONFIG
  3097. /**
  3098. * @}
  3099. */
  3100. /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
  3101. * @{
  3102. */
  3103. #define SAI_OUTPUTDRIVE_DISABLED SAI_OUTPUTDRIVE_DISABLE
  3104. #define SAI_OUTPUTDRIVE_ENABLED SAI_OUTPUTDRIVE_ENABLE
  3105. #define SAI_MASTERDIVIDER_ENABLED SAI_MASTERDIVIDER_ENABLE
  3106. #define SAI_MASTERDIVIDER_DISABLED SAI_MASTERDIVIDER_DISABLE
  3107. #define SAI_STREOMODE SAI_STEREOMODE
  3108. #define SAI_FIFOStatus_Empty SAI_FIFOSTATUS_EMPTY
  3109. #define SAI_FIFOStatus_Less1QuarterFull SAI_FIFOSTATUS_LESS1QUARTERFULL
  3110. #define SAI_FIFOStatus_1QuarterFull SAI_FIFOSTATUS_1QUARTERFULL
  3111. #define SAI_FIFOStatus_HalfFull SAI_FIFOSTATUS_HALFFULL
  3112. #define SAI_FIFOStatus_3QuartersFull SAI_FIFOSTATUS_3QUARTERFULL
  3113. #define SAI_FIFOStatus_Full SAI_FIFOSTATUS_FULL
  3114. #define IS_SAI_BLOCK_MONO_STREO_MODE IS_SAI_BLOCK_MONO_STEREO_MODE
  3115. #define SAI_SYNCHRONOUS_EXT SAI_SYNCHRONOUS_EXT_SAI1
  3116. #define SAI_SYNCEXT_IN_ENABLE SAI_SYNCEXT_OUTBLOCKA_ENABLE
  3117. /**
  3118. * @}
  3119. */
  3120. /** @defgroup HAL_SPDIFRX_Aliased_Macros HAL SPDIFRX Aliased Macros maintained for legacy purpose
  3121. * @{
  3122. */
  3123. #if defined(STM32H7)
  3124. #define HAL_SPDIFRX_ReceiveControlFlow HAL_SPDIFRX_ReceiveCtrlFlow
  3125. #define HAL_SPDIFRX_ReceiveControlFlow_IT HAL_SPDIFRX_ReceiveCtrlFlow_IT
  3126. #define HAL_SPDIFRX_ReceiveControlFlow_DMA HAL_SPDIFRX_ReceiveCtrlFlow_DMA
  3127. #endif
  3128. /**
  3129. * @}
  3130. */
  3131. /** @defgroup HAL_HRTIM_Aliased_Functions HAL HRTIM Aliased Functions maintained for legacy purpose
  3132. * @{
  3133. */
  3134. #if defined (STM32H7) || defined (STM32F3)
  3135. #define HAL_HRTIM_WaveformCounterStart_IT HAL_HRTIM_WaveformCountStart_IT
  3136. #define HAL_HRTIM_WaveformCounterStart_DMA HAL_HRTIM_WaveformCountStart_DMA
  3137. #define HAL_HRTIM_WaveformCounterStart HAL_HRTIM_WaveformCountStart
  3138. #define HAL_HRTIM_WaveformCounterStop_IT HAL_HRTIM_WaveformCountStop_IT
  3139. #define HAL_HRTIM_WaveformCounterStop_DMA HAL_HRTIM_WaveformCountStop_DMA
  3140. #define HAL_HRTIM_WaveformCounterStop HAL_HRTIM_WaveformCountStop
  3141. #endif
  3142. /**
  3143. * @}
  3144. */
  3145. /** @defgroup HAL_QSPI_Aliased_Macros HAL QSPI Aliased Macros maintained for legacy purpose
  3146. * @{
  3147. */
  3148. #if defined (STM32L4)
  3149. #define HAL_QPSI_TIMEOUT_DEFAULT_VALUE HAL_QSPI_TIMEOUT_DEFAULT_VALUE
  3150. #endif
  3151. /**
  3152. * @}
  3153. */
  3154. /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
  3155. * @{
  3156. */
  3157. /**
  3158. * @}
  3159. */
  3160. #ifdef __cplusplus
  3161. }
  3162. #endif
  3163. #endif /* STM32_HAL_LEGACY */
  3164. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/